blob: 40f224f80817740583c6b997fb32f6e453cb7edc [file] [log] [blame]
Greg Rose7f12ad72013-12-21 06:12:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Greg Rose7f12ad72013-12-21 06:12:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rose7f12ad72013-12-21 06:12:51 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000029
Greg Rose7f12ad72013-12-21 06:12:51 +000030#include "i40evf.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000031#include "i40e_prototype.h"
Greg Rose7f12ad72013-12-21 06:12:51 +000032
33static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
34 u32 td_tag)
35{
36 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
37 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
38 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
39 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
40 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
41}
42
43#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
44
45/**
46 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
47 * @ring: the ring that owns the buffer
48 * @tx_buffer: the buffer to free
49 **/
50static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
51 struct i40e_tx_buffer *tx_buffer)
52{
53 if (tx_buffer->skb) {
Kiran Patila42e7a32015-11-06 15:26:03 -080054 dev_kfree_skb_any(tx_buffer->skb);
Greg Rose7f12ad72013-12-21 06:12:51 +000055 if (dma_unmap_len(tx_buffer, len))
56 dma_unmap_single(ring->dev,
57 dma_unmap_addr(tx_buffer, dma),
58 dma_unmap_len(tx_buffer, len),
59 DMA_TO_DEVICE);
60 } else if (dma_unmap_len(tx_buffer, len)) {
61 dma_unmap_page(ring->dev,
62 dma_unmap_addr(tx_buffer, dma),
63 dma_unmap_len(tx_buffer, len),
64 DMA_TO_DEVICE);
65 }
Kiran Patila42e7a32015-11-06 15:26:03 -080066
67 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
68 kfree(tx_buffer->raw_buf);
69
Greg Rose7f12ad72013-12-21 06:12:51 +000070 tx_buffer->next_to_watch = NULL;
71 tx_buffer->skb = NULL;
72 dma_unmap_len_set(tx_buffer, len, 0);
73 /* tx_buffer must be completely set up in the transmit path */
74}
75
76/**
77 * i40evf_clean_tx_ring - Free any empty Tx buffers
78 * @tx_ring: ring to be cleaned
79 **/
80void i40evf_clean_tx_ring(struct i40e_ring *tx_ring)
81{
82 unsigned long bi_size;
83 u16 i;
84
85 /* ring already cleared, nothing to do */
86 if (!tx_ring->tx_bi)
87 return;
88
89 /* Free all the Tx ring sk_buffs */
90 for (i = 0; i < tx_ring->count; i++)
91 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
92
93 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
94 memset(tx_ring->tx_bi, 0, bi_size);
95
96 /* Zero out the descriptor ring */
97 memset(tx_ring->desc, 0, tx_ring->size);
98
99 tx_ring->next_to_use = 0;
100 tx_ring->next_to_clean = 0;
101
102 if (!tx_ring->netdev)
103 return;
104
105 /* cleanup Tx queue statistics */
106 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
107 tx_ring->queue_index));
108}
109
110/**
111 * i40evf_free_tx_resources - Free Tx resources per queue
112 * @tx_ring: Tx descriptor ring for a specific queue
113 *
114 * Free all transmit software resources
115 **/
116void i40evf_free_tx_resources(struct i40e_ring *tx_ring)
117{
118 i40evf_clean_tx_ring(tx_ring);
119 kfree(tx_ring->tx_bi);
120 tx_ring->tx_bi = NULL;
121
122 if (tx_ring->desc) {
123 dma_free_coherent(tx_ring->dev, tx_ring->size,
124 tx_ring->desc, tx_ring->dma);
125 tx_ring->desc = NULL;
126 }
127}
128
129/**
Kiran Patil9c6c1252015-11-06 15:26:02 -0800130 * i40evf_get_tx_pending - how many Tx descriptors not processed
131 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800132 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburga68de582015-02-24 05:26:03 +0000133 *
Kiran Patil9c6c1252015-11-06 15:26:02 -0800134 * Since there is no access to the ring head register
135 * in XL710, we need to use our local copies
Jesse Brandeburga68de582015-02-24 05:26:03 +0000136 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800137u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburga68de582015-02-24 05:26:03 +0000138{
Kiran Patil9c6c1252015-11-06 15:26:02 -0800139 u32 head, tail;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000140
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800141 if (!in_sw)
142 head = i40e_get_head(ring);
143 else
144 head = ring->next_to_clean;
Kiran Patil9c6c1252015-11-06 15:26:02 -0800145 tail = readl(ring->tail);
146
147 if (head != tail)
148 return (head < tail) ?
149 tail - head : (tail + ring->count - head);
150
151 return 0;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000152}
153
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000154#define WB_STRIDE 0x3
155
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000156/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000157 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800158 * @vsi: the VSI we care about
159 * @tx_ring: Tx ring to clean
160 * @napi_budget: Used to determine if we are in netpoll
Greg Rose7f12ad72013-12-21 06:12:51 +0000161 *
162 * Returns true if there's any budget left (e.g. the clean is finished)
163 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800164static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
165 struct i40e_ring *tx_ring, int napi_budget)
Greg Rose7f12ad72013-12-21 06:12:51 +0000166{
167 u16 i = tx_ring->next_to_clean;
168 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000169 struct i40e_tx_desc *tx_head;
Greg Rose7f12ad72013-12-21 06:12:51 +0000170 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800171 unsigned int total_bytes = 0, total_packets = 0;
172 unsigned int budget = vsi->work_limit;
Greg Rose7f12ad72013-12-21 06:12:51 +0000173
174 tx_buf = &tx_ring->tx_bi[i];
175 tx_desc = I40E_TX_DESC(tx_ring, i);
176 i -= tx_ring->count;
177
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000178 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
179
Greg Rose7f12ad72013-12-21 06:12:51 +0000180 do {
181 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
182
183 /* if next_to_watch is not set then there is no work pending */
184 if (!eop_desc)
185 break;
186
187 /* prevent any other reads prior to eop_desc */
188 read_barrier_depends();
189
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000190 /* we have caught up to head, no work left to do */
191 if (tx_head == tx_desc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000192 break;
193
194 /* clear next_to_watch to prevent false hangs */
195 tx_buf->next_to_watch = NULL;
196
197 /* update the statistics for this packet */
198 total_bytes += tx_buf->bytecount;
199 total_packets += tx_buf->gso_segs;
200
201 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800202 napi_consume_skb(tx_buf->skb, napi_budget);
Greg Rose7f12ad72013-12-21 06:12:51 +0000203
204 /* unmap skb header data */
205 dma_unmap_single(tx_ring->dev,
206 dma_unmap_addr(tx_buf, dma),
207 dma_unmap_len(tx_buf, len),
208 DMA_TO_DEVICE);
209
210 /* clear tx_buffer data */
211 tx_buf->skb = NULL;
212 dma_unmap_len_set(tx_buf, len, 0);
213
214 /* unmap remaining buffers */
215 while (tx_desc != eop_desc) {
216
217 tx_buf++;
218 tx_desc++;
219 i++;
220 if (unlikely(!i)) {
221 i -= tx_ring->count;
222 tx_buf = tx_ring->tx_bi;
223 tx_desc = I40E_TX_DESC(tx_ring, 0);
224 }
225
226 /* unmap any remaining paged data */
227 if (dma_unmap_len(tx_buf, len)) {
228 dma_unmap_page(tx_ring->dev,
229 dma_unmap_addr(tx_buf, dma),
230 dma_unmap_len(tx_buf, len),
231 DMA_TO_DEVICE);
232 dma_unmap_len_set(tx_buf, len, 0);
233 }
234 }
235
236 /* move us one more past the eop_desc for start of next pkt */
237 tx_buf++;
238 tx_desc++;
239 i++;
240 if (unlikely(!i)) {
241 i -= tx_ring->count;
242 tx_buf = tx_ring->tx_bi;
243 tx_desc = I40E_TX_DESC(tx_ring, 0);
244 }
245
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000246 prefetch(tx_desc);
247
Greg Rose7f12ad72013-12-21 06:12:51 +0000248 /* update budget accounting */
249 budget--;
250 } while (likely(budget));
251
252 i += tx_ring->count;
253 tx_ring->next_to_clean = i;
254 u64_stats_update_begin(&tx_ring->syncp);
255 tx_ring->stats.bytes += total_bytes;
256 tx_ring->stats.packets += total_packets;
257 u64_stats_update_end(&tx_ring->syncp);
258 tx_ring->q_vector->tx.total_bytes += total_bytes;
259 tx_ring->q_vector->tx.total_packets += total_packets;
260
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800261 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800262 /* check to see if there are < 4 descriptors
263 * waiting to be written back, then kick the hardware to force
264 * them to be written back in case we stay in NAPI.
265 * In this mode on X722 we do not enable Interrupt.
266 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700267 unsigned int j = i40evf_get_tx_pending(tx_ring, false);
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800268
269 if (budget &&
270 ((j / (WB_STRIDE + 1)) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800271 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800272 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
273 tx_ring->arm_wb = true;
274 }
275
Greg Rose7f12ad72013-12-21 06:12:51 +0000276 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
277 tx_ring->queue_index),
278 total_packets, total_bytes);
279
280#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
281 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
282 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
283 /* Make sure that anybody stopping the queue after this
284 * sees the new next_to_clean.
285 */
286 smp_mb();
287 if (__netif_subqueue_stopped(tx_ring->netdev,
288 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800289 !test_bit(__I40E_DOWN, &vsi->state)) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000290 netif_wake_subqueue(tx_ring->netdev,
291 tx_ring->queue_index);
292 ++tx_ring->tx_stats.restart_queue;
293 }
294 }
295
Kiran Patilb03a8c12015-09-24 18:13:15 -0400296 return !!budget;
Greg Rose7f12ad72013-12-21 06:12:51 +0000297}
298
299/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800300 * i40evf_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
301 * @vsi: the VSI we care about
302 * @q_vector: the vector on which to enable writeback
303 *
304 **/
305static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
306 struct i40e_q_vector *q_vector)
307{
308 u16 flags = q_vector->tx.ring[0].flags;
309 u32 val;
310
311 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
312 return;
313
314 if (q_vector->arm_wb_state)
315 return;
316
317 val = I40E_VFINT_DYN_CTLN1_WB_ON_ITR_MASK |
318 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK; /* set noitr */
319
320 wr32(&vsi->back->hw,
321 I40E_VFINT_DYN_CTLN1(q_vector->v_idx +
322 vsi->base_vector - 1), val);
323 q_vector->arm_wb_state = true;
324}
325
326/**
327 * i40evf_force_wb - Issue SW Interrupt so HW does a wb
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000328 * @vsi: the VSI we care about
329 * @q_vector: the vector on which to force writeback
330 *
331 **/
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800332void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000333{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800334 u32 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
335 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK | /* set noitr */
336 I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK |
337 I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK
338 /* allow 00 to be written to the index */;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000339
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800340 wr32(&vsi->back->hw,
341 I40E_VFINT_DYN_CTLN1(q_vector->v_idx + vsi->base_vector - 1),
342 val);
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000343}
344
345/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000346 * i40e_set_new_dynamic_itr - Find new ITR level
347 * @rc: structure containing ring performance data
348 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400349 * Returns true if ITR changed, false if not
350 *
Greg Rose7f12ad72013-12-21 06:12:51 +0000351 * Stores a new ITR value based on packets and byte counts during
352 * the last interrupt. The advantage of per interrupt computation
353 * is faster updates and more accurate ITR for the current traffic
354 * pattern. Constants in this function were computed based on
355 * theoretical maximum wire speed and thresholds were set based on
356 * testing data as well as attempting to minimize response time
357 * while increasing bulk throughput.
358 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400359static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000360{
361 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400362 struct i40e_q_vector *qv = rc->ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000363 u32 new_itr = rc->itr;
364 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400365 int usecs;
Greg Rose7f12ad72013-12-21 06:12:51 +0000366
367 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400368 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000369
370 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400371 * 0-10MB/s lowest (50000 ints/s)
Greg Rose7f12ad72013-12-21 06:12:51 +0000372 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400373 * 20-1249MB/s bulk (18000 ints/s)
374 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400375 *
376 * The math works out because the divisor is in 10^(-6) which
377 * turns the bytes/us input value into MB/s values, but
378 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400379 * are in 2 usec increments in the ITR registers, and make sure
380 * to use the smoothed values that the countdown timer gives us.
Greg Rose7f12ad72013-12-21 06:12:51 +0000381 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400382 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400383 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400384
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400385 switch (new_latency_range) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000386 case I40E_LOWEST_LATENCY:
387 if (bytes_per_int > 10)
388 new_latency_range = I40E_LOW_LATENCY;
389 break;
390 case I40E_LOW_LATENCY:
391 if (bytes_per_int > 20)
392 new_latency_range = I40E_BULK_LATENCY;
393 else if (bytes_per_int <= 10)
394 new_latency_range = I40E_LOWEST_LATENCY;
395 break;
396 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400397 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400398 default:
399 if (bytes_per_int <= 20)
400 new_latency_range = I40E_LOW_LATENCY;
Greg Rose7f12ad72013-12-21 06:12:51 +0000401 break;
402 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400403
404 /* this is to adjust RX more aggressively when streaming small
405 * packets. The value of 40000 was picked as it is just beyond
406 * what the hardware can receive per second if in low latency
407 * mode.
408 */
409#define RX_ULTRA_PACKET_RATE 40000
410
411 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
412 (&qv->rx == rc))
413 new_latency_range = I40E_ULTRA_LATENCY;
414
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400415 rc->latency_range = new_latency_range;
Greg Rose7f12ad72013-12-21 06:12:51 +0000416
417 switch (new_latency_range) {
418 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400419 new_itr = I40E_ITR_50K;
Greg Rose7f12ad72013-12-21 06:12:51 +0000420 break;
421 case I40E_LOW_LATENCY:
422 new_itr = I40E_ITR_20K;
423 break;
424 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400425 new_itr = I40E_ITR_18K;
426 break;
427 case I40E_ULTRA_LATENCY:
Greg Rose7f12ad72013-12-21 06:12:51 +0000428 new_itr = I40E_ITR_8K;
429 break;
430 default:
431 break;
432 }
433
Greg Rose7f12ad72013-12-21 06:12:51 +0000434 rc->total_bytes = 0;
435 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400436
437 if (new_itr != rc->itr) {
438 rc->itr = new_itr;
439 return true;
440 }
441
442 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000443}
444
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800445/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000446 * i40evf_setup_tx_descriptors - Allocate the Tx descriptors
447 * @tx_ring: the tx ring to set up
448 *
449 * Return 0 on success, negative on error
450 **/
451int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring)
452{
453 struct device *dev = tx_ring->dev;
454 int bi_size;
455
456 if (!dev)
457 return -ENOMEM;
458
Mitch Williams67c818a2015-06-19 08:56:30 -0700459 /* warn if we are about to overwrite the pointer */
460 WARN_ON(tx_ring->tx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000461 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
462 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
463 if (!tx_ring->tx_bi)
464 goto err;
465
466 /* round up to nearest 4K */
467 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000468 /* add u32 for head writeback, align after this takes care of
469 * guaranteeing this is at least one cache line in size
470 */
471 tx_ring->size += sizeof(u32);
Greg Rose7f12ad72013-12-21 06:12:51 +0000472 tx_ring->size = ALIGN(tx_ring->size, 4096);
473 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
474 &tx_ring->dma, GFP_KERNEL);
475 if (!tx_ring->desc) {
476 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
477 tx_ring->size);
478 goto err;
479 }
480
481 tx_ring->next_to_use = 0;
482 tx_ring->next_to_clean = 0;
483 return 0;
484
485err:
486 kfree(tx_ring->tx_bi);
487 tx_ring->tx_bi = NULL;
488 return -ENOMEM;
489}
490
491/**
492 * i40evf_clean_rx_ring - Free Rx buffers
493 * @rx_ring: ring to be cleaned
494 **/
495void i40evf_clean_rx_ring(struct i40e_ring *rx_ring)
496{
497 struct device *dev = rx_ring->dev;
Greg Rose7f12ad72013-12-21 06:12:51 +0000498 unsigned long bi_size;
499 u16 i;
500
501 /* ring already cleared, nothing to do */
502 if (!rx_ring->rx_bi)
503 return;
504
505 /* Free all the Rx ring sk_buffs */
506 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700507 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
508
Greg Rose7f12ad72013-12-21 06:12:51 +0000509 if (rx_bi->skb) {
510 dev_kfree_skb(rx_bi->skb);
511 rx_bi->skb = NULL;
512 }
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700513 if (!rx_bi->page)
514 continue;
515
516 dma_unmap_page(dev, rx_bi->dma, PAGE_SIZE, DMA_FROM_DEVICE);
517 __free_pages(rx_bi->page, 0);
518
519 rx_bi->page = NULL;
520 rx_bi->page_offset = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000521 }
522
523 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
524 memset(rx_ring->rx_bi, 0, bi_size);
525
526 /* Zero out the descriptor ring */
527 memset(rx_ring->desc, 0, rx_ring->size);
528
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700529 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000530 rx_ring->next_to_clean = 0;
531 rx_ring->next_to_use = 0;
532}
533
534/**
535 * i40evf_free_rx_resources - Free Rx resources
536 * @rx_ring: ring to clean the resources from
537 *
538 * Free all receive software resources
539 **/
540void i40evf_free_rx_resources(struct i40e_ring *rx_ring)
541{
542 i40evf_clean_rx_ring(rx_ring);
543 kfree(rx_ring->rx_bi);
544 rx_ring->rx_bi = NULL;
545
546 if (rx_ring->desc) {
547 dma_free_coherent(rx_ring->dev, rx_ring->size,
548 rx_ring->desc, rx_ring->dma);
549 rx_ring->desc = NULL;
550 }
551}
552
553/**
554 * i40evf_setup_rx_descriptors - Allocate Rx descriptors
555 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
556 *
557 * Returns 0 on success, negative on failure
558 **/
559int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring)
560{
561 struct device *dev = rx_ring->dev;
562 int bi_size;
563
Mitch Williams67c818a2015-06-19 08:56:30 -0700564 /* warn if we are about to overwrite the pointer */
565 WARN_ON(rx_ring->rx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000566 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
567 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
568 if (!rx_ring->rx_bi)
569 goto err;
570
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -0800571 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +0000572
Greg Rose7f12ad72013-12-21 06:12:51 +0000573 /* Round up to nearest 4K */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700574 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Greg Rose7f12ad72013-12-21 06:12:51 +0000575 rx_ring->size = ALIGN(rx_ring->size, 4096);
576 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
577 &rx_ring->dma, GFP_KERNEL);
578
579 if (!rx_ring->desc) {
580 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
581 rx_ring->size);
582 goto err;
583 }
584
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700585 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000586 rx_ring->next_to_clean = 0;
587 rx_ring->next_to_use = 0;
588
589 return 0;
590err:
591 kfree(rx_ring->rx_bi);
592 rx_ring->rx_bi = NULL;
593 return -ENOMEM;
594}
595
596/**
597 * i40e_release_rx_desc - Store the new tail and head values
598 * @rx_ring: ring to bump
599 * @val: new head index
600 **/
601static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
602{
603 rx_ring->next_to_use = val;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700604
605 /* update next to alloc since we have filled the ring */
606 rx_ring->next_to_alloc = val;
607
Greg Rose7f12ad72013-12-21 06:12:51 +0000608 /* Force memory writes to complete before letting h/w
609 * know there are new descriptors to fetch. (Only
610 * applicable for weak-ordered memory model archs,
611 * such as IA-64).
612 */
613 wmb();
614 writel(val, rx_ring->tail);
615}
616
617/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700618 * i40e_alloc_mapped_page - recycle or make a new page
619 * @rx_ring: ring to use
620 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800621 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700622 * Returns true if the page was successfully allocated or
623 * reused.
Greg Rose7f12ad72013-12-21 06:12:51 +0000624 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700625static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
626 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +0000627{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700628 struct page *page = bi->page;
629 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +0000630
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700631 /* since we are recycling buffers we should seldom need to alloc */
632 if (likely(page)) {
633 rx_ring->rx_stats.page_reuse_count++;
634 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +0000635 }
636
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700637 /* alloc new page for storage */
638 page = dev_alloc_page();
639 if (unlikely(!page)) {
640 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800641 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000642 }
643
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700644 /* map page for use */
645 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800646
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700647 /* if mapping failed free memory back to system since
648 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800649 */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700650 if (dma_mapping_error(rx_ring->dev, dma)) {
651 __free_pages(page, 0);
652 rx_ring->rx_stats.alloc_page_failed++;
653 return false;
654 }
655
656 bi->dma = dma;
657 bi->page = page;
658 bi->page_offset = 0;
659
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800660 return true;
Greg Rose7f12ad72013-12-21 06:12:51 +0000661}
662
663/**
664 * i40e_receive_skb - Send a completed packet up the stack
665 * @rx_ring: rx ring in play
666 * @skb: packet to send up
667 * @vlan_tag: vlan tag for packet
668 **/
669static void i40e_receive_skb(struct i40e_ring *rx_ring,
670 struct sk_buff *skb, u16 vlan_tag)
671{
672 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000673
Jesse Brandeburga149f2c2016-04-12 08:30:49 -0700674 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
675 (vlan_tag & VLAN_VID_MASK))
Greg Rose7f12ad72013-12-21 06:12:51 +0000676 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
677
Alexander Duyck8b650352015-09-24 09:04:32 -0700678 napi_gro_receive(&q_vector->napi, skb);
Greg Rose7f12ad72013-12-21 06:12:51 +0000679}
680
681/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700682 * i40evf_alloc_rx_buffers - Replace used receive buffers
683 * @rx_ring: ring to place buffers on
684 * @cleaned_count: number of buffers to replace
685 *
686 * Returns false if all allocations were successful, true if any fail
687 **/
688bool i40evf_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
689{
690 u16 ntu = rx_ring->next_to_use;
691 union i40e_rx_desc *rx_desc;
692 struct i40e_rx_buffer *bi;
693
694 /* do nothing if no valid netdev defined */
695 if (!rx_ring->netdev || !cleaned_count)
696 return false;
697
698 rx_desc = I40E_RX_DESC(rx_ring, ntu);
699 bi = &rx_ring->rx_bi[ntu];
700
701 do {
702 if (!i40e_alloc_mapped_page(rx_ring, bi))
703 goto no_buffers;
704
705 /* Refresh the desc even if buffer_addrs didn't change
706 * because each write-back erases this info.
707 */
708 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
709 rx_desc->read.hdr_addr = 0;
710
711 rx_desc++;
712 bi++;
713 ntu++;
714 if (unlikely(ntu == rx_ring->count)) {
715 rx_desc = I40E_RX_DESC(rx_ring, 0);
716 bi = rx_ring->rx_bi;
717 ntu = 0;
718 }
719
720 /* clear the status bits for the next_to_use descriptor */
721 rx_desc->wb.qword1.status_error_len = 0;
722
723 cleaned_count--;
724 } while (cleaned_count);
725
726 if (rx_ring->next_to_use != ntu)
727 i40e_release_rx_desc(rx_ring, ntu);
728
729 return false;
730
731no_buffers:
732 if (rx_ring->next_to_use != ntu)
733 i40e_release_rx_desc(rx_ring, ntu);
734
735 /* make sure to come back via polling to try again after
736 * allocation failure
737 */
738 return true;
739}
740
741/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000742 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
743 * @vsi: the VSI we care about
744 * @skb: skb currently being received and modified
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700745 * @rx_desc: the receive descriptor
746 *
747 * skb->protocol must be set before this function is called
Greg Rose7f12ad72013-12-21 06:12:51 +0000748 **/
749static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
750 struct sk_buff *skb,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700751 union i40e_rx_desc *rx_desc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000752{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700753 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburgf8a952c2016-04-18 11:33:41 -0700754 bool ipv4, ipv6, tunnel = false;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700755 u32 rx_error, rx_status;
756 u8 ptype;
757 u64 qword;
758
759 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
760 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
761 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
762 I40E_RXD_QW1_ERROR_SHIFT;
763 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
764 I40E_RXD_QW1_STATUS_SHIFT;
765 decoded = decode_rx_desc_ptype(ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000766
Greg Rose7f12ad72013-12-21 06:12:51 +0000767 skb->ip_summed = CHECKSUM_NONE;
768
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700769 skb_checksum_none_assert(skb);
770
Greg Rose7f12ad72013-12-21 06:12:51 +0000771 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000772 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Greg Rose7f12ad72013-12-21 06:12:51 +0000773 return;
774
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000775 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400776 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000777 return;
778
779 /* both known and outer_ip must be set for the below code to work */
780 if (!(decoded.known && decoded.outer_ip))
781 return;
782
Alexander Duyckfad57332016-01-24 21:17:22 -0800783 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
784 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
785 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
786 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000787
788 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400789 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
790 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000791 goto checksum_fail;
792
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -0800793 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000794 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400795 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000796 /* don't increment checksum err here, non-fatal err */
Greg Rose7f12ad72013-12-21 06:12:51 +0000797 return;
798
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000799 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400800 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000801 goto checksum_fail;
Greg Rose7f12ad72013-12-21 06:12:51 +0000802
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000803 /* handle packets that were not able to be checksummed due
804 * to arrival speed, in this case the stack can compute
805 * the csum.
806 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400807 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000808 return;
809
Alexander Duycka9c9a812016-01-24 21:16:13 -0800810 /* The hardware supported by this driver does not validate outer
811 * checksums for tunneled VXLAN or GENEVE frames. I don't agree
812 * with it but the specification states that you "MAY validate", it
813 * doesn't make it a hard requirement so if we have validated the
814 * inner checksum report CHECKSUM_UNNECESSARY.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000815 */
Jesse Brandeburgf8a952c2016-04-18 11:33:41 -0700816 if (decoded.inner_prot & (I40E_RX_PTYPE_INNER_PROT_TCP |
817 I40E_RX_PTYPE_INNER_PROT_UDP |
818 I40E_RX_PTYPE_INNER_PROT_SCTP))
819 tunnel = true;
Alexander Duyckfad57332016-01-24 21:17:22 -0800820
Greg Rose7f12ad72013-12-21 06:12:51 +0000821 skb->ip_summed = CHECKSUM_UNNECESSARY;
Jesse Brandeburgf8a952c2016-04-18 11:33:41 -0700822 skb->csum_level = tunnel ? 1 : 0;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000823
824 return;
825
826checksum_fail:
827 vsi->back->hw_csum_rx_error++;
Greg Rose7f12ad72013-12-21 06:12:51 +0000828}
829
830/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800831 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000832 * @ptype: the ptype value from the descriptor
833 *
834 * Returns a hash type to be used by skb_set_hash
835 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700836static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000837{
838 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
839
840 if (!decoded.known)
841 return PKT_HASH_TYPE_NONE;
842
843 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
844 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
845 return PKT_HASH_TYPE_L4;
846 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
847 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
848 return PKT_HASH_TYPE_L3;
849 else
850 return PKT_HASH_TYPE_L2;
851}
852
853/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800854 * i40e_rx_hash - set the hash value in the skb
855 * @ring: descriptor ring
856 * @rx_desc: specific descriptor
857 **/
858static inline void i40e_rx_hash(struct i40e_ring *ring,
859 union i40e_rx_desc *rx_desc,
860 struct sk_buff *skb,
861 u8 rx_ptype)
862{
863 u32 hash;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700864 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800865 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
866 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
867
868 if (ring->netdev->features & NETIF_F_RXHASH)
869 return;
870
871 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
872 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
873 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
874 }
875}
876
877/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700878 * i40evf_process_skb_fields - Populate skb header fields from Rx descriptor
879 * @rx_ring: rx descriptor ring packet is being transacted on
880 * @rx_desc: pointer to the EOP Rx descriptor
881 * @skb: pointer to current skb being populated
882 * @rx_ptype: the packet type decoded by hardware
Greg Rose7f12ad72013-12-21 06:12:51 +0000883 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700884 * This function checks the ring, descriptor, and packet information in
885 * order to populate the hash, checksum, VLAN, protocol, and
886 * other fields within the skb.
Greg Rose7f12ad72013-12-21 06:12:51 +0000887 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700888static inline
889void i40evf_process_skb_fields(struct i40e_ring *rx_ring,
890 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
891 u8 rx_ptype)
Greg Rose7f12ad72013-12-21 06:12:51 +0000892{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700893 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000894
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700895 /* modifies the skb - consumes the enet header */
896 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Mitch Williamsa132af22015-01-24 09:58:35 +0000897
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700898 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +0000899
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700900 skb_record_rx_queue(skb, rx_ring->queue_index);
Mitch Williamsa132af22015-01-24 09:58:35 +0000901}
902
903/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700904 * i40e_pull_tail - i40e specific version of skb_pull_tail
905 * @rx_ring: rx descriptor ring packet is being transacted on
906 * @skb: pointer to current skb being adjusted
Mitch Williamsa132af22015-01-24 09:58:35 +0000907 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700908 * This function is an i40e specific version of __pskb_pull_tail. The
909 * main difference between this version and the original function is that
910 * this function can make several assumptions about the state of things
911 * that allow for significant optimizations versus the standard function.
912 * As a result we can do things like drop a frag and maintain an accurate
913 * truesize for the skb.
914 */
915static void i40e_pull_tail(struct i40e_ring *rx_ring, struct sk_buff *skb)
916{
917 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
918 unsigned char *va;
919 unsigned int pull_len;
920
921 /* it is valid to use page_address instead of kmap since we are
922 * working with pages allocated out of the lomem pool per
923 * alloc_page(GFP_ATOMIC)
924 */
925 va = skb_frag_address(frag);
926
927 /* we need the header to contain the greater of either ETH_HLEN or
928 * 60 bytes if the skb->len is less than 60 for skb_pad.
929 */
930 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
931
932 /* align pull length to size of long to optimize memcpy performance */
933 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
934
935 /* update all of the pointers */
936 skb_frag_size_sub(frag, pull_len);
937 frag->page_offset += pull_len;
938 skb->data_len -= pull_len;
939 skb->tail += pull_len;
940}
941
942/**
943 * i40e_cleanup_headers - Correct empty headers
944 * @rx_ring: rx descriptor ring packet is being transacted on
945 * @skb: pointer to current skb being fixed
946 *
947 * Also address the case where we are pulling data in on pages only
948 * and as such no data is present in the skb header.
949 *
950 * In addition if skb is not at least 60 bytes we need to pad it so that
951 * it is large enough to qualify as a valid Ethernet frame.
952 *
953 * Returns true if an error was encountered and skb was freed.
Mitch Williamsa132af22015-01-24 09:58:35 +0000954 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700955static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
956{
957 /* place header in linear portion of buffer */
958 if (skb_is_nonlinear(skb))
959 i40e_pull_tail(rx_ring, skb);
960
961 /* if eth_skb_pad returns an error the skb was freed */
962 if (eth_skb_pad(skb))
963 return true;
964
965 return false;
966}
967
968/**
969 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
970 * @rx_ring: rx descriptor ring to store buffers on
971 * @old_buff: donor buffer to have page reused
972 *
973 * Synchronizes page for reuse by the adapter
974 **/
975static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
976 struct i40e_rx_buffer *old_buff)
977{
978 struct i40e_rx_buffer *new_buff;
979 u16 nta = rx_ring->next_to_alloc;
980
981 new_buff = &rx_ring->rx_bi[nta];
982
983 /* update, and store next to alloc */
984 nta++;
985 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
986
987 /* transfer page from old buffer to new buffer */
988 *new_buff = *old_buff;
989}
990
991/**
992 * i40e_page_is_reserved - check if reuse is possible
993 * @page: page struct to check
994 */
995static inline bool i40e_page_is_reserved(struct page *page)
996{
997 return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
998}
999
1000/**
1001 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1002 * @rx_ring: rx descriptor ring to transact packets on
1003 * @rx_buffer: buffer containing page to add
1004 * @rx_desc: descriptor containing length of buffer written by hardware
1005 * @skb: sk_buff to place the data into
1006 *
1007 * This function will add the data contained in rx_buffer->page to the skb.
1008 * This is done either through a direct copy if the data in the buffer is
1009 * less than the skb header size, otherwise it will just attach the page as
1010 * a frag to the skb.
1011 *
1012 * The function will then update the page offset if necessary and return
1013 * true if the buffer can be reused by the adapter.
1014 **/
1015static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
1016 struct i40e_rx_buffer *rx_buffer,
1017 union i40e_rx_desc *rx_desc,
1018 struct sk_buff *skb)
1019{
1020 struct page *page = rx_buffer->page;
1021 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1022 unsigned int size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1023 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1024#if (PAGE_SIZE < 8192)
1025 unsigned int truesize = I40E_RXBUFFER_2048;
1026#else
1027 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1028 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1029#endif
1030
1031 /* will the data fit in the skb we allocated? if so, just
1032 * copy it as it is pretty small anyway
1033 */
1034 if ((size <= I40E_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1035 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1036
1037 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1038
1039 /* page is not reserved, we can reuse buffer as-is */
1040 if (likely(!i40e_page_is_reserved(page)))
1041 return true;
1042
1043 /* this page cannot be reused so discard it */
1044 __free_pages(page, 0);
1045 return false;
1046 }
1047
1048 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1049 rx_buffer->page_offset, size, truesize);
1050
1051 /* avoid re-using remote pages */
1052 if (unlikely(i40e_page_is_reserved(page)))
1053 return false;
1054
1055#if (PAGE_SIZE < 8192)
1056 /* if we are only owner of page we can reuse it */
1057 if (unlikely(page_count(page) != 1))
1058 return false;
1059
1060 /* flip page offset to other buffer */
1061 rx_buffer->page_offset ^= truesize;
1062#else
1063 /* move offset up to the next cache line */
1064 rx_buffer->page_offset += truesize;
1065
1066 if (rx_buffer->page_offset > last_offset)
1067 return false;
1068#endif
1069
1070 /* Even if we own the page, we are not allowed to use atomic_set()
1071 * This would break get_page_unless_zero() users.
1072 */
1073 get_page(rx_buffer->page);
1074
1075 return true;
1076}
1077
1078/**
1079 * i40evf_fetch_rx_buffer - Allocate skb and populate it
1080 * @rx_ring: rx descriptor ring to transact packets on
1081 * @rx_desc: descriptor containing info written by hardware
1082 *
1083 * This function allocates an skb on the fly, and populates it with the page
1084 * data from the current receive descriptor, taking care to set up the skb
1085 * correctly, as well as handling calling the page recycle function if
1086 * necessary.
1087 */
1088static inline
1089struct sk_buff *i40evf_fetch_rx_buffer(struct i40e_ring *rx_ring,
1090 union i40e_rx_desc *rx_desc)
1091{
1092 struct i40e_rx_buffer *rx_buffer;
1093 struct sk_buff *skb;
1094 struct page *page;
1095
1096 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1097 page = rx_buffer->page;
1098 prefetchw(page);
1099
1100 skb = rx_buffer->skb;
1101
1102 if (likely(!skb)) {
1103 void *page_addr = page_address(page) + rx_buffer->page_offset;
1104
1105 /* prefetch first cache line of first page */
1106 prefetch(page_addr);
1107#if L1_CACHE_BYTES < 128
1108 prefetch(page_addr + L1_CACHE_BYTES);
1109#endif
1110
1111 /* allocate a skb to store the frags */
1112 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1113 I40E_RX_HDR_SIZE,
1114 GFP_ATOMIC | __GFP_NOWARN);
1115 if (unlikely(!skb)) {
1116 rx_ring->rx_stats.alloc_buff_failed++;
1117 return NULL;
1118 }
1119
1120 /* we will be copying header into skb->data in
1121 * pskb_may_pull so it is in our interest to prefetch
1122 * it now to avoid a possible cache miss
1123 */
1124 prefetchw(skb->data);
1125 } else {
1126 rx_buffer->skb = NULL;
1127 }
1128
1129 /* we are reusing so sync this buffer for CPU use */
1130 dma_sync_single_range_for_cpu(rx_ring->dev,
1131 rx_buffer->dma,
1132 rx_buffer->page_offset,
1133 I40E_RXBUFFER_2048,
1134 DMA_FROM_DEVICE);
1135
1136 /* pull page into skb */
1137 if (i40e_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1138 /* hand second half of page back to the ring */
1139 i40e_reuse_rx_page(rx_ring, rx_buffer);
1140 rx_ring->rx_stats.page_reuse_count++;
1141 } else {
1142 /* we are not reusing the buffer so unmap it */
1143 dma_unmap_page(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1144 DMA_FROM_DEVICE);
1145 }
1146
1147 /* clear contents of buffer_info */
1148 rx_buffer->page = NULL;
1149
1150 return skb;
1151}
1152
1153/**
1154 * i40e_is_non_eop - process handling of non-EOP buffers
1155 * @rx_ring: Rx ring being processed
1156 * @rx_desc: Rx descriptor for current buffer
1157 * @skb: Current socket buffer containing buffer in progress
1158 *
1159 * This function updates next to clean. If the buffer is an EOP buffer
1160 * this function exits returning false, otherwise it will place the
1161 * sk_buff in the next buffer to be chained and return true indicating
1162 * that this is in fact a non-EOP buffer.
1163 **/
1164static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1165 union i40e_rx_desc *rx_desc,
1166 struct sk_buff *skb)
1167{
1168 u32 ntc = rx_ring->next_to_clean + 1;
1169
1170 /* fetch, update, and store next to clean */
1171 ntc = (ntc < rx_ring->count) ? ntc : 0;
1172 rx_ring->next_to_clean = ntc;
1173
1174 prefetch(I40E_RX_DESC(rx_ring, ntc));
1175
1176 /* if we are the last buffer then there is nothing else to do */
1177#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1178 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1179 return false;
1180
1181 /* place skb in next buffer to be received */
1182 rx_ring->rx_bi[ntc].skb = skb;
1183 rx_ring->rx_stats.non_eop_descs++;
1184
1185 return true;
1186}
1187
1188/**
1189 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1190 * @rx_ring: rx descriptor ring to transact packets on
1191 * @budget: Total limit on number of packets to process
1192 *
1193 * This function provides a "bounce buffer" approach to Rx interrupt
1194 * processing. The advantage to this is that on systems that have
1195 * expensive overhead for IOMMU access this provides a means of avoiding
1196 * it by maintaining the mapping of the page to the system.
1197 *
1198 * Returns amount of work completed
1199 **/
1200static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001201{
1202 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1203 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001204 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001205
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001206 while (likely(total_rx_packets < budget)) {
1207 union i40e_rx_desc *rx_desc;
Mitch Williamsa132af22015-01-24 09:58:35 +00001208 struct sk_buff *skb;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001209 u32 rx_status;
Mitch Williamsa132af22015-01-24 09:58:35 +00001210 u16 vlan_tag;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001211 u8 rx_ptype;
1212 u64 qword;
1213
Mitch Williamsa132af22015-01-24 09:58:35 +00001214 /* return some buffers to hardware, one at a time is too slow */
1215 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001216 failure = failure ||
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001217 i40evf_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001218 cleaned_count = 0;
1219 }
1220
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001221 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1222
Mitch Williamsa132af22015-01-24 09:58:35 +00001223 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001224 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1225 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001226 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001227 I40E_RXD_QW1_STATUS_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001228
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001229 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001230 break;
1231
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001232 /* status_error_len will always be zero for unused descriptors
1233 * because it's cleared in cleanup, and overlaps with hdr_addr
1234 * which is always zero because packet split isn't used, if the
1235 * hardware wrote DD then it will be non-zero
1236 */
1237 if (!rx_desc->wb.qword1.status_error_len)
1238 break;
1239
Mitch Williamsa132af22015-01-24 09:58:35 +00001240 /* This memory barrier is needed to keep us from reading
1241 * any other fields out of the rx_desc until we know the
1242 * DD bit is set.
1243 */
Alexander Duyck67317162015-04-08 18:49:43 -07001244 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001245
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001246 skb = i40evf_fetch_rx_buffer(rx_ring, rx_desc);
1247 if (!skb)
1248 break;
Mitch Williamsa132af22015-01-24 09:58:35 +00001249
Mitch Williamsa132af22015-01-24 09:58:35 +00001250 cleaned_count++;
1251
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001252 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001253 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001254
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001255 /* ERR_MASK will only have valid bits if EOP set, and
1256 * what we are doing here is actually checking
1257 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1258 * the error field
1259 */
1260 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001261 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001262 continue;
Greg Rose7f12ad72013-12-21 06:12:51 +00001263 }
1264
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001265 if (i40e_cleanup_headers(rx_ring, skb))
1266 continue;
1267
Greg Rose7f12ad72013-12-21 06:12:51 +00001268 /* probably a little skewed due to removing CRC */
1269 total_rx_bytes += skb->len;
Greg Rose7f12ad72013-12-21 06:12:51 +00001270
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001271 /* populate checksum, VLAN, and protocol */
1272 i40evf_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +00001273
Greg Rose7f12ad72013-12-21 06:12:51 +00001274
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001275 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1276 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1277
Greg Rose7f12ad72013-12-21 06:12:51 +00001278 i40e_receive_skb(rx_ring, skb, vlan_tag);
1279
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001280 /* update budget accounting */
1281 total_rx_packets++;
1282 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001283
Greg Rose7f12ad72013-12-21 06:12:51 +00001284 u64_stats_update_begin(&rx_ring->syncp);
1285 rx_ring->stats.packets += total_rx_packets;
1286 rx_ring->stats.bytes += total_rx_bytes;
1287 u64_stats_update_end(&rx_ring->syncp);
1288 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1289 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1290
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001291 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001292 return failure ? budget : total_rx_packets;
Greg Rose7f12ad72013-12-21 06:12:51 +00001293}
1294
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001295static u32 i40e_buildreg_itr(const int type, const u16 itr)
1296{
1297 u32 val;
1298
1299 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001300 /* Don't clear PBA because that can cause lost interrupts that
1301 * came in while we were cleaning/polling
1302 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001303 (type << I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT) |
1304 (itr << I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT);
1305
1306 return val;
1307}
1308
1309/* a small macro to shorten up some long lines */
1310#define INTREG I40E_VFINT_DYN_CTLN1
1311
Greg Rose7f12ad72013-12-21 06:12:51 +00001312/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001313 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1314 * @vsi: the VSI we care about
1315 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1316 *
1317 **/
1318static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1319 struct i40e_q_vector *q_vector)
1320{
1321 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001322 bool rx = false, tx = false;
1323 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001324 int vector;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001325
1326 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001327
1328 /* avoid dynamic calculation if in countdown mode OR if
1329 * all dynamic is disabled
1330 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001331 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1332
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001333 if (q_vector->itr_countdown > 0 ||
1334 (!ITR_IS_DYNAMIC(vsi->rx_itr_setting) &&
1335 !ITR_IS_DYNAMIC(vsi->tx_itr_setting))) {
1336 goto enable_int;
1337 }
1338
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001339 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001340 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1341 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001342 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001343
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001344 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001345 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1346 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001347 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001348
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001349 if (rx || tx) {
1350 /* get the higher of the two ITR adjustments and
1351 * use the same value for both ITR registers
1352 * when in adaptive mode (Rx and/or Tx)
1353 */
1354 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1355
1356 q_vector->tx.itr = q_vector->rx.itr = itr;
1357 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1358 tx = true;
1359 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1360 rx = true;
1361 }
1362
1363 /* only need to enable the interrupt once, but need
1364 * to possibly update both ITR values
1365 */
1366 if (rx) {
1367 /* set the INTENA_MSK_MASK so that this first write
1368 * won't actually enable the interrupt, instead just
1369 * updating the ITR (it's bit 31 PF and VF)
1370 */
1371 rxval |= BIT(31);
1372 /* don't check _DOWN because interrupt isn't being enabled */
1373 wr32(hw, INTREG(vector - 1), rxval);
1374 }
1375
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001376enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001377 if (!test_bit(__I40E_DOWN, &vsi->state))
1378 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001379
1380 if (q_vector->itr_countdown)
1381 q_vector->itr_countdown--;
1382 else
1383 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001384}
1385
1386/**
Greg Rose7f12ad72013-12-21 06:12:51 +00001387 * i40evf_napi_poll - NAPI polling Rx/Tx cleanup routine
1388 * @napi: napi struct with our devices info in it
1389 * @budget: amount of work driver is allowed to do this pass, in packets
1390 *
1391 * This function will clean all queues associated with a q_vector.
1392 *
1393 * Returns the amount of work done
1394 **/
1395int i40evf_napi_poll(struct napi_struct *napi, int budget)
1396{
1397 struct i40e_q_vector *q_vector =
1398 container_of(napi, struct i40e_q_vector, napi);
1399 struct i40e_vsi *vsi = q_vector->vsi;
1400 struct i40e_ring *ring;
1401 bool clean_complete = true;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001402 bool arm_wb = false;
Greg Rose7f12ad72013-12-21 06:12:51 +00001403 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001404 int work_done = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001405
1406 if (test_bit(__I40E_DOWN, &vsi->state)) {
1407 napi_complete(napi);
1408 return 0;
1409 }
1410
1411 /* Since the actual Tx work is minimal, we can give the Tx a larger
1412 * budget and be more aggressive about cleaning up the Tx descriptors.
1413 */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001414 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08001415 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001416 clean_complete = false;
1417 continue;
1418 }
1419 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001420 ring->arm_wb = false;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001421 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001422
Alexander Duyckc67cace2015-09-24 09:04:26 -07001423 /* Handle case where we are called by netpoll with a budget of 0 */
1424 if (budget <= 0)
1425 goto tx_only;
1426
Greg Rose7f12ad72013-12-21 06:12:51 +00001427 /* We attempt to distribute budget to each Rx queue fairly, but don't
1428 * allow the budget to go below 1 because that would exit polling early.
1429 */
1430 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
1431
Mitch Williamsa132af22015-01-24 09:58:35 +00001432 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001433 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001434
1435 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001436 /* if we clean as many as budgeted, we must not be done */
1437 if (cleaned >= budget_per_ring)
1438 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001439 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001440
1441 /* If work not completed, return budget and polling will return */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001442 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001443tx_only:
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001444 if (arm_wb) {
1445 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08001446 i40e_enable_wb_on_itr(vsi, q_vector);
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001447 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001448 return budget;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001449 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001450
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001451 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1452 q_vector->arm_wb_state = false;
1453
Greg Rose7f12ad72013-12-21 06:12:51 +00001454 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001455 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001456 i40e_update_enable_itr(vsi, q_vector);
Greg Rose7f12ad72013-12-21 06:12:51 +00001457 return 0;
1458}
1459
1460/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001461 * i40evf_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
Greg Rose7f12ad72013-12-21 06:12:51 +00001462 * @skb: send buffer
1463 * @tx_ring: ring to send buffer on
1464 * @flags: the tx flags to be set
1465 *
1466 * Checks the skb and set up correspondingly several generic transmit flags
1467 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
1468 *
1469 * Returns error code indicate the frame should be dropped upon error and the
1470 * otherwise returns 0 to indicate the flags has been set properly.
1471 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001472static inline int i40evf_tx_prepare_vlan_flags(struct sk_buff *skb,
1473 struct i40e_ring *tx_ring,
1474 u32 *flags)
Greg Rose7f12ad72013-12-21 06:12:51 +00001475{
1476 __be16 protocol = skb->protocol;
1477 u32 tx_flags = 0;
1478
Greg Rose31eaacc2015-03-31 00:45:03 -07001479 if (protocol == htons(ETH_P_8021Q) &&
1480 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
1481 /* When HW VLAN acceleration is turned off by the user the
1482 * stack sets the protocol to 8021q so that the driver
1483 * can take any steps required to support the SW only
1484 * VLAN handling. In our case the driver doesn't need
1485 * to take any further steps so just set the protocol
1486 * to the encapsulated ethertype.
1487 */
1488 skb->protocol = vlan_get_protocol(skb);
1489 goto out;
1490 }
1491
Greg Rose7f12ad72013-12-21 06:12:51 +00001492 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001493 if (skb_vlan_tag_present(skb)) {
1494 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001495 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1496 /* else if it is a SW VLAN, check the next protocol and store the tag */
1497 } else if (protocol == htons(ETH_P_8021Q)) {
1498 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001499
Greg Rose7f12ad72013-12-21 06:12:51 +00001500 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
1501 if (!vhdr)
1502 return -EINVAL;
1503
1504 protocol = vhdr->h_vlan_encapsulated_proto;
1505 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
1506 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
1507 }
1508
Greg Rose31eaacc2015-03-31 00:45:03 -07001509out:
Greg Rose7f12ad72013-12-21 06:12:51 +00001510 *flags = tx_flags;
1511 return 0;
1512}
1513
1514/**
1515 * i40e_tso - set up the tso context descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +00001516 * @skb: ptr to the skb we're sending
Greg Rose7f12ad72013-12-21 06:12:51 +00001517 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04001518 * @cd_type_cmd_tso_mss: Quad Word 1
Greg Rose7f12ad72013-12-21 06:12:51 +00001519 *
1520 * Returns 0 if no TSO can happen, 1 if tso is going, or error
1521 **/
Jesse Brandeburg84b079922016-04-01 03:56:05 -07001522static int i40e_tso(struct sk_buff *skb, u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
Greg Rose7f12ad72013-12-21 06:12:51 +00001523{
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001524 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08001525 union {
1526 struct iphdr *v4;
1527 struct ipv6hdr *v6;
1528 unsigned char *hdr;
1529 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001530 union {
1531 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08001532 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001533 unsigned char *hdr;
1534 } l4;
1535 u32 paylen, l4_offset;
Greg Rose7f12ad72013-12-21 06:12:51 +00001536 int err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001537
Shannon Nelsone9f65632016-01-04 10:33:04 -08001538 if (skb->ip_summed != CHECKSUM_PARTIAL)
1539 return 0;
1540
Greg Rose7f12ad72013-12-21 06:12:51 +00001541 if (!skb_is_gso(skb))
1542 return 0;
1543
Francois Romieufe6d4aa2014-03-30 03:14:53 +00001544 err = skb_cow_head(skb, 0);
1545 if (err < 0)
1546 return err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001547
Alexander Duyckc7770192016-01-24 21:16:35 -08001548 ip.hdr = skb_network_header(skb);
1549 l4.hdr = skb_transport_header(skb);
Anjali Singhai85e76d02015-02-21 06:44:16 +00001550
Alexander Duyckc7770192016-01-24 21:16:35 -08001551 /* initialize outer IP header fields */
1552 if (ip.v4->version == 4) {
1553 ip.v4->tot_len = 0;
1554 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001555 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08001556 ip.v6->payload_len = 0;
1557 }
1558
Alexander Duyck577389a2016-04-02 00:06:56 -07001559 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001560 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07001561 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07001562 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07001563 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08001564 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001565 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
1566 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
1567 l4.udp->len = 0;
1568
Alexander Duyck54532052016-01-24 21:17:29 -08001569 /* determine offset of outer transport header */
1570 l4_offset = l4.hdr - skb->data;
1571
1572 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001573 paylen = skb->len - l4_offset;
1574 csum_replace_by_diff(&l4.udp->check, htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08001575 }
1576
Alexander Duyckc7770192016-01-24 21:16:35 -08001577 /* reset pointers to inner headers */
1578 ip.hdr = skb_inner_network_header(skb);
1579 l4.hdr = skb_inner_transport_header(skb);
1580
1581 /* initialize inner IP header fields */
1582 if (ip.v4->version == 4) {
1583 ip.v4->tot_len = 0;
1584 ip.v4->check = 0;
1585 } else {
1586 ip.v6->payload_len = 0;
1587 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001588 }
1589
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001590 /* determine offset of inner transport header */
1591 l4_offset = l4.hdr - skb->data;
1592
1593 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001594 paylen = skb->len - l4_offset;
1595 csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001596
1597 /* compute length of segmentation header */
1598 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Greg Rose7f12ad72013-12-21 06:12:51 +00001599
1600 /* find the field values */
1601 cd_cmd = I40E_TX_CTX_DESC_TSO;
1602 cd_tso_len = skb->len - *hdr_len;
1603 cd_mss = skb_shinfo(skb)->gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001604 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
1605 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
1606 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Greg Rose7f12ad72013-12-21 06:12:51 +00001607 return 1;
1608}
1609
1610/**
1611 * i40e_tx_enable_csum - Enable Tx checksum offloads
1612 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001613 * @tx_flags: pointer to Tx flags currently set
Greg Rose7f12ad72013-12-21 06:12:51 +00001614 * @td_cmd: Tx descriptor command bits to set
1615 * @td_offset: Tx descriptor header offsets to set
Alexander Duyck529f1f62016-01-24 21:17:10 -08001616 * @tx_ring: Tx descriptor ring
Greg Rose7f12ad72013-12-21 06:12:51 +00001617 * @cd_tunneling: ptr to context desc bits
1618 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08001619static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
1620 u32 *td_cmd, u32 *td_offset,
1621 struct i40e_ring *tx_ring,
1622 u32 *cd_tunneling)
Greg Rose7f12ad72013-12-21 06:12:51 +00001623{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001624 union {
1625 struct iphdr *v4;
1626 struct ipv6hdr *v6;
1627 unsigned char *hdr;
1628 } ip;
1629 union {
1630 struct tcphdr *tcp;
1631 struct udphdr *udp;
1632 unsigned char *hdr;
1633 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001634 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001635 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001636 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001637 u8 l4_proto = 0;
1638
Alexander Duyck529f1f62016-01-24 21:17:10 -08001639 if (skb->ip_summed != CHECKSUM_PARTIAL)
1640 return 0;
1641
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001642 ip.hdr = skb_network_header(skb);
1643 l4.hdr = skb_transport_header(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00001644
Alexander Duyck475b4202016-01-24 21:17:01 -08001645 /* compute outer L2 header size */
1646 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
1647
Greg Rose7f12ad72013-12-21 06:12:51 +00001648 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001649 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08001650 /* define outer network header type */
1651 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001652 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1653 I40E_TX_CTX_EXT_IP_IPV4 :
1654 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
1655
Alexander Duycka0064722016-01-24 21:16:48 -08001656 l4_proto = ip.v4->protocol;
1657 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001658 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001659
1660 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08001661 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001662 if (l4.hdr != exthdr)
1663 ipv6_skip_exthdr(skb, exthdr - skb->data,
1664 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08001665 }
1666
1667 /* define outer transport */
1668 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001669 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08001670 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001671 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001672 break;
Alexander Duycka0064722016-01-24 21:16:48 -08001673 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08001674 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08001675 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1676 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07001677 case IPPROTO_IPIP:
1678 case IPPROTO_IPV6:
1679 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1680 l4.hdr = skb_inner_network_header(skb);
1681 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001682 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001683 if (*tx_flags & I40E_TX_FLAGS_TSO)
1684 return -1;
1685
1686 skb_checksum_help(skb);
1687 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001688 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001689
Alexander Duyck577389a2016-04-02 00:06:56 -07001690 /* compute outer L3 header size */
1691 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
1692 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
1693
1694 /* switch IP header pointer from outer to inner header */
1695 ip.hdr = skb_inner_network_header(skb);
1696
Alexander Duyck475b4202016-01-24 21:17:01 -08001697 /* compute tunnel header size */
1698 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
1699 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
1700
Alexander Duyck54532052016-01-24 21:17:29 -08001701 /* indicate if we need to offload outer UDP header */
1702 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001703 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08001704 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
1705 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
1706
Alexander Duyck475b4202016-01-24 21:17:01 -08001707 /* record tunnel offload values */
1708 *cd_tunneling |= tunnel;
1709
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001710 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001711 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08001712 l4_proto = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001713
Alexander Duycka0064722016-01-24 21:16:48 -08001714 /* reset type as we transition from outer to inner headers */
1715 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
1716 if (ip.v4->version == 4)
1717 *tx_flags |= I40E_TX_FLAGS_IPV4;
1718 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001719 *tx_flags |= I40E_TX_FLAGS_IPV6;
Greg Rose7f12ad72013-12-21 06:12:51 +00001720 }
1721
1722 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001723 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001724 l4_proto = ip.v4->protocol;
Greg Rose7f12ad72013-12-21 06:12:51 +00001725 /* the stack computes the IP header already, the only time we
1726 * need the hardware to recompute it is in the case of TSO.
1727 */
Alexander Duyck475b4202016-01-24 21:17:01 -08001728 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1729 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
1730 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001731 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001732 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001733
1734 exthdr = ip.hdr + sizeof(*ip.v6);
1735 l4_proto = ip.v6->nexthdr;
1736 if (l4.hdr != exthdr)
1737 ipv6_skip_exthdr(skb, exthdr - skb->data,
1738 &l4_proto, &frag_off);
Greg Rose7f12ad72013-12-21 06:12:51 +00001739 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001740
Alexander Duyck475b4202016-01-24 21:17:01 -08001741 /* compute inner L3 header size */
1742 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001743
1744 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001745 switch (l4_proto) {
Greg Rose7f12ad72013-12-21 06:12:51 +00001746 case IPPROTO_TCP:
1747 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08001748 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
1749 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001750 break;
1751 case IPPROTO_SCTP:
1752 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001753 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
1754 offset |= (sizeof(struct sctphdr) >> 2) <<
1755 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001756 break;
1757 case IPPROTO_UDP:
1758 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001759 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
1760 offset |= (sizeof(struct udphdr) >> 2) <<
1761 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001762 break;
1763 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001764 if (*tx_flags & I40E_TX_FLAGS_TSO)
1765 return -1;
1766 skb_checksum_help(skb);
1767 return 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001768 }
Alexander Duyck475b4202016-01-24 21:17:01 -08001769
1770 *td_cmd |= cmd;
1771 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08001772
1773 return 1;
Greg Rose7f12ad72013-12-21 06:12:51 +00001774}
1775
1776/**
1777 * i40e_create_tx_ctx Build the Tx context descriptor
1778 * @tx_ring: ring to create the descriptor on
1779 * @cd_type_cmd_tso_mss: Quad Word 1
1780 * @cd_tunneling: Quad Word 0 - bits 0-31
1781 * @cd_l2tag2: Quad Word 0 - bits 32-63
1782 **/
1783static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
1784 const u64 cd_type_cmd_tso_mss,
1785 const u32 cd_tunneling, const u32 cd_l2tag2)
1786{
1787 struct i40e_tx_context_desc *context_desc;
1788 int i = tx_ring->next_to_use;
1789
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00001790 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
1791 !cd_tunneling && !cd_l2tag2)
Greg Rose7f12ad72013-12-21 06:12:51 +00001792 return;
1793
1794 /* grab the next descriptor */
1795 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
1796
1797 i++;
1798 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1799
1800 /* cpu_to_le32 and assign to struct fields */
1801 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
1802 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00001803 context_desc->rsvd = cpu_to_le16(0);
Greg Rose7f12ad72013-12-21 06:12:51 +00001804 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
1805}
1806
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001807/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001808 * __i40evf_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00001809 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00001810 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001811 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
1812 * and so we need to figure out the cases where we need to linearize the skb.
1813 *
1814 * For TSO we need to count the TSO header and segment payload separately.
1815 * As such we need to check cases where we have 7 fragments or more as we
1816 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
1817 * the segment payload in the first descriptor, and another 7 for the
1818 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00001819 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08001820bool __i40evf_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00001821{
Alexander Duyck2d374902016-02-17 11:02:50 -08001822 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001823 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00001824
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001825 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08001826 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001827 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08001828 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001829
Alexander Duyck2d374902016-02-17 11:02:50 -08001830 /* We need to walk through the list and validate that each group
1831 * of 6 fragments totals at least gso_size. However we don't need
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001832 * to perform such validation on the last 6 since the last 6 cannot
1833 * inherit any data from a descriptor after them.
Alexander Duyck2d374902016-02-17 11:02:50 -08001834 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001835 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08001836 frag = &skb_shinfo(skb)->frags[0];
1837
1838 /* Initialize size to the negative value of gso_size minus 1. We
1839 * use this as the worst case scenerio in which the frag ahead
1840 * of us only provides one byte which is why we are limited to 6
1841 * descriptors for a single transmit as the header and previous
1842 * fragment are already consuming 2 descriptors.
1843 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001844 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08001845
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001846 /* Add size of frags 0 through 4 to create our initial sum */
1847 sum += skb_frag_size(frag++);
1848 sum += skb_frag_size(frag++);
1849 sum += skb_frag_size(frag++);
1850 sum += skb_frag_size(frag++);
1851 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001852
1853 /* Walk through fragments adding latest fragment, testing it, and
1854 * then removing stale fragments from the sum.
1855 */
1856 stale = &skb_shinfo(skb)->frags[0];
1857 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001858 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001859
1860 /* if sum is negative we failed to make sufficient progress */
1861 if (sum < 0)
1862 return true;
1863
1864 /* use pre-decrement to avoid processing last fragment */
1865 if (!--nr_frags)
1866 break;
1867
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001868 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00001869 }
1870
Alexander Duyck2d374902016-02-17 11:02:50 -08001871 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001872}
1873
Greg Rose7f12ad72013-12-21 06:12:51 +00001874/**
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001875 * __i40evf_maybe_stop_tx - 2nd level check for tx stop conditions
1876 * @tx_ring: the ring to be checked
1877 * @size: the size buffer we want to assure is available
1878 *
1879 * Returns -EBUSY if a stop is needed, else 0
1880 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08001881int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001882{
1883 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1884 /* Memory barrier before checking head and tail */
1885 smp_mb();
1886
1887 /* Check again in a case another CPU has just made room available. */
1888 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
1889 return -EBUSY;
1890
1891 /* A reprieve! - use start_queue because it doesn't call schedule */
1892 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
1893 ++tx_ring->tx_stats.restart_queue;
1894 return 0;
1895}
1896
1897/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001898 * i40evf_tx_map - Build the Tx descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +00001899 * @tx_ring: ring to send buffer on
1900 * @skb: send buffer
1901 * @first: first buffer info buffer to use
1902 * @tx_flags: collected send information
1903 * @hdr_len: size of the packet header
1904 * @td_cmd: the command field in the descriptor
1905 * @td_offset: offset for checksum or crc
1906 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001907static inline void i40evf_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
1908 struct i40e_tx_buffer *first, u32 tx_flags,
1909 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Greg Rose7f12ad72013-12-21 06:12:51 +00001910{
1911 unsigned int data_len = skb->data_len;
1912 unsigned int size = skb_headlen(skb);
1913 struct skb_frag_struct *frag;
1914 struct i40e_tx_buffer *tx_bi;
1915 struct i40e_tx_desc *tx_desc;
1916 u16 i = tx_ring->next_to_use;
1917 u32 td_tag = 0;
1918 dma_addr_t dma;
1919 u16 gso_segs;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04001920 u16 desc_count = 0;
1921 bool tail_bump = true;
1922 bool do_rs = false;
Greg Rose7f12ad72013-12-21 06:12:51 +00001923
1924 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
1925 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
1926 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
1927 I40E_TX_FLAGS_VLAN_SHIFT;
1928 }
1929
1930 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
1931 gso_segs = skb_shinfo(skb)->gso_segs;
1932 else
1933 gso_segs = 1;
1934
1935 /* multiply data chunks by size of headers */
1936 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
1937 first->gso_segs = gso_segs;
1938 first->skb = skb;
1939 first->tx_flags = tx_flags;
1940
1941 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
1942
1943 tx_desc = I40E_TX_DESC(tx_ring, i);
1944 tx_bi = first;
1945
1946 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001947 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
1948
Greg Rose7f12ad72013-12-21 06:12:51 +00001949 if (dma_mapping_error(tx_ring->dev, dma))
1950 goto dma_error;
1951
1952 /* record length, and DMA address */
1953 dma_unmap_len_set(tx_bi, len, size);
1954 dma_unmap_addr_set(tx_bi, dma, dma);
1955
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001956 /* align size to end of page */
1957 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00001958 tx_desc->buffer_addr = cpu_to_le64(dma);
1959
1960 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
1961 tx_desc->cmd_type_offset_bsz =
1962 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001963 max_data, td_tag);
Greg Rose7f12ad72013-12-21 06:12:51 +00001964
1965 tx_desc++;
1966 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04001967 desc_count++;
1968
Greg Rose7f12ad72013-12-21 06:12:51 +00001969 if (i == tx_ring->count) {
1970 tx_desc = I40E_TX_DESC(tx_ring, 0);
1971 i = 0;
1972 }
1973
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001974 dma += max_data;
1975 size -= max_data;
Greg Rose7f12ad72013-12-21 06:12:51 +00001976
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001977 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Greg Rose7f12ad72013-12-21 06:12:51 +00001978 tx_desc->buffer_addr = cpu_to_le64(dma);
1979 }
1980
1981 if (likely(!data_len))
1982 break;
1983
1984 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
1985 size, td_tag);
1986
1987 tx_desc++;
1988 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04001989 desc_count++;
1990
Greg Rose7f12ad72013-12-21 06:12:51 +00001991 if (i == tx_ring->count) {
1992 tx_desc = I40E_TX_DESC(tx_ring, 0);
1993 i = 0;
1994 }
1995
1996 size = skb_frag_size(frag);
1997 data_len -= size;
1998
1999 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2000 DMA_TO_DEVICE);
2001
2002 tx_bi = &tx_ring->tx_bi[i];
2003 }
2004
Greg Rose7f12ad72013-12-21 06:12:51 +00002005 /* set next_to_watch value indicating a packet is present */
2006 first->next_to_watch = tx_desc;
2007
2008 i++;
2009 if (i == tx_ring->count)
2010 i = 0;
2011
2012 tx_ring->next_to_use = i;
2013
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002014 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2015 tx_ring->queue_index),
2016 first->bytecount);
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002017 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002018
2019 /* Algorithm to optimize tail and RS bit setting:
2020 * if xmit_more is supported
2021 * if xmit_more is true
2022 * do not update tail and do not mark RS bit.
2023 * if xmit_more is false and last xmit_more was false
2024 * if every packet spanned less than 4 desc
2025 * then set RS bit on 4th packet and update tail
2026 * on every packet
2027 * else
2028 * update tail and set RS bit on every packet.
2029 * if xmit_more is false and last_xmit_more was true
2030 * update tail and set RS bit.
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002031 *
2032 * Optimization: wmb to be issued only in case of tail update.
2033 * Also optimize the Descriptor WB path for RS bit with the same
2034 * algorithm.
2035 *
2036 * Note: If there are less than 4 packets
2037 * pending and interrupts were disabled the service task will
2038 * trigger a force WB.
2039 */
2040 if (skb->xmit_more &&
2041 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2042 tx_ring->queue_index))) {
2043 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2044 tail_bump = false;
2045 } else if (!skb->xmit_more &&
2046 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2047 tx_ring->queue_index)) &&
2048 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2049 (tx_ring->packet_stride < WB_STRIDE) &&
2050 (desc_count < WB_STRIDE)) {
2051 tx_ring->packet_stride++;
2052 } else {
2053 tx_ring->packet_stride = 0;
2054 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2055 do_rs = true;
2056 }
2057 if (do_rs)
2058 tx_ring->packet_stride = 0;
2059
2060 tx_desc->cmd_type_offset_bsz =
2061 build_ctob(td_cmd, td_offset, size, td_tag) |
2062 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2063 I40E_TX_DESC_CMD_EOP) <<
2064 I40E_TXD_QW1_CMD_SHIFT);
2065
Greg Rose7f12ad72013-12-21 06:12:51 +00002066 /* notify HW of packet */
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002067 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002068 prefetchw(tx_desc + 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00002069
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002070 if (tail_bump) {
2071 /* Force memory writes to complete before letting h/w
2072 * know there are new descriptors to fetch. (Only
2073 * applicable for weak-ordered memory model archs,
2074 * such as IA-64).
2075 */
2076 wmb();
2077 writel(i, tx_ring->tail);
2078 }
2079
Greg Rose7f12ad72013-12-21 06:12:51 +00002080 return;
2081
2082dma_error:
2083 dev_info(tx_ring->dev, "TX DMA map failed\n");
2084
2085 /* clear dma mappings for failed tx_bi map */
2086 for (;;) {
2087 tx_bi = &tx_ring->tx_bi[i];
2088 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
2089 if (tx_bi == first)
2090 break;
2091 if (i == 0)
2092 i = tx_ring->count;
2093 i--;
2094 }
2095
2096 tx_ring->next_to_use = i;
2097}
2098
2099/**
Greg Rose7f12ad72013-12-21 06:12:51 +00002100 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2101 * @skb: send buffer
2102 * @tx_ring: ring to send buffer on
2103 *
2104 * Returns NETDEV_TX_OK if sent, else an error code
2105 **/
2106static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2107 struct i40e_ring *tx_ring)
2108{
2109 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2110 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2111 struct i40e_tx_buffer *first;
2112 u32 td_offset = 0;
2113 u32 tx_flags = 0;
2114 __be16 protocol;
2115 u32 td_cmd = 0;
2116 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002117 int tso, count;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002118
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002119 /* prefetch the data, we'll need it later */
2120 prefetch(skb->data);
2121
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002122 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002123 if (i40e_chk_linearize(skb, count)) {
2124 if (__skb_linearize(skb))
2125 goto out_drop;
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002126 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002127 tx_ring->tx_stats.tx_linearize++;
2128 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002129
2130 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2131 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2132 * + 4 desc gap to avoid the cache line where head is,
2133 * + 1 desc for context descriptor,
2134 * otherwise try next time
2135 */
2136 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2137 tx_ring->tx_stats.tx_busy++;
Greg Rose7f12ad72013-12-21 06:12:51 +00002138 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002139 }
Greg Rose7f12ad72013-12-21 06:12:51 +00002140
2141 /* prepare the xmit flags */
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002142 if (i40evf_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
Greg Rose7f12ad72013-12-21 06:12:51 +00002143 goto out_drop;
2144
2145 /* obtain protocol of skb */
Vlad Yasevicha12c4152014-08-25 10:34:53 -04002146 protocol = vlan_get_protocol(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00002147
2148 /* record the location of the first descriptor for this packet */
2149 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2150
2151 /* setup IPv4/IPv6 offloads */
2152 if (protocol == htons(ETH_P_IP))
2153 tx_flags |= I40E_TX_FLAGS_IPV4;
2154 else if (protocol == htons(ETH_P_IPV6))
2155 tx_flags |= I40E_TX_FLAGS_IPV6;
2156
Jesse Brandeburg84b079922016-04-01 03:56:05 -07002157 tso = i40e_tso(skb, &hdr_len, &cd_type_cmd_tso_mss);
Greg Rose7f12ad72013-12-21 06:12:51 +00002158
2159 if (tso < 0)
2160 goto out_drop;
2161 else if (tso)
2162 tx_flags |= I40E_TX_FLAGS_TSO;
2163
Greg Rose7f12ad72013-12-21 06:12:51 +00002164 /* Always offload the checksum, since it's in the data descriptor */
Alexander Duyck529f1f62016-01-24 21:17:10 -08002165 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2166 tx_ring, &cd_tunneling);
2167 if (tso < 0)
2168 goto out_drop;
Greg Rose7f12ad72013-12-21 06:12:51 +00002169
Alexander Duyck3bc67972016-02-17 11:02:56 -08002170 skb_tx_timestamp(skb);
2171
2172 /* always enable CRC insertion offload */
2173 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2174
Greg Rose7f12ad72013-12-21 06:12:51 +00002175 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2176 cd_tunneling, cd_l2tag2);
2177
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002178 i40evf_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2179 td_cmd, td_offset);
Greg Rose7f12ad72013-12-21 06:12:51 +00002180
Greg Rose7f12ad72013-12-21 06:12:51 +00002181 return NETDEV_TX_OK;
2182
2183out_drop:
2184 dev_kfree_skb_any(skb);
2185 return NETDEV_TX_OK;
2186}
2187
2188/**
2189 * i40evf_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2190 * @skb: send buffer
2191 * @netdev: network interface device structure
2192 *
2193 * Returns NETDEV_TX_OK if sent, else an error code
2194 **/
2195netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2196{
2197 struct i40evf_adapter *adapter = netdev_priv(netdev);
Mitch Williams0dd438d2015-10-26 19:44:40 -04002198 struct i40e_ring *tx_ring = &adapter->tx_rings[skb->queue_mapping];
Greg Rose7f12ad72013-12-21 06:12:51 +00002199
2200 /* hardware can't handle really short frames, hardware padding works
2201 * beyond this point
2202 */
2203 if (unlikely(skb->len < I40E_MIN_TX_LEN)) {
2204 if (skb_pad(skb, I40E_MIN_TX_LEN - skb->len))
2205 return NETDEV_TX_OK;
2206 skb->len = I40E_MIN_TX_LEN;
2207 skb_set_tail_pointer(skb, I40E_MIN_TX_LEN);
2208 }
2209
2210 return i40e_xmit_frame_ring(skb, tx_ring);
2211}