Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1 | /* |
| 2 | * SH7723 Pinmux |
| 3 | * |
| 4 | * Copyright (C) 2008 Magnus Damm |
| 5 | * |
| 6 | * This file is subject to the terms and conditions of the GNU General Public |
| 7 | * License. See the file "COPYING" in the main directory of this archive |
| 8 | * for more details. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/init.h> |
| 12 | #include <linux/kernel.h> |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 13 | #include <cpu/sh7723.h> |
| 14 | |
Laurent Pinchart | c332380 | 2012-12-15 23:51:55 +0100 | [diff] [blame] | 15 | #include "sh_pfc.h" |
| 16 | |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 17 | enum { |
| 18 | PINMUX_RESERVED = 0, |
| 19 | |
| 20 | PINMUX_DATA_BEGIN, |
| 21 | PTA7_DATA, PTA6_DATA, PTA5_DATA, PTA4_DATA, |
| 22 | PTA3_DATA, PTA2_DATA, PTA1_DATA, PTA0_DATA, |
| 23 | PTB7_DATA, PTB6_DATA, PTB5_DATA, PTB4_DATA, |
| 24 | PTB3_DATA, PTB2_DATA, PTB1_DATA, PTB0_DATA, |
| 25 | PTC7_DATA, PTC6_DATA, PTC5_DATA, PTC4_DATA, |
| 26 | PTC3_DATA, PTC2_DATA, PTC1_DATA, PTC0_DATA, |
| 27 | PTD7_DATA, PTD6_DATA, PTD5_DATA, PTD4_DATA, |
| 28 | PTD3_DATA, PTD2_DATA, PTD1_DATA, PTD0_DATA, |
| 29 | PTE5_DATA, PTE4_DATA, PTE3_DATA, PTE2_DATA, PTE1_DATA, PTE0_DATA, |
| 30 | PTF7_DATA, PTF6_DATA, PTF5_DATA, PTF4_DATA, |
| 31 | PTF3_DATA, PTF2_DATA, PTF1_DATA, PTF0_DATA, |
| 32 | PTG5_DATA, PTG4_DATA, PTG3_DATA, PTG2_DATA, PTG1_DATA, PTG0_DATA, |
| 33 | PTH7_DATA, PTH6_DATA, PTH5_DATA, PTH4_DATA, |
| 34 | PTH3_DATA, PTH2_DATA, PTH1_DATA, PTH0_DATA, |
| 35 | PTJ7_DATA, PTJ5_DATA, PTJ3_DATA, PTJ2_DATA, PTJ1_DATA, PTJ0_DATA, |
| 36 | PTK7_DATA, PTK6_DATA, PTK5_DATA, PTK4_DATA, |
| 37 | PTK3_DATA, PTK2_DATA, PTK1_DATA, PTK0_DATA, |
| 38 | PTL7_DATA, PTL6_DATA, PTL5_DATA, PTL4_DATA, |
| 39 | PTL3_DATA, PTL2_DATA, PTL1_DATA, PTL0_DATA, |
| 40 | PTM7_DATA, PTM6_DATA, PTM5_DATA, PTM4_DATA, |
| 41 | PTM3_DATA, PTM2_DATA, PTM1_DATA, PTM0_DATA, |
| 42 | PTN7_DATA, PTN6_DATA, PTN5_DATA, PTN4_DATA, |
| 43 | PTN3_DATA, PTN2_DATA, PTN1_DATA, PTN0_DATA, |
| 44 | PTQ3_DATA, PTQ2_DATA, PTQ1_DATA, PTQ0_DATA, |
| 45 | PTR7_DATA, PTR6_DATA, PTR5_DATA, PTR4_DATA, |
| 46 | PTR3_DATA, PTR2_DATA, PTR1_DATA, PTR0_DATA, |
| 47 | PTS7_DATA, PTS6_DATA, PTS5_DATA, PTS4_DATA, |
| 48 | PTS3_DATA, PTS2_DATA, PTS1_DATA, PTS0_DATA, |
| 49 | PTT5_DATA, PTT4_DATA, PTT3_DATA, PTT2_DATA, PTT1_DATA, PTT0_DATA, |
| 50 | PTU5_DATA, PTU4_DATA, PTU3_DATA, PTU2_DATA, PTU1_DATA, PTU0_DATA, |
| 51 | PTV7_DATA, PTV6_DATA, PTV5_DATA, PTV4_DATA, |
| 52 | PTV3_DATA, PTV2_DATA, PTV1_DATA, PTV0_DATA, |
| 53 | PTW7_DATA, PTW6_DATA, PTW5_DATA, PTW4_DATA, |
| 54 | PTW3_DATA, PTW2_DATA, PTW1_DATA, PTW0_DATA, |
| 55 | PTX7_DATA, PTX6_DATA, PTX5_DATA, PTX4_DATA, |
| 56 | PTX3_DATA, PTX2_DATA, PTX1_DATA, PTX0_DATA, |
| 57 | PTY7_DATA, PTY6_DATA, PTY5_DATA, PTY4_DATA, |
| 58 | PTY3_DATA, PTY2_DATA, PTY1_DATA, PTY0_DATA, |
| 59 | PTZ7_DATA, PTZ6_DATA, PTZ5_DATA, PTZ4_DATA, |
| 60 | PTZ3_DATA, PTZ2_DATA, PTZ1_DATA, PTZ0_DATA, |
| 61 | PINMUX_DATA_END, |
| 62 | |
| 63 | PINMUX_INPUT_BEGIN, |
| 64 | PTA7_IN, PTA6_IN, PTA5_IN, PTA4_IN, |
| 65 | PTA3_IN, PTA2_IN, PTA1_IN, PTA0_IN, |
| 66 | PTB7_IN, PTB6_IN, PTB5_IN, PTB4_IN, |
| 67 | PTB3_IN, PTB2_IN, PTB1_IN, PTB0_IN, |
| 68 | PTC7_IN, PTC6_IN, PTC5_IN, PTC4_IN, |
| 69 | PTC3_IN, PTC2_IN, PTC1_IN, PTC0_IN, |
| 70 | PTD7_IN, PTD6_IN, PTD5_IN, PTD4_IN, |
| 71 | PTD3_IN, PTD2_IN, PTD1_IN, PTD0_IN, |
| 72 | PTE5_IN, PTE4_IN, PTE3_IN, PTE2_IN, PTE1_IN, PTE0_IN, |
| 73 | PTF7_IN, PTF6_IN, PTF5_IN, PTF4_IN, |
| 74 | PTF3_IN, PTF2_IN, PTF1_IN, PTF0_IN, |
| 75 | PTH7_IN, PTH6_IN, PTH5_IN, PTH4_IN, |
| 76 | PTH3_IN, PTH2_IN, PTH1_IN, PTH0_IN, |
| 77 | PTJ3_IN, PTJ2_IN, PTJ1_IN, PTJ0_IN, |
| 78 | PTK7_IN, PTK6_IN, PTK5_IN, PTK4_IN, |
| 79 | PTK3_IN, PTK2_IN, PTK1_IN, PTK0_IN, |
| 80 | PTL7_IN, PTL6_IN, PTL5_IN, PTL4_IN, |
| 81 | PTL3_IN, PTL2_IN, PTL1_IN, PTL0_IN, |
| 82 | PTM7_IN, PTM6_IN, PTM5_IN, PTM4_IN, |
| 83 | PTM3_IN, PTM2_IN, PTM1_IN, PTM0_IN, |
| 84 | PTN7_IN, PTN6_IN, PTN5_IN, PTN4_IN, |
| 85 | PTN3_IN, PTN2_IN, PTN1_IN, PTN0_IN, |
| 86 | PTQ3_IN, PTQ2_IN, PTQ1_IN, PTQ0_IN, |
| 87 | PTR7_IN, PTR6_IN, PTR5_IN, PTR4_IN, |
| 88 | PTR3_IN, PTR2_IN, PTR1_IN, PTR0_IN, |
| 89 | PTS7_IN, PTS6_IN, PTS5_IN, PTS4_IN, |
| 90 | PTS3_IN, PTS2_IN, PTS1_IN, PTS0_IN, |
| 91 | PTT5_IN, PTT4_IN, PTT3_IN, PTT2_IN, PTT1_IN, PTT0_IN, |
| 92 | PTU5_IN, PTU4_IN, PTU3_IN, PTU2_IN, PTU1_IN, PTU0_IN, |
| 93 | PTV7_IN, PTV6_IN, PTV5_IN, PTV4_IN, |
| 94 | PTV3_IN, PTV2_IN, PTV1_IN, PTV0_IN, |
| 95 | PTW7_IN, PTW6_IN, PTW5_IN, PTW4_IN, |
| 96 | PTW3_IN, PTW2_IN, PTW1_IN, PTW0_IN, |
| 97 | PTX7_IN, PTX6_IN, PTX5_IN, PTX4_IN, |
| 98 | PTX3_IN, PTX2_IN, PTX1_IN, PTX0_IN, |
| 99 | PTY7_IN, PTY6_IN, PTY5_IN, PTY4_IN, |
| 100 | PTY3_IN, PTY2_IN, PTY1_IN, PTY0_IN, |
| 101 | PTZ7_IN, PTZ6_IN, PTZ5_IN, PTZ4_IN, |
| 102 | PTZ3_IN, PTZ2_IN, PTZ1_IN, PTZ0_IN, |
| 103 | PINMUX_INPUT_END, |
| 104 | |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 105 | PINMUX_OUTPUT_BEGIN, |
| 106 | PTA7_OUT, PTA6_OUT, PTA5_OUT, PTA4_OUT, |
| 107 | PTA3_OUT, PTA2_OUT, PTA1_OUT, PTA0_OUT, |
| 108 | PTB7_OUT, PTB6_OUT, PTB5_OUT, PTB4_OUT, |
| 109 | PTB3_OUT, PTB2_OUT, PTB1_OUT, PTB0_OUT, |
| 110 | PTC7_OUT, PTC6_OUT, PTC5_OUT, PTC4_OUT, |
| 111 | PTC3_OUT, PTC2_OUT, PTC1_OUT, PTC0_OUT, |
| 112 | PTD7_OUT, PTD6_OUT, PTD5_OUT, PTD4_OUT, |
| 113 | PTD3_OUT, PTD2_OUT, PTD1_OUT, PTD0_OUT, |
| 114 | PTE5_OUT, PTE4_OUT, PTE3_OUT, PTE2_OUT, PTE1_OUT, PTE0_OUT, |
| 115 | PTF7_OUT, PTF6_OUT, PTF5_OUT, PTF4_OUT, |
| 116 | PTF3_OUT, PTF2_OUT, PTF1_OUT, PTF0_OUT, |
| 117 | PTG5_OUT, PTG4_OUT, PTG3_OUT, PTG2_OUT, PTG1_OUT, PTG0_OUT, |
| 118 | PTH7_OUT, PTH6_OUT, PTH5_OUT, PTH4_OUT, |
| 119 | PTH3_OUT, PTH2_OUT, PTH1_OUT, PTH0_OUT, |
| 120 | PTJ7_OUT, PTJ5_OUT, PTJ3_OUT, PTJ2_OUT, PTJ1_OUT, PTJ0_OUT, |
| 121 | PTK7_OUT, PTK6_OUT, PTK5_OUT, PTK4_OUT, |
| 122 | PTK3_OUT, PTK2_OUT, PTK1_OUT, PTK0_OUT, |
| 123 | PTL7_OUT, PTL6_OUT, PTL5_OUT, PTL4_OUT, |
| 124 | PTL3_OUT, PTL2_OUT, PTL1_OUT, PTL0_OUT, |
| 125 | PTM7_OUT, PTM6_OUT, PTM5_OUT, PTM4_OUT, |
| 126 | PTM3_OUT, PTM2_OUT, PTM1_OUT, PTM0_OUT, |
| 127 | PTN7_OUT, PTN6_OUT, PTN5_OUT, PTN4_OUT, |
| 128 | PTN3_OUT, PTN2_OUT, PTN1_OUT, PTN0_OUT, |
| 129 | PTR7_OUT, PTR6_OUT, PTR5_OUT, PTR4_OUT, |
| 130 | PTR1_OUT, PTR0_OUT, |
| 131 | PTS7_OUT, PTS6_OUT, PTS5_OUT, PTS4_OUT, |
| 132 | PTS3_OUT, PTS2_OUT, PTS1_OUT, PTS0_OUT, |
| 133 | PTT5_OUT, PTT4_OUT, PTT3_OUT, PTT2_OUT, PTT1_OUT, PTT0_OUT, |
| 134 | PTU5_OUT, PTU4_OUT, PTU3_OUT, PTU2_OUT, PTU1_OUT, PTU0_OUT, |
| 135 | PTV7_OUT, PTV6_OUT, PTV5_OUT, PTV4_OUT, |
| 136 | PTV3_OUT, PTV2_OUT, PTV1_OUT, PTV0_OUT, |
| 137 | PTW7_OUT, PTW6_OUT, PTW5_OUT, PTW4_OUT, |
| 138 | PTW3_OUT, PTW2_OUT, PTW1_OUT, PTW0_OUT, |
| 139 | PTX7_OUT, PTX6_OUT, PTX5_OUT, PTX4_OUT, |
| 140 | PTX3_OUT, PTX2_OUT, PTX1_OUT, PTX0_OUT, |
| 141 | PTY7_OUT, PTY6_OUT, PTY5_OUT, PTY4_OUT, |
| 142 | PTY3_OUT, PTY2_OUT, PTY1_OUT, PTY0_OUT, |
| 143 | PTZ7_OUT, PTZ6_OUT, PTZ5_OUT, PTZ4_OUT, |
| 144 | PTZ3_OUT, PTZ2_OUT, PTZ1_OUT, PTZ0_OUT, |
| 145 | PINMUX_OUTPUT_END, |
| 146 | |
| 147 | PINMUX_FUNCTION_BEGIN, |
| 148 | PTA7_FN, PTA6_FN, PTA5_FN, PTA4_FN, |
| 149 | PTA3_FN, PTA2_FN, PTA1_FN, PTA0_FN, |
| 150 | PTB7_FN, PTB6_FN, PTB5_FN, PTB4_FN, |
| 151 | PTB3_FN, PTB2_FN, PTB1_FN, PTB0_FN, |
| 152 | PTC7_FN, PTC6_FN, PTC5_FN, PTC4_FN, |
| 153 | PTC3_FN, PTC2_FN, PTC1_FN, PTC0_FN, |
| 154 | PTD7_FN, PTD6_FN, PTD5_FN, PTD4_FN, |
| 155 | PTD3_FN, PTD2_FN, PTD1_FN, PTD0_FN, |
| 156 | PTE5_FN, PTE4_FN, PTE3_FN, PTE2_FN, PTE1_FN, PTE0_FN, |
| 157 | PTF7_FN, PTF6_FN, PTF5_FN, PTF4_FN, |
| 158 | PTF3_FN, PTF2_FN, PTF1_FN, PTF0_FN, |
| 159 | PTG5_FN, PTG4_FN, PTG3_FN, PTG2_FN, PTG1_FN, PTG0_FN, |
| 160 | PTH7_FN, PTH6_FN, PTH5_FN, PTH4_FN, |
| 161 | PTH3_FN, PTH2_FN, PTH1_FN, PTH0_FN, |
| 162 | PTJ7_FN, PTJ5_FN, PTJ3_FN, PTJ2_FN, PTJ1_FN, PTJ0_FN, |
| 163 | PTK7_FN, PTK6_FN, PTK5_FN, PTK4_FN, |
| 164 | PTK3_FN, PTK2_FN, PTK1_FN, PTK0_FN, |
| 165 | PTL7_FN, PTL6_FN, PTL5_FN, PTL4_FN, |
| 166 | PTL3_FN, PTL2_FN, PTL1_FN, PTL0_FN, |
| 167 | PTM7_FN, PTM6_FN, PTM5_FN, PTM4_FN, |
| 168 | PTM3_FN, PTM2_FN, PTM1_FN, PTM0_FN, |
| 169 | PTN7_FN, PTN6_FN, PTN5_FN, PTN4_FN, |
| 170 | PTN3_FN, PTN2_FN, PTN1_FN, PTN0_FN, |
| 171 | PTQ3_FN, PTQ2_FN, PTQ1_FN, PTQ0_FN, |
| 172 | PTR7_FN, PTR6_FN, PTR5_FN, PTR4_FN, |
| 173 | PTR3_FN, PTR2_FN, PTR1_FN, PTR0_FN, |
| 174 | PTS7_FN, PTS6_FN, PTS5_FN, PTS4_FN, |
| 175 | PTS3_FN, PTS2_FN, PTS1_FN, PTS0_FN, |
| 176 | PTT5_FN, PTT4_FN, PTT3_FN, PTT2_FN, PTT1_FN, PTT0_FN, |
| 177 | PTU5_FN, PTU4_FN, PTU3_FN, PTU2_FN, PTU1_FN, PTU0_FN, |
| 178 | PTV7_FN, PTV6_FN, PTV5_FN, PTV4_FN, |
| 179 | PTV3_FN, PTV2_FN, PTV1_FN, PTV0_FN, |
| 180 | PTW7_FN, PTW6_FN, PTW5_FN, PTW4_FN, |
| 181 | PTW3_FN, PTW2_FN, PTW1_FN, PTW0_FN, |
| 182 | PTX7_FN, PTX6_FN, PTX5_FN, PTX4_FN, |
| 183 | PTX3_FN, PTX2_FN, PTX1_FN, PTX0_FN, |
| 184 | PTY7_FN, PTY6_FN, PTY5_FN, PTY4_FN, |
| 185 | PTY3_FN, PTY2_FN, PTY1_FN, PTY0_FN, |
| 186 | PTZ7_FN, PTZ6_FN, PTZ5_FN, PTZ4_FN, |
| 187 | PTZ3_FN, PTZ2_FN, PTZ1_FN, PTZ0_FN, |
| 188 | |
| 189 | |
| 190 | PSA15_PSA14_FN1, PSA15_PSA14_FN2, |
| 191 | PSA13_PSA12_FN1, PSA13_PSA12_FN2, |
| 192 | PSA11_PSA10_FN1, PSA11_PSA10_FN2, |
| 193 | PSA5_PSA4_FN1, PSA5_PSA4_FN2, PSA5_PSA4_FN3, |
| 194 | PSA3_PSA2_FN1, PSA3_PSA2_FN2, |
| 195 | PSB15_PSB14_FN1, PSB15_PSB14_FN2, |
| 196 | PSB13_PSB12_LCDC_RGB, PSB13_PSB12_LCDC_SYS, |
| 197 | PSB9_PSB8_FN1, PSB9_PSB8_FN2, PSB9_PSB8_FN3, |
| 198 | PSB7_PSB6_FN1, PSB7_PSB6_FN2, |
| 199 | PSB5_PSB4_FN1, PSB5_PSB4_FN2, |
| 200 | PSB3_PSB2_FN1, PSB3_PSB2_FN2, |
| 201 | PSC15_PSC14_FN1, PSC15_PSC14_FN2, |
| 202 | PSC13_PSC12_FN1, PSC13_PSC12_FN2, |
| 203 | PSC11_PSC10_FN1, PSC11_PSC10_FN2, PSC11_PSC10_FN3, |
| 204 | PSC9_PSC8_FN1, PSC9_PSC8_FN2, |
| 205 | PSC7_PSC6_FN1, PSC7_PSC6_FN2, PSC7_PSC6_FN3, |
| 206 | PSD15_PSD14_FN1, PSD15_PSD14_FN2, |
| 207 | PSD13_PSD12_FN1, PSD13_PSD12_FN2, |
| 208 | PSD11_PSD10_FN1, PSD11_PSD10_FN2, PSD11_PSD10_FN3, |
| 209 | PSD9_PSD8_FN1, PSD9_PSD8_FN2, |
| 210 | PSD7_PSD6_FN1, PSD7_PSD6_FN2, |
| 211 | PSD5_PSD4_FN1, PSD5_PSD4_FN2, |
| 212 | PSD3_PSD2_FN1, PSD3_PSD2_FN2, |
| 213 | PSD1_PSD0_FN1, PSD1_PSD0_FN2, |
| 214 | PINMUX_FUNCTION_END, |
| 215 | |
| 216 | PINMUX_MARK_BEGIN, |
| 217 | SCIF0_PTT_TXD_MARK, SCIF0_PTT_RXD_MARK, |
| 218 | SCIF0_PTT_SCK_MARK, SCIF0_PTU_TXD_MARK, |
| 219 | SCIF0_PTU_RXD_MARK, SCIF0_PTU_SCK_MARK, |
| 220 | |
| 221 | SCIF1_PTS_TXD_MARK, SCIF1_PTS_RXD_MARK, |
| 222 | SCIF1_PTS_SCK_MARK, SCIF1_PTV_TXD_MARK, |
| 223 | SCIF1_PTV_RXD_MARK, SCIF1_PTV_SCK_MARK, |
| 224 | |
| 225 | SCIF2_PTT_TXD_MARK, SCIF2_PTT_RXD_MARK, |
| 226 | SCIF2_PTT_SCK_MARK, SCIF2_PTU_TXD_MARK, |
| 227 | SCIF2_PTU_RXD_MARK, SCIF2_PTU_SCK_MARK, |
| 228 | |
| 229 | SCIF3_PTS_TXD_MARK, SCIF3_PTS_RXD_MARK, |
| 230 | SCIF3_PTS_SCK_MARK, SCIF3_PTS_RTS_MARK, |
| 231 | SCIF3_PTS_CTS_MARK, SCIF3_PTV_TXD_MARK, |
| 232 | SCIF3_PTV_RXD_MARK, SCIF3_PTV_SCK_MARK, |
| 233 | SCIF3_PTV_RTS_MARK, SCIF3_PTV_CTS_MARK, |
| 234 | |
| 235 | SCIF4_PTE_TXD_MARK, SCIF4_PTE_RXD_MARK, |
| 236 | SCIF4_PTE_SCK_MARK, SCIF4_PTN_TXD_MARK, |
| 237 | SCIF4_PTN_RXD_MARK, SCIF4_PTN_SCK_MARK, |
| 238 | |
| 239 | SCIF5_PTE_TXD_MARK, SCIF5_PTE_RXD_MARK, |
| 240 | SCIF5_PTE_SCK_MARK, SCIF5_PTN_TXD_MARK, |
| 241 | SCIF5_PTN_RXD_MARK, SCIF5_PTN_SCK_MARK, |
| 242 | |
| 243 | VIO_D15_MARK, VIO_D14_MARK, VIO_D13_MARK, VIO_D12_MARK, |
| 244 | VIO_D11_MARK, VIO_D10_MARK, VIO_D9_MARK, VIO_D8_MARK, |
| 245 | VIO_D7_MARK, VIO_D6_MARK, VIO_D5_MARK, VIO_D4_MARK, |
| 246 | VIO_D3_MARK, VIO_D2_MARK, VIO_D1_MARK, VIO_D0_MARK, |
| 247 | VIO_FLD_MARK, VIO_CKO_MARK, |
| 248 | VIO_VD1_MARK, VIO_HD1_MARK, VIO_CLK1_MARK, |
| 249 | VIO_HD2_MARK, VIO_VD2_MARK, VIO_CLK2_MARK, |
| 250 | |
| 251 | LCDD23_MARK, LCDD22_MARK, LCDD21_MARK, LCDD20_MARK, |
| 252 | LCDD19_MARK, LCDD18_MARK, LCDD17_MARK, LCDD16_MARK, |
| 253 | LCDD15_MARK, LCDD14_MARK, LCDD13_MARK, LCDD12_MARK, |
| 254 | LCDD11_MARK, LCDD10_MARK, LCDD9_MARK, LCDD8_MARK, |
| 255 | LCDD7_MARK, LCDD6_MARK, LCDD5_MARK, LCDD4_MARK, |
| 256 | LCDD3_MARK, LCDD2_MARK, LCDD1_MARK, LCDD0_MARK, |
| 257 | LCDDON_MARK, LCDVCPWC_MARK, LCDVEPWC_MARK, |
| 258 | LCDVSYN_MARK, LCDDCK_MARK, LCDHSYN_MARK, LCDDISP_MARK, |
| 259 | LCDRS_MARK, LCDCS_MARK, LCDWR_MARK, LCDRD_MARK, |
| 260 | LCDLCLK_PTR_MARK, LCDLCLK_PTW_MARK, |
| 261 | |
| 262 | IRQ0_MARK, IRQ1_MARK, IRQ2_MARK, IRQ3_MARK, |
| 263 | IRQ4_MARK, IRQ5_MARK, IRQ6_MARK, IRQ7_MARK, |
| 264 | |
| 265 | AUDATA3_MARK, AUDATA2_MARK, AUDATA1_MARK, AUDATA0_MARK, |
| 266 | AUDCK_MARK, AUDSYNC_MARK, |
| 267 | |
| 268 | SDHI0CD_PTD_MARK, SDHI0WP_PTD_MARK, |
| 269 | SDHI0D3_PTD_MARK, SDHI0D2_PTD_MARK, |
| 270 | SDHI0D1_PTD_MARK, SDHI0D0_PTD_MARK, |
| 271 | SDHI0CMD_PTD_MARK, SDHI0CLK_PTD_MARK, |
| 272 | |
| 273 | SDHI0CD_PTS_MARK, SDHI0WP_PTS_MARK, |
| 274 | SDHI0D3_PTS_MARK, SDHI0D2_PTS_MARK, |
| 275 | SDHI0D1_PTS_MARK, SDHI0D0_PTS_MARK, |
| 276 | SDHI0CMD_PTS_MARK, SDHI0CLK_PTS_MARK, |
| 277 | |
| 278 | SDHI1CD_MARK, SDHI1WP_MARK, SDHI1D3_MARK, SDHI1D2_MARK, |
| 279 | SDHI1D1_MARK, SDHI1D0_MARK, SDHI1CMD_MARK, SDHI1CLK_MARK, |
| 280 | |
| 281 | SIUAFCK_MARK, SIUAILR_MARK, SIUAIBT_MARK, SIUAISLD_MARK, |
| 282 | SIUAOLR_MARK, SIUAOBT_MARK, SIUAOSLD_MARK, SIUAMCK_MARK, |
| 283 | SIUAISPD_MARK, SIUAOSPD_MARK, |
| 284 | |
| 285 | SIUBFCK_MARK, SIUBILR_MARK, SIUBIBT_MARK, SIUBISLD_MARK, |
| 286 | SIUBOLR_MARK, SIUBOBT_MARK, SIUBOSLD_MARK, SIUBMCK_MARK, |
| 287 | |
| 288 | IRDA_IN_MARK, IRDA_OUT_MARK, |
| 289 | |
| 290 | DV_CLKI_MARK, DV_CLK_MARK, DV_HSYNC_MARK, DV_VSYNC_MARK, |
| 291 | DV_D15_MARK, DV_D14_MARK, DV_D13_MARK, DV_D12_MARK, |
| 292 | DV_D11_MARK, DV_D10_MARK, DV_D9_MARK, DV_D8_MARK, |
| 293 | DV_D7_MARK, DV_D6_MARK, DV_D5_MARK, DV_D4_MARK, |
| 294 | DV_D3_MARK, DV_D2_MARK, DV_D1_MARK, DV_D0_MARK, |
| 295 | |
| 296 | KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK, KEYIN4_MARK, |
| 297 | KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK, |
| 298 | KEYOUT4_IN6_MARK, KEYOUT5_IN5_MARK, |
| 299 | |
| 300 | MSIOF0_PTF_TXD_MARK, MSIOF0_PTF_RXD_MARK, MSIOF0_PTF_MCK_MARK, |
| 301 | MSIOF0_PTF_TSYNC_MARK, MSIOF0_PTF_TSCK_MARK, MSIOF0_PTF_RSYNC_MARK, |
| 302 | MSIOF0_PTF_RSCK_MARK, MSIOF0_PTF_SS1_MARK, MSIOF0_PTF_SS2_MARK, |
| 303 | |
| 304 | MSIOF0_PTT_TXD_MARK, MSIOF0_PTT_RXD_MARK, MSIOF0_PTX_MCK_MARK, |
| 305 | MSIOF0_PTT_TSYNC_MARK, MSIOF0_PTT_TSCK_MARK, MSIOF0_PTT_RSYNC_MARK, |
| 306 | MSIOF0_PTT_RSCK_MARK, MSIOF0_PTT_SS1_MARK, MSIOF0_PTT_SS2_MARK, |
| 307 | |
| 308 | MSIOF1_TXD_MARK, MSIOF1_RXD_MARK, MSIOF1_MCK_MARK, |
| 309 | MSIOF1_TSYNC_MARK, MSIOF1_TSCK_MARK, MSIOF1_RSYNC_MARK, |
| 310 | MSIOF1_RSCK_MARK, MSIOF1_SS1_MARK, MSIOF1_SS2_MARK, |
| 311 | |
| 312 | TS0_SDAT_MARK, TS0_SCK_MARK, TS0_SDEN_MARK, TS0_SPSYNC_MARK, |
| 313 | |
| 314 | FCE_MARK, NAF7_MARK, NAF6_MARK, NAF5_MARK, NAF4_MARK, |
| 315 | NAF3_MARK, NAF2_MARK, NAF1_MARK, NAF0_MARK, FCDE_MARK, |
| 316 | FOE_MARK, FSC_MARK, FWE_MARK, FRB_MARK, |
| 317 | |
| 318 | DACK1_MARK, DREQ1_MARK, DACK0_MARK, DREQ0_MARK, |
| 319 | |
| 320 | AN3_MARK, AN2_MARK, AN1_MARK, AN0_MARK, ADTRG_MARK, |
| 321 | |
| 322 | STATUS0_MARK, PDSTATUS_MARK, |
| 323 | |
| 324 | TPUTO3_MARK, TPUTO2_MARK, TPUTO1_MARK, TPUTO0_MARK, |
| 325 | |
| 326 | D31_MARK, D30_MARK, D29_MARK, D28_MARK, |
| 327 | D27_MARK, D26_MARK, D25_MARK, D24_MARK, |
| 328 | D23_MARK, D22_MARK, D21_MARK, D20_MARK, |
| 329 | D19_MARK, D18_MARK, D17_MARK, D16_MARK, |
| 330 | IOIS16_MARK, WAIT_MARK, BS_MARK, |
| 331 | A25_MARK, A24_MARK, A23_MARK, A22_MARK, |
| 332 | CS6B_CE1B_MARK, CS6A_CE2B_MARK, |
| 333 | CS5B_CE1A_MARK, CS5A_CE2A_MARK, |
| 334 | WE3_ICIOWR_MARK, WE2_ICIORD_MARK, |
| 335 | |
| 336 | IDED15_MARK, IDED14_MARK, IDED13_MARK, IDED12_MARK, |
| 337 | IDED11_MARK, IDED10_MARK, IDED9_MARK, IDED8_MARK, |
| 338 | IDED7_MARK, IDED6_MARK, IDED5_MARK, IDED4_MARK, |
| 339 | IDED3_MARK, IDED2_MARK, IDED1_MARK, IDED0_MARK, |
| 340 | DIRECTION_MARK, EXBUF_ENB_MARK, IDERST_MARK, IODACK_MARK, |
| 341 | IODREQ_MARK, IDEIORDY_MARK, IDEINT_MARK, IDEIOWR_MARK, |
| 342 | IDEIORD_MARK, IDECS1_MARK, IDECS0_MARK, IDEA2_MARK, |
| 343 | IDEA1_MARK, IDEA0_MARK, |
| 344 | PINMUX_MARK_END, |
| 345 | }; |
| 346 | |
Laurent Pinchart | 533743d | 2013-07-15 13:03:20 +0200 | [diff] [blame] | 347 | static const u16 pinmux_data[] = { |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 348 | /* PTA GPIO */ |
| 349 | PINMUX_DATA(PTA7_DATA, PTA7_IN, PTA7_OUT), |
| 350 | PINMUX_DATA(PTA6_DATA, PTA6_IN, PTA6_OUT), |
| 351 | PINMUX_DATA(PTA5_DATA, PTA5_IN, PTA5_OUT), |
Laurent Pinchart | 5233135 | 2013-07-16 01:54:13 +0200 | [diff] [blame] | 352 | PINMUX_DATA(PTA4_DATA, PTA4_IN, PTA4_OUT), |
| 353 | PINMUX_DATA(PTA3_DATA, PTA3_IN, PTA3_OUT), |
| 354 | PINMUX_DATA(PTA2_DATA, PTA2_IN, PTA2_OUT), |
| 355 | PINMUX_DATA(PTA1_DATA, PTA1_IN, PTA1_OUT), |
| 356 | PINMUX_DATA(PTA0_DATA, PTA0_IN, PTA0_OUT), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 357 | |
| 358 | /* PTB GPIO */ |
| 359 | PINMUX_DATA(PTB7_DATA, PTB7_IN, PTB7_OUT), |
| 360 | PINMUX_DATA(PTB6_DATA, PTB6_IN, PTB6_OUT), |
| 361 | PINMUX_DATA(PTB5_DATA, PTB5_IN, PTB5_OUT), |
| 362 | PINMUX_DATA(PTB4_DATA, PTB4_IN, PTB4_OUT), |
| 363 | PINMUX_DATA(PTB3_DATA, PTB3_IN, PTB3_OUT), |
Laurent Pinchart | 5233135 | 2013-07-16 01:54:13 +0200 | [diff] [blame] | 364 | PINMUX_DATA(PTB2_DATA, PTB2_IN, PTB2_OUT), |
| 365 | PINMUX_DATA(PTB1_DATA, PTB1_IN, PTB1_OUT), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 366 | PINMUX_DATA(PTB0_DATA, PTB0_IN, PTB0_OUT), |
| 367 | |
| 368 | /* PTC GPIO */ |
| 369 | PINMUX_DATA(PTC7_DATA, PTC7_IN, PTC7_OUT), |
| 370 | PINMUX_DATA(PTC6_DATA, PTC6_IN, PTC6_OUT), |
| 371 | PINMUX_DATA(PTC5_DATA, PTC5_IN, PTC5_OUT), |
| 372 | PINMUX_DATA(PTC4_DATA, PTC4_IN, PTC4_OUT), |
| 373 | PINMUX_DATA(PTC3_DATA, PTC3_IN, PTC3_OUT), |
| 374 | PINMUX_DATA(PTC2_DATA, PTC2_IN, PTC2_OUT), |
| 375 | PINMUX_DATA(PTC1_DATA, PTC1_IN, PTC1_OUT), |
| 376 | PINMUX_DATA(PTC0_DATA, PTC0_IN, PTC0_OUT), |
| 377 | |
| 378 | /* PTD GPIO */ |
| 379 | PINMUX_DATA(PTD7_DATA, PTD7_IN, PTD7_OUT), |
| 380 | PINMUX_DATA(PTD6_DATA, PTD6_IN, PTD6_OUT), |
| 381 | PINMUX_DATA(PTD5_DATA, PTD5_IN, PTD5_OUT), |
| 382 | PINMUX_DATA(PTD4_DATA, PTD4_IN, PTD4_OUT), |
| 383 | PINMUX_DATA(PTD3_DATA, PTD3_IN, PTD3_OUT), |
| 384 | PINMUX_DATA(PTD2_DATA, PTD2_IN, PTD2_OUT), |
| 385 | PINMUX_DATA(PTD1_DATA, PTD1_IN, PTD1_OUT), |
| 386 | PINMUX_DATA(PTD0_DATA, PTD0_IN, PTD0_OUT), |
| 387 | |
| 388 | /* PTE GPIO */ |
| 389 | PINMUX_DATA(PTE5_DATA, PTE5_IN, PTE5_OUT), |
| 390 | PINMUX_DATA(PTE4_DATA, PTE4_IN, PTE4_OUT), |
| 391 | PINMUX_DATA(PTE3_DATA, PTE3_IN, PTE3_OUT), |
| 392 | PINMUX_DATA(PTE2_DATA, PTE2_IN, PTE2_OUT), |
| 393 | PINMUX_DATA(PTE1_DATA, PTE1_IN, PTE1_OUT), |
| 394 | PINMUX_DATA(PTE0_DATA, PTE0_IN, PTE0_OUT), |
| 395 | |
| 396 | /* PTF GPIO */ |
| 397 | PINMUX_DATA(PTF7_DATA, PTF7_IN, PTF7_OUT), |
| 398 | PINMUX_DATA(PTF6_DATA, PTF6_IN, PTF6_OUT), |
| 399 | PINMUX_DATA(PTF5_DATA, PTF5_IN, PTF5_OUT), |
| 400 | PINMUX_DATA(PTF4_DATA, PTF4_IN, PTF4_OUT), |
| 401 | PINMUX_DATA(PTF3_DATA, PTF3_IN, PTF3_OUT), |
| 402 | PINMUX_DATA(PTF2_DATA, PTF2_IN, PTF2_OUT), |
| 403 | PINMUX_DATA(PTF1_DATA, PTF1_IN, PTF1_OUT), |
| 404 | PINMUX_DATA(PTF0_DATA, PTF0_IN, PTF0_OUT), |
| 405 | |
| 406 | /* PTG GPIO */ |
| 407 | PINMUX_DATA(PTG5_DATA, PTG5_OUT), |
| 408 | PINMUX_DATA(PTG4_DATA, PTG4_OUT), |
| 409 | PINMUX_DATA(PTG3_DATA, PTG3_OUT), |
| 410 | PINMUX_DATA(PTG2_DATA, PTG2_OUT), |
| 411 | PINMUX_DATA(PTG1_DATA, PTG1_OUT), |
| 412 | PINMUX_DATA(PTG0_DATA, PTG0_OUT), |
| 413 | |
| 414 | /* PTH GPIO */ |
| 415 | PINMUX_DATA(PTH7_DATA, PTH7_IN, PTH7_OUT), |
| 416 | PINMUX_DATA(PTH6_DATA, PTH6_IN, PTH6_OUT), |
| 417 | PINMUX_DATA(PTH5_DATA, PTH5_IN, PTH5_OUT), |
| 418 | PINMUX_DATA(PTH4_DATA, PTH4_IN, PTH4_OUT), |
| 419 | PINMUX_DATA(PTH3_DATA, PTH3_IN, PTH3_OUT), |
| 420 | PINMUX_DATA(PTH2_DATA, PTH2_IN, PTH2_OUT), |
| 421 | PINMUX_DATA(PTH1_DATA, PTH1_IN, PTH1_OUT), |
| 422 | PINMUX_DATA(PTH0_DATA, PTH0_IN, PTH0_OUT), |
| 423 | |
| 424 | /* PTJ GPIO */ |
| 425 | PINMUX_DATA(PTJ7_DATA, PTJ7_OUT), |
| 426 | PINMUX_DATA(PTJ5_DATA, PTJ5_OUT), |
| 427 | PINMUX_DATA(PTJ3_DATA, PTJ3_IN, PTJ3_OUT), |
| 428 | PINMUX_DATA(PTJ2_DATA, PTJ2_IN, PTJ2_OUT), |
| 429 | PINMUX_DATA(PTJ1_DATA, PTJ1_IN, PTJ1_OUT), |
| 430 | PINMUX_DATA(PTJ0_DATA, PTJ0_IN, PTJ0_OUT), |
| 431 | |
| 432 | /* PTK GPIO */ |
| 433 | PINMUX_DATA(PTK7_DATA, PTK7_IN, PTK7_OUT), |
| 434 | PINMUX_DATA(PTK6_DATA, PTK6_IN, PTK6_OUT), |
| 435 | PINMUX_DATA(PTK5_DATA, PTK5_IN, PTK5_OUT), |
| 436 | PINMUX_DATA(PTK4_DATA, PTK4_IN, PTK4_OUT), |
| 437 | PINMUX_DATA(PTK3_DATA, PTK3_IN, PTK3_OUT), |
| 438 | PINMUX_DATA(PTK2_DATA, PTK2_IN, PTK2_OUT), |
| 439 | PINMUX_DATA(PTK1_DATA, PTK1_IN, PTK1_OUT), |
| 440 | PINMUX_DATA(PTK0_DATA, PTK0_IN, PTK0_OUT), |
| 441 | |
| 442 | /* PTL GPIO */ |
| 443 | PINMUX_DATA(PTL7_DATA, PTL7_IN, PTL7_OUT), |
| 444 | PINMUX_DATA(PTL6_DATA, PTL6_IN, PTL6_OUT), |
| 445 | PINMUX_DATA(PTL5_DATA, PTL5_IN, PTL5_OUT), |
| 446 | PINMUX_DATA(PTL4_DATA, PTL4_IN, PTL4_OUT), |
| 447 | PINMUX_DATA(PTL3_DATA, PTL3_IN, PTL3_OUT), |
| 448 | PINMUX_DATA(PTL2_DATA, PTL2_IN, PTL2_OUT), |
| 449 | PINMUX_DATA(PTL1_DATA, PTL1_IN, PTL1_OUT), |
| 450 | PINMUX_DATA(PTL0_DATA, PTL0_IN, PTL0_OUT), |
| 451 | |
| 452 | /* PTM GPIO */ |
| 453 | PINMUX_DATA(PTM7_DATA, PTM7_IN, PTM7_OUT), |
| 454 | PINMUX_DATA(PTM6_DATA, PTM6_IN, PTM6_OUT), |
| 455 | PINMUX_DATA(PTM5_DATA, PTM5_IN, PTM5_OUT), |
| 456 | PINMUX_DATA(PTM4_DATA, PTM4_IN, PTM4_OUT), |
| 457 | PINMUX_DATA(PTM3_DATA, PTM3_IN, PTM3_OUT), |
| 458 | PINMUX_DATA(PTM2_DATA, PTM2_IN, PTM2_OUT), |
| 459 | PINMUX_DATA(PTM1_DATA, PTM1_IN, PTM1_OUT), |
| 460 | PINMUX_DATA(PTM0_DATA, PTM0_IN, PTM0_OUT), |
| 461 | |
| 462 | /* PTN GPIO */ |
| 463 | PINMUX_DATA(PTN7_DATA, PTN7_IN, PTN7_OUT), |
| 464 | PINMUX_DATA(PTN6_DATA, PTN6_IN, PTN6_OUT), |
| 465 | PINMUX_DATA(PTN5_DATA, PTN5_IN, PTN5_OUT), |
| 466 | PINMUX_DATA(PTN4_DATA, PTN4_IN, PTN4_OUT), |
| 467 | PINMUX_DATA(PTN3_DATA, PTN3_IN, PTN3_OUT), |
| 468 | PINMUX_DATA(PTN2_DATA, PTN2_IN, PTN2_OUT), |
| 469 | PINMUX_DATA(PTN1_DATA, PTN1_IN, PTN1_OUT), |
| 470 | PINMUX_DATA(PTN0_DATA, PTN0_IN, PTN0_OUT), |
| 471 | |
| 472 | /* PTQ GPIO */ |
| 473 | PINMUX_DATA(PTQ3_DATA, PTQ3_IN), |
| 474 | PINMUX_DATA(PTQ2_DATA, PTQ2_IN), |
| 475 | PINMUX_DATA(PTQ1_DATA, PTQ1_IN), |
| 476 | PINMUX_DATA(PTQ0_DATA, PTQ0_IN), |
| 477 | |
| 478 | /* PTR GPIO */ |
| 479 | PINMUX_DATA(PTR7_DATA, PTR7_IN, PTR7_OUT), |
| 480 | PINMUX_DATA(PTR6_DATA, PTR6_IN, PTR6_OUT), |
| 481 | PINMUX_DATA(PTR5_DATA, PTR5_IN, PTR5_OUT), |
| 482 | PINMUX_DATA(PTR4_DATA, PTR4_IN, PTR4_OUT), |
| 483 | PINMUX_DATA(PTR3_DATA, PTR3_IN), |
Laurent Pinchart | 5233135 | 2013-07-16 01:54:13 +0200 | [diff] [blame] | 484 | PINMUX_DATA(PTR2_DATA, PTR2_IN), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 485 | PINMUX_DATA(PTR1_DATA, PTR1_IN, PTR1_OUT), |
| 486 | PINMUX_DATA(PTR0_DATA, PTR0_IN, PTR0_OUT), |
| 487 | |
| 488 | /* PTS GPIO */ |
| 489 | PINMUX_DATA(PTS7_DATA, PTS7_IN, PTS7_OUT), |
| 490 | PINMUX_DATA(PTS6_DATA, PTS6_IN, PTS6_OUT), |
| 491 | PINMUX_DATA(PTS5_DATA, PTS5_IN, PTS5_OUT), |
| 492 | PINMUX_DATA(PTS4_DATA, PTS4_IN, PTS4_OUT), |
| 493 | PINMUX_DATA(PTS3_DATA, PTS3_IN, PTS3_OUT), |
| 494 | PINMUX_DATA(PTS2_DATA, PTS2_IN, PTS2_OUT), |
| 495 | PINMUX_DATA(PTS1_DATA, PTS1_IN, PTS1_OUT), |
| 496 | PINMUX_DATA(PTS0_DATA, PTS0_IN, PTS0_OUT), |
| 497 | |
| 498 | /* PTT GPIO */ |
| 499 | PINMUX_DATA(PTT5_DATA, PTT5_IN, PTT5_OUT), |
| 500 | PINMUX_DATA(PTT4_DATA, PTT4_IN, PTT4_OUT), |
| 501 | PINMUX_DATA(PTT3_DATA, PTT3_IN, PTT3_OUT), |
| 502 | PINMUX_DATA(PTT2_DATA, PTT2_IN, PTT2_OUT), |
| 503 | PINMUX_DATA(PTT1_DATA, PTT1_IN, PTT1_OUT), |
| 504 | PINMUX_DATA(PTT0_DATA, PTT0_IN, PTT0_OUT), |
| 505 | |
| 506 | /* PTU GPIO */ |
| 507 | PINMUX_DATA(PTU5_DATA, PTU5_IN, PTU5_OUT), |
| 508 | PINMUX_DATA(PTU4_DATA, PTU4_IN, PTU4_OUT), |
| 509 | PINMUX_DATA(PTU3_DATA, PTU3_IN, PTU3_OUT), |
| 510 | PINMUX_DATA(PTU2_DATA, PTU2_IN, PTU2_OUT), |
| 511 | PINMUX_DATA(PTU1_DATA, PTU1_IN, PTU1_OUT), |
| 512 | PINMUX_DATA(PTU0_DATA, PTU0_IN, PTU0_OUT), |
| 513 | |
| 514 | /* PTV GPIO */ |
| 515 | PINMUX_DATA(PTV7_DATA, PTV7_IN, PTV7_OUT), |
| 516 | PINMUX_DATA(PTV6_DATA, PTV6_IN, PTV6_OUT), |
| 517 | PINMUX_DATA(PTV5_DATA, PTV5_IN, PTV5_OUT), |
| 518 | PINMUX_DATA(PTV4_DATA, PTV4_IN, PTV4_OUT), |
| 519 | PINMUX_DATA(PTV3_DATA, PTV3_IN, PTV3_OUT), |
| 520 | PINMUX_DATA(PTV2_DATA, PTV2_IN, PTV2_OUT), |
| 521 | PINMUX_DATA(PTV1_DATA, PTV1_IN, PTV1_OUT), |
| 522 | PINMUX_DATA(PTV0_DATA, PTV0_IN, PTV0_OUT), |
| 523 | |
| 524 | /* PTW GPIO */ |
| 525 | PINMUX_DATA(PTW7_DATA, PTW7_IN, PTW7_OUT), |
| 526 | PINMUX_DATA(PTW6_DATA, PTW6_IN, PTW6_OUT), |
| 527 | PINMUX_DATA(PTW5_DATA, PTW5_IN, PTW5_OUT), |
| 528 | PINMUX_DATA(PTW4_DATA, PTW4_IN, PTW4_OUT), |
| 529 | PINMUX_DATA(PTW3_DATA, PTW3_IN, PTW3_OUT), |
| 530 | PINMUX_DATA(PTW2_DATA, PTW2_IN, PTW2_OUT), |
| 531 | PINMUX_DATA(PTW1_DATA, PTW1_IN, PTW1_OUT), |
| 532 | PINMUX_DATA(PTW0_DATA, PTW0_IN, PTW0_OUT), |
| 533 | |
| 534 | /* PTX GPIO */ |
| 535 | PINMUX_DATA(PTX7_DATA, PTX7_IN, PTX7_OUT), |
| 536 | PINMUX_DATA(PTX6_DATA, PTX6_IN, PTX6_OUT), |
| 537 | PINMUX_DATA(PTX5_DATA, PTX5_IN, PTX5_OUT), |
| 538 | PINMUX_DATA(PTX4_DATA, PTX4_IN, PTX4_OUT), |
| 539 | PINMUX_DATA(PTX3_DATA, PTX3_IN, PTX3_OUT), |
| 540 | PINMUX_DATA(PTX2_DATA, PTX2_IN, PTX2_OUT), |
| 541 | PINMUX_DATA(PTX1_DATA, PTX1_IN, PTX1_OUT), |
| 542 | PINMUX_DATA(PTX0_DATA, PTX0_IN, PTX0_OUT), |
| 543 | |
| 544 | /* PTY GPIO */ |
| 545 | PINMUX_DATA(PTY7_DATA, PTY7_IN, PTY7_OUT), |
| 546 | PINMUX_DATA(PTY6_DATA, PTY6_IN, PTY6_OUT), |
| 547 | PINMUX_DATA(PTY5_DATA, PTY5_IN, PTY5_OUT), |
| 548 | PINMUX_DATA(PTY4_DATA, PTY4_IN, PTY4_OUT), |
| 549 | PINMUX_DATA(PTY3_DATA, PTY3_IN, PTY3_OUT), |
| 550 | PINMUX_DATA(PTY2_DATA, PTY2_IN, PTY2_OUT), |
| 551 | PINMUX_DATA(PTY1_DATA, PTY1_IN, PTY1_OUT), |
| 552 | PINMUX_DATA(PTY0_DATA, PTY0_IN, PTY0_OUT), |
| 553 | |
| 554 | /* PTZ GPIO */ |
| 555 | PINMUX_DATA(PTZ7_DATA, PTZ7_IN, PTZ7_OUT), |
| 556 | PINMUX_DATA(PTZ6_DATA, PTZ6_IN, PTZ6_OUT), |
| 557 | PINMUX_DATA(PTZ5_DATA, PTZ5_IN, PTZ5_OUT), |
| 558 | PINMUX_DATA(PTZ4_DATA, PTZ4_IN, PTZ4_OUT), |
| 559 | PINMUX_DATA(PTZ3_DATA, PTZ3_IN, PTZ3_OUT), |
| 560 | PINMUX_DATA(PTZ2_DATA, PTZ2_IN, PTZ2_OUT), |
| 561 | PINMUX_DATA(PTZ1_DATA, PTZ1_IN, PTZ1_OUT), |
| 562 | PINMUX_DATA(PTZ0_DATA, PTZ0_IN, PTZ0_OUT), |
| 563 | |
| 564 | /* PTA FN */ |
| 565 | PINMUX_DATA(D23_MARK, PSA15_PSA14_FN1, PTA7_FN), |
| 566 | PINMUX_DATA(KEYOUT2_MARK, PSA15_PSA14_FN2, PTA7_FN), |
| 567 | PINMUX_DATA(D22_MARK, PSA15_PSA14_FN1, PTA6_FN), |
| 568 | PINMUX_DATA(KEYOUT1_MARK, PSA15_PSA14_FN2, PTA6_FN), |
| 569 | PINMUX_DATA(D21_MARK, PSA15_PSA14_FN1, PTA5_FN), |
| 570 | PINMUX_DATA(KEYOUT0_MARK, PSA15_PSA14_FN2, PTA5_FN), |
| 571 | PINMUX_DATA(D20_MARK, PSA15_PSA14_FN1, PTA4_FN), |
| 572 | PINMUX_DATA(KEYIN4_MARK, PSA15_PSA14_FN2, PTA4_FN), |
| 573 | PINMUX_DATA(D19_MARK, PSA15_PSA14_FN1, PTA3_FN), |
| 574 | PINMUX_DATA(KEYIN3_MARK, PSA15_PSA14_FN2, PTA3_FN), |
| 575 | PINMUX_DATA(D18_MARK, PSA15_PSA14_FN1, PTA2_FN), |
| 576 | PINMUX_DATA(KEYIN2_MARK, PSA15_PSA14_FN2, PTA2_FN), |
| 577 | PINMUX_DATA(D17_MARK, PSA15_PSA14_FN1, PTA1_FN), |
| 578 | PINMUX_DATA(KEYIN1_MARK, PSA15_PSA14_FN2, PTA1_FN), |
| 579 | PINMUX_DATA(D16_MARK, PSA15_PSA14_FN1, PTA0_FN), |
| 580 | PINMUX_DATA(KEYIN0_MARK, PSA15_PSA14_FN2, PTA0_FN), |
| 581 | |
| 582 | /* PTB FN */ |
| 583 | PINMUX_DATA(D31_MARK, PTB7_FN), |
| 584 | PINMUX_DATA(D30_MARK, PTB6_FN), |
| 585 | PINMUX_DATA(D29_MARK, PTB5_FN), |
| 586 | PINMUX_DATA(D28_MARK, PTB4_FN), |
| 587 | PINMUX_DATA(D27_MARK, PTB3_FN), |
| 588 | PINMUX_DATA(D26_MARK, PSA15_PSA14_FN1, PTB2_FN), |
| 589 | PINMUX_DATA(KEYOUT5_IN5_MARK, PSA15_PSA14_FN2, PTB2_FN), |
| 590 | PINMUX_DATA(D25_MARK, PSA15_PSA14_FN1, PTB1_FN), |
| 591 | PINMUX_DATA(KEYOUT4_IN6_MARK, PSA15_PSA14_FN2, PTB1_FN), |
| 592 | PINMUX_DATA(D24_MARK, PSA15_PSA14_FN1, PTB0_FN), |
| 593 | PINMUX_DATA(KEYOUT3_MARK, PSA15_PSA14_FN2, PTB0_FN), |
| 594 | |
| 595 | /* PTC FN */ |
| 596 | PINMUX_DATA(IDED15_MARK, PSA11_PSA10_FN1, PTC7_FN), |
| 597 | PINMUX_DATA(SDHI1CD_MARK, PSA11_PSA10_FN2, PTC7_FN), |
| 598 | PINMUX_DATA(IDED14_MARK, PSA11_PSA10_FN1, PTC6_FN), |
| 599 | PINMUX_DATA(SDHI1WP_MARK, PSA11_PSA10_FN2, PTC6_FN), |
| 600 | PINMUX_DATA(IDED13_MARK, PSA11_PSA10_FN1, PTC5_FN), |
| 601 | PINMUX_DATA(SDHI1D3_MARK, PSA11_PSA10_FN2, PTC5_FN), |
| 602 | PINMUX_DATA(IDED12_MARK, PSA11_PSA10_FN1, PTC4_FN), |
| 603 | PINMUX_DATA(SDHI1D2_MARK, PSA11_PSA10_FN2, PTC4_FN), |
| 604 | PINMUX_DATA(IDED11_MARK, PSA11_PSA10_FN1, PTC3_FN), |
| 605 | PINMUX_DATA(SDHI1D1_MARK, PSA11_PSA10_FN2, PTC3_FN), |
| 606 | PINMUX_DATA(IDED10_MARK, PSA11_PSA10_FN1, PTC2_FN), |
| 607 | PINMUX_DATA(SDHI1D0_MARK, PSA11_PSA10_FN2, PTC2_FN), |
| 608 | PINMUX_DATA(IDED9_MARK, PSA11_PSA10_FN1, PTC1_FN), |
| 609 | PINMUX_DATA(SDHI1CMD_MARK, PSA11_PSA10_FN2, PTC1_FN), |
| 610 | PINMUX_DATA(IDED8_MARK, PSA11_PSA10_FN1, PTC0_FN), |
| 611 | PINMUX_DATA(SDHI1CLK_MARK, PSA11_PSA10_FN2, PTC0_FN), |
| 612 | |
| 613 | /* PTD FN */ |
| 614 | PINMUX_DATA(IDED7_MARK, PSA11_PSA10_FN1, PTD7_FN), |
| 615 | PINMUX_DATA(SDHI0CD_PTD_MARK, PSA11_PSA10_FN2, PTD7_FN), |
| 616 | PINMUX_DATA(IDED6_MARK, PSA11_PSA10_FN1, PTD6_FN), |
| 617 | PINMUX_DATA(SDHI0WP_PTD_MARK, PSA11_PSA10_FN2, PTD6_FN), |
| 618 | PINMUX_DATA(IDED5_MARK, PSA11_PSA10_FN1, PTD5_FN), |
| 619 | PINMUX_DATA(SDHI0D3_PTD_MARK, PSA11_PSA10_FN2, PTD5_FN), |
| 620 | PINMUX_DATA(IDED4_MARK, PSA11_PSA10_FN1, PTD4_FN), |
| 621 | PINMUX_DATA(SDHI0D2_PTD_MARK, PSA11_PSA10_FN2, PTD4_FN), |
| 622 | PINMUX_DATA(IDED3_MARK, PSA11_PSA10_FN1, PTD3_FN), |
| 623 | PINMUX_DATA(SDHI0D1_PTD_MARK, PSA11_PSA10_FN2, PTD3_FN), |
| 624 | PINMUX_DATA(IDED2_MARK, PSA11_PSA10_FN1, PTD2_FN), |
| 625 | PINMUX_DATA(SDHI0D0_PTD_MARK, PSA11_PSA10_FN2, PTD2_FN), |
| 626 | PINMUX_DATA(IDED1_MARK, PSA11_PSA10_FN1, PTD1_FN), |
| 627 | PINMUX_DATA(SDHI0CMD_PTD_MARK, PSA11_PSA10_FN2, PTD1_FN), |
| 628 | PINMUX_DATA(IDED0_MARK, PSA11_PSA10_FN1, PTD0_FN), |
| 629 | PINMUX_DATA(SDHI0CLK_PTD_MARK, PSA11_PSA10_FN2, PTD0_FN), |
| 630 | |
| 631 | /* PTE FN */ |
| 632 | PINMUX_DATA(DIRECTION_MARK, PSA11_PSA10_FN1, PTE5_FN), |
| 633 | PINMUX_DATA(SCIF5_PTE_SCK_MARK, PSA11_PSA10_FN2, PTE5_FN), |
| 634 | PINMUX_DATA(EXBUF_ENB_MARK, PSA11_PSA10_FN1, PTE4_FN), |
| 635 | PINMUX_DATA(SCIF5_PTE_RXD_MARK, PSA11_PSA10_FN2, PTE4_FN), |
| 636 | PINMUX_DATA(IDERST_MARK, PSA11_PSA10_FN1, PTE3_FN), |
| 637 | PINMUX_DATA(SCIF5_PTE_TXD_MARK, PSA11_PSA10_FN2, PTE3_FN), |
| 638 | PINMUX_DATA(IODACK_MARK, PSA11_PSA10_FN1, PTE2_FN), |
| 639 | PINMUX_DATA(SCIF4_PTE_SCK_MARK, PSA11_PSA10_FN2, PTE2_FN), |
| 640 | PINMUX_DATA(IODREQ_MARK, PSA11_PSA10_FN1, PTE1_FN), |
| 641 | PINMUX_DATA(SCIF4_PTE_RXD_MARK, PSA11_PSA10_FN2, PTE1_FN), |
| 642 | PINMUX_DATA(IDEIORDY_MARK, PSA11_PSA10_FN1, PTE0_FN), |
| 643 | PINMUX_DATA(SCIF4_PTE_TXD_MARK, PSA11_PSA10_FN2, PTE0_FN), |
| 644 | |
| 645 | /* PTF FN */ |
| 646 | PINMUX_DATA(IDEINT_MARK, PTF7_FN), |
| 647 | PINMUX_DATA(IDEIOWR_MARK, PSA5_PSA4_FN1, PTF6_FN), |
| 648 | PINMUX_DATA(MSIOF0_PTF_SS2_MARK, PSA5_PSA4_FN2, PTF6_FN), |
| 649 | PINMUX_DATA(MSIOF0_PTF_RSYNC_MARK, PSA5_PSA4_FN3, PTF6_FN), |
| 650 | PINMUX_DATA(IDEIORD_MARK, PSA5_PSA4_FN1, PTF5_FN), |
| 651 | PINMUX_DATA(MSIOF0_PTF_SS1_MARK, PSA5_PSA4_FN2, PTF5_FN), |
| 652 | PINMUX_DATA(MSIOF0_PTF_RSCK_MARK, PSA5_PSA4_FN3, PTF5_FN), |
| 653 | PINMUX_DATA(IDECS1_MARK, PSA11_PSA10_FN1, PTF4_FN), |
| 654 | PINMUX_DATA(MSIOF0_PTF_TSYNC_MARK, PSA11_PSA10_FN2, PTF4_FN), |
| 655 | PINMUX_DATA(IDECS0_MARK, PSA11_PSA10_FN1, PTF3_FN), |
| 656 | PINMUX_DATA(MSIOF0_PTF_TSCK_MARK, PSA11_PSA10_FN2, PTF3_FN), |
| 657 | PINMUX_DATA(IDEA2_MARK, PSA11_PSA10_FN1, PTF2_FN), |
| 658 | PINMUX_DATA(MSIOF0_PTF_RXD_MARK, PSA11_PSA10_FN2, PTF2_FN), |
| 659 | PINMUX_DATA(IDEA1_MARK, PSA11_PSA10_FN1, PTF1_FN), |
| 660 | PINMUX_DATA(MSIOF0_PTF_TXD_MARK, PSA11_PSA10_FN2, PTF1_FN), |
| 661 | PINMUX_DATA(IDEA0_MARK, PSA11_PSA10_FN1, PTF0_FN), |
| 662 | PINMUX_DATA(MSIOF0_PTF_MCK_MARK, PSA11_PSA10_FN2, PTF0_FN), |
| 663 | |
| 664 | /* PTG FN */ |
| 665 | PINMUX_DATA(AUDCK_MARK, PTG5_FN), |
| 666 | PINMUX_DATA(AUDSYNC_MARK, PTG4_FN), |
| 667 | PINMUX_DATA(AUDATA3_MARK, PSA3_PSA2_FN1, PTG3_FN), |
| 668 | PINMUX_DATA(TPUTO3_MARK, PSA3_PSA2_FN2, PTG3_FN), |
| 669 | PINMUX_DATA(AUDATA2_MARK, PSA3_PSA2_FN1, PTG2_FN), |
| 670 | PINMUX_DATA(TPUTO2_MARK, PSA3_PSA2_FN2, PTG2_FN), |
| 671 | PINMUX_DATA(AUDATA1_MARK, PSA3_PSA2_FN1, PTG1_FN), |
| 672 | PINMUX_DATA(TPUTO1_MARK, PSA3_PSA2_FN2, PTG1_FN), |
| 673 | PINMUX_DATA(AUDATA0_MARK, PSA3_PSA2_FN1, PTG0_FN), |
| 674 | PINMUX_DATA(TPUTO0_MARK, PSA3_PSA2_FN2, PTG0_FN), |
| 675 | |
| 676 | /* PTG FN */ |
| 677 | PINMUX_DATA(LCDVCPWC_MARK, PTH7_FN), |
| 678 | PINMUX_DATA(LCDRD_MARK, PSB15_PSB14_FN1, PTH6_FN), |
| 679 | PINMUX_DATA(DV_CLKI_MARK, PSB15_PSB14_FN2, PTH6_FN), |
| 680 | PINMUX_DATA(LCDVSYN_MARK, PSB15_PSB14_FN1, PTH5_FN), |
| 681 | PINMUX_DATA(DV_CLK_MARK, PSB15_PSB14_FN2, PTH5_FN), |
| 682 | PINMUX_DATA(LCDDISP_MARK, PSB13_PSB12_LCDC_RGB, PTH4_FN), |
| 683 | PINMUX_DATA(LCDRS_MARK, PSB13_PSB12_LCDC_SYS, PTH4_FN), |
| 684 | PINMUX_DATA(LCDHSYN_MARK, PSB13_PSB12_LCDC_RGB, PTH3_FN), |
| 685 | PINMUX_DATA(LCDCS_MARK, PSB13_PSB12_LCDC_SYS, PTH3_FN), |
| 686 | PINMUX_DATA(LCDDON_MARK, PTH2_FN), |
| 687 | PINMUX_DATA(LCDDCK_MARK, PSB13_PSB12_LCDC_RGB, PTH1_FN), |
| 688 | PINMUX_DATA(LCDWR_MARK, PSB13_PSB12_LCDC_SYS, PTH1_FN), |
| 689 | PINMUX_DATA(LCDVEPWC_MARK, PTH0_FN), |
| 690 | |
| 691 | /* PTJ FN */ |
| 692 | PINMUX_DATA(STATUS0_MARK, PTJ7_FN), |
| 693 | PINMUX_DATA(PDSTATUS_MARK, PTJ5_FN), |
| 694 | PINMUX_DATA(A25_MARK, PTJ3_FN), |
| 695 | PINMUX_DATA(A24_MARK, PTJ2_FN), |
| 696 | PINMUX_DATA(A23_MARK, PTJ1_FN), |
| 697 | PINMUX_DATA(A22_MARK, PTJ0_FN), |
| 698 | |
| 699 | /* PTK FN */ |
| 700 | PINMUX_DATA(SIUAFCK_MARK, PTK7_FN), |
| 701 | PINMUX_DATA(SIUAILR_MARK, PSB9_PSB8_FN1, PTK6_FN), |
| 702 | PINMUX_DATA(MSIOF1_SS2_MARK, PSB9_PSB8_FN2, PTK6_FN), |
| 703 | PINMUX_DATA(MSIOF1_RSYNC_MARK, PSB9_PSB8_FN3, PTK6_FN), |
| 704 | PINMUX_DATA(SIUAIBT_MARK, PSB9_PSB8_FN1, PTK5_FN), |
| 705 | PINMUX_DATA(MSIOF1_SS1_MARK, PSB9_PSB8_FN2, PTK5_FN), |
| 706 | PINMUX_DATA(MSIOF1_RSCK_MARK, PSB9_PSB8_FN3, PTK5_FN), |
| 707 | PINMUX_DATA(SIUAISLD_MARK, PSB7_PSB6_FN1, PTK4_FN), |
| 708 | PINMUX_DATA(MSIOF1_RXD_MARK, PSB7_PSB6_FN2, PTK4_FN), |
| 709 | PINMUX_DATA(SIUAOLR_MARK, PSB7_PSB6_FN1, PTK3_FN), |
| 710 | PINMUX_DATA(MSIOF1_TSYNC_MARK, PSB7_PSB6_FN2, PTK3_FN), |
| 711 | PINMUX_DATA(SIUAOBT_MARK, PSB7_PSB6_FN1, PTK2_FN), |
| 712 | PINMUX_DATA(MSIOF1_TSCK_MARK, PSB7_PSB6_FN2, PTK2_FN), |
| 713 | PINMUX_DATA(SIUAOSLD_MARK, PSB7_PSB6_FN1, PTK1_FN), |
| 714 | PINMUX_DATA(MSIOF1_RXD_MARK, PSB7_PSB6_FN2, PTK1_FN), |
| 715 | PINMUX_DATA(SIUAMCK_MARK, PSB7_PSB6_FN1, PTK0_FN), |
| 716 | PINMUX_DATA(MSIOF1_MCK_MARK, PSB7_PSB6_FN2, PTK0_FN), |
| 717 | |
| 718 | /* PTL FN */ |
| 719 | PINMUX_DATA(LCDD15_MARK, PSB5_PSB4_FN1, PTL7_FN), |
| 720 | PINMUX_DATA(DV_D15_MARK, PSB5_PSB4_FN2, PTL7_FN), |
| 721 | PINMUX_DATA(LCDD14_MARK, PSB5_PSB4_FN1, PTL6_FN), |
| 722 | PINMUX_DATA(DV_D14_MARK, PSB5_PSB4_FN2, PTL6_FN), |
| 723 | PINMUX_DATA(LCDD13_MARK, PSB5_PSB4_FN1, PTL5_FN), |
| 724 | PINMUX_DATA(DV_D13_MARK, PSB5_PSB4_FN2, PTL5_FN), |
| 725 | PINMUX_DATA(LCDD12_MARK, PSB5_PSB4_FN1, PTL4_FN), |
| 726 | PINMUX_DATA(DV_D12_MARK, PSB5_PSB4_FN2, PTL4_FN), |
| 727 | PINMUX_DATA(LCDD11_MARK, PSB5_PSB4_FN1, PTL3_FN), |
| 728 | PINMUX_DATA(DV_D11_MARK, PSB5_PSB4_FN2, PTL3_FN), |
| 729 | PINMUX_DATA(LCDD10_MARK, PSB5_PSB4_FN1, PTL2_FN), |
| 730 | PINMUX_DATA(DV_D10_MARK, PSB5_PSB4_FN2, PTL2_FN), |
| 731 | PINMUX_DATA(LCDD9_MARK, PSB5_PSB4_FN1, PTL1_FN), |
| 732 | PINMUX_DATA(DV_D9_MARK, PSB5_PSB4_FN2, PTL1_FN), |
| 733 | PINMUX_DATA(LCDD8_MARK, PSB5_PSB4_FN1, PTL0_FN), |
| 734 | PINMUX_DATA(DV_D8_MARK, PSB5_PSB4_FN2, PTL0_FN), |
| 735 | |
| 736 | /* PTM FN */ |
| 737 | PINMUX_DATA(LCDD7_MARK, PSB5_PSB4_FN1, PTM7_FN), |
| 738 | PINMUX_DATA(DV_D7_MARK, PSB5_PSB4_FN2, PTM7_FN), |
| 739 | PINMUX_DATA(LCDD6_MARK, PSB5_PSB4_FN1, PTM6_FN), |
| 740 | PINMUX_DATA(DV_D6_MARK, PSB5_PSB4_FN2, PTM6_FN), |
| 741 | PINMUX_DATA(LCDD5_MARK, PSB5_PSB4_FN1, PTM5_FN), |
| 742 | PINMUX_DATA(DV_D5_MARK, PSB5_PSB4_FN2, PTM5_FN), |
| 743 | PINMUX_DATA(LCDD4_MARK, PSB5_PSB4_FN1, PTM4_FN), |
| 744 | PINMUX_DATA(DV_D4_MARK, PSB5_PSB4_FN2, PTM4_FN), |
| 745 | PINMUX_DATA(LCDD3_MARK, PSB5_PSB4_FN1, PTM3_FN), |
| 746 | PINMUX_DATA(DV_D3_MARK, PSB5_PSB4_FN2, PTM3_FN), |
| 747 | PINMUX_DATA(LCDD2_MARK, PSB5_PSB4_FN1, PTM2_FN), |
| 748 | PINMUX_DATA(DV_D2_MARK, PSB5_PSB4_FN2, PTM2_FN), |
| 749 | PINMUX_DATA(LCDD1_MARK, PSB5_PSB4_FN1, PTM1_FN), |
| 750 | PINMUX_DATA(DV_D1_MARK, PSB5_PSB4_FN2, PTM1_FN), |
| 751 | PINMUX_DATA(LCDD0_MARK, PSB5_PSB4_FN1, PTM0_FN), |
| 752 | PINMUX_DATA(DV_D0_MARK, PSB5_PSB4_FN2, PTM0_FN), |
| 753 | |
| 754 | /* PTN FN */ |
| 755 | PINMUX_DATA(LCDD23_MARK, PSB3_PSB2_FN1, PTN7_FN), |
| 756 | PINMUX_DATA(SCIF5_PTN_SCK_MARK, PSB3_PSB2_FN2, PTN7_FN), |
| 757 | PINMUX_DATA(LCDD22_MARK, PSB3_PSB2_FN1, PTN6_FN), |
| 758 | PINMUX_DATA(SCIF5_PTN_RXD_MARK, PSB3_PSB2_FN2, PTN6_FN), |
| 759 | PINMUX_DATA(LCDD21_MARK, PSB3_PSB2_FN1, PTN5_FN), |
| 760 | PINMUX_DATA(SCIF5_PTN_TXD_MARK, PSB3_PSB2_FN2, PTN5_FN), |
| 761 | PINMUX_DATA(LCDD20_MARK, PSB3_PSB2_FN1, PTN4_FN), |
| 762 | PINMUX_DATA(SCIF4_PTN_SCK_MARK, PSB3_PSB2_FN2, PTN4_FN), |
| 763 | PINMUX_DATA(LCDD19_MARK, PSB3_PSB2_FN1, PTN3_FN), |
| 764 | PINMUX_DATA(SCIF4_PTN_RXD_MARK, PSB3_PSB2_FN2, PTN3_FN), |
| 765 | PINMUX_DATA(LCDD18_MARK, PSB3_PSB2_FN1, PTN2_FN), |
| 766 | PINMUX_DATA(SCIF4_PTN_TXD_MARK, PSB3_PSB2_FN2, PTN2_FN), |
| 767 | PINMUX_DATA(LCDD17_MARK, PSB5_PSB4_FN1, PTN1_FN), |
| 768 | PINMUX_DATA(DV_VSYNC_MARK, PSB5_PSB4_FN2, PTN1_FN), |
| 769 | PINMUX_DATA(LCDD16_MARK, PSB5_PSB4_FN1, PTN0_FN), |
| 770 | PINMUX_DATA(DV_HSYNC_MARK, PSB5_PSB4_FN2, PTN0_FN), |
| 771 | |
| 772 | /* PTQ FN */ |
| 773 | PINMUX_DATA(AN3_MARK, PTQ3_FN), |
| 774 | PINMUX_DATA(AN2_MARK, PTQ2_FN), |
| 775 | PINMUX_DATA(AN1_MARK, PTQ1_FN), |
| 776 | PINMUX_DATA(AN0_MARK, PTQ0_FN), |
| 777 | |
| 778 | /* PTR FN */ |
| 779 | PINMUX_DATA(CS6B_CE1B_MARK, PTR7_FN), |
| 780 | PINMUX_DATA(CS6A_CE2B_MARK, PTR6_FN), |
| 781 | PINMUX_DATA(CS5B_CE1A_MARK, PTR5_FN), |
| 782 | PINMUX_DATA(CS5A_CE2A_MARK, PTR4_FN), |
| 783 | PINMUX_DATA(IOIS16_MARK, PSA13_PSA12_FN1, PTR3_FN), |
| 784 | PINMUX_DATA(LCDLCLK_PTR_MARK, PSA13_PSA12_FN2, PTR3_FN), |
| 785 | PINMUX_DATA(WAIT_MARK, PTR2_FN), |
| 786 | PINMUX_DATA(WE3_ICIOWR_MARK, PTR1_FN), |
| 787 | PINMUX_DATA(WE2_ICIORD_MARK, PTR0_FN), |
| 788 | |
| 789 | /* PTS FN */ |
| 790 | PINMUX_DATA(SCIF1_PTS_SCK_MARK, PSC15_PSC14_FN1, PTS7_FN), |
| 791 | PINMUX_DATA(SDHI0CD_PTS_MARK, PSC15_PSC14_FN2, PTS7_FN), |
| 792 | PINMUX_DATA(SCIF1_PTS_RXD_MARK, PSC15_PSC14_FN1, PTS6_FN), |
| 793 | PINMUX_DATA(SDHI0WP_PTS_MARK, PSC15_PSC14_FN2, PTS6_FN), |
| 794 | PINMUX_DATA(SCIF1_PTS_TXD_MARK, PSC15_PSC14_FN1, PTS5_FN), |
| 795 | PINMUX_DATA(SDHI0D3_PTS_MARK, PSC15_PSC14_FN2, PTS5_FN), |
| 796 | PINMUX_DATA(SCIF3_PTS_CTS_MARK, PSC15_PSC14_FN1, PTS4_FN), |
| 797 | PINMUX_DATA(SDHI0D2_PTS_MARK, PSC15_PSC14_FN2, PTS4_FN), |
| 798 | PINMUX_DATA(SCIF3_PTS_RTS_MARK, PSC15_PSC14_FN1, PTS3_FN), |
| 799 | PINMUX_DATA(SDHI0D1_PTS_MARK, PSC15_PSC14_FN2, PTS3_FN), |
| 800 | PINMUX_DATA(SCIF3_PTS_SCK_MARK, PSC15_PSC14_FN1, PTS2_FN), |
| 801 | PINMUX_DATA(SDHI0D0_PTS_MARK, PSC15_PSC14_FN2, PTS2_FN), |
| 802 | PINMUX_DATA(SCIF3_PTS_RXD_MARK, PSC15_PSC14_FN1, PTS1_FN), |
| 803 | PINMUX_DATA(SDHI0CMD_PTS_MARK, PSC15_PSC14_FN2, PTS1_FN), |
| 804 | PINMUX_DATA(SCIF3_PTS_TXD_MARK, PSC15_PSC14_FN1, PTS0_FN), |
| 805 | PINMUX_DATA(SDHI0CLK_PTS_MARK, PSC15_PSC14_FN2, PTS0_FN), |
| 806 | |
| 807 | /* PTT FN */ |
| 808 | PINMUX_DATA(SCIF0_PTT_SCK_MARK, PSC13_PSC12_FN1, PTT5_FN), |
| 809 | PINMUX_DATA(MSIOF0_PTT_TSCK_MARK, PSC13_PSC12_FN2, PTT5_FN), |
| 810 | PINMUX_DATA(SCIF0_PTT_RXD_MARK, PSC13_PSC12_FN1, PTT4_FN), |
| 811 | PINMUX_DATA(MSIOF0_PTT_RXD_MARK, PSC13_PSC12_FN2, PTT4_FN), |
| 812 | PINMUX_DATA(SCIF0_PTT_TXD_MARK, PSC13_PSC12_FN1, PTT3_FN), |
| 813 | PINMUX_DATA(MSIOF0_PTT_TXD_MARK, PSC13_PSC12_FN2, PTT3_FN), |
| 814 | PINMUX_DATA(SCIF2_PTT_SCK_MARK, PSC11_PSC10_FN1, PTT2_FN), |
| 815 | PINMUX_DATA(MSIOF0_PTT_TSYNC_MARK, PSC11_PSC10_FN2, PTT2_FN), |
| 816 | PINMUX_DATA(SCIF2_PTT_RXD_MARK, PSC11_PSC10_FN1, PTT1_FN), |
| 817 | PINMUX_DATA(MSIOF0_PTT_SS1_MARK, PSC11_PSC10_FN2, PTT1_FN), |
| 818 | PINMUX_DATA(MSIOF0_PTT_RSCK_MARK, PSC11_PSC10_FN3, PTT1_FN), |
| 819 | PINMUX_DATA(SCIF2_PTT_TXD_MARK, PSC11_PSC10_FN1, PTT0_FN), |
| 820 | PINMUX_DATA(MSIOF0_PTT_SS2_MARK, PSC11_PSC10_FN2, PTT0_FN), |
| 821 | PINMUX_DATA(MSIOF0_PTT_RSYNC_MARK, PSC11_PSC10_FN3, PTT0_FN), |
| 822 | |
| 823 | /* PTU FN */ |
| 824 | PINMUX_DATA(FCDE_MARK, PSC9_PSC8_FN1, PTU5_FN), |
| 825 | PINMUX_DATA(SCIF0_PTU_SCK_MARK, PSC9_PSC8_FN2, PTU5_FN), |
| 826 | PINMUX_DATA(FSC_MARK, PSC9_PSC8_FN1, PTU4_FN), |
| 827 | PINMUX_DATA(SCIF0_PTU_RXD_MARK, PSC9_PSC8_FN2, PTU4_FN), |
| 828 | PINMUX_DATA(FWE_MARK, PSC9_PSC8_FN1, PTU3_FN), |
| 829 | PINMUX_DATA(SCIF0_PTU_TXD_MARK, PSC9_PSC8_FN2, PTU3_FN), |
| 830 | PINMUX_DATA(FOE_MARK, PSC7_PSC6_FN1, PTU2_FN), |
| 831 | PINMUX_DATA(SCIF2_PTU_SCK_MARK, PSC7_PSC6_FN2, PTU2_FN), |
| 832 | PINMUX_DATA(VIO_VD2_MARK, PSC7_PSC6_FN3, PTU2_FN), |
| 833 | PINMUX_DATA(FRB_MARK, PSC7_PSC6_FN1, PTU1_FN), |
| 834 | PINMUX_DATA(SCIF2_PTU_RXD_MARK, PSC7_PSC6_FN2, PTU1_FN), |
| 835 | PINMUX_DATA(VIO_CLK2_MARK, PSC7_PSC6_FN3, PTU1_FN), |
| 836 | PINMUX_DATA(FCE_MARK, PSC7_PSC6_FN1, PTU0_FN), |
| 837 | PINMUX_DATA(SCIF2_PTU_TXD_MARK, PSC7_PSC6_FN2, PTU0_FN), |
| 838 | PINMUX_DATA(VIO_HD2_MARK, PSC7_PSC6_FN3, PTU0_FN), |
| 839 | |
| 840 | /* PTV FN */ |
| 841 | PINMUX_DATA(NAF7_MARK, PSC7_PSC6_FN1, PTV7_FN), |
| 842 | PINMUX_DATA(SCIF1_PTV_SCK_MARK, PSC7_PSC6_FN2, PTV7_FN), |
| 843 | PINMUX_DATA(VIO_D15_MARK, PSC7_PSC6_FN3, PTV7_FN), |
| 844 | PINMUX_DATA(NAF6_MARK, PSC7_PSC6_FN1, PTV6_FN), |
| 845 | PINMUX_DATA(SCIF1_PTV_RXD_MARK, PSC7_PSC6_FN2, PTV6_FN), |
| 846 | PINMUX_DATA(VIO_D14_MARK, PSC7_PSC6_FN3, PTV6_FN), |
| 847 | PINMUX_DATA(NAF5_MARK, PSC7_PSC6_FN1, PTV5_FN), |
| 848 | PINMUX_DATA(SCIF1_PTV_TXD_MARK, PSC7_PSC6_FN2, PTV5_FN), |
| 849 | PINMUX_DATA(VIO_D13_MARK, PSC7_PSC6_FN3, PTV5_FN), |
| 850 | PINMUX_DATA(NAF4_MARK, PSC7_PSC6_FN1, PTV4_FN), |
| 851 | PINMUX_DATA(SCIF3_PTV_CTS_MARK, PSC7_PSC6_FN2, PTV4_FN), |
| 852 | PINMUX_DATA(VIO_D12_MARK, PSC7_PSC6_FN3, PTV4_FN), |
| 853 | PINMUX_DATA(NAF3_MARK, PSC7_PSC6_FN1, PTV3_FN), |
| 854 | PINMUX_DATA(SCIF3_PTV_RTS_MARK, PSC7_PSC6_FN2, PTV3_FN), |
| 855 | PINMUX_DATA(VIO_D11_MARK, PSC7_PSC6_FN3, PTV3_FN), |
| 856 | PINMUX_DATA(NAF2_MARK, PSC7_PSC6_FN1, PTV2_FN), |
| 857 | PINMUX_DATA(SCIF3_PTV_SCK_MARK, PSC7_PSC6_FN2, PTV2_FN), |
| 858 | PINMUX_DATA(VIO_D10_MARK, PSC7_PSC6_FN3, PTV2_FN), |
| 859 | PINMUX_DATA(NAF1_MARK, PSC7_PSC6_FN1, PTV1_FN), |
| 860 | PINMUX_DATA(SCIF3_PTV_RXD_MARK, PSC7_PSC6_FN2, PTV1_FN), |
| 861 | PINMUX_DATA(VIO_D9_MARK, PSC7_PSC6_FN3, PTV1_FN), |
| 862 | PINMUX_DATA(NAF0_MARK, PSC7_PSC6_FN1, PTV0_FN), |
| 863 | PINMUX_DATA(SCIF3_PTV_TXD_MARK, PSC7_PSC6_FN2, PTV0_FN), |
| 864 | PINMUX_DATA(VIO_D8_MARK, PSC7_PSC6_FN3, PTV0_FN), |
| 865 | |
| 866 | /* PTW FN */ |
| 867 | PINMUX_DATA(IRQ7_MARK, PTW7_FN), |
| 868 | PINMUX_DATA(IRQ6_MARK, PTW6_FN), |
| 869 | PINMUX_DATA(IRQ5_MARK, PTW5_FN), |
| 870 | PINMUX_DATA(IRQ4_MARK, PSD15_PSD14_FN1, PTW4_FN), |
| 871 | PINMUX_DATA(LCDLCLK_PTW_MARK, PSD15_PSD14_FN2, PTW4_FN), |
| 872 | PINMUX_DATA(IRQ3_MARK, PSD13_PSD12_FN1, PTW3_FN), |
| 873 | PINMUX_DATA(ADTRG_MARK, PSD13_PSD12_FN2, PTW3_FN), |
| 874 | PINMUX_DATA(IRQ2_MARK, PSD11_PSD10_FN1, PTW2_FN), |
| 875 | PINMUX_DATA(BS_MARK, PSD11_PSD10_FN2, PTW2_FN), |
| 876 | PINMUX_DATA(VIO_CKO_MARK, PSD11_PSD10_FN3, PTW2_FN), |
| 877 | PINMUX_DATA(IRQ1_MARK, PSD9_PSD8_FN1, PTW1_FN), |
| 878 | PINMUX_DATA(SIUAISPD_MARK, PSD9_PSD8_FN2, PTW1_FN), |
| 879 | PINMUX_DATA(IRQ0_MARK, PSD7_PSD6_FN1, PTW0_FN), |
| 880 | PINMUX_DATA(SIUAOSPD_MARK, PSD7_PSD6_FN2, PTW0_FN), |
| 881 | |
| 882 | /* PTX FN */ |
| 883 | PINMUX_DATA(DACK1_MARK, PTX7_FN), |
| 884 | PINMUX_DATA(DREQ1_MARK, PSD3_PSD2_FN1, PTX6_FN), |
| 885 | PINMUX_DATA(MSIOF0_PTX_MCK_MARK, PSD3_PSD2_FN2, PTX6_FN), |
| 886 | PINMUX_DATA(DACK1_MARK, PTX5_FN), |
| 887 | PINMUX_DATA(IRDA_OUT_MARK, PSD5_PSD4_FN2, PTX5_FN), |
| 888 | PINMUX_DATA(DREQ1_MARK, PTX4_FN), |
| 889 | PINMUX_DATA(IRDA_IN_MARK, PSD5_PSD4_FN2, PTX4_FN), |
| 890 | PINMUX_DATA(TS0_SDAT_MARK, PTX3_FN), |
| 891 | PINMUX_DATA(TS0_SCK_MARK, PTX2_FN), |
| 892 | PINMUX_DATA(TS0_SDEN_MARK, PTX1_FN), |
| 893 | PINMUX_DATA(TS0_SPSYNC_MARK, PTX0_FN), |
| 894 | |
| 895 | /* PTY FN */ |
| 896 | PINMUX_DATA(VIO_D7_MARK, PTY7_FN), |
| 897 | PINMUX_DATA(VIO_D6_MARK, PTY6_FN), |
| 898 | PINMUX_DATA(VIO_D5_MARK, PTY5_FN), |
| 899 | PINMUX_DATA(VIO_D4_MARK, PTY4_FN), |
| 900 | PINMUX_DATA(VIO_D3_MARK, PTY3_FN), |
| 901 | PINMUX_DATA(VIO_D2_MARK, PTY2_FN), |
| 902 | PINMUX_DATA(VIO_D1_MARK, PTY1_FN), |
| 903 | PINMUX_DATA(VIO_D0_MARK, PTY0_FN), |
| 904 | |
| 905 | /* PTZ FN */ |
| 906 | PINMUX_DATA(SIUBOBT_MARK, PTZ7_FN), |
| 907 | PINMUX_DATA(SIUBOLR_MARK, PTZ6_FN), |
| 908 | PINMUX_DATA(SIUBOSLD_MARK, PTZ5_FN), |
| 909 | PINMUX_DATA(SIUBMCK_MARK, PTZ4_FN), |
| 910 | PINMUX_DATA(VIO_FLD_MARK, PSD1_PSD0_FN1, PTZ3_FN), |
| 911 | PINMUX_DATA(SIUBFCK_MARK, PSD1_PSD0_FN2, PTZ3_FN), |
| 912 | PINMUX_DATA(VIO_HD1_MARK, PSD1_PSD0_FN1, PTZ2_FN), |
| 913 | PINMUX_DATA(SIUBILR_MARK, PSD1_PSD0_FN2, PTZ2_FN), |
| 914 | PINMUX_DATA(VIO_VD1_MARK, PSD1_PSD0_FN1, PTZ1_FN), |
| 915 | PINMUX_DATA(SIUBIBT_MARK, PSD1_PSD0_FN2, PTZ1_FN), |
| 916 | PINMUX_DATA(VIO_CLK1_MARK, PSD1_PSD0_FN1, PTZ0_FN), |
| 917 | PINMUX_DATA(SIUBISLD_MARK, PSD1_PSD0_FN2, PTZ0_FN), |
| 918 | }; |
| 919 | |
Laurent Pinchart | f41a1ef | 2013-12-16 20:25:16 +0100 | [diff] [blame] | 920 | static const struct sh_pfc_pin pinmux_pins[] = { |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 921 | /* PTA */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 922 | PINMUX_GPIO(PTA7), |
| 923 | PINMUX_GPIO(PTA6), |
| 924 | PINMUX_GPIO(PTA5), |
| 925 | PINMUX_GPIO(PTA4), |
| 926 | PINMUX_GPIO(PTA3), |
| 927 | PINMUX_GPIO(PTA2), |
| 928 | PINMUX_GPIO(PTA1), |
| 929 | PINMUX_GPIO(PTA0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 930 | |
| 931 | /* PTB */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 932 | PINMUX_GPIO(PTB7), |
| 933 | PINMUX_GPIO(PTB6), |
| 934 | PINMUX_GPIO(PTB5), |
| 935 | PINMUX_GPIO(PTB4), |
| 936 | PINMUX_GPIO(PTB3), |
| 937 | PINMUX_GPIO(PTB2), |
| 938 | PINMUX_GPIO(PTB1), |
| 939 | PINMUX_GPIO(PTB0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 940 | |
| 941 | /* PTC */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 942 | PINMUX_GPIO(PTC7), |
| 943 | PINMUX_GPIO(PTC6), |
| 944 | PINMUX_GPIO(PTC5), |
| 945 | PINMUX_GPIO(PTC4), |
| 946 | PINMUX_GPIO(PTC3), |
| 947 | PINMUX_GPIO(PTC2), |
| 948 | PINMUX_GPIO(PTC1), |
| 949 | PINMUX_GPIO(PTC0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 950 | |
| 951 | /* PTD */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 952 | PINMUX_GPIO(PTD7), |
| 953 | PINMUX_GPIO(PTD6), |
| 954 | PINMUX_GPIO(PTD5), |
| 955 | PINMUX_GPIO(PTD4), |
| 956 | PINMUX_GPIO(PTD3), |
| 957 | PINMUX_GPIO(PTD2), |
| 958 | PINMUX_GPIO(PTD1), |
| 959 | PINMUX_GPIO(PTD0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 960 | |
| 961 | /* PTE */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 962 | PINMUX_GPIO(PTE5), |
| 963 | PINMUX_GPIO(PTE4), |
| 964 | PINMUX_GPIO(PTE3), |
| 965 | PINMUX_GPIO(PTE2), |
| 966 | PINMUX_GPIO(PTE1), |
| 967 | PINMUX_GPIO(PTE0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 968 | |
| 969 | /* PTF */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 970 | PINMUX_GPIO(PTF7), |
| 971 | PINMUX_GPIO(PTF6), |
| 972 | PINMUX_GPIO(PTF5), |
| 973 | PINMUX_GPIO(PTF4), |
| 974 | PINMUX_GPIO(PTF3), |
| 975 | PINMUX_GPIO(PTF2), |
| 976 | PINMUX_GPIO(PTF1), |
| 977 | PINMUX_GPIO(PTF0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 978 | |
| 979 | /* PTG */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 980 | PINMUX_GPIO(PTG5), |
| 981 | PINMUX_GPIO(PTG4), |
| 982 | PINMUX_GPIO(PTG3), |
| 983 | PINMUX_GPIO(PTG2), |
| 984 | PINMUX_GPIO(PTG1), |
| 985 | PINMUX_GPIO(PTG0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 986 | |
| 987 | /* PTH */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 988 | PINMUX_GPIO(PTH7), |
| 989 | PINMUX_GPIO(PTH6), |
| 990 | PINMUX_GPIO(PTH5), |
| 991 | PINMUX_GPIO(PTH4), |
| 992 | PINMUX_GPIO(PTH3), |
| 993 | PINMUX_GPIO(PTH2), |
| 994 | PINMUX_GPIO(PTH1), |
| 995 | PINMUX_GPIO(PTH0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 996 | |
| 997 | /* PTJ */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 998 | PINMUX_GPIO(PTJ7), |
| 999 | PINMUX_GPIO(PTJ5), |
| 1000 | PINMUX_GPIO(PTJ3), |
| 1001 | PINMUX_GPIO(PTJ2), |
| 1002 | PINMUX_GPIO(PTJ1), |
| 1003 | PINMUX_GPIO(PTJ0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1004 | |
| 1005 | /* PTK */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1006 | PINMUX_GPIO(PTK7), |
| 1007 | PINMUX_GPIO(PTK6), |
| 1008 | PINMUX_GPIO(PTK5), |
| 1009 | PINMUX_GPIO(PTK4), |
| 1010 | PINMUX_GPIO(PTK3), |
| 1011 | PINMUX_GPIO(PTK2), |
| 1012 | PINMUX_GPIO(PTK1), |
| 1013 | PINMUX_GPIO(PTK0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1014 | |
| 1015 | /* PTL */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1016 | PINMUX_GPIO(PTL7), |
| 1017 | PINMUX_GPIO(PTL6), |
| 1018 | PINMUX_GPIO(PTL5), |
| 1019 | PINMUX_GPIO(PTL4), |
| 1020 | PINMUX_GPIO(PTL3), |
| 1021 | PINMUX_GPIO(PTL2), |
| 1022 | PINMUX_GPIO(PTL1), |
| 1023 | PINMUX_GPIO(PTL0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1024 | |
| 1025 | /* PTM */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1026 | PINMUX_GPIO(PTM7), |
| 1027 | PINMUX_GPIO(PTM6), |
| 1028 | PINMUX_GPIO(PTM5), |
| 1029 | PINMUX_GPIO(PTM4), |
| 1030 | PINMUX_GPIO(PTM3), |
| 1031 | PINMUX_GPIO(PTM2), |
| 1032 | PINMUX_GPIO(PTM1), |
| 1033 | PINMUX_GPIO(PTM0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1034 | |
| 1035 | /* PTN */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1036 | PINMUX_GPIO(PTN7), |
| 1037 | PINMUX_GPIO(PTN6), |
| 1038 | PINMUX_GPIO(PTN5), |
| 1039 | PINMUX_GPIO(PTN4), |
| 1040 | PINMUX_GPIO(PTN3), |
| 1041 | PINMUX_GPIO(PTN2), |
| 1042 | PINMUX_GPIO(PTN1), |
| 1043 | PINMUX_GPIO(PTN0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1044 | |
| 1045 | /* PTQ */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1046 | PINMUX_GPIO(PTQ3), |
| 1047 | PINMUX_GPIO(PTQ2), |
| 1048 | PINMUX_GPIO(PTQ1), |
| 1049 | PINMUX_GPIO(PTQ0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1050 | |
| 1051 | /* PTR */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1052 | PINMUX_GPIO(PTR7), |
| 1053 | PINMUX_GPIO(PTR6), |
| 1054 | PINMUX_GPIO(PTR5), |
| 1055 | PINMUX_GPIO(PTR4), |
| 1056 | PINMUX_GPIO(PTR3), |
| 1057 | PINMUX_GPIO(PTR2), |
| 1058 | PINMUX_GPIO(PTR1), |
| 1059 | PINMUX_GPIO(PTR0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1060 | |
| 1061 | /* PTS */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1062 | PINMUX_GPIO(PTS7), |
| 1063 | PINMUX_GPIO(PTS6), |
| 1064 | PINMUX_GPIO(PTS5), |
| 1065 | PINMUX_GPIO(PTS4), |
| 1066 | PINMUX_GPIO(PTS3), |
| 1067 | PINMUX_GPIO(PTS2), |
| 1068 | PINMUX_GPIO(PTS1), |
| 1069 | PINMUX_GPIO(PTS0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1070 | |
| 1071 | /* PTT */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1072 | PINMUX_GPIO(PTT5), |
| 1073 | PINMUX_GPIO(PTT4), |
| 1074 | PINMUX_GPIO(PTT3), |
| 1075 | PINMUX_GPIO(PTT2), |
| 1076 | PINMUX_GPIO(PTT1), |
| 1077 | PINMUX_GPIO(PTT0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1078 | |
| 1079 | /* PTU */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1080 | PINMUX_GPIO(PTU5), |
| 1081 | PINMUX_GPIO(PTU4), |
| 1082 | PINMUX_GPIO(PTU3), |
| 1083 | PINMUX_GPIO(PTU2), |
| 1084 | PINMUX_GPIO(PTU1), |
| 1085 | PINMUX_GPIO(PTU0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1086 | |
| 1087 | /* PTV */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1088 | PINMUX_GPIO(PTV7), |
| 1089 | PINMUX_GPIO(PTV6), |
| 1090 | PINMUX_GPIO(PTV5), |
| 1091 | PINMUX_GPIO(PTV4), |
| 1092 | PINMUX_GPIO(PTV3), |
| 1093 | PINMUX_GPIO(PTV2), |
| 1094 | PINMUX_GPIO(PTV1), |
| 1095 | PINMUX_GPIO(PTV0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1096 | |
| 1097 | /* PTW */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1098 | PINMUX_GPIO(PTW7), |
| 1099 | PINMUX_GPIO(PTW6), |
| 1100 | PINMUX_GPIO(PTW5), |
| 1101 | PINMUX_GPIO(PTW4), |
| 1102 | PINMUX_GPIO(PTW3), |
| 1103 | PINMUX_GPIO(PTW2), |
| 1104 | PINMUX_GPIO(PTW1), |
| 1105 | PINMUX_GPIO(PTW0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1106 | |
| 1107 | /* PTX */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1108 | PINMUX_GPIO(PTX7), |
| 1109 | PINMUX_GPIO(PTX6), |
| 1110 | PINMUX_GPIO(PTX5), |
| 1111 | PINMUX_GPIO(PTX4), |
| 1112 | PINMUX_GPIO(PTX3), |
| 1113 | PINMUX_GPIO(PTX2), |
| 1114 | PINMUX_GPIO(PTX1), |
| 1115 | PINMUX_GPIO(PTX0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1116 | |
| 1117 | /* PTY */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1118 | PINMUX_GPIO(PTY7), |
| 1119 | PINMUX_GPIO(PTY6), |
| 1120 | PINMUX_GPIO(PTY5), |
| 1121 | PINMUX_GPIO(PTY4), |
| 1122 | PINMUX_GPIO(PTY3), |
| 1123 | PINMUX_GPIO(PTY2), |
| 1124 | PINMUX_GPIO(PTY1), |
| 1125 | PINMUX_GPIO(PTY0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1126 | |
| 1127 | /* PTZ */ |
Laurent Pinchart | 7cbb0e5 | 2013-07-15 21:16:25 +0200 | [diff] [blame] | 1128 | PINMUX_GPIO(PTZ7), |
| 1129 | PINMUX_GPIO(PTZ6), |
| 1130 | PINMUX_GPIO(PTZ5), |
| 1131 | PINMUX_GPIO(PTZ4), |
| 1132 | PINMUX_GPIO(PTZ3), |
| 1133 | PINMUX_GPIO(PTZ2), |
| 1134 | PINMUX_GPIO(PTZ1), |
| 1135 | PINMUX_GPIO(PTZ0), |
Laurent Pinchart | a373ed0 | 2012-11-29 13:24:07 +0100 | [diff] [blame] | 1136 | }; |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1137 | |
Laurent Pinchart | a373ed0 | 2012-11-29 13:24:07 +0100 | [diff] [blame] | 1138 | #define PINMUX_FN_BASE ARRAY_SIZE(pinmux_pins) |
| 1139 | |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 1140 | static const struct pinmux_func pinmux_func_gpios[] = { |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1141 | /* SCIF0 */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1142 | GPIO_FN(SCIF0_PTT_TXD), |
| 1143 | GPIO_FN(SCIF0_PTT_RXD), |
| 1144 | GPIO_FN(SCIF0_PTT_SCK), |
| 1145 | GPIO_FN(SCIF0_PTU_TXD), |
| 1146 | GPIO_FN(SCIF0_PTU_RXD), |
| 1147 | GPIO_FN(SCIF0_PTU_SCK), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1148 | |
| 1149 | /* SCIF1 */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1150 | GPIO_FN(SCIF1_PTS_TXD), |
| 1151 | GPIO_FN(SCIF1_PTS_RXD), |
| 1152 | GPIO_FN(SCIF1_PTS_SCK), |
| 1153 | GPIO_FN(SCIF1_PTV_TXD), |
| 1154 | GPIO_FN(SCIF1_PTV_RXD), |
| 1155 | GPIO_FN(SCIF1_PTV_SCK), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1156 | |
| 1157 | /* SCIF2 */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1158 | GPIO_FN(SCIF2_PTT_TXD), |
| 1159 | GPIO_FN(SCIF2_PTT_RXD), |
| 1160 | GPIO_FN(SCIF2_PTT_SCK), |
| 1161 | GPIO_FN(SCIF2_PTU_TXD), |
| 1162 | GPIO_FN(SCIF2_PTU_RXD), |
| 1163 | GPIO_FN(SCIF2_PTU_SCK), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1164 | |
| 1165 | /* SCIF3 */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1166 | GPIO_FN(SCIF3_PTS_TXD), |
| 1167 | GPIO_FN(SCIF3_PTS_RXD), |
| 1168 | GPIO_FN(SCIF3_PTS_SCK), |
| 1169 | GPIO_FN(SCIF3_PTS_RTS), |
| 1170 | GPIO_FN(SCIF3_PTS_CTS), |
| 1171 | GPIO_FN(SCIF3_PTV_TXD), |
| 1172 | GPIO_FN(SCIF3_PTV_RXD), |
| 1173 | GPIO_FN(SCIF3_PTV_SCK), |
| 1174 | GPIO_FN(SCIF3_PTV_RTS), |
| 1175 | GPIO_FN(SCIF3_PTV_CTS), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1176 | |
| 1177 | /* SCIF4 */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1178 | GPIO_FN(SCIF4_PTE_TXD), |
| 1179 | GPIO_FN(SCIF4_PTE_RXD), |
| 1180 | GPIO_FN(SCIF4_PTE_SCK), |
| 1181 | GPIO_FN(SCIF4_PTN_TXD), |
| 1182 | GPIO_FN(SCIF4_PTN_RXD), |
| 1183 | GPIO_FN(SCIF4_PTN_SCK), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1184 | |
| 1185 | /* SCIF5 */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1186 | GPIO_FN(SCIF5_PTE_TXD), |
| 1187 | GPIO_FN(SCIF5_PTE_RXD), |
| 1188 | GPIO_FN(SCIF5_PTE_SCK), |
| 1189 | GPIO_FN(SCIF5_PTN_TXD), |
| 1190 | GPIO_FN(SCIF5_PTN_RXD), |
| 1191 | GPIO_FN(SCIF5_PTN_SCK), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1192 | |
| 1193 | /* CEU */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1194 | GPIO_FN(VIO_D15), |
| 1195 | GPIO_FN(VIO_D14), |
| 1196 | GPIO_FN(VIO_D13), |
| 1197 | GPIO_FN(VIO_D12), |
| 1198 | GPIO_FN(VIO_D11), |
| 1199 | GPIO_FN(VIO_D10), |
| 1200 | GPIO_FN(VIO_D9), |
| 1201 | GPIO_FN(VIO_D8), |
| 1202 | GPIO_FN(VIO_D7), |
| 1203 | GPIO_FN(VIO_D6), |
| 1204 | GPIO_FN(VIO_D5), |
| 1205 | GPIO_FN(VIO_D4), |
| 1206 | GPIO_FN(VIO_D3), |
| 1207 | GPIO_FN(VIO_D2), |
| 1208 | GPIO_FN(VIO_D1), |
| 1209 | GPIO_FN(VIO_D0), |
| 1210 | GPIO_FN(VIO_CLK1), |
| 1211 | GPIO_FN(VIO_VD1), |
| 1212 | GPIO_FN(VIO_HD1), |
| 1213 | GPIO_FN(VIO_FLD), |
| 1214 | GPIO_FN(VIO_CKO), |
| 1215 | GPIO_FN(VIO_VD2), |
| 1216 | GPIO_FN(VIO_HD2), |
| 1217 | GPIO_FN(VIO_CLK2), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1218 | |
| 1219 | /* LCDC */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1220 | GPIO_FN(LCDD23), |
| 1221 | GPIO_FN(LCDD22), |
| 1222 | GPIO_FN(LCDD21), |
| 1223 | GPIO_FN(LCDD20), |
| 1224 | GPIO_FN(LCDD19), |
| 1225 | GPIO_FN(LCDD18), |
| 1226 | GPIO_FN(LCDD17), |
| 1227 | GPIO_FN(LCDD16), |
| 1228 | GPIO_FN(LCDD15), |
| 1229 | GPIO_FN(LCDD14), |
| 1230 | GPIO_FN(LCDD13), |
| 1231 | GPIO_FN(LCDD12), |
| 1232 | GPIO_FN(LCDD11), |
| 1233 | GPIO_FN(LCDD10), |
| 1234 | GPIO_FN(LCDD9), |
| 1235 | GPIO_FN(LCDD8), |
| 1236 | GPIO_FN(LCDD7), |
| 1237 | GPIO_FN(LCDD6), |
| 1238 | GPIO_FN(LCDD5), |
| 1239 | GPIO_FN(LCDD4), |
| 1240 | GPIO_FN(LCDD3), |
| 1241 | GPIO_FN(LCDD2), |
| 1242 | GPIO_FN(LCDD1), |
| 1243 | GPIO_FN(LCDD0), |
| 1244 | GPIO_FN(LCDLCLK_PTR), |
| 1245 | GPIO_FN(LCDLCLK_PTW), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1246 | /* Main LCD */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1247 | GPIO_FN(LCDDON), |
| 1248 | GPIO_FN(LCDVCPWC), |
| 1249 | GPIO_FN(LCDVEPWC), |
| 1250 | GPIO_FN(LCDVSYN), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1251 | /* Main LCD - RGB Mode */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1252 | GPIO_FN(LCDDCK), |
| 1253 | GPIO_FN(LCDHSYN), |
| 1254 | GPIO_FN(LCDDISP), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1255 | /* Main LCD - SYS Mode */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1256 | GPIO_FN(LCDRS), |
| 1257 | GPIO_FN(LCDCS), |
| 1258 | GPIO_FN(LCDWR), |
| 1259 | GPIO_FN(LCDRD), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1260 | |
| 1261 | /* IRQ */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1262 | GPIO_FN(IRQ0), |
| 1263 | GPIO_FN(IRQ1), |
| 1264 | GPIO_FN(IRQ2), |
| 1265 | GPIO_FN(IRQ3), |
| 1266 | GPIO_FN(IRQ4), |
| 1267 | GPIO_FN(IRQ5), |
| 1268 | GPIO_FN(IRQ6), |
| 1269 | GPIO_FN(IRQ7), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1270 | |
| 1271 | /* AUD */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1272 | GPIO_FN(AUDCK), |
| 1273 | GPIO_FN(AUDSYNC), |
| 1274 | GPIO_FN(AUDATA3), |
| 1275 | GPIO_FN(AUDATA2), |
| 1276 | GPIO_FN(AUDATA1), |
| 1277 | GPIO_FN(AUDATA0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1278 | |
| 1279 | /* SDHI0 (PTD) */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1280 | GPIO_FN(SDHI0CD_PTD), |
| 1281 | GPIO_FN(SDHI0WP_PTD), |
| 1282 | GPIO_FN(SDHI0D3_PTD), |
| 1283 | GPIO_FN(SDHI0D2_PTD), |
| 1284 | GPIO_FN(SDHI0D1_PTD), |
| 1285 | GPIO_FN(SDHI0D0_PTD), |
| 1286 | GPIO_FN(SDHI0CMD_PTD), |
| 1287 | GPIO_FN(SDHI0CLK_PTD), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1288 | |
| 1289 | /* SDHI0 (PTS) */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1290 | GPIO_FN(SDHI0CD_PTS), |
| 1291 | GPIO_FN(SDHI0WP_PTS), |
| 1292 | GPIO_FN(SDHI0D3_PTS), |
| 1293 | GPIO_FN(SDHI0D2_PTS), |
| 1294 | GPIO_FN(SDHI0D1_PTS), |
| 1295 | GPIO_FN(SDHI0D0_PTS), |
| 1296 | GPIO_FN(SDHI0CMD_PTS), |
| 1297 | GPIO_FN(SDHI0CLK_PTS), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1298 | |
| 1299 | /* SDHI1 */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1300 | GPIO_FN(SDHI1CD), |
| 1301 | GPIO_FN(SDHI1WP), |
| 1302 | GPIO_FN(SDHI1D3), |
| 1303 | GPIO_FN(SDHI1D2), |
| 1304 | GPIO_FN(SDHI1D1), |
| 1305 | GPIO_FN(SDHI1D0), |
| 1306 | GPIO_FN(SDHI1CMD), |
| 1307 | GPIO_FN(SDHI1CLK), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1308 | |
| 1309 | /* SIUA */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1310 | GPIO_FN(SIUAFCK), |
| 1311 | GPIO_FN(SIUAILR), |
| 1312 | GPIO_FN(SIUAIBT), |
| 1313 | GPIO_FN(SIUAISLD), |
| 1314 | GPIO_FN(SIUAOLR), |
| 1315 | GPIO_FN(SIUAOBT), |
| 1316 | GPIO_FN(SIUAOSLD), |
| 1317 | GPIO_FN(SIUAMCK), |
| 1318 | GPIO_FN(SIUAISPD), |
| 1319 | GPIO_FN(SIUAOSPD), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1320 | |
| 1321 | /* SIUB */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1322 | GPIO_FN(SIUBFCK), |
| 1323 | GPIO_FN(SIUBILR), |
| 1324 | GPIO_FN(SIUBIBT), |
| 1325 | GPIO_FN(SIUBISLD), |
| 1326 | GPIO_FN(SIUBOLR), |
| 1327 | GPIO_FN(SIUBOBT), |
| 1328 | GPIO_FN(SIUBOSLD), |
| 1329 | GPIO_FN(SIUBMCK), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1330 | |
| 1331 | /* IRDA */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1332 | GPIO_FN(IRDA_IN), |
| 1333 | GPIO_FN(IRDA_OUT), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1334 | |
| 1335 | /* VOU */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1336 | GPIO_FN(DV_CLKI), |
| 1337 | GPIO_FN(DV_CLK), |
| 1338 | GPIO_FN(DV_HSYNC), |
| 1339 | GPIO_FN(DV_VSYNC), |
| 1340 | GPIO_FN(DV_D15), |
| 1341 | GPIO_FN(DV_D14), |
| 1342 | GPIO_FN(DV_D13), |
| 1343 | GPIO_FN(DV_D12), |
| 1344 | GPIO_FN(DV_D11), |
| 1345 | GPIO_FN(DV_D10), |
| 1346 | GPIO_FN(DV_D9), |
| 1347 | GPIO_FN(DV_D8), |
| 1348 | GPIO_FN(DV_D7), |
| 1349 | GPIO_FN(DV_D6), |
| 1350 | GPIO_FN(DV_D5), |
| 1351 | GPIO_FN(DV_D4), |
| 1352 | GPIO_FN(DV_D3), |
| 1353 | GPIO_FN(DV_D2), |
| 1354 | GPIO_FN(DV_D1), |
| 1355 | GPIO_FN(DV_D0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1356 | |
| 1357 | /* KEYSC */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1358 | GPIO_FN(KEYIN0), |
| 1359 | GPIO_FN(KEYIN1), |
| 1360 | GPIO_FN(KEYIN2), |
| 1361 | GPIO_FN(KEYIN3), |
| 1362 | GPIO_FN(KEYIN4), |
| 1363 | GPIO_FN(KEYOUT0), |
| 1364 | GPIO_FN(KEYOUT1), |
| 1365 | GPIO_FN(KEYOUT2), |
| 1366 | GPIO_FN(KEYOUT3), |
| 1367 | GPIO_FN(KEYOUT4_IN6), |
| 1368 | GPIO_FN(KEYOUT5_IN5), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1369 | |
| 1370 | /* MSIOF0 (PTF) */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1371 | GPIO_FN(MSIOF0_PTF_TXD), |
| 1372 | GPIO_FN(MSIOF0_PTF_RXD), |
| 1373 | GPIO_FN(MSIOF0_PTF_MCK), |
| 1374 | GPIO_FN(MSIOF0_PTF_TSYNC), |
| 1375 | GPIO_FN(MSIOF0_PTF_TSCK), |
| 1376 | GPIO_FN(MSIOF0_PTF_RSYNC), |
| 1377 | GPIO_FN(MSIOF0_PTF_RSCK), |
| 1378 | GPIO_FN(MSIOF0_PTF_SS1), |
| 1379 | GPIO_FN(MSIOF0_PTF_SS2), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1380 | |
| 1381 | /* MSIOF0 (PTT+PTX) */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1382 | GPIO_FN(MSIOF0_PTT_TXD), |
| 1383 | GPIO_FN(MSIOF0_PTT_RXD), |
| 1384 | GPIO_FN(MSIOF0_PTX_MCK), |
| 1385 | GPIO_FN(MSIOF0_PTT_TSYNC), |
| 1386 | GPIO_FN(MSIOF0_PTT_TSCK), |
| 1387 | GPIO_FN(MSIOF0_PTT_RSYNC), |
| 1388 | GPIO_FN(MSIOF0_PTT_RSCK), |
| 1389 | GPIO_FN(MSIOF0_PTT_SS1), |
| 1390 | GPIO_FN(MSIOF0_PTT_SS2), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1391 | |
| 1392 | /* MSIOF1 */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1393 | GPIO_FN(MSIOF1_TXD), |
| 1394 | GPIO_FN(MSIOF1_RXD), |
| 1395 | GPIO_FN(MSIOF1_MCK), |
| 1396 | GPIO_FN(MSIOF1_TSYNC), |
| 1397 | GPIO_FN(MSIOF1_TSCK), |
| 1398 | GPIO_FN(MSIOF1_RSYNC), |
| 1399 | GPIO_FN(MSIOF1_RSCK), |
| 1400 | GPIO_FN(MSIOF1_SS1), |
| 1401 | GPIO_FN(MSIOF1_SS2), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1402 | |
| 1403 | /* TSIF */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1404 | GPIO_FN(TS0_SDAT), |
| 1405 | GPIO_FN(TS0_SCK), |
| 1406 | GPIO_FN(TS0_SDEN), |
| 1407 | GPIO_FN(TS0_SPSYNC), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1408 | |
| 1409 | /* FLCTL */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1410 | GPIO_FN(FCE), |
| 1411 | GPIO_FN(NAF7), |
| 1412 | GPIO_FN(NAF6), |
| 1413 | GPIO_FN(NAF5), |
| 1414 | GPIO_FN(NAF4), |
| 1415 | GPIO_FN(NAF3), |
| 1416 | GPIO_FN(NAF2), |
| 1417 | GPIO_FN(NAF1), |
| 1418 | GPIO_FN(NAF0), |
| 1419 | GPIO_FN(FCDE), |
| 1420 | GPIO_FN(FOE), |
| 1421 | GPIO_FN(FSC), |
| 1422 | GPIO_FN(FWE), |
| 1423 | GPIO_FN(FRB), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1424 | |
| 1425 | /* DMAC */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1426 | GPIO_FN(DACK1), |
| 1427 | GPIO_FN(DREQ1), |
| 1428 | GPIO_FN(DACK0), |
| 1429 | GPIO_FN(DREQ0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1430 | |
| 1431 | /* ADC */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1432 | GPIO_FN(AN3), |
| 1433 | GPIO_FN(AN2), |
| 1434 | GPIO_FN(AN1), |
| 1435 | GPIO_FN(AN0), |
| 1436 | GPIO_FN(ADTRG), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1437 | |
| 1438 | /* CPG */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1439 | GPIO_FN(STATUS0), |
| 1440 | GPIO_FN(PDSTATUS), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1441 | |
| 1442 | /* TPU */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1443 | GPIO_FN(TPUTO0), |
| 1444 | GPIO_FN(TPUTO1), |
| 1445 | GPIO_FN(TPUTO2), |
| 1446 | GPIO_FN(TPUTO3), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1447 | |
| 1448 | /* BSC */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1449 | GPIO_FN(D31), |
| 1450 | GPIO_FN(D30), |
| 1451 | GPIO_FN(D29), |
| 1452 | GPIO_FN(D28), |
| 1453 | GPIO_FN(D27), |
| 1454 | GPIO_FN(D26), |
| 1455 | GPIO_FN(D25), |
| 1456 | GPIO_FN(D24), |
| 1457 | GPIO_FN(D23), |
| 1458 | GPIO_FN(D22), |
| 1459 | GPIO_FN(D21), |
| 1460 | GPIO_FN(D20), |
| 1461 | GPIO_FN(D19), |
| 1462 | GPIO_FN(D18), |
| 1463 | GPIO_FN(D17), |
| 1464 | GPIO_FN(D16), |
| 1465 | GPIO_FN(IOIS16), |
| 1466 | GPIO_FN(WAIT), |
| 1467 | GPIO_FN(BS), |
| 1468 | GPIO_FN(A25), |
| 1469 | GPIO_FN(A24), |
| 1470 | GPIO_FN(A23), |
| 1471 | GPIO_FN(A22), |
| 1472 | GPIO_FN(CS6B_CE1B), |
| 1473 | GPIO_FN(CS6A_CE2B), |
| 1474 | GPIO_FN(CS5B_CE1A), |
| 1475 | GPIO_FN(CS5A_CE2A), |
| 1476 | GPIO_FN(WE3_ICIOWR), |
| 1477 | GPIO_FN(WE2_ICIORD), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1478 | |
| 1479 | /* ATAPI */ |
Laurent Pinchart | 35ad427 | 2012-11-28 22:05:49 +0100 | [diff] [blame] | 1480 | GPIO_FN(IDED15), |
| 1481 | GPIO_FN(IDED14), |
| 1482 | GPIO_FN(IDED13), |
| 1483 | GPIO_FN(IDED12), |
| 1484 | GPIO_FN(IDED11), |
| 1485 | GPIO_FN(IDED10), |
| 1486 | GPIO_FN(IDED9), |
| 1487 | GPIO_FN(IDED8), |
| 1488 | GPIO_FN(IDED7), |
| 1489 | GPIO_FN(IDED6), |
| 1490 | GPIO_FN(IDED5), |
| 1491 | GPIO_FN(IDED4), |
| 1492 | GPIO_FN(IDED3), |
| 1493 | GPIO_FN(IDED2), |
| 1494 | GPIO_FN(IDED1), |
| 1495 | GPIO_FN(IDED0), |
| 1496 | GPIO_FN(DIRECTION), |
| 1497 | GPIO_FN(EXBUF_ENB), |
| 1498 | GPIO_FN(IDERST), |
| 1499 | GPIO_FN(IODACK), |
| 1500 | GPIO_FN(IODREQ), |
| 1501 | GPIO_FN(IDEIORDY), |
| 1502 | GPIO_FN(IDEINT), |
| 1503 | GPIO_FN(IDEIOWR), |
| 1504 | GPIO_FN(IDEIORD), |
| 1505 | GPIO_FN(IDECS1), |
| 1506 | GPIO_FN(IDECS0), |
| 1507 | GPIO_FN(IDEA2), |
| 1508 | GPIO_FN(IDEA1), |
| 1509 | GPIO_FN(IDEA0), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1510 | }; |
| 1511 | |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 1512 | static const struct pinmux_cfg_reg pinmux_config_regs[] = { |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1513 | { PINMUX_CFG_REG("PACR", 0xa4050100, 16, 2) { |
| 1514 | PTA7_FN, PTA7_OUT, 0, PTA7_IN, |
| 1515 | PTA6_FN, PTA6_OUT, 0, PTA6_IN, |
| 1516 | PTA5_FN, PTA5_OUT, 0, PTA5_IN, |
Laurent Pinchart | 5233135 | 2013-07-16 01:54:13 +0200 | [diff] [blame] | 1517 | PTA4_FN, PTA4_OUT, 0, PTA4_IN, |
| 1518 | PTA3_FN, PTA3_OUT, 0, PTA3_IN, |
| 1519 | PTA2_FN, PTA2_OUT, 0, PTA2_IN, |
| 1520 | PTA1_FN, PTA1_OUT, 0, PTA1_IN, |
| 1521 | PTA0_FN, PTA0_OUT, 0, PTA0_IN } |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1522 | }, |
| 1523 | { PINMUX_CFG_REG("PBCR", 0xa4050102, 16, 2) { |
| 1524 | PTB7_FN, PTB7_OUT, 0, PTB7_IN, |
| 1525 | PTB6_FN, PTB6_OUT, 0, PTB6_IN, |
| 1526 | PTB5_FN, PTB5_OUT, 0, PTB5_IN, |
| 1527 | PTB4_FN, PTB4_OUT, 0, PTB4_IN, |
| 1528 | PTB3_FN, PTB3_OUT, 0, PTB3_IN, |
Laurent Pinchart | 5233135 | 2013-07-16 01:54:13 +0200 | [diff] [blame] | 1529 | PTB2_FN, PTB2_OUT, 0, PTB2_IN, |
| 1530 | PTB1_FN, PTB1_OUT, 0, PTB1_IN, |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1531 | PTB0_FN, PTB0_OUT, 0, PTB0_IN } |
| 1532 | }, |
| 1533 | { PINMUX_CFG_REG("PCCR", 0xa4050104, 16, 2) { |
| 1534 | PTC7_FN, PTC7_OUT, 0, PTC7_IN, |
| 1535 | PTC6_FN, PTC6_OUT, 0, PTC6_IN, |
| 1536 | PTC5_FN, PTC5_OUT, 0, PTC5_IN, |
| 1537 | PTC4_FN, PTC4_OUT, 0, PTC4_IN, |
| 1538 | PTC3_FN, PTC3_OUT, 0, PTC3_IN, |
| 1539 | PTC2_FN, PTC2_OUT, 0, PTC2_IN, |
| 1540 | PTC1_FN, PTC1_OUT, 0, PTC1_IN, |
| 1541 | PTC0_FN, PTC0_OUT, 0, PTC0_IN } |
| 1542 | }, |
| 1543 | { PINMUX_CFG_REG("PDCR", 0xa4050106, 16, 2) { |
| 1544 | PTD7_FN, PTD7_OUT, 0, PTD7_IN, |
| 1545 | PTD6_FN, PTD6_OUT, 0, PTD6_IN, |
| 1546 | PTD5_FN, PTD5_OUT, 0, PTD5_IN, |
| 1547 | PTD4_FN, PTD4_OUT, 0, PTD4_IN, |
| 1548 | PTD3_FN, PTD3_OUT, 0, PTD3_IN, |
| 1549 | PTD2_FN, PTD2_OUT, 0, PTD2_IN, |
| 1550 | PTD1_FN, PTD1_OUT, 0, PTD1_IN, |
| 1551 | PTD0_FN, PTD0_OUT, 0, PTD0_IN } |
| 1552 | }, |
| 1553 | { PINMUX_CFG_REG("PECR", 0xa4050108, 16, 2) { |
| 1554 | 0, 0, 0, 0, |
| 1555 | 0, 0, 0, 0, |
| 1556 | PTE5_FN, PTE5_OUT, 0, PTE5_IN, |
| 1557 | PTE4_FN, PTE4_OUT, 0, PTE4_IN, |
| 1558 | PTE3_FN, PTE3_OUT, 0, PTE3_IN, |
| 1559 | PTE2_FN, PTE2_OUT, 0, PTE2_IN, |
| 1560 | PTE1_FN, PTE1_OUT, 0, PTE1_IN, |
| 1561 | PTE0_FN, PTE0_OUT, 0, PTE0_IN } |
| 1562 | }, |
| 1563 | { PINMUX_CFG_REG("PFCR", 0xa405010a, 16, 2) { |
| 1564 | PTF7_FN, PTF7_OUT, 0, PTF7_IN, |
| 1565 | PTF6_FN, PTF6_OUT, 0, PTF6_IN, |
| 1566 | PTF5_FN, PTF5_OUT, 0, PTF5_IN, |
| 1567 | PTF4_FN, PTF4_OUT, 0, PTF4_IN, |
| 1568 | PTF3_FN, PTF3_OUT, 0, PTF3_IN, |
| 1569 | PTF2_FN, PTF2_OUT, 0, PTF2_IN, |
| 1570 | PTF1_FN, PTF1_OUT, 0, PTF1_IN, |
| 1571 | PTF0_FN, PTF0_OUT, 0, PTF0_IN } |
| 1572 | }, |
| 1573 | { PINMUX_CFG_REG("PGCR", 0xa405010c, 16, 2) { |
| 1574 | 0, 0, 0, 0, |
| 1575 | 0, 0, 0, 0, |
| 1576 | PTG5_FN, PTG5_OUT, 0, 0, |
| 1577 | PTG4_FN, PTG4_OUT, 0, 0, |
| 1578 | PTG3_FN, PTG3_OUT, 0, 0, |
| 1579 | PTG2_FN, PTG2_OUT, 0, 0, |
| 1580 | PTG1_FN, PTG1_OUT, 0, 0, |
| 1581 | PTG0_FN, PTG0_OUT, 0, 0 } |
| 1582 | }, |
| 1583 | { PINMUX_CFG_REG("PHCR", 0xa405010e, 16, 2) { |
| 1584 | PTH7_FN, PTH7_OUT, 0, PTH7_IN, |
| 1585 | PTH6_FN, PTH6_OUT, 0, PTH6_IN, |
| 1586 | PTH5_FN, PTH5_OUT, 0, PTH5_IN, |
| 1587 | PTH4_FN, PTH4_OUT, 0, PTH4_IN, |
| 1588 | PTH3_FN, PTH3_OUT, 0, PTH3_IN, |
| 1589 | PTH2_FN, PTH2_OUT, 0, PTH2_IN, |
| 1590 | PTH1_FN, PTH1_OUT, 0, PTH1_IN, |
| 1591 | PTH0_FN, PTH0_OUT, 0, PTH0_IN } |
| 1592 | }, |
| 1593 | { PINMUX_CFG_REG("PJCR", 0xa4050110, 16, 2) { |
| 1594 | PTJ7_FN, PTJ7_OUT, 0, 0, |
| 1595 | 0, 0, 0, 0, |
| 1596 | PTJ5_FN, PTJ5_OUT, 0, 0, |
| 1597 | 0, 0, 0, 0, |
| 1598 | PTJ3_FN, PTJ3_OUT, 0, PTJ3_IN, |
| 1599 | PTJ2_FN, PTJ2_OUT, 0, PTJ2_IN, |
| 1600 | PTJ1_FN, PTJ1_OUT, 0, PTJ1_IN, |
| 1601 | PTJ0_FN, PTJ0_OUT, 0, PTJ0_IN } |
| 1602 | }, |
| 1603 | { PINMUX_CFG_REG("PKCR", 0xa4050112, 16, 2) { |
| 1604 | PTK7_FN, PTK7_OUT, 0, PTK7_IN, |
| 1605 | PTK6_FN, PTK6_OUT, 0, PTK6_IN, |
| 1606 | PTK5_FN, PTK5_OUT, 0, PTK5_IN, |
| 1607 | PTK4_FN, PTK4_OUT, 0, PTK4_IN, |
| 1608 | PTK3_FN, PTK3_OUT, 0, PTK3_IN, |
| 1609 | PTK2_FN, PTK2_OUT, 0, PTK2_IN, |
| 1610 | PTK1_FN, PTK1_OUT, 0, PTK1_IN, |
| 1611 | PTK0_FN, PTK0_OUT, 0, PTK0_IN } |
| 1612 | }, |
| 1613 | { PINMUX_CFG_REG("PLCR", 0xa4050114, 16, 2) { |
| 1614 | PTL7_FN, PTL7_OUT, 0, PTL7_IN, |
| 1615 | PTL6_FN, PTL6_OUT, 0, PTL6_IN, |
| 1616 | PTL5_FN, PTL5_OUT, 0, PTL5_IN, |
| 1617 | PTL4_FN, PTL4_OUT, 0, PTL4_IN, |
| 1618 | PTL3_FN, PTL3_OUT, 0, PTL3_IN, |
| 1619 | PTL2_FN, PTL2_OUT, 0, PTL2_IN, |
| 1620 | PTL1_FN, PTL1_OUT, 0, PTL1_IN, |
| 1621 | PTL0_FN, PTL0_OUT, 0, PTL0_IN } |
| 1622 | }, |
| 1623 | { PINMUX_CFG_REG("PMCR", 0xa4050116, 16, 2) { |
| 1624 | PTM7_FN, PTM7_OUT, 0, PTM7_IN, |
| 1625 | PTM6_FN, PTM6_OUT, 0, PTM6_IN, |
| 1626 | PTM5_FN, PTM5_OUT, 0, PTM5_IN, |
| 1627 | PTM4_FN, PTM4_OUT, 0, PTM4_IN, |
| 1628 | PTM3_FN, PTM3_OUT, 0, PTM3_IN, |
| 1629 | PTM2_FN, PTM2_OUT, 0, PTM2_IN, |
| 1630 | PTM1_FN, PTM1_OUT, 0, PTM1_IN, |
| 1631 | PTM0_FN, PTM0_OUT, 0, PTM0_IN } |
| 1632 | }, |
| 1633 | { PINMUX_CFG_REG("PNCR", 0xa4050118, 16, 2) { |
| 1634 | PTN7_FN, PTN7_OUT, 0, PTN7_IN, |
| 1635 | PTN6_FN, PTN6_OUT, 0, PTN6_IN, |
| 1636 | PTN5_FN, PTN5_OUT, 0, PTN5_IN, |
| 1637 | PTN4_FN, PTN4_OUT, 0, PTN4_IN, |
| 1638 | PTN3_FN, PTN3_OUT, 0, PTN3_IN, |
| 1639 | PTN2_FN, PTN2_OUT, 0, PTN2_IN, |
| 1640 | PTN1_FN, PTN1_OUT, 0, PTN1_IN, |
| 1641 | PTN0_FN, PTN0_OUT, 0, PTN0_IN } |
| 1642 | }, |
| 1643 | { PINMUX_CFG_REG("PQCR", 0xa405011a, 16, 2) { |
| 1644 | 0, 0, 0, 0, |
| 1645 | 0, 0, 0, 0, |
| 1646 | 0, 0, 0, 0, |
| 1647 | 0, 0, 0, 0, |
| 1648 | PTQ3_FN, 0, 0, PTQ3_IN, |
| 1649 | PTQ2_FN, 0, 0, PTQ2_IN, |
| 1650 | PTQ1_FN, 0, 0, PTQ1_IN, |
| 1651 | PTQ0_FN, 0, 0, PTQ0_IN } |
| 1652 | }, |
| 1653 | { PINMUX_CFG_REG("PRCR", 0xa405011c, 16, 2) { |
| 1654 | PTR7_FN, PTR7_OUT, 0, PTR7_IN, |
| 1655 | PTR6_FN, PTR6_OUT, 0, PTR6_IN, |
| 1656 | PTR5_FN, PTR5_OUT, 0, PTR5_IN, |
| 1657 | PTR4_FN, PTR4_OUT, 0, PTR4_IN, |
| 1658 | PTR3_FN, 0, 0, PTR3_IN, |
Laurent Pinchart | 5233135 | 2013-07-16 01:54:13 +0200 | [diff] [blame] | 1659 | PTR2_FN, 0, 0, PTR2_IN, |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1660 | PTR1_FN, PTR1_OUT, 0, PTR1_IN, |
| 1661 | PTR0_FN, PTR0_OUT, 0, PTR0_IN } |
| 1662 | }, |
| 1663 | { PINMUX_CFG_REG("PSCR", 0xa405011e, 16, 2) { |
| 1664 | PTS7_FN, PTS7_OUT, 0, PTS7_IN, |
| 1665 | PTS6_FN, PTS6_OUT, 0, PTS6_IN, |
| 1666 | PTS5_FN, PTS5_OUT, 0, PTS5_IN, |
| 1667 | PTS4_FN, PTS4_OUT, 0, PTS4_IN, |
| 1668 | PTS3_FN, PTS3_OUT, 0, PTS3_IN, |
| 1669 | PTS2_FN, PTS2_OUT, 0, PTS2_IN, |
| 1670 | PTS1_FN, PTS1_OUT, 0, PTS1_IN, |
| 1671 | PTS0_FN, PTS0_OUT, 0, PTS0_IN } |
| 1672 | }, |
| 1673 | { PINMUX_CFG_REG("PTCR", 0xa4050140, 16, 2) { |
| 1674 | 0, 0, 0, 0, |
| 1675 | 0, 0, 0, 0, |
| 1676 | PTT5_FN, PTT5_OUT, 0, PTT5_IN, |
| 1677 | PTT4_FN, PTT4_OUT, 0, PTT4_IN, |
| 1678 | PTT3_FN, PTT3_OUT, 0, PTT3_IN, |
| 1679 | PTT2_FN, PTT2_OUT, 0, PTT2_IN, |
| 1680 | PTT1_FN, PTT1_OUT, 0, PTT1_IN, |
| 1681 | PTT0_FN, PTT0_OUT, 0, PTT0_IN } |
| 1682 | }, |
| 1683 | { PINMUX_CFG_REG("PUCR", 0xa4050142, 16, 2) { |
| 1684 | 0, 0, 0, 0, |
| 1685 | 0, 0, 0, 0, |
| 1686 | PTU5_FN, PTU5_OUT, 0, PTU5_IN, |
| 1687 | PTU4_FN, PTU4_OUT, 0, PTU4_IN, |
| 1688 | PTU3_FN, PTU3_OUT, 0, PTU3_IN, |
| 1689 | PTU2_FN, PTU2_OUT, 0, PTU2_IN, |
| 1690 | PTU1_FN, PTU1_OUT, 0, PTU1_IN, |
| 1691 | PTU0_FN, PTU0_OUT, 0, PTU0_IN } |
| 1692 | }, |
| 1693 | { PINMUX_CFG_REG("PVCR", 0xa4050144, 16, 2) { |
| 1694 | PTV7_FN, PTV7_OUT, 0, PTV7_IN, |
| 1695 | PTV6_FN, PTV6_OUT, 0, PTV6_IN, |
| 1696 | PTV5_FN, PTV5_OUT, 0, PTV5_IN, |
| 1697 | PTV4_FN, PTV4_OUT, 0, PTV4_IN, |
| 1698 | PTV3_FN, PTV3_OUT, 0, PTV3_IN, |
| 1699 | PTV2_FN, PTV2_OUT, 0, PTV2_IN, |
| 1700 | PTV1_FN, PTV1_OUT, 0, PTV1_IN, |
| 1701 | PTV0_FN, PTV0_OUT, 0, PTV0_IN } |
| 1702 | }, |
| 1703 | { PINMUX_CFG_REG("PWCR", 0xa4050146, 16, 2) { |
| 1704 | PTW7_FN, PTW7_OUT, 0, PTW7_IN, |
| 1705 | PTW6_FN, PTW6_OUT, 0, PTW6_IN, |
| 1706 | PTW5_FN, PTW5_OUT, 0, PTW5_IN, |
| 1707 | PTW4_FN, PTW4_OUT, 0, PTW4_IN, |
| 1708 | PTW3_FN, PTW3_OUT, 0, PTW3_IN, |
| 1709 | PTW2_FN, PTW2_OUT, 0, PTW2_IN, |
| 1710 | PTW1_FN, PTW1_OUT, 0, PTW1_IN, |
| 1711 | PTW0_FN, PTW0_OUT, 0, PTW0_IN } |
| 1712 | }, |
| 1713 | { PINMUX_CFG_REG("PXCR", 0xa4050148, 16, 2) { |
| 1714 | PTX7_FN, PTX7_OUT, 0, PTX7_IN, |
| 1715 | PTX6_FN, PTX6_OUT, 0, PTX6_IN, |
| 1716 | PTX5_FN, PTX5_OUT, 0, PTX5_IN, |
| 1717 | PTX4_FN, PTX4_OUT, 0, PTX4_IN, |
| 1718 | PTX3_FN, PTX3_OUT, 0, PTX3_IN, |
| 1719 | PTX2_FN, PTX2_OUT, 0, PTX2_IN, |
| 1720 | PTX1_FN, PTX1_OUT, 0, PTX1_IN, |
| 1721 | PTX0_FN, PTX0_OUT, 0, PTX0_IN } |
| 1722 | }, |
| 1723 | { PINMUX_CFG_REG("PYCR", 0xa405014a, 16, 2) { |
| 1724 | PTY7_FN, PTY7_OUT, 0, PTY7_IN, |
| 1725 | PTY6_FN, PTY6_OUT, 0, PTY6_IN, |
| 1726 | PTY5_FN, PTY5_OUT, 0, PTY5_IN, |
| 1727 | PTY4_FN, PTY4_OUT, 0, PTY4_IN, |
| 1728 | PTY3_FN, PTY3_OUT, 0, PTY3_IN, |
| 1729 | PTY2_FN, PTY2_OUT, 0, PTY2_IN, |
| 1730 | PTY1_FN, PTY1_OUT, 0, PTY1_IN, |
| 1731 | PTY0_FN, PTY0_OUT, 0, PTY0_IN } |
| 1732 | }, |
| 1733 | { PINMUX_CFG_REG("PZCR", 0xa405014c, 16, 2) { |
| 1734 | PTZ7_FN, PTZ7_OUT, 0, PTZ7_IN, |
| 1735 | PTZ6_FN, PTZ6_OUT, 0, PTZ6_IN, |
| 1736 | PTZ5_FN, PTZ5_OUT, 0, PTZ5_IN, |
| 1737 | PTZ4_FN, PTZ4_OUT, 0, PTZ4_IN, |
| 1738 | PTZ3_FN, PTZ3_OUT, 0, PTZ3_IN, |
| 1739 | PTZ2_FN, PTZ2_OUT, 0, PTZ2_IN, |
| 1740 | PTZ1_FN, PTZ1_OUT, 0, PTZ1_IN, |
| 1741 | PTZ0_FN, PTZ0_OUT, 0, PTZ0_IN } |
| 1742 | }, |
| 1743 | { PINMUX_CFG_REG("PSELA", 0xa405014e, 16, 2) { |
| 1744 | PSA15_PSA14_FN1, PSA15_PSA14_FN2, 0, 0, |
| 1745 | PSA13_PSA12_FN1, PSA13_PSA12_FN2, 0, 0, |
| 1746 | PSA11_PSA10_FN1, PSA11_PSA10_FN2, 0, 0, |
| 1747 | 0, 0, 0, 0, |
| 1748 | 0, 0, 0, 0, |
| 1749 | PSA5_PSA4_FN1, PSA5_PSA4_FN2, PSA5_PSA4_FN3, 0, |
| 1750 | PSA3_PSA2_FN1, PSA3_PSA2_FN2, 0, 0, |
| 1751 | 0, 0, 0, 0 } |
| 1752 | }, |
| 1753 | { PINMUX_CFG_REG("PSELB", 0xa4050150, 16, 2) { |
| 1754 | PSB15_PSB14_FN1, PSB15_PSB14_FN2, 0, 0, |
| 1755 | PSB13_PSB12_LCDC_RGB, PSB13_PSB12_LCDC_SYS, 0, 0, |
| 1756 | 0, 0, 0, 0, |
| 1757 | PSB9_PSB8_FN1, PSB9_PSB8_FN2, PSB9_PSB8_FN3, 0, |
| 1758 | PSB7_PSB6_FN1, PSB7_PSB6_FN2, 0, 0, |
| 1759 | PSB5_PSB4_FN1, PSB5_PSB4_FN2, 0, 0, |
| 1760 | PSB3_PSB2_FN1, PSB3_PSB2_FN2, 0, 0, |
| 1761 | 0, 0, 0, 0 } |
| 1762 | }, |
| 1763 | { PINMUX_CFG_REG("PSELC", 0xa4050152, 16, 2) { |
| 1764 | PSC15_PSC14_FN1, PSC15_PSC14_FN2, 0, 0, |
| 1765 | PSC13_PSC12_FN1, PSC13_PSC12_FN2, 0, 0, |
| 1766 | PSC11_PSC10_FN1, PSC11_PSC10_FN2, PSC11_PSC10_FN3, 0, |
| 1767 | PSC9_PSC8_FN1, PSC9_PSC8_FN2, 0, 0, |
| 1768 | PSC7_PSC6_FN1, PSC7_PSC6_FN2, PSC7_PSC6_FN3, 0, |
| 1769 | 0, 0, 0, 0, |
| 1770 | 0, 0, 0, 0, |
| 1771 | 0, 0, 0, 0 } |
| 1772 | }, |
| 1773 | { PINMUX_CFG_REG("PSELD", 0xa4050154, 16, 2) { |
| 1774 | PSD15_PSD14_FN1, PSD15_PSD14_FN2, 0, 0, |
| 1775 | PSD13_PSD12_FN1, PSD13_PSD12_FN2, 0, 0, |
| 1776 | PSD11_PSD10_FN1, PSD11_PSD10_FN2, PSD11_PSD10_FN3, 0, |
| 1777 | PSD9_PSD8_FN1, PSD9_PSD8_FN2, 0, 0, |
| 1778 | PSD7_PSD6_FN1, PSD7_PSD6_FN2, 0, 0, |
| 1779 | PSD5_PSD4_FN1, PSD5_PSD4_FN2, 0, 0, |
| 1780 | PSD3_PSD2_FN1, PSD3_PSD2_FN2, 0, 0, |
| 1781 | PSD1_PSD0_FN1, PSD1_PSD0_FN2, 0, 0 } |
| 1782 | }, |
| 1783 | {} |
| 1784 | }; |
| 1785 | |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 1786 | static const struct pinmux_data_reg pinmux_data_regs[] = { |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1787 | { PINMUX_DATA_REG("PADR", 0xa4050120, 8) { |
| 1788 | PTA7_DATA, PTA6_DATA, PTA5_DATA, PTA4_DATA, |
| 1789 | PTA3_DATA, PTA2_DATA, PTA1_DATA, PTA0_DATA } |
| 1790 | }, |
| 1791 | { PINMUX_DATA_REG("PBDR", 0xa4050122, 8) { |
| 1792 | PTB7_DATA, PTB6_DATA, PTB5_DATA, PTB4_DATA, |
| 1793 | PTB3_DATA, PTB2_DATA, PTB1_DATA, PTB0_DATA } |
| 1794 | }, |
| 1795 | { PINMUX_DATA_REG("PCDR", 0xa4050124, 8) { |
| 1796 | PTC7_DATA, PTC6_DATA, PTC5_DATA, PTC4_DATA, |
| 1797 | PTC3_DATA, PTC2_DATA, PTC1_DATA, PTC0_DATA } |
| 1798 | }, |
| 1799 | { PINMUX_DATA_REG("PDDR", 0xa4050126, 8) { |
| 1800 | PTD7_DATA, PTD6_DATA, PTD5_DATA, PTD4_DATA, |
| 1801 | PTD3_DATA, PTD2_DATA, PTD1_DATA, PTD0_DATA } |
| 1802 | }, |
| 1803 | { PINMUX_DATA_REG("PEDR", 0xa4050128, 8) { |
| 1804 | 0, 0, PTE5_DATA, PTE4_DATA, |
| 1805 | PTE3_DATA, PTE2_DATA, PTE1_DATA, PTE0_DATA } |
| 1806 | }, |
| 1807 | { PINMUX_DATA_REG("PFDR", 0xa405012a, 8) { |
| 1808 | PTF7_DATA, PTF6_DATA, PTF5_DATA, PTF4_DATA, |
| 1809 | PTF3_DATA, PTF2_DATA, PTF1_DATA, PTF0_DATA } |
| 1810 | }, |
| 1811 | { PINMUX_DATA_REG("PGDR", 0xa405012c, 8) { |
| 1812 | 0, 0, PTG5_DATA, PTG4_DATA, |
| 1813 | PTG3_DATA, PTG2_DATA, PTG1_DATA, PTG0_DATA } |
| 1814 | }, |
| 1815 | { PINMUX_DATA_REG("PHDR", 0xa405012e, 8) { |
| 1816 | PTH7_DATA, PTH6_DATA, PTH5_DATA, PTH4_DATA, |
| 1817 | PTH3_DATA, PTH2_DATA, PTH1_DATA, PTH0_DATA } |
| 1818 | }, |
| 1819 | { PINMUX_DATA_REG("PJDR", 0xa4050130, 8) { |
| 1820 | PTJ7_DATA, 0, PTJ5_DATA, 0, |
| 1821 | PTJ3_DATA, PTJ2_DATA, PTJ1_DATA, PTJ0_DATA } |
| 1822 | }, |
| 1823 | { PINMUX_DATA_REG("PKDR", 0xa4050132, 8) { |
| 1824 | PTK7_DATA, PTK6_DATA, PTK5_DATA, PTK4_DATA, |
| 1825 | PTK3_DATA, PTK2_DATA, PTK1_DATA, PTK0_DATA } |
| 1826 | }, |
| 1827 | { PINMUX_DATA_REG("PLDR", 0xa4050134, 8) { |
| 1828 | PTL7_DATA, PTL6_DATA, PTL5_DATA, PTL4_DATA, |
| 1829 | PTL3_DATA, PTL2_DATA, PTL1_DATA, PTL0_DATA } |
| 1830 | }, |
| 1831 | { PINMUX_DATA_REG("PMDR", 0xa4050136, 8) { |
| 1832 | PTM7_DATA, PTM6_DATA, PTM5_DATA, PTM4_DATA, |
| 1833 | PTM3_DATA, PTM2_DATA, PTM1_DATA, PTM0_DATA } |
| 1834 | }, |
| 1835 | { PINMUX_DATA_REG("PNDR", 0xa4050138, 8) { |
| 1836 | PTN7_DATA, PTN6_DATA, PTN5_DATA, PTN4_DATA, |
| 1837 | PTN3_DATA, PTN2_DATA, PTN1_DATA, PTN0_DATA } |
| 1838 | }, |
| 1839 | { PINMUX_DATA_REG("PQDR", 0xa405013a, 8) { |
| 1840 | 0, 0, 0, 0, |
| 1841 | PTQ3_DATA, PTQ2_DATA, PTQ1_DATA, PTQ0_DATA } |
| 1842 | }, |
| 1843 | { PINMUX_DATA_REG("PRDR", 0xa405013c, 8) { |
| 1844 | PTR7_DATA, PTR6_DATA, PTR5_DATA, PTR4_DATA, |
| 1845 | PTR3_DATA, PTR2_DATA, PTR1_DATA, PTR0_DATA } |
| 1846 | }, |
| 1847 | { PINMUX_DATA_REG("PSDR", 0xa405013e, 8) { |
| 1848 | PTS7_DATA, PTS6_DATA, PTS5_DATA, PTS4_DATA, |
| 1849 | PTS3_DATA, PTS2_DATA, PTS1_DATA, PTS0_DATA } |
| 1850 | }, |
| 1851 | { PINMUX_DATA_REG("PTDR", 0xa4050160, 8) { |
| 1852 | 0, 0, PTT5_DATA, PTT4_DATA, |
| 1853 | PTT3_DATA, PTT2_DATA, PTT1_DATA, PTT0_DATA } |
| 1854 | }, |
| 1855 | { PINMUX_DATA_REG("PUDR", 0xa4050162, 8) { |
| 1856 | 0, 0, PTU5_DATA, PTU4_DATA, |
| 1857 | PTU3_DATA, PTU2_DATA, PTU1_DATA, PTU0_DATA } |
| 1858 | }, |
| 1859 | { PINMUX_DATA_REG("PVDR", 0xa4050164, 8) { |
| 1860 | PTV7_DATA, PTV6_DATA, PTV5_DATA, PTV4_DATA, |
| 1861 | PTV3_DATA, PTV2_DATA, PTV1_DATA, PTV0_DATA } |
| 1862 | }, |
| 1863 | { PINMUX_DATA_REG("PWDR", 0xa4050166, 8) { |
| 1864 | PTW7_DATA, PTW6_DATA, PTW5_DATA, PTW4_DATA, |
| 1865 | PTW3_DATA, PTW2_DATA, PTW1_DATA, PTW0_DATA } |
| 1866 | }, |
| 1867 | { PINMUX_DATA_REG("PXDR", 0xa4050168, 8) { |
| 1868 | PTX7_DATA, PTX6_DATA, PTX5_DATA, PTX4_DATA, |
| 1869 | PTX3_DATA, PTX2_DATA, PTX1_DATA, PTX0_DATA } |
| 1870 | }, |
| 1871 | { PINMUX_DATA_REG("PYDR", 0xa405016a, 8) { |
| 1872 | PTY7_DATA, PTY6_DATA, PTY5_DATA, PTY4_DATA, |
| 1873 | PTY3_DATA, PTY2_DATA, PTY1_DATA, PTY0_DATA } |
| 1874 | }, |
| 1875 | { PINMUX_DATA_REG("PZDR", 0xa405016c, 8) { |
| 1876 | PTZ7_DATA, PTZ6_DATA, PTZ5_DATA, PTZ4_DATA, |
| 1877 | PTZ3_DATA, PTZ2_DATA, PTZ1_DATA, PTZ0_DATA } |
| 1878 | }, |
| 1879 | { }, |
| 1880 | }; |
| 1881 | |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 1882 | const struct sh_pfc_soc_info sh7723_pinmux_info = { |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1883 | .name = "sh7723_pfc", |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1884 | .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END }, |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1885 | .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END }, |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1886 | .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END }, |
| 1887 | |
Laurent Pinchart | a373ed0 | 2012-11-29 13:24:07 +0100 | [diff] [blame] | 1888 | .pins = pinmux_pins, |
| 1889 | .nr_pins = ARRAY_SIZE(pinmux_pins), |
| 1890 | .func_gpios = pinmux_func_gpios, |
| 1891 | .nr_func_gpios = ARRAY_SIZE(pinmux_func_gpios), |
Laurent Pinchart | d7a7ca5 | 2012-11-28 17:51:00 +0100 | [diff] [blame] | 1892 | |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1893 | .cfg_regs = pinmux_config_regs, |
| 1894 | .data_regs = pinmux_data_regs, |
| 1895 | |
Geert Uytterhoeven | b8b47d6 | 2015-09-21 16:27:23 +0200 | [diff] [blame] | 1896 | .pinmux_data = pinmux_data, |
| 1897 | .pinmux_data_size = ARRAY_SIZE(pinmux_data), |
Laurent Pinchart | d05afa0 | 2012-12-15 23:51:34 +0100 | [diff] [blame] | 1898 | }; |