blob: f9d42de5ab2d6e909c3e1967f9b8c9ddc180882c [file] [log] [blame]
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001/*
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002 * Driver for Atmel AT91 / AT32 Serial ports
Andrew Victor1e6c9c22006-01-10 16:59:27 +00003 * Copyright (C) 2003 Rick Bronson
4 *
5 * Based on drivers/char/serial_sa1100.c, by Deep Blue Solutions Ltd.
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 *
Chip Coldwella6670612008-02-08 04:21:06 -08008 * DMA support added by Chip Coldwell.
9 *
Andrew Victor1e6c9c22006-01-10 16:59:27 +000010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
24 */
Andrew Victor1e6c9c22006-01-10 16:59:27 +000025#include <linux/tty.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
28#include <linux/init.h>
29#include <linux/serial.h>
Andrew Victorafefc412006-06-19 19:53:19 +010030#include <linux/clk.h>
Andrew Victor1e6c9c22006-01-10 16:59:27 +000031#include <linux/console.h>
32#include <linux/sysrq.h>
33#include <linux/tty_flip.h>
Andrew Victorafefc412006-06-19 19:53:19 +010034#include <linux/platform_device.h>
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +020035#include <linux/of.h>
36#include <linux/of_device.h>
Linus Walleij354e57f2013-11-07 10:25:55 +010037#include <linux/of_gpio.h>
Chip Coldwella6670612008-02-08 04:21:06 -080038#include <linux/dma-mapping.h>
Vinod Koul6b997ba2014-10-16 12:59:06 +053039#include <linux/dmaengine.h>
Andrew Victor93a3ddc2007-02-08 11:31:22 +010040#include <linux/atmel_pdc.h>
Guennadi Liakhovetskifa3218d2008-01-29 15:43:13 +010041#include <linux/atmel_serial.h>
Claudio Scordinoe8faff72010-05-03 13:31:28 +010042#include <linux/uaccess.h>
Jean-Christophe PLAGNIOL-VILLARDbcd23602012-10-30 05:12:23 +080043#include <linux/platform_data/atmel.h>
Elen Song2e68c222013-07-22 16:30:30 +080044#include <linux/timer.h>
Linus Walleij354e57f2013-11-07 10:25:55 +010045#include <linux/gpio.h>
Richard Genoude0b0baa2014-05-13 20:20:44 +020046#include <linux/gpio/consumer.h>
47#include <linux/err.h>
Richard Genoudab5e4e42014-05-13 20:20:45 +020048#include <linux/irq.h>
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +010049#include <linux/suspend.h>
Andrew Victor1e6c9c22006-01-10 16:59:27 +000050
51#include <asm/io.h>
Peter Huewef7512e72010-06-29 19:35:39 +020052#include <asm/ioctls.h>
Andrew Victor1e6c9c22006-01-10 16:59:27 +000053
Chip Coldwella6670612008-02-08 04:21:06 -080054#define PDC_BUFFER_SIZE 512
55/* Revisit: We should calculate this based on the actual port settings */
56#define PDC_RX_TIMEOUT (3 * 10) /* 3 bytes */
57
Cyrille Pitchenb5199d42015-07-02 15:18:12 +020058/* The minium number of data FIFOs should be able to contain */
59#define ATMEL_MIN_FIFO_SIZE 8
60/*
61 * These two offsets are substracted from the RX FIFO size to define the RTS
62 * high and low thresholds
63 */
64#define ATMEL_RTS_HIGH_OFFSET 16
65#define ATMEL_RTS_LOW_OFFSET 20
66
Haavard Skinnemoen749c4e62006-10-04 16:02:02 +020067#if defined(CONFIG_SERIAL_ATMEL_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
Andrew Victor1e6c9c22006-01-10 16:59:27 +000068#define SUPPORT_SYSRQ
69#endif
70
71#include <linux/serial_core.h>
72
Richard Genoude0b0baa2014-05-13 20:20:44 +020073#include "serial_mctrl_gpio.h"
74
Claudio Scordinoe8faff72010-05-03 13:31:28 +010075static void atmel_start_rx(struct uart_port *port);
76static void atmel_stop_rx(struct uart_port *port);
77
Haavard Skinnemoen749c4e62006-10-04 16:02:02 +020078#ifdef CONFIG_SERIAL_ATMEL_TTYAT
Andrew Victor1e6c9c22006-01-10 16:59:27 +000079
80/* Use device name ttyAT, major 204 and minor 154-169. This is necessary if we
81 * should coexist with the 8250 driver, such as if we have an external 16C550
82 * UART. */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020083#define SERIAL_ATMEL_MAJOR 204
Andrew Victor1e6c9c22006-01-10 16:59:27 +000084#define MINOR_START 154
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020085#define ATMEL_DEVICENAME "ttyAT"
Andrew Victor1e6c9c22006-01-10 16:59:27 +000086
87#else
88
89/* Use device name ttyS, major 4, minor 64-68. This is the usual serial port
90 * name, but it is legally reserved for the 8250 driver. */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020091#define SERIAL_ATMEL_MAJOR TTY_MAJOR
Andrew Victor1e6c9c22006-01-10 16:59:27 +000092#define MINOR_START 64
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020093#define ATMEL_DEVICENAME "ttyS"
Andrew Victor1e6c9c22006-01-10 16:59:27 +000094
95#endif
96
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020097#define ATMEL_ISR_PASS_LIMIT 256
Andrew Victor1e6c9c22006-01-10 16:59:27 +000098
Chip Coldwella6670612008-02-08 04:21:06 -080099struct atmel_dma_buffer {
100 unsigned char *buf;
101 dma_addr_t dma_addr;
102 unsigned int dma_size;
103 unsigned int ofs;
104};
105
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800106struct atmel_uart_char {
107 u16 status;
108 u16 ch;
109};
110
Ludovic Desroches637ba542016-06-17 12:05:48 +0200111/*
112 * Be careful, the real size of the ring buffer is
113 * sizeof(atmel_uart_char) * ATMEL_SERIAL_RINGSIZE. It means that ring buffer
114 * can contain up to 1024 characters in PIO mode and up to 4096 characters in
115 * DMA mode.
116 */
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800117#define ATMEL_SERIAL_RINGSIZE 1024
118
Andrew Victorafefc412006-06-19 19:53:19 +0100119/*
Alexandre Belloni9af92fb2015-09-10 11:29:03 +0200120 * at91: 6 USARTs and one DBGU port (SAM9260)
121 * avr32: 4
122 */
123#define ATMEL_MAX_UART 7
124
125/*
Andrew Victorafefc412006-06-19 19:53:19 +0100126 * We wrap our port structure around the generic uart_port.
127 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200128struct atmel_uart_port {
Andrew Victorafefc412006-06-19 19:53:19 +0100129 struct uart_port uart; /* uart */
130 struct clk *clk; /* uart clock */
Anti Sullinf05596d2008-09-22 13:57:54 -0700131 int may_wakeup; /* cached value of device_may_wakeup for times we need to disable it */
132 u32 backup_imr; /* IMR saved during suspend */
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700133 int break_active; /* break being received */
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800134
Elen Song34df42f2013-07-22 16:30:27 +0800135 bool use_dma_rx; /* enable DMA receiver */
Elen Song64e22eb2013-07-22 16:30:24 +0800136 bool use_pdc_rx; /* enable PDC receiver */
Chip Coldwella6670612008-02-08 04:21:06 -0800137 short pdc_rx_idx; /* current PDC RX buffer */
138 struct atmel_dma_buffer pdc_rx[2]; /* PDC receier */
139
Elen Song08f738b2013-07-22 16:30:26 +0800140 bool use_dma_tx; /* enable DMA transmitter */
Elen Song64e22eb2013-07-22 16:30:24 +0800141 bool use_pdc_tx; /* enable PDC transmitter */
Chip Coldwella6670612008-02-08 04:21:06 -0800142 struct atmel_dma_buffer pdc_tx; /* PDC transmitter */
143
Elen Song08f738b2013-07-22 16:30:26 +0800144 spinlock_t lock_tx; /* port lock */
Elen Song34df42f2013-07-22 16:30:27 +0800145 spinlock_t lock_rx; /* port lock */
Elen Song08f738b2013-07-22 16:30:26 +0800146 struct dma_chan *chan_tx;
Elen Song34df42f2013-07-22 16:30:27 +0800147 struct dma_chan *chan_rx;
Elen Song08f738b2013-07-22 16:30:26 +0800148 struct dma_async_tx_descriptor *desc_tx;
Elen Song34df42f2013-07-22 16:30:27 +0800149 struct dma_async_tx_descriptor *desc_rx;
Elen Song08f738b2013-07-22 16:30:26 +0800150 dma_cookie_t cookie_tx;
Elen Song34df42f2013-07-22 16:30:27 +0800151 dma_cookie_t cookie_rx;
Elen Song08f738b2013-07-22 16:30:26 +0800152 struct scatterlist sg_tx;
Elen Song34df42f2013-07-22 16:30:27 +0800153 struct scatterlist sg_rx;
Nicolas Ferre00e8e6582016-06-17 12:05:47 +0200154 struct tasklet_struct tasklet_rx;
155 struct tasklet_struct tasklet_tx;
Nicolas Ferre98f20822016-06-26 09:44:49 +0200156 atomic_t tasklet_shutdown;
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800157 unsigned int irq_status_prev;
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200158 unsigned int tx_len;
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800159
160 struct circ_buf rx_ring;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100161
Richard Genoude0b0baa2014-05-13 20:20:44 +0200162 struct mctrl_gpios *gpios;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100163 unsigned int tx_done_mask;
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200164 u32 fifo_size;
165 u32 rts_high;
166 u32 rts_low;
Richard Genoudab5e4e42014-05-13 20:20:45 +0200167 bool ms_irq_enabled;
Ludovic Desroches2958cce2016-02-22 15:18:55 +0100168 u32 rtor; /* address of receiver timeout register if it exists */
Ludovic Desroches5bf56352016-08-25 15:47:56 +0200169 bool has_frac_baudrate;
Nicolas Ferre4b769372016-01-26 11:26:14 +0100170 bool has_hw_timer;
171 struct timer_list uart_timer;
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +0100172
173 bool suspended;
174 unsigned int pending;
175 unsigned int pending_status;
176 spinlock_t lock_suspended;
177
Elen Songa930e522013-07-22 16:30:25 +0800178 int (*prepare_rx)(struct uart_port *port);
179 int (*prepare_tx)(struct uart_port *port);
180 void (*schedule_rx)(struct uart_port *port);
181 void (*schedule_tx)(struct uart_port *port);
182 void (*release_rx)(struct uart_port *port);
183 void (*release_tx)(struct uart_port *port);
Andrew Victorafefc412006-06-19 19:53:19 +0100184};
185
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200186static struct atmel_uart_port atmel_ports[ATMEL_MAX_UART];
Pawel Wieczorkiewicz503bded2013-02-20 17:26:20 +0100187static DECLARE_BITMAP(atmel_ports_in_use, ATMEL_MAX_UART);
Andrew Victorafefc412006-06-19 19:53:19 +0100188
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000189#ifdef SUPPORT_SYSRQ
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200190static struct console atmel_console;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000191#endif
192
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +0200193#if defined(CONFIG_OF)
194static const struct of_device_id atmel_serial_dt_ids[] = {
195 { .compatible = "atmel,at91rm9200-usart" },
196 { .compatible = "atmel,at91sam9260-usart" },
197 { /* sentinel */ }
198};
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +0200199#endif
200
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800201static inline struct atmel_uart_port *
202to_atmel_uart_port(struct uart_port *uart)
203{
204 return container_of(uart, struct atmel_uart_port, uart);
205}
206
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200207static inline u32 atmel_uart_readl(struct uart_port *port, u32 reg)
208{
209 return __raw_readl(port->membase + reg);
210}
211
212static inline void atmel_uart_writel(struct uart_port *port, u32 reg, u32 value)
213{
214 __raw_writel(value, port->membase + reg);
215}
216
Cyrille Pitchena6499432015-07-30 16:33:38 +0200217#ifdef CONFIG_AVR32
218
219/* AVR32 cannot handle 8 or 16bit I/O accesses but only 32bit I/O accesses */
220static inline u8 atmel_uart_read_char(struct uart_port *port)
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200221{
Cyrille Pitchena6499432015-07-30 16:33:38 +0200222 return __raw_readl(port->membase + ATMEL_US_RHR);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200223}
224
Cyrille Pitchena6499432015-07-30 16:33:38 +0200225static inline void atmel_uart_write_char(struct uart_port *port, u8 value)
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200226{
Cyrille Pitchena6499432015-07-30 16:33:38 +0200227 __raw_writel(value, port->membase + ATMEL_US_THR);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200228}
229
Cyrille Pitchena6499432015-07-30 16:33:38 +0200230#else
231
232static inline u8 atmel_uart_read_char(struct uart_port *port)
233{
234 return __raw_readb(port->membase + ATMEL_US_RHR);
235}
236
237static inline void atmel_uart_write_char(struct uart_port *port, u8 value)
238{
239 __raw_writeb(value, port->membase + ATMEL_US_THR);
240}
241
242#endif
243
Chip Coldwella6670612008-02-08 04:21:06 -0800244#ifdef CONFIG_SERIAL_ATMEL_PDC
Elen Song64e22eb2013-07-22 16:30:24 +0800245static bool atmel_use_pdc_rx(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -0800246{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800247 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Chip Coldwella6670612008-02-08 04:21:06 -0800248
Elen Song64e22eb2013-07-22 16:30:24 +0800249 return atmel_port->use_pdc_rx;
Chip Coldwella6670612008-02-08 04:21:06 -0800250}
251
Elen Song64e22eb2013-07-22 16:30:24 +0800252static bool atmel_use_pdc_tx(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -0800253{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800254 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Chip Coldwella6670612008-02-08 04:21:06 -0800255
Elen Song64e22eb2013-07-22 16:30:24 +0800256 return atmel_port->use_pdc_tx;
Chip Coldwella6670612008-02-08 04:21:06 -0800257}
258#else
Elen Song64e22eb2013-07-22 16:30:24 +0800259static bool atmel_use_pdc_rx(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -0800260{
261 return false;
262}
263
Elen Song64e22eb2013-07-22 16:30:24 +0800264static bool atmel_use_pdc_tx(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -0800265{
266 return false;
267}
268#endif
269
Elen Song08f738b2013-07-22 16:30:26 +0800270static bool atmel_use_dma_tx(struct uart_port *port)
271{
272 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
273
274 return atmel_port->use_dma_tx;
275}
276
Elen Song34df42f2013-07-22 16:30:27 +0800277static bool atmel_use_dma_rx(struct uart_port *port)
278{
279 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
280
281 return atmel_port->use_dma_rx;
282}
283
Alexandre Belloni5be605a2016-04-12 14:51:40 +0200284static bool atmel_use_fifo(struct uart_port *port)
285{
286 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
287
288 return atmel_port->fifo_size;
289}
290
Nicolas Ferre98f20822016-06-26 09:44:49 +0200291static void atmel_tasklet_schedule(struct atmel_uart_port *atmel_port,
292 struct tasklet_struct *t)
293{
294 if (!atomic_read(&atmel_port->tasklet_shutdown))
295 tasklet_schedule(t);
296}
297
Richard Genoude0b0baa2014-05-13 20:20:44 +0200298static unsigned int atmel_get_lines_status(struct uart_port *port)
299{
300 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
301 unsigned int status, ret = 0;
302
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200303 status = atmel_uart_readl(port, ATMEL_US_CSR);
Richard Genoude0b0baa2014-05-13 20:20:44 +0200304
305 mctrl_gpio_get(atmel_port->gpios, &ret);
306
307 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(atmel_port->gpios,
308 UART_GPIO_CTS))) {
309 if (ret & TIOCM_CTS)
310 status &= ~ATMEL_US_CTS;
311 else
312 status |= ATMEL_US_CTS;
313 }
314
315 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(atmel_port->gpios,
316 UART_GPIO_DSR))) {
317 if (ret & TIOCM_DSR)
318 status &= ~ATMEL_US_DSR;
319 else
320 status |= ATMEL_US_DSR;
321 }
322
323 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(atmel_port->gpios,
324 UART_GPIO_RI))) {
325 if (ret & TIOCM_RI)
326 status &= ~ATMEL_US_RI;
327 else
328 status |= ATMEL_US_RI;
329 }
330
331 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(atmel_port->gpios,
332 UART_GPIO_DCD))) {
333 if (ret & TIOCM_CD)
334 status &= ~ATMEL_US_DCD;
335 else
336 status |= ATMEL_US_DCD;
337 }
338
339 return status;
340}
341
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100342/* Enable or disable the rs485 support */
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100343static int atmel_config_rs485(struct uart_port *port,
344 struct serial_rs485 *rs485conf)
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100345{
346 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
347 unsigned int mode;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100348
349 /* Disable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200350 atmel_uart_writel(port, ATMEL_US_IDR, atmel_port->tx_done_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100351
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200352 mode = atmel_uart_readl(port, ATMEL_US_MR);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100353
354 /* Resetting serial mode to RS232 (0x0) */
355 mode &= ~ATMEL_US_USMODE;
356
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100357 port->rs485 = *rs485conf;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100358
359 if (rs485conf->flags & SER_RS485_ENABLED) {
360 dev_dbg(port->dev, "Setting UART to RS485\n");
361 atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200362 atmel_uart_writel(port, ATMEL_US_TTGR,
363 rs485conf->delay_rts_after_send);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100364 mode |= ATMEL_US_USMODE_RS485;
365 } else {
366 dev_dbg(port->dev, "Setting UART to RS232\n");
Elen Song64e22eb2013-07-22 16:30:24 +0800367 if (atmel_use_pdc_tx(port))
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100368 atmel_port->tx_done_mask = ATMEL_US_ENDTX |
369 ATMEL_US_TXBUFE;
370 else
371 atmel_port->tx_done_mask = ATMEL_US_TXRDY;
372 }
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200373 atmel_uart_writel(port, ATMEL_US_MR, mode);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100374
375 /* Enable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200376 atmel_uart_writel(port, ATMEL_US_IER, atmel_port->tx_done_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100377
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100378 return 0;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100379}
380
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000381/*
382 * Return TIOCSER_TEMT when transmitter FIFO and Shift register is empty.
383 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200384static u_int atmel_tx_empty(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000385{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200386 return (atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXEMPTY) ?
387 TIOCSER_TEMT :
388 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000389}
390
391/*
392 * Set state of the modem control output lines
393 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200394static void atmel_set_mctrl(struct uart_port *port, u_int mctrl)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000395{
396 unsigned int control = 0;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200397 unsigned int mode = atmel_uart_readl(port, ATMEL_US_MR);
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100398 unsigned int rts_paused, rts_ready;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100399 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000400
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100401 /* override mode to RS485 if needed, otherwise keep the current mode */
402 if (port->rs485.flags & SER_RS485_ENABLED) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200403 atmel_uart_writel(port, ATMEL_US_TTGR,
404 port->rs485.delay_rts_after_send);
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100405 mode &= ~ATMEL_US_USMODE;
406 mode |= ATMEL_US_USMODE_RS485;
407 }
408
409 /* set the RTS line state according to the mode */
410 if ((mode & ATMEL_US_USMODE) == ATMEL_US_USMODE_HWHS) {
411 /* force RTS line to high level */
412 rts_paused = ATMEL_US_RTSEN;
413
414 /* give the control of the RTS line back to the hardware */
415 rts_ready = ATMEL_US_RTSDIS;
416 } else {
417 /* force RTS line to high level */
418 rts_paused = ATMEL_US_RTSDIS;
419
420 /* force RTS line to low level */
421 rts_ready = ATMEL_US_RTSEN;
422 }
423
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000424 if (mctrl & TIOCM_RTS)
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100425 control |= rts_ready;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000426 else
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100427 control |= rts_paused;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000428
429 if (mctrl & TIOCM_DTR)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200430 control |= ATMEL_US_DTREN;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000431 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200432 control |= ATMEL_US_DTRDIS;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000433
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200434 atmel_uart_writel(port, ATMEL_US_CR, control);
Andrew Victorafefc412006-06-19 19:53:19 +0100435
Richard Genoude0b0baa2014-05-13 20:20:44 +0200436 mctrl_gpio_set(atmel_port->gpios, mctrl);
437
Andrew Victorafefc412006-06-19 19:53:19 +0100438 /* Local loopback mode? */
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100439 mode &= ~ATMEL_US_CHMODE;
Andrew Victorafefc412006-06-19 19:53:19 +0100440 if (mctrl & TIOCM_LOOP)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200441 mode |= ATMEL_US_CHMODE_LOC_LOOP;
Andrew Victorafefc412006-06-19 19:53:19 +0100442 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200443 mode |= ATMEL_US_CHMODE_NORMAL;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100444
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200445 atmel_uart_writel(port, ATMEL_US_MR, mode);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000446}
447
448/*
449 * Get state of the modem control input lines
450 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200451static u_int atmel_get_mctrl(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000452{
Richard Genoude0b0baa2014-05-13 20:20:44 +0200453 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
454 unsigned int ret = 0, status;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000455
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200456 status = atmel_uart_readl(port, ATMEL_US_CSR);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000457
458 /*
459 * The control signals are active low.
460 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200461 if (!(status & ATMEL_US_DCD))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000462 ret |= TIOCM_CD;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200463 if (!(status & ATMEL_US_CTS))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000464 ret |= TIOCM_CTS;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200465 if (!(status & ATMEL_US_DSR))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000466 ret |= TIOCM_DSR;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200467 if (!(status & ATMEL_US_RI))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000468 ret |= TIOCM_RI;
469
Richard Genoude0b0baa2014-05-13 20:20:44 +0200470 return mctrl_gpio_get(atmel_port->gpios, &ret);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000471}
472
473/*
474 * Stop transmitting.
475 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200476static void atmel_stop_tx(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000477{
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100478 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
479
Elen Song64e22eb2013-07-22 16:30:24 +0800480 if (atmel_use_pdc_tx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -0800481 /* disable PDC transmit */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200482 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100483 }
Richard Genoud89d82322016-12-13 17:27:56 +0100484
485 /*
486 * Disable the transmitter.
487 * This is mandatory when DMA is used, otherwise the DMA buffer
488 * is fully transmitted.
489 */
490 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXDIS);
491
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100492 /* Disable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200493 atmel_uart_writel(port, ATMEL_US_IDR, atmel_port->tx_done_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100494
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100495 if ((port->rs485.flags & SER_RS485_ENABLED) &&
496 !(port->rs485.flags & SER_RS485_RX_DURING_TX))
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100497 atmel_start_rx(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000498}
499
500/*
501 * Start transmitting.
502 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200503static void atmel_start_tx(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000504{
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100505 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
506
Alexandre Belloni0058f082016-05-28 00:54:08 +0200507 if (atmel_use_pdc_tx(port) && (atmel_uart_readl(port, ATMEL_PDC_PTSR)
508 & ATMEL_PDC_TXTEN))
509 /* The transmitter is already running. Yes, we
510 really need this.*/
511 return;
Chip Coldwella6670612008-02-08 04:21:06 -0800512
Alexandre Belloni0058f082016-05-28 00:54:08 +0200513 if (atmel_use_pdc_tx(port) || atmel_use_dma_tx(port))
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100514 if ((port->rs485.flags & SER_RS485_ENABLED) &&
515 !(port->rs485.flags & SER_RS485_RX_DURING_TX))
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100516 atmel_stop_rx(port);
517
Alexandre Belloni0058f082016-05-28 00:54:08 +0200518 if (atmel_use_pdc_tx(port))
Chip Coldwella6670612008-02-08 04:21:06 -0800519 /* re-enable PDC transmit */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200520 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
Alexandre Belloni0058f082016-05-28 00:54:08 +0200521
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100522 /* Enable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200523 atmel_uart_writel(port, ATMEL_US_IER, atmel_port->tx_done_mask);
Richard Genoud89d82322016-12-13 17:27:56 +0100524
525 /* re-enable the transmitter */
526 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100527}
528
529/*
530 * start receiving - port is in process of being opened.
531 */
532static void atmel_start_rx(struct uart_port *port)
533{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200534 /* reset status and receiver */
535 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100536
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200537 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RXEN);
Siftar, Gabe57c36862012-03-29 15:40:05 +0200538
Elen Song64e22eb2013-07-22 16:30:24 +0800539 if (atmel_use_pdc_rx(port)) {
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100540 /* enable PDC controller */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200541 atmel_uart_writel(port, ATMEL_US_IER,
542 ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
543 port->read_status_mask);
544 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100545 } else {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200546 atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_RXRDY);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100547 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000548}
549
550/*
551 * Stop receiving - port is in process of being closed.
552 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200553static void atmel_stop_rx(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000554{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200555 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RXDIS);
Siftar, Gabe57c36862012-03-29 15:40:05 +0200556
Elen Song64e22eb2013-07-22 16:30:24 +0800557 if (atmel_use_pdc_rx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -0800558 /* disable PDC receive */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200559 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS);
560 atmel_uart_writel(port, ATMEL_US_IDR,
561 ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
562 port->read_status_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100563 } else {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200564 atmel_uart_writel(port, ATMEL_US_IDR, ATMEL_US_RXRDY);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100565 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000566}
567
568/*
569 * Enable modem status interrupts
570 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200571static void atmel_enable_ms(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000572{
Richard Genoudab5e4e42014-05-13 20:20:45 +0200573 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
574 uint32_t ier = 0;
575
576 /*
577 * Interrupt should not be enabled twice
578 */
579 if (atmel_port->ms_irq_enabled)
580 return;
581
582 atmel_port->ms_irq_enabled = true;
583
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200584 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_CTS))
Richard Genoudab5e4e42014-05-13 20:20:45 +0200585 ier |= ATMEL_US_CTSIC;
586
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200587 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DSR))
Richard Genoudab5e4e42014-05-13 20:20:45 +0200588 ier |= ATMEL_US_DSRIC;
589
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200590 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_RI))
Richard Genoudab5e4e42014-05-13 20:20:45 +0200591 ier |= ATMEL_US_RIIC;
592
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200593 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DCD))
Richard Genoudab5e4e42014-05-13 20:20:45 +0200594 ier |= ATMEL_US_DCDIC;
595
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200596 atmel_uart_writel(port, ATMEL_US_IER, ier);
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200597
598 mctrl_gpio_enable_ms(atmel_port->gpios);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000599}
600
601/*
Richard Genoud35b675b2014-09-03 18:09:26 +0200602 * Disable modem status interrupts
603 */
604static void atmel_disable_ms(struct uart_port *port)
605{
606 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
607 uint32_t idr = 0;
608
609 /*
610 * Interrupt should not be disabled twice
611 */
612 if (!atmel_port->ms_irq_enabled)
613 return;
614
615 atmel_port->ms_irq_enabled = false;
616
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200617 mctrl_gpio_disable_ms(atmel_port->gpios);
618
619 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_CTS))
Richard Genoud35b675b2014-09-03 18:09:26 +0200620 idr |= ATMEL_US_CTSIC;
621
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200622 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DSR))
Richard Genoud35b675b2014-09-03 18:09:26 +0200623 idr |= ATMEL_US_DSRIC;
624
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200625 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_RI))
Richard Genoud35b675b2014-09-03 18:09:26 +0200626 idr |= ATMEL_US_RIIC;
627
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200628 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DCD))
Richard Genoud35b675b2014-09-03 18:09:26 +0200629 idr |= ATMEL_US_DCDIC;
630
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200631 atmel_uart_writel(port, ATMEL_US_IDR, idr);
Richard Genoud35b675b2014-09-03 18:09:26 +0200632}
633
634/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000635 * Control the transmission of a break signal
636 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200637static void atmel_break_ctl(struct uart_port *port, int break_state)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000638{
639 if (break_state != 0)
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200640 /* start break */
641 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTBRK);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000642 else
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200643 /* stop break */
644 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STPBRK);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000645}
646
647/*
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800648 * Stores the incoming character in the ring buffer
649 */
650static void
651atmel_buffer_rx_char(struct uart_port *port, unsigned int status,
652 unsigned int ch)
653{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800654 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800655 struct circ_buf *ring = &atmel_port->rx_ring;
656 struct atmel_uart_char *c;
657
658 if (!CIRC_SPACE(ring->head, ring->tail, ATMEL_SERIAL_RINGSIZE))
659 /* Buffer overflow, ignore char */
660 return;
661
662 c = &((struct atmel_uart_char *)ring->buf)[ring->head];
663 c->status = status;
664 c->ch = ch;
665
666 /* Make sure the character is stored before we update head. */
667 smp_wmb();
668
669 ring->head = (ring->head + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
670}
671
672/*
Chip Coldwella6670612008-02-08 04:21:06 -0800673 * Deal with parity, framing and overrun errors.
674 */
675static void atmel_pdc_rxerr(struct uart_port *port, unsigned int status)
676{
677 /* clear error */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200678 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
Chip Coldwella6670612008-02-08 04:21:06 -0800679
680 if (status & ATMEL_US_RXBRK) {
681 /* ignore side-effect */
682 status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
683 port->icount.brk++;
684 }
685 if (status & ATMEL_US_PARE)
686 port->icount.parity++;
687 if (status & ATMEL_US_FRAME)
688 port->icount.frame++;
689 if (status & ATMEL_US_OVRE)
690 port->icount.overrun++;
691}
692
693/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000694 * Characters received (called from interrupt handler)
695 */
David Howells7d12e782006-10-05 14:55:46 +0100696static void atmel_rx_chars(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000697{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800698 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800699 unsigned int status, ch;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000700
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200701 status = atmel_uart_readl(port, ATMEL_US_CSR);
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200702 while (status & ATMEL_US_RXRDY) {
Cyrille Pitchena6499432015-07-30 16:33:38 +0200703 ch = atmel_uart_read_char(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000704
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000705 /*
706 * note that the error handling code is
707 * out of the main execution path
708 */
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700709 if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
710 | ATMEL_US_OVRE | ATMEL_US_RXBRK)
711 || atmel_port->break_active)) {
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800712
Remy Bohmerb843aa22008-02-08 04:21:01 -0800713 /* clear error */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200714 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800715
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700716 if (status & ATMEL_US_RXBRK
717 && !atmel_port->break_active) {
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700718 atmel_port->break_active = 1;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200719 atmel_uart_writel(port, ATMEL_US_IER,
720 ATMEL_US_RXBRK);
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700721 } else {
722 /*
723 * This is either the end-of-break
724 * condition or we've received at
725 * least one character without RXBRK
726 * being set. In both cases, the next
727 * RXBRK will indicate start-of-break.
728 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200729 atmel_uart_writel(port, ATMEL_US_IDR,
730 ATMEL_US_RXBRK);
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700731 status &= ~ATMEL_US_RXBRK;
732 atmel_port->break_active = 0;
Andrew Victorafefc412006-06-19 19:53:19 +0100733 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000734 }
735
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800736 atmel_buffer_rx_char(port, status, ch);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200737 status = atmel_uart_readl(port, ATMEL_US_CSR);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000738 }
739
Nicolas Ferre98f20822016-06-26 09:44:49 +0200740 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_rx);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000741}
742
743/*
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800744 * Transmit characters (called from tasklet with TXRDY interrupt
745 * disabled)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000746 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200747static void atmel_tx_chars(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000748{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700749 struct circ_buf *xmit = &port->state->xmit;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100750 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000751
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200752 if (port->x_char &&
753 (atmel_uart_readl(port, ATMEL_US_CSR) & atmel_port->tx_done_mask)) {
Cyrille Pitchena6499432015-07-30 16:33:38 +0200754 atmel_uart_write_char(port, port->x_char);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000755 port->icount.tx++;
756 port->x_char = 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000757 }
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800758 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000759 return;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000760
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200761 while (atmel_uart_readl(port, ATMEL_US_CSR) &
762 atmel_port->tx_done_mask) {
Cyrille Pitchena6499432015-07-30 16:33:38 +0200763 atmel_uart_write_char(port, xmit->buf[xmit->tail]);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000764 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
765 port->icount.tx++;
766 if (uart_circ_empty(xmit))
767 break;
768 }
769
770 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
771 uart_write_wakeup(port);
772
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800773 if (!uart_circ_empty(xmit))
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100774 /* Enable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200775 atmel_uart_writel(port, ATMEL_US_IER,
776 atmel_port->tx_done_mask);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000777}
778
Elen Song08f738b2013-07-22 16:30:26 +0800779static void atmel_complete_tx_dma(void *arg)
780{
781 struct atmel_uart_port *atmel_port = arg;
782 struct uart_port *port = &atmel_port->uart;
783 struct circ_buf *xmit = &port->state->xmit;
784 struct dma_chan *chan = atmel_port->chan_tx;
785 unsigned long flags;
786
787 spin_lock_irqsave(&port->lock, flags);
788
789 if (chan)
790 dmaengine_terminate_all(chan);
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200791 xmit->tail += atmel_port->tx_len;
Elen Song08f738b2013-07-22 16:30:26 +0800792 xmit->tail &= UART_XMIT_SIZE - 1;
793
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200794 port->icount.tx += atmel_port->tx_len;
Elen Song08f738b2013-07-22 16:30:26 +0800795
796 spin_lock_irq(&atmel_port->lock_tx);
797 async_tx_ack(atmel_port->desc_tx);
798 atmel_port->cookie_tx = -EINVAL;
799 atmel_port->desc_tx = NULL;
800 spin_unlock_irq(&atmel_port->lock_tx);
801
802 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
803 uart_write_wakeup(port);
804
Cyrille Pitchen1842dc2e2014-12-09 14:31:36 +0100805 /*
806 * xmit is a circular buffer so, if we have just send data from
807 * xmit->tail to the end of xmit->buf, now we have to transmit the
808 * remaining data from the beginning of xmit->buf to xmit->head.
809 */
Elen Song08f738b2013-07-22 16:30:26 +0800810 if (!uart_circ_empty(xmit))
Nicolas Ferre98f20822016-06-26 09:44:49 +0200811 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_tx);
Elen Song08f738b2013-07-22 16:30:26 +0800812
813 spin_unlock_irqrestore(&port->lock, flags);
814}
815
816static void atmel_release_tx_dma(struct uart_port *port)
817{
818 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
819 struct dma_chan *chan = atmel_port->chan_tx;
820
821 if (chan) {
822 dmaengine_terminate_all(chan);
823 dma_release_channel(chan);
824 dma_unmap_sg(port->dev, &atmel_port->sg_tx, 1,
Wolfram Sang48479142014-07-21 11:42:04 +0200825 DMA_TO_DEVICE);
Elen Song08f738b2013-07-22 16:30:26 +0800826 }
827
828 atmel_port->desc_tx = NULL;
829 atmel_port->chan_tx = NULL;
830 atmel_port->cookie_tx = -EINVAL;
831}
832
833/*
834 * Called from tasklet with TXRDY interrupt is disabled.
835 */
836static void atmel_tx_dma(struct uart_port *port)
837{
838 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
839 struct circ_buf *xmit = &port->state->xmit;
840 struct dma_chan *chan = atmel_port->chan_tx;
841 struct dma_async_tx_descriptor *desc;
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200842 struct scatterlist sgl[2], *sg, *sg_tx = &atmel_port->sg_tx;
843 unsigned int tx_len, part1_len, part2_len, sg_len;
844 dma_addr_t phys_addr;
Elen Song08f738b2013-07-22 16:30:26 +0800845
846 /* Make sure we have an idle channel */
847 if (atmel_port->desc_tx != NULL)
848 return;
849
850 if (!uart_circ_empty(xmit) && !uart_tx_stopped(port)) {
851 /*
852 * DMA is idle now.
853 * Port xmit buffer is already mapped,
854 * and it is one page... Just adjust
855 * offsets and lengths. Since it is a circular buffer,
856 * we have to transmit till the end, and then the rest.
857 * Take the port lock to get a
858 * consistent xmit buffer state.
859 */
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200860 tx_len = CIRC_CNT_TO_END(xmit->head,
861 xmit->tail,
862 UART_XMIT_SIZE);
863
864 if (atmel_port->fifo_size) {
865 /* multi data mode */
866 part1_len = (tx_len & ~0x3); /* DWORD access */
867 part2_len = (tx_len & 0x3); /* BYTE access */
868 } else {
869 /* single data (legacy) mode */
870 part1_len = 0;
871 part2_len = tx_len; /* BYTE access only */
872 }
873
874 sg_init_table(sgl, 2);
875 sg_len = 0;
876 phys_addr = sg_dma_address(sg_tx) + xmit->tail;
877 if (part1_len) {
878 sg = &sgl[sg_len++];
879 sg_dma_address(sg) = phys_addr;
880 sg_dma_len(sg) = part1_len;
881
882 phys_addr += part1_len;
883 }
884
885 if (part2_len) {
886 sg = &sgl[sg_len++];
887 sg_dma_address(sg) = phys_addr;
888 sg_dma_len(sg) = part2_len;
889 }
890
891 /*
892 * save tx_len so atmel_complete_tx_dma() will increase
893 * xmit->tail correctly
894 */
895 atmel_port->tx_len = tx_len;
Elen Song08f738b2013-07-22 16:30:26 +0800896
897 desc = dmaengine_prep_slave_sg(chan,
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200898 sgl,
899 sg_len,
Cyrille Pitchen1842dc2e2014-12-09 14:31:36 +0100900 DMA_MEM_TO_DEV,
901 DMA_PREP_INTERRUPT |
902 DMA_CTRL_ACK);
Elen Song08f738b2013-07-22 16:30:26 +0800903 if (!desc) {
904 dev_err(port->dev, "Failed to send via dma!\n");
905 return;
906 }
907
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200908 dma_sync_sg_for_device(port->dev, sg_tx, 1, DMA_TO_DEVICE);
Elen Song08f738b2013-07-22 16:30:26 +0800909
910 atmel_port->desc_tx = desc;
911 desc->callback = atmel_complete_tx_dma;
912 desc->callback_param = atmel_port;
913 atmel_port->cookie_tx = dmaengine_submit(desc);
914
915 } else {
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100916 if (port->rs485.flags & SER_RS485_ENABLED) {
Elen Song08f738b2013-07-22 16:30:26 +0800917 /* DMA done, stop TX, start RX for RS485 */
918 atmel_start_rx(port);
919 }
920 }
921
922 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
923 uart_write_wakeup(port);
924}
925
926static int atmel_prepare_tx_dma(struct uart_port *port)
927{
928 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
929 dma_cap_mask_t mask;
930 struct dma_slave_config config;
931 int ret, nent;
932
933 dma_cap_zero(mask);
934 dma_cap_set(DMA_SLAVE, mask);
935
936 atmel_port->chan_tx = dma_request_slave_channel(port->dev, "tx");
937 if (atmel_port->chan_tx == NULL)
938 goto chan_err;
939 dev_info(port->dev, "using %s for tx DMA transfers\n",
940 dma_chan_name(atmel_port->chan_tx));
941
942 spin_lock_init(&atmel_port->lock_tx);
943 sg_init_table(&atmel_port->sg_tx, 1);
944 /* UART circular tx buffer is an aligned page. */
Leilei Zhao2c277052015-02-27 16:07:14 +0800945 BUG_ON(!PAGE_ALIGNED(port->state->xmit.buf));
Elen Song08f738b2013-07-22 16:30:26 +0800946 sg_set_page(&atmel_port->sg_tx,
947 virt_to_page(port->state->xmit.buf),
948 UART_XMIT_SIZE,
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +0200949 (unsigned long)port->state->xmit.buf & ~PAGE_MASK);
Elen Song08f738b2013-07-22 16:30:26 +0800950 nent = dma_map_sg(port->dev,
951 &atmel_port->sg_tx,
952 1,
Wolfram Sang48479142014-07-21 11:42:04 +0200953 DMA_TO_DEVICE);
Elen Song08f738b2013-07-22 16:30:26 +0800954
955 if (!nent) {
956 dev_dbg(port->dev, "need to release resource of dma\n");
957 goto chan_err;
958 } else {
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +0200959 dev_dbg(port->dev, "%s: mapped %d@%p to %pad\n", __func__,
Elen Song08f738b2013-07-22 16:30:26 +0800960 sg_dma_len(&atmel_port->sg_tx),
961 port->state->xmit.buf,
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +0200962 &sg_dma_address(&atmel_port->sg_tx));
Elen Song08f738b2013-07-22 16:30:26 +0800963 }
964
965 /* Configure the slave DMA */
966 memset(&config, 0, sizeof(config));
967 config.direction = DMA_MEM_TO_DEV;
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200968 config.dst_addr_width = (atmel_port->fifo_size) ?
969 DMA_SLAVE_BUSWIDTH_4_BYTES :
970 DMA_SLAVE_BUSWIDTH_1_BYTE;
Elen Song08f738b2013-07-22 16:30:26 +0800971 config.dst_addr = port->mapbase + ATMEL_US_THR;
Ludovic Desrochesa8d4e012015-04-16 16:58:12 +0200972 config.dst_maxburst = 1;
Elen Song08f738b2013-07-22 16:30:26 +0800973
Maxime Ripard5483c102014-10-22 17:43:16 +0200974 ret = dmaengine_slave_config(atmel_port->chan_tx,
975 &config);
Elen Song08f738b2013-07-22 16:30:26 +0800976 if (ret) {
977 dev_err(port->dev, "DMA tx slave configuration failed\n");
978 goto chan_err;
979 }
980
981 return 0;
982
983chan_err:
984 dev_err(port->dev, "TX channel not available, switch to pio\n");
985 atmel_port->use_dma_tx = 0;
986 if (atmel_port->chan_tx)
987 atmel_release_tx_dma(port);
988 return -EINVAL;
989}
990
Elen Song34df42f2013-07-22 16:30:27 +0800991static void atmel_complete_rx_dma(void *arg)
992{
993 struct uart_port *port = arg;
994 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
995
Nicolas Ferre98f20822016-06-26 09:44:49 +0200996 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_rx);
Elen Song34df42f2013-07-22 16:30:27 +0800997}
998
999static void atmel_release_rx_dma(struct uart_port *port)
1000{
1001 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1002 struct dma_chan *chan = atmel_port->chan_rx;
1003
1004 if (chan) {
1005 dmaengine_terminate_all(chan);
1006 dma_release_channel(chan);
1007 dma_unmap_sg(port->dev, &atmel_port->sg_rx, 1,
Wolfram Sang48479142014-07-21 11:42:04 +02001008 DMA_FROM_DEVICE);
Elen Song34df42f2013-07-22 16:30:27 +08001009 }
1010
1011 atmel_port->desc_rx = NULL;
1012 atmel_port->chan_rx = NULL;
1013 atmel_port->cookie_rx = -EINVAL;
1014}
1015
1016static void atmel_rx_from_dma(struct uart_port *port)
1017{
1018 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001019 struct tty_port *tport = &port->state->port;
Elen Song34df42f2013-07-22 16:30:27 +08001020 struct circ_buf *ring = &atmel_port->rx_ring;
1021 struct dma_chan *chan = atmel_port->chan_rx;
1022 struct dma_tx_state state;
1023 enum dma_status dmastat;
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001024 size_t count;
Elen Song34df42f2013-07-22 16:30:27 +08001025
1026
1027 /* Reset the UART timeout early so that we don't miss one */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001028 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
Elen Song34df42f2013-07-22 16:30:27 +08001029 dmastat = dmaengine_tx_status(chan,
1030 atmel_port->cookie_rx,
1031 &state);
1032 /* Restart a new tasklet if DMA status is error */
1033 if (dmastat == DMA_ERROR) {
1034 dev_dbg(port->dev, "Get residue error, restart tasklet\n");
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001035 atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_TIMEOUT);
Nicolas Ferre98f20822016-06-26 09:44:49 +02001036 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_rx);
Elen Song34df42f2013-07-22 16:30:27 +08001037 return;
1038 }
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001039
1040 /* CPU claims ownership of RX DMA buffer */
1041 dma_sync_sg_for_cpu(port->dev,
1042 &atmel_port->sg_rx,
1043 1,
Cyrille Pitchen485819b2014-12-09 14:31:32 +01001044 DMA_FROM_DEVICE);
Elen Song34df42f2013-07-22 16:30:27 +08001045
1046 /*
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001047 * ring->head points to the end of data already written by the DMA.
1048 * ring->tail points to the beginning of data to be read by the
1049 * framework.
1050 * The current transfer size should not be larger than the dma buffer
1051 * length.
Elen Song34df42f2013-07-22 16:30:27 +08001052 */
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001053 ring->head = sg_dma_len(&atmel_port->sg_rx) - state.residue;
1054 BUG_ON(ring->head > sg_dma_len(&atmel_port->sg_rx));
1055 /*
1056 * At this point ring->head may point to the first byte right after the
1057 * last byte of the dma buffer:
1058 * 0 <= ring->head <= sg_dma_len(&atmel_port->sg_rx)
1059 *
1060 * However ring->tail must always points inside the dma buffer:
1061 * 0 <= ring->tail <= sg_dma_len(&atmel_port->sg_rx) - 1
1062 *
1063 * Since we use a ring buffer, we have to handle the case
1064 * where head is lower than tail. In such a case, we first read from
1065 * tail to the end of the buffer then reset tail.
1066 */
1067 if (ring->head < ring->tail) {
1068 count = sg_dma_len(&atmel_port->sg_rx) - ring->tail;
Elen Song34df42f2013-07-22 16:30:27 +08001069
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001070 tty_insert_flip_string(tport, ring->buf + ring->tail, count);
1071 ring->tail = 0;
Elen Song34df42f2013-07-22 16:30:27 +08001072 port->icount.rx += count;
1073 }
1074
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001075 /* Finally we read data from tail to head */
1076 if (ring->tail < ring->head) {
1077 count = ring->head - ring->tail;
1078
1079 tty_insert_flip_string(tport, ring->buf + ring->tail, count);
1080 /* Wrap ring->head if needed */
1081 if (ring->head >= sg_dma_len(&atmel_port->sg_rx))
1082 ring->head = 0;
1083 ring->tail = ring->head;
1084 port->icount.rx += count;
1085 }
1086
1087 /* USART retreives ownership of RX DMA buffer */
1088 dma_sync_sg_for_device(port->dev,
1089 &atmel_port->sg_rx,
1090 1,
Cyrille Pitchen485819b2014-12-09 14:31:32 +01001091 DMA_FROM_DEVICE);
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001092
1093 /*
1094 * Drop the lock here since it might end up calling
1095 * uart_start(), which takes the lock.
1096 */
1097 spin_unlock(&port->lock);
1098 tty_flip_buffer_push(tport);
1099 spin_lock(&port->lock);
1100
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001101 atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_TIMEOUT);
Elen Song34df42f2013-07-22 16:30:27 +08001102}
1103
1104static int atmel_prepare_rx_dma(struct uart_port *port)
1105{
1106 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1107 struct dma_async_tx_descriptor *desc;
1108 dma_cap_mask_t mask;
1109 struct dma_slave_config config;
1110 struct circ_buf *ring;
1111 int ret, nent;
1112
1113 ring = &atmel_port->rx_ring;
1114
1115 dma_cap_zero(mask);
1116 dma_cap_set(DMA_CYCLIC, mask);
1117
1118 atmel_port->chan_rx = dma_request_slave_channel(port->dev, "rx");
1119 if (atmel_port->chan_rx == NULL)
1120 goto chan_err;
1121 dev_info(port->dev, "using %s for rx DMA transfers\n",
1122 dma_chan_name(atmel_port->chan_rx));
1123
1124 spin_lock_init(&atmel_port->lock_rx);
1125 sg_init_table(&atmel_port->sg_rx, 1);
1126 /* UART circular rx buffer is an aligned page. */
Leilei Zhao2c277052015-02-27 16:07:14 +08001127 BUG_ON(!PAGE_ALIGNED(ring->buf));
Elen Song34df42f2013-07-22 16:30:27 +08001128 sg_set_page(&atmel_port->sg_rx,
Cyrille Pitchen1842dc2e2014-12-09 14:31:36 +01001129 virt_to_page(ring->buf),
Leilei Zhaoa5108802015-02-27 16:07:15 +08001130 sizeof(struct atmel_uart_char) * ATMEL_SERIAL_RINGSIZE,
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +02001131 (unsigned long)ring->buf & ~PAGE_MASK);
Cyrille Pitchen1842dc2e2014-12-09 14:31:36 +01001132 nent = dma_map_sg(port->dev,
1133 &atmel_port->sg_rx,
1134 1,
1135 DMA_FROM_DEVICE);
Elen Song34df42f2013-07-22 16:30:27 +08001136
1137 if (!nent) {
1138 dev_dbg(port->dev, "need to release resource of dma\n");
1139 goto chan_err;
1140 } else {
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +02001141 dev_dbg(port->dev, "%s: mapped %d@%p to %pad\n", __func__,
Elen Song34df42f2013-07-22 16:30:27 +08001142 sg_dma_len(&atmel_port->sg_rx),
1143 ring->buf,
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +02001144 &sg_dma_address(&atmel_port->sg_rx));
Elen Song34df42f2013-07-22 16:30:27 +08001145 }
1146
1147 /* Configure the slave DMA */
1148 memset(&config, 0, sizeof(config));
1149 config.direction = DMA_DEV_TO_MEM;
1150 config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1151 config.src_addr = port->mapbase + ATMEL_US_RHR;
Ludovic Desrochesa8d4e012015-04-16 16:58:12 +02001152 config.src_maxburst = 1;
Elen Song34df42f2013-07-22 16:30:27 +08001153
Maxime Ripard5483c102014-10-22 17:43:16 +02001154 ret = dmaengine_slave_config(atmel_port->chan_rx,
1155 &config);
Elen Song34df42f2013-07-22 16:30:27 +08001156 if (ret) {
1157 dev_err(port->dev, "DMA rx slave configuration failed\n");
1158 goto chan_err;
1159 }
1160 /*
1161 * Prepare a cyclic dma transfer, assign 2 descriptors,
1162 * each one is half ring buffer size
1163 */
1164 desc = dmaengine_prep_dma_cyclic(atmel_port->chan_rx,
Cyrille Pitchen1842dc2e2014-12-09 14:31:36 +01001165 sg_dma_address(&atmel_port->sg_rx),
1166 sg_dma_len(&atmel_port->sg_rx),
1167 sg_dma_len(&atmel_port->sg_rx)/2,
1168 DMA_DEV_TO_MEM,
1169 DMA_PREP_INTERRUPT);
Elen Song34df42f2013-07-22 16:30:27 +08001170 desc->callback = atmel_complete_rx_dma;
1171 desc->callback_param = port;
1172 atmel_port->desc_rx = desc;
1173 atmel_port->cookie_rx = dmaengine_submit(desc);
1174
1175 return 0;
1176
1177chan_err:
1178 dev_err(port->dev, "RX channel not available, switch to pio\n");
1179 atmel_port->use_dma_rx = 0;
1180 if (atmel_port->chan_rx)
1181 atmel_release_rx_dma(port);
1182 return -EINVAL;
1183}
1184
Elen Song2e68c222013-07-22 16:30:30 +08001185static void atmel_uart_timer_callback(unsigned long data)
1186{
1187 struct uart_port *port = (void *)data;
1188 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1189
Nicolas Ferre98f20822016-06-26 09:44:49 +02001190 if (!atomic_read(&atmel_port->tasklet_shutdown)) {
1191 tasklet_schedule(&atmel_port->tasklet_rx);
1192 mod_timer(&atmel_port->uart_timer,
1193 jiffies + uart_poll_timeout(port));
1194 }
Elen Song2e68c222013-07-22 16:30:30 +08001195}
1196
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001197/*
Remy Bohmerb843aa22008-02-08 04:21:01 -08001198 * receive interrupt handler.
1199 */
1200static void
1201atmel_handle_receive(struct uart_port *port, unsigned int pending)
1202{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001203 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmerb843aa22008-02-08 04:21:01 -08001204
Elen Song64e22eb2013-07-22 16:30:24 +08001205 if (atmel_use_pdc_rx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -08001206 /*
1207 * PDC receive. Just schedule the tasklet and let it
1208 * figure out the details.
1209 *
1210 * TODO: We're not handling error flags correctly at
1211 * the moment.
1212 */
1213 if (pending & (ATMEL_US_ENDRX | ATMEL_US_TIMEOUT)) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001214 atmel_uart_writel(port, ATMEL_US_IDR,
1215 (ATMEL_US_ENDRX | ATMEL_US_TIMEOUT));
Nicolas Ferre98f20822016-06-26 09:44:49 +02001216 atmel_tasklet_schedule(atmel_port,
1217 &atmel_port->tasklet_rx);
Chip Coldwella6670612008-02-08 04:21:06 -08001218 }
1219
1220 if (pending & (ATMEL_US_RXBRK | ATMEL_US_OVRE |
1221 ATMEL_US_FRAME | ATMEL_US_PARE))
1222 atmel_pdc_rxerr(port, pending);
1223 }
1224
Elen Song34df42f2013-07-22 16:30:27 +08001225 if (atmel_use_dma_rx(port)) {
1226 if (pending & ATMEL_US_TIMEOUT) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001227 atmel_uart_writel(port, ATMEL_US_IDR,
1228 ATMEL_US_TIMEOUT);
Nicolas Ferre98f20822016-06-26 09:44:49 +02001229 atmel_tasklet_schedule(atmel_port,
1230 &atmel_port->tasklet_rx);
Elen Song34df42f2013-07-22 16:30:27 +08001231 }
1232 }
1233
Remy Bohmerb843aa22008-02-08 04:21:01 -08001234 /* Interrupt receive */
1235 if (pending & ATMEL_US_RXRDY)
1236 atmel_rx_chars(port);
1237 else if (pending & ATMEL_US_RXBRK) {
1238 /*
1239 * End of break detected. If it came along with a
1240 * character, atmel_rx_chars will handle it.
1241 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001242 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
1243 atmel_uart_writel(port, ATMEL_US_IDR, ATMEL_US_RXBRK);
Remy Bohmerb843aa22008-02-08 04:21:01 -08001244 atmel_port->break_active = 0;
1245 }
1246}
1247
1248/*
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001249 * transmit interrupt handler. (Transmit is IRQF_NODELAY safe)
Remy Bohmerb843aa22008-02-08 04:21:01 -08001250 */
1251static void
1252atmel_handle_transmit(struct uart_port *port, unsigned int pending)
1253{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001254 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001255
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001256 if (pending & atmel_port->tx_done_mask) {
1257 /* Either PDC or interrupt transmission */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001258 atmel_uart_writel(port, ATMEL_US_IDR,
1259 atmel_port->tx_done_mask);
Nicolas Ferre98f20822016-06-26 09:44:49 +02001260 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_tx);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001261 }
Remy Bohmerb843aa22008-02-08 04:21:01 -08001262}
1263
1264/*
1265 * status flags interrupt handler.
1266 */
1267static void
1268atmel_handle_status(struct uart_port *port, unsigned int pending,
1269 unsigned int status)
1270{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001271 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Nicolas Ferre92052182016-06-17 12:05:46 +02001272 unsigned int status_change;
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001273
Remy Bohmerb843aa22008-02-08 04:21:01 -08001274 if (pending & (ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001275 | ATMEL_US_CTSIC)) {
Nicolas Ferre92052182016-06-17 12:05:46 +02001276 status_change = status ^ atmel_port->irq_status_prev;
Leilei Zhaod033e822015-04-09 10:48:15 +08001277 atmel_port->irq_status_prev = status;
Nicolas Ferre92052182016-06-17 12:05:46 +02001278
1279 if (status_change & (ATMEL_US_RI | ATMEL_US_DSR
1280 | ATMEL_US_DCD | ATMEL_US_CTS)) {
1281 /* TODO: All reads to CSR will clear these interrupts! */
1282 if (status_change & ATMEL_US_RI)
1283 port->icount.rng++;
1284 if (status_change & ATMEL_US_DSR)
1285 port->icount.dsr++;
1286 if (status_change & ATMEL_US_DCD)
1287 uart_handle_dcd_change(port, !(status & ATMEL_US_DCD));
1288 if (status_change & ATMEL_US_CTS)
1289 uart_handle_cts_change(port, !(status & ATMEL_US_CTS));
1290
1291 wake_up_interruptible(&port->state->port.delta_msr_wait);
1292 }
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001293 }
Remy Bohmerb843aa22008-02-08 04:21:01 -08001294}
1295
1296/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001297 * Interrupt handler
1298 */
David Howells7d12e782006-10-05 14:55:46 +01001299static irqreturn_t atmel_interrupt(int irq, void *dev_id)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001300{
1301 struct uart_port *port = dev_id;
Richard Genoudab5e4e42014-05-13 20:20:45 +02001302 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001303 unsigned int status, pending, mask, pass_counter = 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001304
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001305 spin_lock(&atmel_port->lock_suspended);
1306
Chip Coldwella6670612008-02-08 04:21:06 -08001307 do {
Richard Genoude0b0baa2014-05-13 20:20:44 +02001308 status = atmel_get_lines_status(port);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001309 mask = atmel_uart_readl(port, ATMEL_US_IMR);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001310 pending = status & mask;
Chip Coldwella6670612008-02-08 04:21:06 -08001311 if (!pending)
1312 break;
1313
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001314 if (atmel_port->suspended) {
1315 atmel_port->pending |= pending;
1316 atmel_port->pending_status = status;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001317 atmel_uart_writel(port, ATMEL_US_IDR, mask);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001318 pm_system_wakeup();
1319 break;
1320 }
1321
Remy Bohmerb843aa22008-02-08 04:21:01 -08001322 atmel_handle_receive(port, pending);
1323 atmel_handle_status(port, pending, status);
1324 atmel_handle_transmit(port, pending);
Chip Coldwella6670612008-02-08 04:21:06 -08001325 } while (pass_counter++ < ATMEL_ISR_PASS_LIMIT);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001326
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001327 spin_unlock(&atmel_port->lock_suspended);
1328
Haavard Skinnemoen0400b692008-02-23 15:23:36 -08001329 return pass_counter ? IRQ_HANDLED : IRQ_NONE;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001330}
1331
Elen Songa930e522013-07-22 16:30:25 +08001332static void atmel_release_tx_pdc(struct uart_port *port)
1333{
1334 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1335 struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1336
1337 dma_unmap_single(port->dev,
1338 pdc->dma_addr,
1339 pdc->dma_size,
1340 DMA_TO_DEVICE);
1341}
1342
Chip Coldwella6670612008-02-08 04:21:06 -08001343/*
1344 * Called from tasklet with ENDTX and TXBUFE interrupts disabled.
1345 */
Elen Song64e22eb2013-07-22 16:30:24 +08001346static void atmel_tx_pdc(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -08001347{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001348 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Alan Coxebd2c8f2009-09-19 13:13:28 -07001349 struct circ_buf *xmit = &port->state->xmit;
Chip Coldwella6670612008-02-08 04:21:06 -08001350 struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1351 int count;
1352
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001353 /* nothing left to transmit? */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001354 if (atmel_uart_readl(port, ATMEL_PDC_TCR))
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001355 return;
1356
Chip Coldwella6670612008-02-08 04:21:06 -08001357 xmit->tail += pdc->ofs;
1358 xmit->tail &= UART_XMIT_SIZE - 1;
1359
1360 port->icount.tx += pdc->ofs;
1361 pdc->ofs = 0;
1362
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001363 /* more to transmit - setup next transfer */
Chip Coldwella6670612008-02-08 04:21:06 -08001364
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001365 /* disable PDC transmit */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001366 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS);
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001367
Itai Levi1f140812009-01-15 13:50:43 -08001368 if (!uart_circ_empty(xmit) && !uart_tx_stopped(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -08001369 dma_sync_single_for_device(port->dev,
1370 pdc->dma_addr,
1371 pdc->dma_size,
1372 DMA_TO_DEVICE);
1373
1374 count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
1375 pdc->ofs = count;
1376
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001377 atmel_uart_writel(port, ATMEL_PDC_TPR,
1378 pdc->dma_addr + xmit->tail);
1379 atmel_uart_writel(port, ATMEL_PDC_TCR, count);
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001380 /* re-enable PDC transmit */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001381 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001382 /* Enable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001383 atmel_uart_writel(port, ATMEL_US_IER,
1384 atmel_port->tx_done_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001385 } else {
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01001386 if ((port->rs485.flags & SER_RS485_ENABLED) &&
1387 !(port->rs485.flags & SER_RS485_RX_DURING_TX)) {
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001388 /* DMA done, stop TX, start RX for RS485 */
1389 atmel_start_rx(port);
1390 }
Chip Coldwella6670612008-02-08 04:21:06 -08001391 }
1392
1393 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1394 uart_write_wakeup(port);
1395}
1396
Elen Songa930e522013-07-22 16:30:25 +08001397static int atmel_prepare_tx_pdc(struct uart_port *port)
1398{
1399 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1400 struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1401 struct circ_buf *xmit = &port->state->xmit;
1402
1403 pdc->buf = xmit->buf;
1404 pdc->dma_addr = dma_map_single(port->dev,
1405 pdc->buf,
1406 UART_XMIT_SIZE,
1407 DMA_TO_DEVICE);
1408 pdc->dma_size = UART_XMIT_SIZE;
1409 pdc->ofs = 0;
1410
1411 return 0;
1412}
1413
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001414static void atmel_rx_from_ring(struct uart_port *port)
1415{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001416 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001417 struct circ_buf *ring = &atmel_port->rx_ring;
1418 unsigned int flg;
1419 unsigned int status;
1420
1421 while (ring->head != ring->tail) {
1422 struct atmel_uart_char c;
1423
1424 /* Make sure c is loaded after head. */
1425 smp_rmb();
1426
1427 c = ((struct atmel_uart_char *)ring->buf)[ring->tail];
1428
1429 ring->tail = (ring->tail + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
1430
1431 port->icount.rx++;
1432 status = c.status;
1433 flg = TTY_NORMAL;
1434
1435 /*
1436 * note that the error handling code is
1437 * out of the main execution path
1438 */
1439 if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
1440 | ATMEL_US_OVRE | ATMEL_US_RXBRK))) {
1441 if (status & ATMEL_US_RXBRK) {
1442 /* ignore side-effect */
1443 status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
1444
1445 port->icount.brk++;
1446 if (uart_handle_break(port))
1447 continue;
1448 }
1449 if (status & ATMEL_US_PARE)
1450 port->icount.parity++;
1451 if (status & ATMEL_US_FRAME)
1452 port->icount.frame++;
1453 if (status & ATMEL_US_OVRE)
1454 port->icount.overrun++;
1455
1456 status &= port->read_status_mask;
1457
1458 if (status & ATMEL_US_RXBRK)
1459 flg = TTY_BREAK;
1460 else if (status & ATMEL_US_PARE)
1461 flg = TTY_PARITY;
1462 else if (status & ATMEL_US_FRAME)
1463 flg = TTY_FRAME;
1464 }
1465
1466
1467 if (uart_handle_sysrq_char(port, c.ch))
1468 continue;
1469
1470 uart_insert_char(port, status, ATMEL_US_OVRE, c.ch, flg);
1471 }
1472
1473 /*
1474 * Drop the lock here since it might end up calling
1475 * uart_start(), which takes the lock.
1476 */
1477 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001478 tty_flip_buffer_push(&port->state->port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001479 spin_lock(&port->lock);
1480}
1481
Elen Songa930e522013-07-22 16:30:25 +08001482static void atmel_release_rx_pdc(struct uart_port *port)
1483{
1484 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1485 int i;
1486
1487 for (i = 0; i < 2; i++) {
1488 struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
1489
1490 dma_unmap_single(port->dev,
1491 pdc->dma_addr,
1492 pdc->dma_size,
1493 DMA_FROM_DEVICE);
1494 kfree(pdc->buf);
1495 }
1496}
1497
Elen Song64e22eb2013-07-22 16:30:24 +08001498static void atmel_rx_from_pdc(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -08001499{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001500 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Jiri Slaby05c7cd32013-01-03 15:53:04 +01001501 struct tty_port *tport = &port->state->port;
Chip Coldwella6670612008-02-08 04:21:06 -08001502 struct atmel_dma_buffer *pdc;
1503 int rx_idx = atmel_port->pdc_rx_idx;
1504 unsigned int head;
1505 unsigned int tail;
1506 unsigned int count;
1507
1508 do {
1509 /* Reset the UART timeout early so that we don't miss one */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001510 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
Chip Coldwella6670612008-02-08 04:21:06 -08001511
1512 pdc = &atmel_port->pdc_rx[rx_idx];
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001513 head = atmel_uart_readl(port, ATMEL_PDC_RPR) - pdc->dma_addr;
Chip Coldwella6670612008-02-08 04:21:06 -08001514 tail = pdc->ofs;
1515
1516 /* If the PDC has switched buffers, RPR won't contain
1517 * any address within the current buffer. Since head
1518 * is unsigned, we just need a one-way comparison to
1519 * find out.
1520 *
1521 * In this case, we just need to consume the entire
1522 * buffer and resubmit it for DMA. This will clear the
1523 * ENDRX bit as well, so that we can safely re-enable
1524 * all interrupts below.
1525 */
1526 head = min(head, pdc->dma_size);
1527
1528 if (likely(head != tail)) {
1529 dma_sync_single_for_cpu(port->dev, pdc->dma_addr,
1530 pdc->dma_size, DMA_FROM_DEVICE);
1531
1532 /*
1533 * head will only wrap around when we recycle
1534 * the DMA buffer, and when that happens, we
1535 * explicitly set tail to 0. So head will
1536 * always be greater than tail.
1537 */
1538 count = head - tail;
1539
Jiri Slaby05c7cd32013-01-03 15:53:04 +01001540 tty_insert_flip_string(tport, pdc->buf + pdc->ofs,
1541 count);
Chip Coldwella6670612008-02-08 04:21:06 -08001542
1543 dma_sync_single_for_device(port->dev, pdc->dma_addr,
1544 pdc->dma_size, DMA_FROM_DEVICE);
1545
1546 port->icount.rx += count;
1547 pdc->ofs = head;
1548 }
1549
1550 /*
1551 * If the current buffer is full, we need to check if
1552 * the next one contains any additional data.
1553 */
1554 if (head >= pdc->dma_size) {
1555 pdc->ofs = 0;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001556 atmel_uart_writel(port, ATMEL_PDC_RNPR, pdc->dma_addr);
1557 atmel_uart_writel(port, ATMEL_PDC_RNCR, pdc->dma_size);
Chip Coldwella6670612008-02-08 04:21:06 -08001558
1559 rx_idx = !rx_idx;
1560 atmel_port->pdc_rx_idx = rx_idx;
1561 }
1562 } while (head >= pdc->dma_size);
1563
1564 /*
1565 * Drop the lock here since it might end up calling
1566 * uart_start(), which takes the lock.
1567 */
1568 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001569 tty_flip_buffer_push(tport);
Chip Coldwella6670612008-02-08 04:21:06 -08001570 spin_lock(&port->lock);
1571
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001572 atmel_uart_writel(port, ATMEL_US_IER,
1573 ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
Chip Coldwella6670612008-02-08 04:21:06 -08001574}
1575
Elen Songa930e522013-07-22 16:30:25 +08001576static int atmel_prepare_rx_pdc(struct uart_port *port)
1577{
1578 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1579 int i;
1580
1581 for (i = 0; i < 2; i++) {
1582 struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
1583
1584 pdc->buf = kmalloc(PDC_BUFFER_SIZE, GFP_KERNEL);
1585 if (pdc->buf == NULL) {
1586 if (i != 0) {
1587 dma_unmap_single(port->dev,
1588 atmel_port->pdc_rx[0].dma_addr,
1589 PDC_BUFFER_SIZE,
1590 DMA_FROM_DEVICE);
1591 kfree(atmel_port->pdc_rx[0].buf);
1592 }
1593 atmel_port->use_pdc_rx = 0;
1594 return -ENOMEM;
1595 }
1596 pdc->dma_addr = dma_map_single(port->dev,
1597 pdc->buf,
1598 PDC_BUFFER_SIZE,
1599 DMA_FROM_DEVICE);
1600 pdc->dma_size = PDC_BUFFER_SIZE;
1601 pdc->ofs = 0;
1602 }
1603
1604 atmel_port->pdc_rx_idx = 0;
1605
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001606 atmel_uart_writel(port, ATMEL_PDC_RPR, atmel_port->pdc_rx[0].dma_addr);
1607 atmel_uart_writel(port, ATMEL_PDC_RCR, PDC_BUFFER_SIZE);
Elen Songa930e522013-07-22 16:30:25 +08001608
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001609 atmel_uart_writel(port, ATMEL_PDC_RNPR,
1610 atmel_port->pdc_rx[1].dma_addr);
1611 atmel_uart_writel(port, ATMEL_PDC_RNCR, PDC_BUFFER_SIZE);
Elen Songa930e522013-07-22 16:30:25 +08001612
1613 return 0;
1614}
1615
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001616/*
1617 * tasklet handling tty stuff outside the interrupt handler.
1618 */
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02001619static void atmel_tasklet_rx_func(unsigned long data)
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001620{
1621 struct uart_port *port = (struct uart_port *)data;
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001622 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001623
1624 /* The interrupt handler does not take the lock */
1625 spin_lock(&port->lock);
Elen Songa930e522013-07-22 16:30:25 +08001626 atmel_port->schedule_rx(port);
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02001627 spin_unlock(&port->lock);
1628}
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001629
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02001630static void atmel_tasklet_tx_func(unsigned long data)
1631{
1632 struct uart_port *port = (struct uart_port *)data;
1633 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1634
1635 /* The interrupt handler does not take the lock */
1636 spin_lock(&port->lock);
1637 atmel_port->schedule_tx(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001638 spin_unlock(&port->lock);
1639}
1640
Leilei Zhao4a1e8882015-02-27 16:07:16 +08001641static void atmel_init_property(struct atmel_uart_port *atmel_port,
Elen Song33d64c42013-07-22 16:30:28 +08001642 struct platform_device *pdev)
1643{
1644 struct device_node *np = pdev->dev.of_node;
Jingoo Han574de552013-07-30 17:06:57 +09001645 struct atmel_uart_data *pdata = dev_get_platdata(&pdev->dev);
Elen Song33d64c42013-07-22 16:30:28 +08001646
1647 if (np) {
1648 /* DMA/PDC usage specification */
Julia Lawall490d5ce2016-08-05 10:56:45 +02001649 if (of_property_read_bool(np, "atmel,use-dma-rx")) {
1650 if (of_property_read_bool(np, "dmas")) {
Elen Song33d64c42013-07-22 16:30:28 +08001651 atmel_port->use_dma_rx = true;
1652 atmel_port->use_pdc_rx = false;
1653 } else {
1654 atmel_port->use_dma_rx = false;
1655 atmel_port->use_pdc_rx = true;
1656 }
1657 } else {
1658 atmel_port->use_dma_rx = false;
1659 atmel_port->use_pdc_rx = false;
1660 }
1661
Julia Lawall490d5ce2016-08-05 10:56:45 +02001662 if (of_property_read_bool(np, "atmel,use-dma-tx")) {
1663 if (of_property_read_bool(np, "dmas")) {
Elen Song33d64c42013-07-22 16:30:28 +08001664 atmel_port->use_dma_tx = true;
1665 atmel_port->use_pdc_tx = false;
1666 } else {
1667 atmel_port->use_dma_tx = false;
1668 atmel_port->use_pdc_tx = true;
1669 }
1670 } else {
1671 atmel_port->use_dma_tx = false;
1672 atmel_port->use_pdc_tx = false;
1673 }
1674
1675 } else {
1676 atmel_port->use_pdc_rx = pdata->use_dma_rx;
1677 atmel_port->use_pdc_tx = pdata->use_dma_tx;
1678 atmel_port->use_dma_rx = false;
1679 atmel_port->use_dma_tx = false;
1680 }
1681
Elen Song33d64c42013-07-22 16:30:28 +08001682}
1683
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01001684static void atmel_init_rs485(struct uart_port *port,
Elen Song33d64c42013-07-22 16:30:28 +08001685 struct platform_device *pdev)
1686{
1687 struct device_node *np = pdev->dev.of_node;
Jingoo Han574de552013-07-30 17:06:57 +09001688 struct atmel_uart_data *pdata = dev_get_platdata(&pdev->dev);
Elen Song33d64c42013-07-22 16:30:28 +08001689
1690 if (np) {
Jiri Slaby77bdec62015-10-11 15:22:44 +02001691 struct serial_rs485 *rs485conf = &port->rs485;
Elen Song33d64c42013-07-22 16:30:28 +08001692 u32 rs485_delay[2];
1693 /* rs485 properties */
1694 if (of_property_read_u32_array(np, "rs485-rts-delay",
1695 rs485_delay, 2) == 0) {
Elen Song33d64c42013-07-22 16:30:28 +08001696 rs485conf->delay_rts_before_send = rs485_delay[0];
1697 rs485conf->delay_rts_after_send = rs485_delay[1];
1698 rs485conf->flags = 0;
Jiri Slaby77bdec62015-10-11 15:22:44 +02001699 }
Elen Song33d64c42013-07-22 16:30:28 +08001700
1701 if (of_get_property(np, "rs485-rx-during-tx", NULL))
1702 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1703
1704 if (of_get_property(np, "linux,rs485-enabled-at-boot-time",
1705 NULL))
1706 rs485conf->flags |= SER_RS485_ENABLED;
Elen Song33d64c42013-07-22 16:30:28 +08001707 } else {
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01001708 port->rs485 = pdata->rs485;
Elen Song33d64c42013-07-22 16:30:28 +08001709 }
1710
1711}
1712
Elen Songa930e522013-07-22 16:30:25 +08001713static void atmel_set_ops(struct uart_port *port)
1714{
1715 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1716
Elen Song34df42f2013-07-22 16:30:27 +08001717 if (atmel_use_dma_rx(port)) {
1718 atmel_port->prepare_rx = &atmel_prepare_rx_dma;
1719 atmel_port->schedule_rx = &atmel_rx_from_dma;
1720 atmel_port->release_rx = &atmel_release_rx_dma;
1721 } else if (atmel_use_pdc_rx(port)) {
Elen Songa930e522013-07-22 16:30:25 +08001722 atmel_port->prepare_rx = &atmel_prepare_rx_pdc;
1723 atmel_port->schedule_rx = &atmel_rx_from_pdc;
1724 atmel_port->release_rx = &atmel_release_rx_pdc;
1725 } else {
1726 atmel_port->prepare_rx = NULL;
1727 atmel_port->schedule_rx = &atmel_rx_from_ring;
1728 atmel_port->release_rx = NULL;
1729 }
1730
Elen Song08f738b2013-07-22 16:30:26 +08001731 if (atmel_use_dma_tx(port)) {
1732 atmel_port->prepare_tx = &atmel_prepare_tx_dma;
1733 atmel_port->schedule_tx = &atmel_tx_dma;
1734 atmel_port->release_tx = &atmel_release_tx_dma;
1735 } else if (atmel_use_pdc_tx(port)) {
Elen Songa930e522013-07-22 16:30:25 +08001736 atmel_port->prepare_tx = &atmel_prepare_tx_pdc;
1737 atmel_port->schedule_tx = &atmel_tx_pdc;
1738 atmel_port->release_tx = &atmel_release_tx_pdc;
1739 } else {
1740 atmel_port->prepare_tx = NULL;
1741 atmel_port->schedule_tx = &atmel_tx_chars;
1742 atmel_port->release_tx = NULL;
1743 }
1744}
1745
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001746/*
Elen Song055560b2013-07-22 16:30:29 +08001747 * Get ip name usart or uart
1748 */
Nicolas Ferre892db582013-10-17 17:37:11 +02001749static void atmel_get_ip_name(struct uart_port *port)
Elen Song055560b2013-07-22 16:30:29 +08001750{
1751 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001752 int name = atmel_uart_readl(port, ATMEL_US_NAME);
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001753 u32 version;
Nicolas Ferre1d673fb2016-01-26 11:26:15 +01001754 u32 usart, dbgu_uart, new_uart;
Nicolas Ferre4b769372016-01-26 11:26:14 +01001755 /* ASCII decoding for IP version */
1756 usart = 0x55534152; /* USAR(T) */
1757 dbgu_uart = 0x44424755; /* DBGU */
Nicolas Ferre1d673fb2016-01-26 11:26:15 +01001758 new_uart = 0x55415254; /* UART */
Elen Song055560b2013-07-22 16:30:29 +08001759
Ludovic Desroches5bf56352016-08-25 15:47:56 +02001760 /*
1761 * Only USART devices from at91sam9260 SOC implement fractional
1762 * baudrate.
1763 */
1764 atmel_port->has_frac_baudrate = false;
Nicolas Ferre4b769372016-01-26 11:26:14 +01001765 atmel_port->has_hw_timer = false;
Elen Song055560b2013-07-22 16:30:29 +08001766
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001767 if (name == new_uart) {
1768 dev_dbg(port->dev, "Uart with hw timer");
Nicolas Ferre4b769372016-01-26 11:26:14 +01001769 atmel_port->has_hw_timer = true;
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001770 atmel_port->rtor = ATMEL_UA_RTOR;
1771 } else if (name == usart) {
1772 dev_dbg(port->dev, "Usart\n");
Ludovic Desroches5bf56352016-08-25 15:47:56 +02001773 atmel_port->has_frac_baudrate = true;
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001774 atmel_port->has_hw_timer = true;
1775 atmel_port->rtor = ATMEL_US_RTOR;
Nicolas Ferre4b769372016-01-26 11:26:14 +01001776 } else if (name == dbgu_uart) {
1777 dev_dbg(port->dev, "Dbgu or uart without hw timer\n");
Elen Song055560b2013-07-22 16:30:29 +08001778 } else {
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001779 /* fallback for older SoCs: use version field */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001780 version = atmel_uart_readl(port, ATMEL_US_VERSION);
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001781 switch (version) {
1782 case 0x302:
1783 case 0x10213:
1784 dev_dbg(port->dev, "This version is usart\n");
Ludovic Desroches5bf56352016-08-25 15:47:56 +02001785 atmel_port->has_frac_baudrate = true;
Nicolas Ferre4b769372016-01-26 11:26:14 +01001786 atmel_port->has_hw_timer = true;
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001787 atmel_port->rtor = ATMEL_US_RTOR;
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001788 break;
1789 case 0x203:
1790 case 0x10202:
1791 dev_dbg(port->dev, "This version is uart\n");
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001792 break;
1793 default:
1794 dev_err(port->dev, "Not supported ip name nor version, set to uart\n");
1795 }
Elen Song055560b2013-07-22 16:30:29 +08001796 }
Elen Song055560b2013-07-22 16:30:29 +08001797}
1798
1799/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001800 * Perform initialization and enable port for reception
1801 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02001802static int atmel_startup(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001803{
Elen Song33d64c42013-07-22 16:30:28 +08001804 struct platform_device *pdev = to_platform_device(port->dev);
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001805 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Alan Coxebd2c8f2009-09-19 13:13:28 -07001806 struct tty_struct *tty = port->state->port.tty;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001807 int retval;
1808
1809 /*
1810 * Ensure that no interrupts are enabled otherwise when
1811 * request_irq() is called we could get stuck trying to
1812 * handle an unexpected interrupt
1813 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001814 atmel_uart_writel(port, ATMEL_US_IDR, -1);
Richard Genoudab5e4e42014-05-13 20:20:45 +02001815 atmel_port->ms_irq_enabled = false;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001816
1817 /*
1818 * Allocate the IRQ
1819 */
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001820 retval = request_irq(port->irq, atmel_interrupt,
1821 IRQF_SHARED | IRQF_COND_SUSPEND,
Haavard Skinnemoenae161062008-02-08 04:21:08 -08001822 tty ? tty->name : "atmel_serial", port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001823 if (retval) {
Richard Genoudddaa6032014-02-26 17:19:45 +01001824 dev_err(port->dev, "atmel_startup - Can't get irq\n");
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001825 return retval;
1826 }
1827
Nicolas Ferre98f20822016-06-26 09:44:49 +02001828 atomic_set(&atmel_port->tasklet_shutdown, 0);
1829 tasklet_init(&atmel_port->tasklet_rx, atmel_tasklet_rx_func,
1830 (unsigned long)port);
1831 tasklet_init(&atmel_port->tasklet_tx, atmel_tasklet_tx_func,
1832 (unsigned long)port);
Leilei Zhao1e125782015-02-27 16:07:18 +08001833
Richard Genoudab5e4e42014-05-13 20:20:45 +02001834 /*
Chip Coldwella6670612008-02-08 04:21:06 -08001835 * Initialize DMA (if necessary)
1836 */
Elen Song33d64c42013-07-22 16:30:28 +08001837 atmel_init_property(atmel_port, pdev);
Leilei Zhao4d9628a2015-02-27 16:07:17 +08001838 atmel_set_ops(port);
Elen Song33d64c42013-07-22 16:30:28 +08001839
Elen Songa930e522013-07-22 16:30:25 +08001840 if (atmel_port->prepare_rx) {
1841 retval = atmel_port->prepare_rx(port);
1842 if (retval < 0)
1843 atmel_set_ops(port);
Chip Coldwella6670612008-02-08 04:21:06 -08001844 }
1845
Elen Songa930e522013-07-22 16:30:25 +08001846 if (atmel_port->prepare_tx) {
1847 retval = atmel_port->prepare_tx(port);
1848 if (retval < 0)
1849 atmel_set_ops(port);
1850 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001851
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02001852 /*
1853 * Enable FIFO when available
1854 */
1855 if (atmel_port->fifo_size) {
1856 unsigned int txrdym = ATMEL_US_ONE_DATA;
1857 unsigned int rxrdym = ATMEL_US_ONE_DATA;
1858 unsigned int fmr;
1859
1860 atmel_uart_writel(port, ATMEL_US_CR,
1861 ATMEL_US_FIFOEN |
1862 ATMEL_US_RXFCLR |
1863 ATMEL_US_TXFLCLR);
1864
Cyrille Pitchen5f258b32015-07-02 15:18:13 +02001865 if (atmel_use_dma_tx(port))
1866 txrdym = ATMEL_US_FOUR_DATA;
1867
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02001868 fmr = ATMEL_US_TXRDYM(txrdym) | ATMEL_US_RXRDYM(rxrdym);
1869 if (atmel_port->rts_high &&
1870 atmel_port->rts_low)
1871 fmr |= ATMEL_US_FRTSC |
1872 ATMEL_US_RXFTHRES(atmel_port->rts_high) |
1873 ATMEL_US_RXFTHRES2(atmel_port->rts_low);
1874
1875 atmel_uart_writel(port, ATMEL_US_FMR, fmr);
1876 }
1877
Atsushi Nemoto27c0c8e2009-02-18 14:48:28 -08001878 /* Save current CSR for comparison in atmel_tasklet_func() */
Richard Genoude0b0baa2014-05-13 20:20:44 +02001879 atmel_port->irq_status_prev = atmel_get_lines_status(port);
Atsushi Nemoto27c0c8e2009-02-18 14:48:28 -08001880
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001881 /*
1882 * Finally, enable the serial port
1883 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001884 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
Remy Bohmerb843aa22008-02-08 04:21:01 -08001885 /* enable xmit & rcvr */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001886 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN | ATMEL_US_RXEN);
Andrew Victorafefc412006-06-19 19:53:19 +01001887
Marek Roszko8bc661b2014-01-10 10:33:11 +01001888 setup_timer(&atmel_port->uart_timer,
1889 atmel_uart_timer_callback,
1890 (unsigned long)port);
1891
Elen Song64e22eb2013-07-22 16:30:24 +08001892 if (atmel_use_pdc_rx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -08001893 /* set UART timeout */
Nicolas Ferre4b769372016-01-26 11:26:14 +01001894 if (!atmel_port->has_hw_timer) {
Elen Song2e68c222013-07-22 16:30:30 +08001895 mod_timer(&atmel_port->uart_timer,
1896 jiffies + uart_poll_timeout(port));
1897 /* set USART timeout */
1898 } else {
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001899 atmel_uart_writel(port, atmel_port->rtor,
1900 PDC_RX_TIMEOUT);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001901 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
Chip Coldwella6670612008-02-08 04:21:06 -08001902
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001903 atmel_uart_writel(port, ATMEL_US_IER,
1904 ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
Elen Song2e68c222013-07-22 16:30:30 +08001905 }
Chip Coldwella6670612008-02-08 04:21:06 -08001906 /* enable PDC controller */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001907 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
Elen Song34df42f2013-07-22 16:30:27 +08001908 } else if (atmel_use_dma_rx(port)) {
Elen Song2e68c222013-07-22 16:30:30 +08001909 /* set UART timeout */
Nicolas Ferre4b769372016-01-26 11:26:14 +01001910 if (!atmel_port->has_hw_timer) {
Elen Song2e68c222013-07-22 16:30:30 +08001911 mod_timer(&atmel_port->uart_timer,
1912 jiffies + uart_poll_timeout(port));
1913 /* set USART timeout */
1914 } else {
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001915 atmel_uart_writel(port, atmel_port->rtor,
1916 PDC_RX_TIMEOUT);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001917 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
Elen Song34df42f2013-07-22 16:30:27 +08001918
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001919 atmel_uart_writel(port, ATMEL_US_IER,
1920 ATMEL_US_TIMEOUT);
Elen Song2e68c222013-07-22 16:30:30 +08001921 }
Chip Coldwella6670612008-02-08 04:21:06 -08001922 } else {
1923 /* enable receive only */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001924 atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_RXRDY);
Chip Coldwella6670612008-02-08 04:21:06 -08001925 }
Andrew Victorafefc412006-06-19 19:53:19 +01001926
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001927 return 0;
1928}
1929
1930/*
Peter Hurley479e9b92014-10-16 16:54:18 -04001931 * Flush any TX data submitted for DMA. Called when the TX circular
1932 * buffer is reset.
1933 */
1934static void atmel_flush_buffer(struct uart_port *port)
1935{
1936 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1937
1938 if (atmel_use_pdc_tx(port)) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001939 atmel_uart_writel(port, ATMEL_PDC_TCR, 0);
Peter Hurley479e9b92014-10-16 16:54:18 -04001940 atmel_port->pdc_tx.ofs = 0;
1941 }
1942}
1943
1944/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001945 * Disable the port
1946 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02001947static void atmel_shutdown(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001948{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001949 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Marek Roszko0cc7c6c2014-01-07 11:45:06 +01001950
Richard Genoud0ae9fde2016-09-12 15:34:41 +02001951 /* Disable modem control lines interrupts */
1952 atmel_disable_ms(port);
1953
Nicolas Ferre98f20822016-06-26 09:44:49 +02001954 /* Disable interrupts at device level */
1955 atmel_uart_writel(port, ATMEL_US_IDR, -1);
1956
1957 /* Prevent spurious interrupts from scheduling the tasklet */
1958 atomic_inc(&atmel_port->tasklet_shutdown);
1959
Chip Coldwella6670612008-02-08 04:21:06 -08001960 /*
Marek Roszko8bc661b2014-01-10 10:33:11 +01001961 * Prevent any tasklets being scheduled during
1962 * cleanup
1963 */
1964 del_timer_sync(&atmel_port->uart_timer);
1965
Nicolas Ferre98f20822016-06-26 09:44:49 +02001966 /* Make sure that no interrupt is on the fly */
1967 synchronize_irq(port->irq);
1968
Marek Roszko8bc661b2014-01-10 10:33:11 +01001969 /*
Marek Roszko0cc7c6c2014-01-07 11:45:06 +01001970 * Clear out any scheduled tasklets before
1971 * we destroy the buffers
1972 */
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02001973 tasklet_kill(&atmel_port->tasklet_rx);
1974 tasklet_kill(&atmel_port->tasklet_tx);
Marek Roszko0cc7c6c2014-01-07 11:45:06 +01001975
1976 /*
1977 * Ensure everything is stopped and
Nicolas Ferre98f20822016-06-26 09:44:49 +02001978 * disable port and break condition.
Chip Coldwella6670612008-02-08 04:21:06 -08001979 */
1980 atmel_stop_rx(port);
1981 atmel_stop_tx(port);
1982
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001983 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
Marek Roszko0cc7c6c2014-01-07 11:45:06 +01001984
Chip Coldwella6670612008-02-08 04:21:06 -08001985 /*
1986 * Shut-down the DMA.
1987 */
Elen Songa930e522013-07-22 16:30:25 +08001988 if (atmel_port->release_rx)
1989 atmel_port->release_rx(port);
1990 if (atmel_port->release_tx)
1991 atmel_port->release_tx(port);
Chip Coldwella6670612008-02-08 04:21:06 -08001992
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001993 /*
Mark Deneenbb7e73c2014-01-07 11:45:09 +01001994 * Reset ring buffer pointers
1995 */
1996 atmel_port->rx_ring.head = 0;
1997 atmel_port->rx_ring.tail = 0;
1998
1999 /*
Richard Genoudab5e4e42014-05-13 20:20:45 +02002000 * Free the interrupts
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002001 */
2002 free_irq(port->irq, port);
Richard Genoudab5e4e42014-05-13 20:20:45 +02002003
Peter Hurley479e9b92014-10-16 16:54:18 -04002004 atmel_flush_buffer(port);
Haavard Skinnemoen9afd5612008-07-16 21:52:46 +01002005}
2006
2007/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002008 * Power / Clock management.
2009 */
Remy Bohmerb843aa22008-02-08 04:21:01 -08002010static void atmel_serial_pm(struct uart_port *port, unsigned int state,
2011 unsigned int oldstate)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002012{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08002013 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victorafefc412006-06-19 19:53:19 +01002014
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002015 switch (state) {
Remy Bohmerb843aa22008-02-08 04:21:01 -08002016 case 0:
2017 /*
2018 * Enable the peripheral clock for this serial port.
2019 * This is called on uart_open() or a resume event.
2020 */
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002021 clk_prepare_enable(atmel_port->clk);
Anti Sullinf05596d2008-09-22 13:57:54 -07002022
2023 /* re-enable interrupts if we disabled some on suspend */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002024 atmel_uart_writel(port, ATMEL_US_IER, atmel_port->backup_imr);
Remy Bohmerb843aa22008-02-08 04:21:01 -08002025 break;
2026 case 3:
Anti Sullinf05596d2008-09-22 13:57:54 -07002027 /* Back up the interrupt mask and disable all interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002028 atmel_port->backup_imr = atmel_uart_readl(port, ATMEL_US_IMR);
2029 atmel_uart_writel(port, ATMEL_US_IDR, -1);
Anti Sullinf05596d2008-09-22 13:57:54 -07002030
Remy Bohmerb843aa22008-02-08 04:21:01 -08002031 /*
2032 * Disable the peripheral clock for this serial port.
2033 * This is called on uart_close() or a suspend event.
2034 */
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002035 clk_disable_unprepare(atmel_port->clk);
Remy Bohmerb843aa22008-02-08 04:21:01 -08002036 break;
2037 default:
Richard Genoudddaa6032014-02-26 17:19:45 +01002038 dev_err(port->dev, "atmel_serial: unknown pm %d\n", state);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002039 }
2040}
2041
2042/*
2043 * Change the port parameters
2044 */
Remy Bohmerb843aa22008-02-08 04:21:01 -08002045static void atmel_set_termios(struct uart_port *port, struct ktermios *termios,
2046 struct ktermios *old)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002047{
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002048 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002049 unsigned long flags;
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002050 unsigned int old_mode, mode, imr, quot, baud, div, cd, fp = 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002051
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002052 /* save the current mode register */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002053 mode = old_mode = atmel_uart_readl(port, ATMEL_US_MR);
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002054
2055 /* reset the mode, clock divisor, parity, stop bits and data size */
2056 mode &= ~(ATMEL_US_USCLKS | ATMEL_US_CHRL | ATMEL_US_NBSTOP |
2057 ATMEL_US_PAR | ATMEL_US_USMODE);
Andrew Victor03abeac2007-05-03 12:26:24 +01002058
Remy Bohmerb843aa22008-02-08 04:21:01 -08002059 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002060
2061 /* byte size */
2062 switch (termios->c_cflag & CSIZE) {
2063 case CS5:
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002064 mode |= ATMEL_US_CHRL_5;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002065 break;
2066 case CS6:
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002067 mode |= ATMEL_US_CHRL_6;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002068 break;
2069 case CS7:
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002070 mode |= ATMEL_US_CHRL_7;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002071 break;
2072 default:
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002073 mode |= ATMEL_US_CHRL_8;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002074 break;
2075 }
2076
2077 /* stop bits */
2078 if (termios->c_cflag & CSTOPB)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002079 mode |= ATMEL_US_NBSTOP_2;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002080
2081 /* parity */
2082 if (termios->c_cflag & PARENB) {
Remy Bohmerb843aa22008-02-08 04:21:01 -08002083 /* Mark or Space parity */
2084 if (termios->c_cflag & CMSPAR) {
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002085 if (termios->c_cflag & PARODD)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002086 mode |= ATMEL_US_PAR_MARK;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002087 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002088 mode |= ATMEL_US_PAR_SPACE;
Remy Bohmerb843aa22008-02-08 04:21:01 -08002089 } else if (termios->c_cflag & PARODD)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002090 mode |= ATMEL_US_PAR_ODD;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002091 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002092 mode |= ATMEL_US_PAR_EVEN;
Remy Bohmerb843aa22008-02-08 04:21:01 -08002093 } else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002094 mode |= ATMEL_US_PAR_NONE;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002095
2096 spin_lock_irqsave(&port->lock, flags);
2097
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002098 port->read_status_mask = ATMEL_US_OVRE;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002099 if (termios->c_iflag & INPCK)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002100 port->read_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
Peter Hurleyef8b9dd2014-06-16 08:10:41 -04002101 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002102 port->read_status_mask |= ATMEL_US_RXBRK;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002103
Elen Song64e22eb2013-07-22 16:30:24 +08002104 if (atmel_use_pdc_rx(port))
Chip Coldwella6670612008-02-08 04:21:06 -08002105 /* need to enable error interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002106 atmel_uart_writel(port, ATMEL_US_IER, port->read_status_mask);
Chip Coldwella6670612008-02-08 04:21:06 -08002107
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002108 /*
2109 * Characters to ignore
2110 */
2111 port->ignore_status_mask = 0;
2112 if (termios->c_iflag & IGNPAR)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002113 port->ignore_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002114 if (termios->c_iflag & IGNBRK) {
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002115 port->ignore_status_mask |= ATMEL_US_RXBRK;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002116 /*
2117 * If we're ignoring parity and break indicators,
2118 * ignore overruns too (for real raw support).
2119 */
2120 if (termios->c_iflag & IGNPAR)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002121 port->ignore_status_mask |= ATMEL_US_OVRE;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002122 }
Remy Bohmerb843aa22008-02-08 04:21:01 -08002123 /* TODO: Ignore all characters if CREAD is set.*/
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002124
2125 /* update the per-port timeout */
2126 uart_update_timeout(port, termios->c_cflag, baud);
2127
Haavard Skinnemoen0ccad872009-06-16 17:02:03 +01002128 /*
2129 * save/disable interrupts. The tty layer will ensure that the
2130 * transmitter is empty if requested by the caller, so there's
2131 * no need to wait for it here.
2132 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002133 imr = atmel_uart_readl(port, ATMEL_US_IMR);
2134 atmel_uart_writel(port, ATMEL_US_IDR, -1);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002135
2136 /* disable receiver and transmitter */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002137 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXDIS | ATMEL_US_RXDIS);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002138
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002139 /* mode */
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01002140 if (port->rs485.flags & SER_RS485_ENABLED) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002141 atmel_uart_writel(port, ATMEL_US_TTGR,
2142 port->rs485.delay_rts_after_send);
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002143 mode |= ATMEL_US_USMODE_RS485;
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002144 } else if (termios->c_cflag & CRTSCTS) {
2145 /* RS232 with hardware handshake (RTS/CTS) */
Richard Genoud9bcffe72016-10-27 18:04:06 +02002146 if (atmel_use_fifo(port) &&
2147 !mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_CTS)) {
2148 /*
2149 * with ATMEL_US_USMODE_HWHS set, the controller will
2150 * be able to drive the RTS pin high/low when the RX
2151 * FIFO is above RXFTHRES/below RXFTHRES2.
2152 * It will also disable the transmitter when the CTS
2153 * pin is high.
2154 * This mode is not activated if CTS pin is a GPIO
2155 * because in this case, the transmitter is always
2156 * disabled (there must be an internal pull-up
2157 * responsible for this behaviour).
2158 * If the RTS pin is a GPIO, the controller won't be
2159 * able to drive it according to the FIFO thresholds,
2160 * but it will be handled by the driver.
2161 */
Alexandre Belloni5be605a2016-04-12 14:51:40 +02002162 mode |= ATMEL_US_USMODE_HWHS;
Richard Genoud9bcffe72016-10-27 18:04:06 +02002163 } else {
2164 /*
2165 * For platforms without FIFO, the flow control is
2166 * handled by the driver.
2167 */
2168 mode |= ATMEL_US_USMODE_NORMAL;
Alexandre Belloni5be605a2016-04-12 14:51:40 +02002169 }
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002170 } else {
2171 /* RS232 without hadware handshake */
2172 mode |= ATMEL_US_USMODE_NORMAL;
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002173 }
2174
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002175 /* set the mode, clock divisor, parity, stop bits and data size */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002176 atmel_uart_writel(port, ATMEL_US_MR, mode);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002177
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002178 /*
2179 * when switching the mode, set the RTS line state according to the
2180 * new mode, otherwise keep the former state
2181 */
2182 if ((old_mode & ATMEL_US_USMODE) != (mode & ATMEL_US_USMODE)) {
2183 unsigned int rts_state;
2184
2185 if ((mode & ATMEL_US_USMODE) == ATMEL_US_USMODE_HWHS) {
2186 /* let the hardware control the RTS line */
2187 rts_state = ATMEL_US_RTSDIS;
2188 } else {
2189 /* force RTS line to low level */
2190 rts_state = ATMEL_US_RTSEN;
2191 }
2192
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002193 atmel_uart_writel(port, ATMEL_US_CR, rts_state);
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002194 }
2195
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002196 /*
2197 * Set the baud rate:
2198 * Fractional baudrate allows to setup output frequency more
2199 * accurately. This feature is enabled only when using normal mode.
2200 * baudrate = selected clock / (8 * (2 - OVER) * (CD + FP / 8))
2201 * Currently, OVER is always set to 0 so we get
Alexey Starikovskiy36131cd2016-09-21 12:44:14 +02002202 * baudrate = selected clock / (16 * (CD + FP / 8))
2203 * then
2204 * 8 CD + FP = selected clock / (2 * baudrate)
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002205 */
2206 if (atmel_port->has_frac_baudrate &&
2207 (mode & ATMEL_US_USMODE) == ATMEL_US_USMODE_NORMAL) {
Alexey Starikovskiy36131cd2016-09-21 12:44:14 +02002208 div = DIV_ROUND_CLOSEST(port->uartclk, baud * 2);
2209 cd = div >> 3;
2210 fp = div & ATMEL_US_FP_MASK;
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002211 } else {
2212 cd = uart_get_divisor(port, baud);
2213 }
2214
2215 if (cd > 65535) { /* BRGR is 16-bit, so switch to slower clock */
2216 cd /= 8;
2217 mode |= ATMEL_US_USCLKS_MCK_DIV8;
2218 }
2219 quot = cd | fp << ATMEL_US_FP_OFFSET;
2220
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002221 atmel_uart_writel(port, ATMEL_US_BRGR, quot);
2222 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
2223 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN | ATMEL_US_RXEN);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002224
2225 /* restore interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002226 atmel_uart_writel(port, ATMEL_US_IER, imr);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002227
2228 /* CTS flow-control and modem-status interrupts */
2229 if (UART_ENABLE_MS(port, termios->c_cflag))
Richard Genoud35b675b2014-09-03 18:09:26 +02002230 atmel_enable_ms(port);
2231 else
2232 atmel_disable_ms(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002233
2234 spin_unlock_irqrestore(&port->lock, flags);
2235}
2236
Peter Hurley732a84a2014-11-05 13:11:43 -05002237static void atmel_set_ldisc(struct uart_port *port, struct ktermios *termios)
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002238{
Peter Hurley732a84a2014-11-05 13:11:43 -05002239 if (termios->c_line == N_PPS) {
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002240 port->flags |= UPF_HARDPPS_CD;
Peter Hurleyd41510c2014-11-05 13:11:44 -05002241 spin_lock_irq(&port->lock);
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002242 atmel_enable_ms(port);
Peter Hurleyd41510c2014-11-05 13:11:44 -05002243 spin_unlock_irq(&port->lock);
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002244 } else {
2245 port->flags &= ~UPF_HARDPPS_CD;
Peter Hurleycab68f82014-11-05 13:11:45 -05002246 if (!UART_ENABLE_MS(port, termios->c_cflag)) {
2247 spin_lock_irq(&port->lock);
2248 atmel_disable_ms(port);
2249 spin_unlock_irq(&port->lock);
2250 }
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002251 }
2252}
2253
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002254/*
2255 * Return string describing the specified port
2256 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002257static const char *atmel_type(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002258{
Haavard Skinnemoen9ab4f882006-10-04 16:02:06 +02002259 return (port->type == PORT_ATMEL) ? "ATMEL_SERIAL" : NULL;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002260}
2261
2262/*
2263 * Release the memory region(s) being used by 'port'.
2264 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002265static void atmel_release_port(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002266{
Andrew Victorafefc412006-06-19 19:53:19 +01002267 struct platform_device *pdev = to_platform_device(port->dev);
2268 int size = pdev->resource[0].end - pdev->resource[0].start + 1;
2269
2270 release_mem_region(port->mapbase, size);
2271
2272 if (port->flags & UPF_IOREMAP) {
2273 iounmap(port->membase);
2274 port->membase = NULL;
2275 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002276}
2277
2278/*
2279 * Request the memory region(s) being used by 'port'.
2280 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002281static int atmel_request_port(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002282{
Andrew Victorafefc412006-06-19 19:53:19 +01002283 struct platform_device *pdev = to_platform_device(port->dev);
2284 int size = pdev->resource[0].end - pdev->resource[0].start + 1;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002285
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002286 if (!request_mem_region(port->mapbase, size, "atmel_serial"))
Andrew Victorafefc412006-06-19 19:53:19 +01002287 return -EBUSY;
2288
2289 if (port->flags & UPF_IOREMAP) {
2290 port->membase = ioremap(port->mapbase, size);
2291 if (port->membase == NULL) {
2292 release_mem_region(port->mapbase, size);
2293 return -ENOMEM;
2294 }
2295 }
2296
2297 return 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002298}
2299
2300/*
2301 * Configure/autoconfigure the port.
2302 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002303static void atmel_config_port(struct uart_port *port, int flags)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002304{
2305 if (flags & UART_CONFIG_TYPE) {
Haavard Skinnemoen9ab4f882006-10-04 16:02:06 +02002306 port->type = PORT_ATMEL;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002307 atmel_request_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002308 }
2309}
2310
2311/*
2312 * Verify the new serial_struct (for TIOCSSERIAL).
2313 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002314static int atmel_verify_port(struct uart_port *port, struct serial_struct *ser)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002315{
2316 int ret = 0;
Haavard Skinnemoen9ab4f882006-10-04 16:02:06 +02002317 if (ser->type != PORT_UNKNOWN && ser->type != PORT_ATMEL)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002318 ret = -EINVAL;
2319 if (port->irq != ser->irq)
2320 ret = -EINVAL;
2321 if (ser->io_type != SERIAL_IO_MEM)
2322 ret = -EINVAL;
2323 if (port->uartclk / 16 != ser->baud_base)
2324 ret = -EINVAL;
Andre Przywara270c2ad2015-10-05 18:00:52 +01002325 if (port->mapbase != (unsigned long)ser->iomem_base)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002326 ret = -EINVAL;
2327 if (port->iobase != ser->port)
2328 ret = -EINVAL;
2329 if (ser->hub6 != 0)
2330 ret = -EINVAL;
2331 return ret;
2332}
2333
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002334#ifdef CONFIG_CONSOLE_POLL
2335static int atmel_poll_get_char(struct uart_port *port)
2336{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002337 while (!(atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_RXRDY))
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002338 cpu_relax();
2339
Cyrille Pitchena6499432015-07-30 16:33:38 +02002340 return atmel_uart_read_char(port);
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002341}
2342
2343static void atmel_poll_put_char(struct uart_port *port, unsigned char ch)
2344{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002345 while (!(atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXRDY))
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002346 cpu_relax();
2347
Cyrille Pitchena6499432015-07-30 16:33:38 +02002348 atmel_uart_write_char(port, ch);
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002349}
2350#endif
2351
Julia Lawall5c7dcdb2016-09-01 19:51:31 +02002352static const struct uart_ops atmel_pops = {
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002353 .tx_empty = atmel_tx_empty,
2354 .set_mctrl = atmel_set_mctrl,
2355 .get_mctrl = atmel_get_mctrl,
2356 .stop_tx = atmel_stop_tx,
2357 .start_tx = atmel_start_tx,
2358 .stop_rx = atmel_stop_rx,
2359 .enable_ms = atmel_enable_ms,
2360 .break_ctl = atmel_break_ctl,
2361 .startup = atmel_startup,
2362 .shutdown = atmel_shutdown,
Haavard Skinnemoen9afd5612008-07-16 21:52:46 +01002363 .flush_buffer = atmel_flush_buffer,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002364 .set_termios = atmel_set_termios,
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002365 .set_ldisc = atmel_set_ldisc,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002366 .type = atmel_type,
2367 .release_port = atmel_release_port,
2368 .request_port = atmel_request_port,
2369 .config_port = atmel_config_port,
2370 .verify_port = atmel_verify_port,
2371 .pm = atmel_serial_pm,
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002372#ifdef CONFIG_CONSOLE_POLL
2373 .poll_get_char = atmel_poll_get_char,
2374 .poll_put_char = atmel_poll_put_char,
2375#endif
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002376};
2377
Andrew Victorafefc412006-06-19 19:53:19 +01002378/*
2379 * Configure the port from the platform device resource info.
2380 */
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002381static int atmel_init_port(struct atmel_uart_port *atmel_port,
Remy Bohmerb843aa22008-02-08 04:21:01 -08002382 struct platform_device *pdev)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002383{
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002384 int ret;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002385 struct uart_port *port = &atmel_port->uart;
Jingoo Han574de552013-07-30 17:06:57 +09002386 struct atmel_uart_data *pdata = dev_get_platdata(&pdev->dev);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002387
Leilei Zhao4a1e8882015-02-27 16:07:16 +08002388 atmel_init_property(atmel_port, pdev);
2389 atmel_set_ops(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002390
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01002391 atmel_init_rs485(port, pdev);
Elen Songa930e522013-07-22 16:30:25 +08002392
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002393 port->iotype = UPIO_MEM;
2394 port->flags = UPF_BOOT_AUTOCONF;
2395 port->ops = &atmel_pops;
2396 port->fifosize = 1;
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002397 port->dev = &pdev->dev;
Andrew Victorafefc412006-06-19 19:53:19 +01002398 port->mapbase = pdev->resource[0].start;
2399 port->irq = pdev->resource[1].start;
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01002400 port->rs485_config = atmel_config_rs485;
Andrew Victorafefc412006-06-19 19:53:19 +01002401
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002402 memset(&atmel_port->rx_ring, 0, sizeof(atmel_port->rx_ring));
2403
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +02002404 if (pdata && pdata->regs) {
Haavard Skinnemoen75d35212006-10-04 16:02:08 +02002405 /* Already mapped by setup code */
Nicolas Ferre1acfc7e2011-10-12 18:06:57 +02002406 port->membase = pdata->regs;
Nicolas Ferre588edbf2011-10-12 18:06:58 +02002407 } else {
Andrew Victorafefc412006-06-19 19:53:19 +01002408 port->flags |= UPF_IOREMAP;
2409 port->membase = NULL;
2410 }
2411
Remy Bohmerb843aa22008-02-08 04:21:01 -08002412 /* for console, the clock could already be configured */
2413 if (!atmel_port->clk) {
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002414 atmel_port->clk = clk_get(&pdev->dev, "usart");
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002415 if (IS_ERR(atmel_port->clk)) {
2416 ret = PTR_ERR(atmel_port->clk);
2417 atmel_port->clk = NULL;
2418 return ret;
2419 }
2420 ret = clk_prepare_enable(atmel_port->clk);
2421 if (ret) {
2422 clk_put(atmel_port->clk);
2423 atmel_port->clk = NULL;
2424 return ret;
2425 }
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002426 port->uartclk = clk_get_rate(atmel_port->clk);
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002427 clk_disable_unprepare(atmel_port->clk);
David Brownell06a7f052008-11-06 12:53:40 -08002428 /* only enable clock when USART is in use */
Andrew Victorafefc412006-06-19 19:53:19 +01002429 }
Chip Coldwella6670612008-02-08 04:21:06 -08002430
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002431 /* Use TXEMPTY for interrupt when rs485 else TXRDY or ENDTX|TXBUFE */
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01002432 if (port->rs485.flags & SER_RS485_ENABLED)
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002433 atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
Elen Song64e22eb2013-07-22 16:30:24 +08002434 else if (atmel_use_pdc_tx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -08002435 port->fifosize = PDC_BUFFER_SIZE;
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002436 atmel_port->tx_done_mask = ATMEL_US_ENDTX | ATMEL_US_TXBUFE;
2437 } else {
2438 atmel_port->tx_done_mask = ATMEL_US_TXRDY;
2439 }
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002440
2441 return 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002442}
2443
Jean-Christophe PLAGNIOL-VILLARD69f6a272012-02-16 00:24:07 +08002444struct platform_device *atmel_default_console_device; /* the serial console device */
2445
Haavard Skinnemoen749c4e62006-10-04 16:02:02 +02002446#ifdef CONFIG_SERIAL_ATMEL_CONSOLE
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002447static void atmel_console_putchar(struct uart_port *port, int ch)
Russell Kingd3587882006-03-20 20:00:09 +00002448{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002449 while (!(atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXRDY))
Haavard Skinnemoen829dd812008-02-08 04:21:02 -08002450 cpu_relax();
Cyrille Pitchena6499432015-07-30 16:33:38 +02002451 atmel_uart_write_char(port, ch);
Russell Kingd3587882006-03-20 20:00:09 +00002452}
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002453
2454/*
2455 * Interrupts are disabled on entering
2456 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002457static void atmel_console_write(struct console *co, const char *s, u_int count)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002458{
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002459 struct uart_port *port = &atmel_ports[co->index].uart;
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002460 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Russell Kingd3587882006-03-20 20:00:09 +00002461 unsigned int status, imr;
Marc Pignat39d4c922008-04-02 13:04:42 -07002462 unsigned int pdc_tx;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002463
2464 /*
Remy Bohmerb843aa22008-02-08 04:21:01 -08002465 * First, save IMR and then disable interrupts
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002466 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002467 imr = atmel_uart_readl(port, ATMEL_US_IMR);
2468 atmel_uart_writel(port, ATMEL_US_IDR,
2469 ATMEL_US_RXRDY | atmel_port->tx_done_mask);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002470
Marc Pignat39d4c922008-04-02 13:04:42 -07002471 /* Store PDC transmit status and disable it */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002472 pdc_tx = atmel_uart_readl(port, ATMEL_PDC_PTSR) & ATMEL_PDC_TXTEN;
2473 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS);
Marc Pignat39d4c922008-04-02 13:04:42 -07002474
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002475 uart_console_write(port, s, count, atmel_console_putchar);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002476
2477 /*
Remy Bohmerb843aa22008-02-08 04:21:01 -08002478 * Finally, wait for transmitter to become empty
2479 * and restore IMR
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002480 */
2481 do {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002482 status = atmel_uart_readl(port, ATMEL_US_CSR);
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002483 } while (!(status & ATMEL_US_TXRDY));
Marc Pignat39d4c922008-04-02 13:04:42 -07002484
2485 /* Restore PDC transmit status */
2486 if (pdc_tx)
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002487 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
Marc Pignat39d4c922008-04-02 13:04:42 -07002488
Remy Bohmerb843aa22008-02-08 04:21:01 -08002489 /* set interrupts back the way they were */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002490 atmel_uart_writel(port, ATMEL_US_IER, imr);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002491}
2492
2493/*
Remy Bohmerb843aa22008-02-08 04:21:01 -08002494 * If the port was already initialised (eg, by a boot loader),
2495 * try to determine the current setup.
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002496 */
Remy Bohmerb843aa22008-02-08 04:21:01 -08002497static void __init atmel_console_get_options(struct uart_port *port, int *baud,
2498 int *parity, int *bits)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002499{
2500 unsigned int mr, quot;
2501
Haavard Skinnemoen1c0fd822008-02-08 04:21:03 -08002502 /*
2503 * If the baud rate generator isn't running, the port wasn't
2504 * initialized by the boot loader.
2505 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002506 quot = atmel_uart_readl(port, ATMEL_US_BRGR) & ATMEL_US_CD;
Haavard Skinnemoen1c0fd822008-02-08 04:21:03 -08002507 if (!quot)
2508 return;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002509
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002510 mr = atmel_uart_readl(port, ATMEL_US_MR) & ATMEL_US_CHRL;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002511 if (mr == ATMEL_US_CHRL_8)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002512 *bits = 8;
2513 else
2514 *bits = 7;
2515
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002516 mr = atmel_uart_readl(port, ATMEL_US_MR) & ATMEL_US_PAR;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002517 if (mr == ATMEL_US_PAR_EVEN)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002518 *parity = 'e';
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002519 else if (mr == ATMEL_US_PAR_ODD)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002520 *parity = 'o';
2521
Haavard Skinnemoen4d5e3922006-10-04 16:02:11 +02002522 /*
2523 * The serial core only rounds down when matching this to a
2524 * supported baud rate. Make sure we don't end up slightly
2525 * lower than one of those, as it would make us fall through
2526 * to a much lower baud rate than we really want.
2527 */
Haavard Skinnemoen4d5e3922006-10-04 16:02:11 +02002528 *baud = port->uartclk / (16 * (quot - 1));
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002529}
2530
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002531static int __init atmel_console_setup(struct console *co, char *options)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002532{
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002533 int ret;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002534 struct uart_port *port = &atmel_ports[co->index].uart;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002535 int baud = 115200;
2536 int bits = 8;
2537 int parity = 'n';
2538 int flow = 'n';
2539
Remy Bohmerb843aa22008-02-08 04:21:01 -08002540 if (port->membase == NULL) {
2541 /* Port not initialized yet - delay setup */
Andrew Victorafefc412006-06-19 19:53:19 +01002542 return -ENODEV;
Remy Bohmerb843aa22008-02-08 04:21:01 -08002543 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002544
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002545 ret = clk_prepare_enable(atmel_ports[co->index].clk);
2546 if (ret)
2547 return ret;
David Brownell06a7f052008-11-06 12:53:40 -08002548
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002549 atmel_uart_writel(port, ATMEL_US_IDR, -1);
2550 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
2551 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN | ATMEL_US_RXEN);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002552
2553 if (options)
2554 uart_parse_options(options, &baud, &parity, &bits, &flow);
2555 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002556 atmel_console_get_options(port, &baud, &parity, &bits);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002557
2558 return uart_set_options(port, co, baud, parity, bits, flow);
2559}
2560
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002561static struct uart_driver atmel_uart;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002562
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002563static struct console atmel_console = {
2564 .name = ATMEL_DEVICENAME,
2565 .write = atmel_console_write,
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002566 .device = uart_console_device,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002567 .setup = atmel_console_setup,
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002568 .flags = CON_PRINTBUFFER,
2569 .index = -1,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002570 .data = &atmel_uart,
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002571};
2572
David Brownell06a7f052008-11-06 12:53:40 -08002573#define ATMEL_CONSOLE_DEVICE (&atmel_console)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002574
Andrew Victorafefc412006-06-19 19:53:19 +01002575/*
2576 * Early console initialization (before VM subsystem initialized).
2577 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002578static int __init atmel_console_init(void)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002579{
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002580 int ret;
Haavard Skinnemoen73e27982006-10-04 16:02:04 +02002581 if (atmel_default_console_device) {
Voss, Nikolaus0d0a3cc2011-08-10 14:02:29 +02002582 struct atmel_uart_data *pdata =
Jingoo Han574de552013-07-30 17:06:57 +09002583 dev_get_platdata(&atmel_default_console_device->dev);
Linus Torvaldsefb8d212011-10-26 15:11:09 +02002584 int id = pdata->num;
Jaeden Amerob78cd162016-01-26 12:34:49 +01002585 struct atmel_uart_port *atmel_port = &atmel_ports[id];
Voss, Nikolaus0d0a3cc2011-08-10 14:02:29 +02002586
Jaeden Amerob78cd162016-01-26 12:34:49 +01002587 atmel_port->backup_imr = 0;
2588 atmel_port->uart.line = id;
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002589
2590 add_preferred_console(ATMEL_DEVICENAME, id, NULL);
Jaeden Amerob78cd162016-01-26 12:34:49 +01002591 ret = atmel_init_port(atmel_port, atmel_default_console_device);
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002592 if (ret)
2593 return ret;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002594 register_console(&atmel_console);
Andrew Victorafefc412006-06-19 19:53:19 +01002595 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002596
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002597 return 0;
2598}
Remy Bohmerb843aa22008-02-08 04:21:01 -08002599
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002600console_initcall(atmel_console_init);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002601
Andrew Victorafefc412006-06-19 19:53:19 +01002602/*
2603 * Late console initialization.
2604 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002605static int __init atmel_late_console_init(void)
Andrew Victorafefc412006-06-19 19:53:19 +01002606{
Remy Bohmerb843aa22008-02-08 04:21:01 -08002607 if (atmel_default_console_device
2608 && !(atmel_console.flags & CON_ENABLED))
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002609 register_console(&atmel_console);
Andrew Victorafefc412006-06-19 19:53:19 +01002610
2611 return 0;
2612}
Remy Bohmerb843aa22008-02-08 04:21:01 -08002613
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002614core_initcall(atmel_late_console_init);
Andrew Victorafefc412006-06-19 19:53:19 +01002615
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002616static inline bool atmel_is_console_port(struct uart_port *port)
2617{
2618 return port->cons && port->cons->index == port->line;
2619}
2620
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002621#else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002622#define ATMEL_CONSOLE_DEVICE NULL
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002623
2624static inline bool atmel_is_console_port(struct uart_port *port)
2625{
2626 return false;
2627}
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002628#endif
2629
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002630static struct uart_driver atmel_uart = {
Remy Bohmerb843aa22008-02-08 04:21:01 -08002631 .owner = THIS_MODULE,
2632 .driver_name = "atmel_serial",
2633 .dev_name = ATMEL_DEVICENAME,
2634 .major = SERIAL_ATMEL_MAJOR,
2635 .minor = MINOR_START,
2636 .nr = ATMEL_MAX_UART,
2637 .cons = ATMEL_CONSOLE_DEVICE,
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002638};
2639
Andrew Victorafefc412006-06-19 19:53:19 +01002640#ifdef CONFIG_PM
Haavard Skinnemoenf826caa2008-02-24 14:34:45 +01002641static bool atmel_serial_clk_will_stop(void)
2642{
2643#ifdef CONFIG_ARCH_AT91
2644 return at91_suspend_entering_slow_clock();
2645#else
2646 return false;
2647#endif
2648}
2649
Remy Bohmerb843aa22008-02-08 04:21:01 -08002650static int atmel_serial_suspend(struct platform_device *pdev,
2651 pm_message_t state)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002652{
Andrew Victorafefc412006-06-19 19:53:19 +01002653 struct uart_port *port = platform_get_drvdata(pdev);
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08002654 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002655
Haavard Skinnemoene1c609e2008-03-14 14:54:13 +01002656 if (atmel_is_console_port(port) && console_suspend_enabled) {
2657 /* Drain the TX shifter */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002658 while (!(atmel_uart_readl(port, ATMEL_US_CSR) &
2659 ATMEL_US_TXEMPTY))
Haavard Skinnemoene1c609e2008-03-14 14:54:13 +01002660 cpu_relax();
2661 }
2662
Anti Sullinf05596d2008-09-22 13:57:54 -07002663 /* we can not wake up if we're running on slow clock */
2664 atmel_port->may_wakeup = device_may_wakeup(&pdev->dev);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01002665 if (atmel_serial_clk_will_stop()) {
2666 unsigned long flags;
2667
2668 spin_lock_irqsave(&atmel_port->lock_suspended, flags);
2669 atmel_port->suspended = true;
2670 spin_unlock_irqrestore(&atmel_port->lock_suspended, flags);
Anti Sullinf05596d2008-09-22 13:57:54 -07002671 device_set_wakeup_enable(&pdev->dev, 0);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01002672 }
Anti Sullinf05596d2008-09-22 13:57:54 -07002673
2674 uart_suspend_port(&atmel_uart, port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002675
2676 return 0;
2677}
2678
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002679static int atmel_serial_resume(struct platform_device *pdev)
Andrew Victorafefc412006-06-19 19:53:19 +01002680{
2681 struct uart_port *port = platform_get_drvdata(pdev);
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08002682 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01002683 unsigned long flags;
2684
2685 spin_lock_irqsave(&atmel_port->lock_suspended, flags);
2686 if (atmel_port->pending) {
2687 atmel_handle_receive(port, atmel_port->pending);
2688 atmel_handle_status(port, atmel_port->pending,
2689 atmel_port->pending_status);
2690 atmel_handle_transmit(port, atmel_port->pending);
2691 atmel_port->pending = 0;
2692 }
2693 atmel_port->suspended = false;
2694 spin_unlock_irqrestore(&atmel_port->lock_suspended, flags);
Andrew Victorafefc412006-06-19 19:53:19 +01002695
Anti Sullinf05596d2008-09-22 13:57:54 -07002696 uart_resume_port(&atmel_uart, port);
2697 device_set_wakeup_enable(&pdev->dev, atmel_port->may_wakeup);
Andrew Victorafefc412006-06-19 19:53:19 +01002698
2699 return 0;
2700}
2701#else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002702#define atmel_serial_suspend NULL
2703#define atmel_serial_resume NULL
Andrew Victorafefc412006-06-19 19:53:19 +01002704#endif
2705
Jaeden Amerob78cd162016-01-26 12:34:49 +01002706static void atmel_serial_probe_fifos(struct atmel_uart_port *atmel_port,
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002707 struct platform_device *pdev)
2708{
Jaeden Amerob78cd162016-01-26 12:34:49 +01002709 atmel_port->fifo_size = 0;
2710 atmel_port->rts_low = 0;
2711 atmel_port->rts_high = 0;
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002712
2713 if (of_property_read_u32(pdev->dev.of_node,
2714 "atmel,fifo-size",
Jaeden Amerob78cd162016-01-26 12:34:49 +01002715 &atmel_port->fifo_size))
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002716 return;
2717
Jaeden Amerob78cd162016-01-26 12:34:49 +01002718 if (!atmel_port->fifo_size)
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002719 return;
2720
Jaeden Amerob78cd162016-01-26 12:34:49 +01002721 if (atmel_port->fifo_size < ATMEL_MIN_FIFO_SIZE) {
2722 atmel_port->fifo_size = 0;
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002723 dev_err(&pdev->dev, "Invalid FIFO size\n");
2724 return;
2725 }
2726
2727 /*
2728 * 0 <= rts_low <= rts_high <= fifo_size
2729 * Once their CTS line asserted by the remote peer, some x86 UARTs tend
2730 * to flush their internal TX FIFO, commonly up to 16 data, before
2731 * actually stopping to send new data. So we try to set the RTS High
2732 * Threshold to a reasonably high value respecting this 16 data
2733 * empirical rule when possible.
2734 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002735 atmel_port->rts_high = max_t(int, atmel_port->fifo_size >> 1,
2736 atmel_port->fifo_size - ATMEL_RTS_HIGH_OFFSET);
2737 atmel_port->rts_low = max_t(int, atmel_port->fifo_size >> 2,
2738 atmel_port->fifo_size - ATMEL_RTS_LOW_OFFSET);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002739
2740 dev_info(&pdev->dev, "Using FIFO (%u data)\n",
Jaeden Amerob78cd162016-01-26 12:34:49 +01002741 atmel_port->fifo_size);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002742 dev_dbg(&pdev->dev, "RTS High Threshold : %2u data\n",
Jaeden Amerob78cd162016-01-26 12:34:49 +01002743 atmel_port->rts_high);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002744 dev_dbg(&pdev->dev, "RTS Low Threshold : %2u data\n",
Jaeden Amerob78cd162016-01-26 12:34:49 +01002745 atmel_port->rts_low);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002746}
2747
Bill Pemberton9671f092012-11-19 13:21:50 -05002748static int atmel_serial_probe(struct platform_device *pdev)
Andrew Victorafefc412006-06-19 19:53:19 +01002749{
Jaeden Amerob78cd162016-01-26 12:34:49 +01002750 struct atmel_uart_port *atmel_port;
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +02002751 struct device_node *np = pdev->dev.of_node;
Jingoo Han574de552013-07-30 17:06:57 +09002752 struct atmel_uart_data *pdata = dev_get_platdata(&pdev->dev);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002753 void *data;
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002754 int ret = -ENODEV;
Ricardo Ribalda Delgadobd737f82014-11-06 09:23:00 +01002755 bool rs485_enabled;
Andrew Victorafefc412006-06-19 19:53:19 +01002756
Haavard Skinnemoen9d09daf2009-10-26 16:50:02 -07002757 BUILD_BUG_ON(ATMEL_SERIAL_RINGSIZE & (ATMEL_SERIAL_RINGSIZE - 1));
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002758
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +02002759 if (np)
2760 ret = of_alias_get_id(np, "serial");
2761 else
2762 if (pdata)
2763 ret = pdata->num;
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002764
2765 if (ret < 0)
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +02002766 /* port id not found in platform data nor device-tree aliases:
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002767 * auto-enumerate it */
Pawel Wieczorkiewicz503bded2013-02-20 17:26:20 +01002768 ret = find_first_zero_bit(atmel_ports_in_use, ATMEL_MAX_UART);
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002769
Pawel Wieczorkiewicz503bded2013-02-20 17:26:20 +01002770 if (ret >= ATMEL_MAX_UART) {
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002771 ret = -ENODEV;
2772 goto err;
2773 }
2774
Pawel Wieczorkiewicz503bded2013-02-20 17:26:20 +01002775 if (test_and_set_bit(ret, atmel_ports_in_use)) {
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002776 /* port already in use */
2777 ret = -EBUSY;
2778 goto err;
2779 }
2780
Jaeden Amerob78cd162016-01-26 12:34:49 +01002781 atmel_port = &atmel_ports[ret];
2782 atmel_port->backup_imr = 0;
2783 atmel_port->uart.line = ret;
2784 atmel_serial_probe_fifos(atmel_port, pdev);
Linus Walleij354e57f2013-11-07 10:25:55 +01002785
Nicolas Ferre98f20822016-06-26 09:44:49 +02002786 atomic_set(&atmel_port->tasklet_shutdown, 0);
Jaeden Amerob78cd162016-01-26 12:34:49 +01002787 spin_lock_init(&atmel_port->lock_suspended);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01002788
Jaeden Amerob78cd162016-01-26 12:34:49 +01002789 ret = atmel_init_port(atmel_port, pdev);
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002790 if (ret)
Cyrille Pitchen6fbb9bd2014-12-09 14:31:34 +01002791 goto err_clear_bit;
Andrew Victorafefc412006-06-19 19:53:19 +01002792
Jaeden Amerob78cd162016-01-26 12:34:49 +01002793 atmel_port->gpios = mctrl_gpio_init(&atmel_port->uart, 0);
2794 if (IS_ERR(atmel_port->gpios)) {
2795 ret = PTR_ERR(atmel_port->gpios);
Uwe Kleine-König18dfef92015-10-18 21:34:45 +02002796 goto err_clear_bit;
2797 }
2798
Jaeden Amerob78cd162016-01-26 12:34:49 +01002799 if (!atmel_use_pdc_rx(&atmel_port->uart)) {
Chip Coldwella6670612008-02-08 04:21:06 -08002800 ret = -ENOMEM;
Haavard Skinnemoen64334712008-02-08 04:21:07 -08002801 data = kmalloc(sizeof(struct atmel_uart_char)
2802 * ATMEL_SERIAL_RINGSIZE, GFP_KERNEL);
Chip Coldwella6670612008-02-08 04:21:06 -08002803 if (!data)
2804 goto err_alloc_ring;
Jaeden Amerob78cd162016-01-26 12:34:49 +01002805 atmel_port->rx_ring.buf = data;
Chip Coldwella6670612008-02-08 04:21:06 -08002806 }
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002807
Jaeden Amerob78cd162016-01-26 12:34:49 +01002808 rs485_enabled = atmel_port->uart.rs485.flags & SER_RS485_ENABLED;
Ricardo Ribalda Delgadobd737f82014-11-06 09:23:00 +01002809
Jaeden Amerob78cd162016-01-26 12:34:49 +01002810 ret = uart_add_one_port(&atmel_uart, &atmel_port->uart);
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002811 if (ret)
2812 goto err_add_port;
2813
Albin Tonnerre8da14b52009-07-29 15:04:18 -07002814#ifdef CONFIG_SERIAL_ATMEL_CONSOLE
Jaeden Amerob78cd162016-01-26 12:34:49 +01002815 if (atmel_is_console_port(&atmel_port->uart)
David Brownell06a7f052008-11-06 12:53:40 -08002816 && ATMEL_CONSOLE_DEVICE->flags & CON_ENABLED) {
2817 /*
2818 * The serial core enabled the clock for us, so undo
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002819 * the clk_prepare_enable() in atmel_console_setup()
David Brownell06a7f052008-11-06 12:53:40 -08002820 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002821 clk_disable_unprepare(atmel_port->clk);
David Brownell06a7f052008-11-06 12:53:40 -08002822 }
Albin Tonnerre8da14b52009-07-29 15:04:18 -07002823#endif
David Brownell06a7f052008-11-06 12:53:40 -08002824
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002825 device_init_wakeup(&pdev->dev, 1);
Jaeden Amerob78cd162016-01-26 12:34:49 +01002826 platform_set_drvdata(pdev, atmel_port);
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002827
Cyrille Pitchend4f64182014-12-09 14:31:33 +01002828 /*
2829 * The peripheral clock has been disabled by atmel_init_port():
2830 * enable it before accessing I/O registers
2831 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002832 clk_prepare_enable(atmel_port->clk);
Cyrille Pitchend4f64182014-12-09 14:31:33 +01002833
Ricardo Ribalda Delgadobd737f82014-11-06 09:23:00 +01002834 if (rs485_enabled) {
Jaeden Amerob78cd162016-01-26 12:34:49 +01002835 atmel_uart_writel(&atmel_port->uart, ATMEL_US_MR,
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002836 ATMEL_US_USMODE_NORMAL);
Jaeden Amerob78cd162016-01-26 12:34:49 +01002837 atmel_uart_writel(&atmel_port->uart, ATMEL_US_CR,
2838 ATMEL_US_RTSEN);
Claudio Scordino5dfbd1d72011-01-13 15:45:39 -08002839 }
2840
Elen Song055560b2013-07-22 16:30:29 +08002841 /*
2842 * Get port name of usart or uart
2843 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002844 atmel_get_ip_name(&atmel_port->uart);
Elen Song055560b2013-07-22 16:30:29 +08002845
Cyrille Pitchend4f64182014-12-09 14:31:33 +01002846 /*
2847 * The peripheral clock can now safely be disabled till the port
2848 * is used
2849 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002850 clk_disable_unprepare(atmel_port->clk);
Cyrille Pitchend4f64182014-12-09 14:31:33 +01002851
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002852 return 0;
2853
2854err_add_port:
Jaeden Amerob78cd162016-01-26 12:34:49 +01002855 kfree(atmel_port->rx_ring.buf);
2856 atmel_port->rx_ring.buf = NULL;
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002857err_alloc_ring:
Jaeden Amerob78cd162016-01-26 12:34:49 +01002858 if (!atmel_is_console_port(&atmel_port->uart)) {
2859 clk_put(atmel_port->clk);
2860 atmel_port->clk = NULL;
Andrew Victorafefc412006-06-19 19:53:19 +01002861 }
Cyrille Pitchen6fbb9bd2014-12-09 14:31:34 +01002862err_clear_bit:
Jaeden Amerob78cd162016-01-26 12:34:49 +01002863 clear_bit(atmel_port->uart.line, atmel_ports_in_use);
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002864err:
Andrew Victorafefc412006-06-19 19:53:19 +01002865 return ret;
2866}
2867
Romain Izardf4a8ab042016-02-26 11:15:04 +01002868/*
2869 * Even if the driver is not modular, it makes sense to be able to
2870 * unbind a device: there can be many bound devices, and there are
2871 * situations where dynamic binding and unbinding can be useful.
2872 *
2873 * For example, a connected device can require a specific firmware update
2874 * protocol that needs bitbanging on IO lines, but use the regular serial
2875 * port in the normal case.
2876 */
2877static int atmel_serial_remove(struct platform_device *pdev)
2878{
2879 struct uart_port *port = platform_get_drvdata(pdev);
2880 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2881 int ret = 0;
2882
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02002883 tasklet_kill(&atmel_port->tasklet_rx);
2884 tasklet_kill(&atmel_port->tasklet_tx);
Romain Izardf4a8ab042016-02-26 11:15:04 +01002885
2886 device_init_wakeup(&pdev->dev, 0);
2887
2888 ret = uart_remove_one_port(&atmel_uart, port);
2889
2890 kfree(atmel_port->rx_ring.buf);
2891
2892 /* "port" is allocated statically, so we shouldn't free it */
2893
2894 clear_bit(port->line, atmel_ports_in_use);
2895
2896 clk_put(atmel_port->clk);
2897 atmel_port->clk = NULL;
2898
2899 return ret;
2900}
2901
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002902static struct platform_driver atmel_serial_driver = {
2903 .probe = atmel_serial_probe,
Romain Izardf4a8ab042016-02-26 11:15:04 +01002904 .remove = atmel_serial_remove,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002905 .suspend = atmel_serial_suspend,
2906 .resume = atmel_serial_resume,
Andrew Victorafefc412006-06-19 19:53:19 +01002907 .driver = {
Paul Gortmakerc39dfeb2015-10-18 18:21:16 -04002908 .name = "atmel_usart",
2909 .of_match_table = of_match_ptr(atmel_serial_dt_ids),
Andrew Victorafefc412006-06-19 19:53:19 +01002910 },
2911};
2912
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002913static int __init atmel_serial_init(void)
Andrew Victorafefc412006-06-19 19:53:19 +01002914{
2915 int ret;
2916
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002917 ret = uart_register_driver(&atmel_uart);
Andrew Victorafefc412006-06-19 19:53:19 +01002918 if (ret)
2919 return ret;
2920
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002921 ret = platform_driver_register(&atmel_serial_driver);
Andrew Victorafefc412006-06-19 19:53:19 +01002922 if (ret)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002923 uart_unregister_driver(&atmel_uart);
Andrew Victorafefc412006-06-19 19:53:19 +01002924
2925 return ret;
2926}
Paul Gortmakerc39dfeb2015-10-18 18:21:16 -04002927device_initcall(atmel_serial_init);