blob: 7929c0285d1d42d9b6dd3744edef451048be28a6 [file] [log] [blame]
Zhi Wange4734052016-05-01 07:42:16 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Zhi Wang <zhi.a.wang@intel.com>
25 *
26 * Contributors:
27 * Ping Gao <ping.a.gao@intel.com>
28 * Tina Zhang <tina.zhang@intel.com>
29 * Chanbin Du <changbin.du@intel.com>
30 * Min He <min.he@intel.com>
31 * Bing Niu <bing.niu@intel.com>
32 * Zhenyu Wang <zhenyuw@linux.intel.com>
33 *
34 */
35
Zhi Wange4734052016-05-01 07:42:16 -040036#include <linux/kthread.h>
37
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080038#include "i915_drv.h"
39#include "gvt.h"
40
Zhi Wange4734052016-05-01 07:42:16 -040041#define RING_CTX_OFF(x) \
42 offsetof(struct execlist_ring_context, x)
43
Du, Changbin999ccb42016-10-20 14:08:47 +080044static void set_context_pdp_root_pointer(
45 struct execlist_ring_context *ring_context,
Zhi Wange4734052016-05-01 07:42:16 -040046 u32 pdp[8])
47{
48 struct execlist_mmio_pair *pdp_pair = &ring_context->pdp3_UDW;
49 int i;
50
51 for (i = 0; i < 8; i++)
52 pdp_pair[i].val = pdp[7 - i];
53}
54
55static int populate_shadow_context(struct intel_vgpu_workload *workload)
56{
57 struct intel_vgpu *vgpu = workload->vgpu;
58 struct intel_gvt *gvt = vgpu->gvt;
59 int ring_id = workload->ring_id;
60 struct i915_gem_context *shadow_ctx = workload->vgpu->shadow_ctx;
61 struct drm_i915_gem_object *ctx_obj =
62 shadow_ctx->engine[ring_id].state->obj;
63 struct execlist_ring_context *shadow_ring_context;
64 struct page *page;
65 void *dst;
66 unsigned long context_gpa, context_page_num;
67 int i;
68
69 gvt_dbg_sched("ring id %d workload lrca %x", ring_id,
70 workload->ctx_desc.lrca);
71
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030072 context_page_num = gvt->dev_priv->engine[ring_id]->context_size;
Zhi Wange4734052016-05-01 07:42:16 -040073
74 context_page_num = context_page_num >> PAGE_SHIFT;
75
76 if (IS_BROADWELL(gvt->dev_priv) && ring_id == RCS)
77 context_page_num = 19;
78
79 i = 2;
80
81 while (i < context_page_num) {
82 context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
83 (u32)((workload->ctx_desc.lrca + i) <<
84 GTT_PAGE_SHIFT));
85 if (context_gpa == INTEL_GVT_INVALID_ADDR) {
Tina Zhang695fbc02017-03-10 04:26:53 -050086 gvt_vgpu_err("Invalid guest context descriptor\n");
Zhi Wange4734052016-05-01 07:42:16 -040087 return -EINVAL;
88 }
89
90 page = i915_gem_object_get_page(ctx_obj, LRC_PPHWSP_PN + i);
Xiaoguang Chenc7549362016-11-03 18:38:30 +080091 dst = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -040092 intel_gvt_hypervisor_read_gpa(vgpu, context_gpa, dst,
93 GTT_PAGE_SIZE);
Xiaoguang Chenc7549362016-11-03 18:38:30 +080094 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -040095 i++;
96 }
97
98 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Xiaoguang Chenc7549362016-11-03 18:38:30 +080099 shadow_ring_context = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400100
101#define COPY_REG(name) \
102 intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
103 + RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
104
105 COPY_REG(ctx_ctrl);
106 COPY_REG(ctx_timestamp);
107
108 if (ring_id == RCS) {
109 COPY_REG(bb_per_ctx_ptr);
110 COPY_REG(rcs_indirect_ctx);
111 COPY_REG(rcs_indirect_ctx_offset);
112 }
113#undef COPY_REG
114
115 set_context_pdp_root_pointer(shadow_ring_context,
116 workload->shadow_mm->shadow_page_table);
117
118 intel_gvt_hypervisor_read_gpa(vgpu,
119 workload->ring_context_gpa +
120 sizeof(*shadow_ring_context),
121 (void *)shadow_ring_context +
122 sizeof(*shadow_ring_context),
123 GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
124
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800125 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400126 return 0;
127}
128
Changbin Dubc2d4b62017-03-22 12:35:31 +0800129static inline bool is_gvt_request(struct drm_i915_gem_request *req)
130{
131 return i915_gem_context_force_single_submission(req->ctx);
132}
133
Zhi Wange4734052016-05-01 07:42:16 -0400134static int shadow_context_status_change(struct notifier_block *nb,
135 unsigned long action, void *data)
136{
Changbin Du3fc03062017-03-13 10:47:11 +0800137 struct drm_i915_gem_request *req = (struct drm_i915_gem_request *)data;
138 struct intel_gvt *gvt = container_of(nb, struct intel_gvt,
139 shadow_ctx_notifier_block[req->engine->id]);
140 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
Changbin Du0e86cc92017-05-04 10:52:38 +0800141 enum intel_engine_id ring_id = req->engine->id;
142 struct intel_vgpu_workload *workload;
Zhi Wange4734052016-05-01 07:42:16 -0400143
Changbin Du0e86cc92017-05-04 10:52:38 +0800144 if (!is_gvt_request(req)) {
145 spin_lock_bh(&scheduler->mmio_context_lock);
146 if (action == INTEL_CONTEXT_SCHEDULE_IN &&
147 scheduler->engine_owner[ring_id]) {
148 /* Switch ring from vGPU to host. */
149 intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
150 NULL, ring_id);
151 scheduler->engine_owner[ring_id] = NULL;
152 }
153 spin_unlock_bh(&scheduler->mmio_context_lock);
154
155 return NOTIFY_OK;
156 }
157
158 workload = scheduler->current_workload[ring_id];
159 if (unlikely(!workload))
Chuanxiao Dong9272f732017-02-17 19:29:52 +0800160 return NOTIFY_OK;
161
Zhi Wange4734052016-05-01 07:42:16 -0400162 switch (action) {
163 case INTEL_CONTEXT_SCHEDULE_IN:
Changbin Du0e86cc92017-05-04 10:52:38 +0800164 spin_lock_bh(&scheduler->mmio_context_lock);
165 if (workload->vgpu != scheduler->engine_owner[ring_id]) {
166 /* Switch ring from host to vGPU or vGPU to vGPU. */
167 intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
168 workload->vgpu, ring_id);
169 scheduler->engine_owner[ring_id] = workload->vgpu;
170 } else
171 gvt_dbg_sched("skip ring %d mmio switch for vgpu%d\n",
172 ring_id, workload->vgpu->id);
173 spin_unlock_bh(&scheduler->mmio_context_lock);
Zhi Wange4734052016-05-01 07:42:16 -0400174 atomic_set(&workload->shadow_ctx_active, 1);
175 break;
176 case INTEL_CONTEXT_SCHEDULE_OUT:
Zhi Wange4734052016-05-01 07:42:16 -0400177 atomic_set(&workload->shadow_ctx_active, 0);
178 break;
179 default:
180 WARN_ON(1);
181 return NOTIFY_OK;
182 }
183 wake_up(&workload->shadow_ctx_status_wq);
184 return NOTIFY_OK;
185}
186
Ping Gao89ea20b2017-06-29 12:22:42 +0800187/**
188 * intel_gvt_scan_and_shadow_workload - audit the workload by scanning and
189 * shadow it as well, include ringbuffer,wa_ctx and ctx.
190 * @workload: an abstract entity for each execlist submission.
191 *
192 * This function is called before the workload submitting to i915, to make
193 * sure the content of the workload is valid.
194 */
195int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
Zhi Wange4734052016-05-01 07:42:16 -0400196{
Zhi Wange4734052016-05-01 07:42:16 -0400197 int ring_id = workload->ring_id;
198 struct i915_gem_context *shadow_ctx = workload->vgpu->shadow_ctx;
199 struct drm_i915_private *dev_priv = workload->vgpu->gvt->dev_priv;
Chris Wilson0eb742d2016-10-20 17:29:36 +0800200 struct drm_i915_gem_request *rq;
Tina Zhang695fbc02017-03-10 04:26:53 -0500201 struct intel_vgpu *vgpu = workload->vgpu;
Zhi Wange4734052016-05-01 07:42:16 -0400202 int ret;
203
Zhenyu Wang03806ed2017-02-13 17:07:19 +0800204 shadow_ctx->desc_template &= ~(0x3 << GEN8_CTX_ADDRESSING_MODE_SHIFT);
205 shadow_ctx->desc_template |= workload->ctx_desc.addressing_mode <<
Zhi Wange4734052016-05-01 07:42:16 -0400206 GEN8_CTX_ADDRESSING_MODE_SHIFT;
207
Chris Wilson0eb742d2016-10-20 17:29:36 +0800208 rq = i915_gem_request_alloc(dev_priv->engine[ring_id], shadow_ctx);
209 if (IS_ERR(rq)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500210 gvt_vgpu_err("fail to allocate gem request\n");
Zhenyu Wang53d6f8122016-11-24 15:55:49 +0800211 ret = PTR_ERR(rq);
212 goto out;
Zhi Wange4734052016-05-01 07:42:16 -0400213 }
214
Chris Wilson0eb742d2016-10-20 17:29:36 +0800215 gvt_dbg_sched("ring id %d get i915 gem request %p\n", ring_id, rq);
216
217 workload->req = i915_gem_request_get(rq);
Zhi Wange4734052016-05-01 07:42:16 -0400218
Ping Gao89ea20b2017-06-29 12:22:42 +0800219 ret = intel_gvt_scan_and_shadow_ringbuffer(workload);
Zhi Wangbe1da702016-05-03 18:26:57 -0400220 if (ret)
Pei Zhang90d27a12016-11-14 18:02:57 +0800221 goto out;
Zhi Wangbe1da702016-05-03 18:26:57 -0400222
Tina Zhang17f1b1a2017-03-15 23:16:01 -0400223 if ((workload->ring_id == RCS) &&
224 (workload->wa_ctx.indirect_ctx.size != 0)) {
225 ret = intel_gvt_scan_and_shadow_wa_ctx(&workload->wa_ctx);
226 if (ret)
227 goto out;
228 }
Zhi Wangbe1da702016-05-03 18:26:57 -0400229
Zhi Wange4734052016-05-01 07:42:16 -0400230 ret = populate_shadow_context(workload);
Ping Gao89ea20b2017-06-29 12:22:42 +0800231
232out:
233 return ret;
234}
235
236static int dispatch_workload(struct intel_vgpu_workload *workload)
237{
238 int ring_id = workload->ring_id;
239 struct i915_gem_context *shadow_ctx = workload->vgpu->shadow_ctx;
240 struct drm_i915_private *dev_priv = workload->vgpu->gvt->dev_priv;
241 struct intel_engine_cs *engine = dev_priv->engine[ring_id];
242 struct intel_vgpu *vgpu = workload->vgpu;
243 struct intel_ring *ring;
244 int ret = 0;
245
246 gvt_dbg_sched("ring id %d prepare to dispatch workload %p\n",
247 ring_id, workload);
248
249 mutex_lock(&dev_priv->drm.struct_mutex);
250
251 ret = intel_gvt_scan_and_shadow_workload(workload);
Zhi Wange4734052016-05-01 07:42:16 -0400252 if (ret)
Pei Zhang90d27a12016-11-14 18:02:57 +0800253 goto out;
Zhi Wange4734052016-05-01 07:42:16 -0400254
255 if (workload->prepare) {
256 ret = workload->prepare(workload);
257 if (ret)
Pei Zhang90d27a12016-11-14 18:02:57 +0800258 goto out;
Zhi Wange4734052016-05-01 07:42:16 -0400259 }
260
Ping Gao89ea20b2017-06-29 12:22:42 +0800261 /* pin shadow context by gvt even the shadow context will be pinned
262 * when i915 alloc request. That is because gvt will update the guest
263 * context from shadow context when workload is completed, and at that
264 * moment, i915 may already unpined the shadow context to make the
265 * shadow_ctx pages invalid. So gvt need to pin itself. After update
266 * the guest context, gvt can unpin the shadow_ctx safely.
267 */
268 ring = engine->context_pin(engine, shadow_ctx);
269 if (IS_ERR(ring)) {
270 ret = PTR_ERR(ring);
271 gvt_vgpu_err("fail to pin shadow context\n");
272 goto out;
273 }
Zhi Wange4734052016-05-01 07:42:16 -0400274
Pei Zhang90d27a12016-11-14 18:02:57 +0800275out:
276 if (ret)
277 workload->status = ret;
Chris Wilson0eb742d2016-10-20 17:29:36 +0800278
Ping Gao89ea20b2017-06-29 12:22:42 +0800279 if (!IS_ERR_OR_NULL(workload->req)) {
280 gvt_dbg_sched("ring id %d submit workload to i915 %p\n",
281 ring_id, workload->req);
282 i915_add_request(workload->req);
283 workload->dispatched = true;
284 }
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800285
Pei Zhang90d27a12016-11-14 18:02:57 +0800286 mutex_unlock(&dev_priv->drm.struct_mutex);
Zhi Wange4734052016-05-01 07:42:16 -0400287 return ret;
288}
289
290static struct intel_vgpu_workload *pick_next_workload(
291 struct intel_gvt *gvt, int ring_id)
292{
293 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
294 struct intel_vgpu_workload *workload = NULL;
295
296 mutex_lock(&gvt->lock);
297
298 /*
299 * no current vgpu / will be scheduled out / no workload
300 * bail out
301 */
302 if (!scheduler->current_vgpu) {
303 gvt_dbg_sched("ring id %d stop - no current vgpu\n", ring_id);
304 goto out;
305 }
306
307 if (scheduler->need_reschedule) {
308 gvt_dbg_sched("ring id %d stop - will reschedule\n", ring_id);
309 goto out;
310 }
311
Zhenyu Wang954180a2017-04-12 14:22:50 +0800312 if (list_empty(workload_q_head(scheduler->current_vgpu, ring_id)))
Zhi Wange4734052016-05-01 07:42:16 -0400313 goto out;
Zhi Wange4734052016-05-01 07:42:16 -0400314
315 /*
316 * still have current workload, maybe the workload disptacher
317 * fail to submit it for some reason, resubmit it.
318 */
319 if (scheduler->current_workload[ring_id]) {
320 workload = scheduler->current_workload[ring_id];
321 gvt_dbg_sched("ring id %d still have current workload %p\n",
322 ring_id, workload);
323 goto out;
324 }
325
326 /*
327 * pick a workload as current workload
328 * once current workload is set, schedule policy routines
329 * will wait the current workload is finished when trying to
330 * schedule out a vgpu.
331 */
332 scheduler->current_workload[ring_id] = container_of(
333 workload_q_head(scheduler->current_vgpu, ring_id)->next,
334 struct intel_vgpu_workload, list);
335
336 workload = scheduler->current_workload[ring_id];
337
338 gvt_dbg_sched("ring id %d pick new workload %p\n", ring_id, workload);
339
340 atomic_inc(&workload->vgpu->running_workload_num);
341out:
342 mutex_unlock(&gvt->lock);
343 return workload;
344}
345
346static void update_guest_context(struct intel_vgpu_workload *workload)
347{
348 struct intel_vgpu *vgpu = workload->vgpu;
349 struct intel_gvt *gvt = vgpu->gvt;
350 int ring_id = workload->ring_id;
351 struct i915_gem_context *shadow_ctx = workload->vgpu->shadow_ctx;
352 struct drm_i915_gem_object *ctx_obj =
353 shadow_ctx->engine[ring_id].state->obj;
354 struct execlist_ring_context *shadow_ring_context;
355 struct page *page;
356 void *src;
357 unsigned long context_gpa, context_page_num;
358 int i;
359
360 gvt_dbg_sched("ring id %d workload lrca %x\n", ring_id,
361 workload->ctx_desc.lrca);
362
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300363 context_page_num = gvt->dev_priv->engine[ring_id]->context_size;
Zhi Wange4734052016-05-01 07:42:16 -0400364
365 context_page_num = context_page_num >> PAGE_SHIFT;
366
367 if (IS_BROADWELL(gvt->dev_priv) && ring_id == RCS)
368 context_page_num = 19;
369
370 i = 2;
371
372 while (i < context_page_num) {
373 context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
374 (u32)((workload->ctx_desc.lrca + i) <<
375 GTT_PAGE_SHIFT));
376 if (context_gpa == INTEL_GVT_INVALID_ADDR) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500377 gvt_vgpu_err("invalid guest context descriptor\n");
Zhi Wange4734052016-05-01 07:42:16 -0400378 return;
379 }
380
381 page = i915_gem_object_get_page(ctx_obj, LRC_PPHWSP_PN + i);
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800382 src = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400383 intel_gvt_hypervisor_write_gpa(vgpu, context_gpa, src,
384 GTT_PAGE_SIZE);
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800385 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400386 i++;
387 }
388
389 intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa +
390 RING_CTX_OFF(ring_header.val), &workload->rb_tail, 4);
391
392 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800393 shadow_ring_context = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400394
395#define COPY_REG(name) \
396 intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa + \
397 RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
398
399 COPY_REG(ctx_ctrl);
400 COPY_REG(ctx_timestamp);
401
402#undef COPY_REG
403
404 intel_gvt_hypervisor_write_gpa(vgpu,
405 workload->ring_context_gpa +
406 sizeof(*shadow_ring_context),
407 (void *)shadow_ring_context +
408 sizeof(*shadow_ring_context),
409 GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
410
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800411 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400412}
413
414static void complete_current_workload(struct intel_gvt *gvt, int ring_id)
415{
416 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
417 struct intel_vgpu_workload *workload;
Changbin Du440a9b92017-01-05 16:49:03 +0800418 struct intel_vgpu *vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -0400419 int event;
Zhi Wange4734052016-05-01 07:42:16 -0400420
421 mutex_lock(&gvt->lock);
422
423 workload = scheduler->current_workload[ring_id];
Changbin Du440a9b92017-01-05 16:49:03 +0800424 vgpu = workload->vgpu;
Zhi Wange4734052016-05-01 07:42:16 -0400425
Chuanxiao Dong8f1117a2017-03-06 13:05:24 +0800426 /* For the workload w/ request, needs to wait for the context
427 * switch to make sure request is completed.
428 * For the workload w/o request, directly complete the workload.
429 */
430 if (workload->req) {
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800431 struct drm_i915_private *dev_priv =
432 workload->vgpu->gvt->dev_priv;
433 struct intel_engine_cs *engine =
434 dev_priv->engine[workload->ring_id];
Zhi Wange4734052016-05-01 07:42:16 -0400435 wait_event(workload->shadow_ctx_status_wq,
436 !atomic_read(&workload->shadow_ctx_active));
437
Chuanxiao Dong0cf5ec42017-06-23 13:01:11 +0800438 /* If this request caused GPU hang, req->fence.error will
439 * be set to -EIO. Use -EIO to set workload status so
440 * that when this request caused GPU hang, didn't trigger
441 * context switch interrupt to guest.
442 */
443 if (likely(workload->status == -EINPROGRESS)) {
444 if (workload->req->fence.error == -EIO)
445 workload->status = -EIO;
446 else
447 workload->status = 0;
448 }
449
Chuanxiao Dong8f1117a2017-03-06 13:05:24 +0800450 i915_gem_request_put(fetch_and_zero(&workload->req));
Zhi Wangbe1da702016-05-03 18:26:57 -0400451
Chuanxiao Dong8f1117a2017-03-06 13:05:24 +0800452 if (!workload->status && !vgpu->resetting) {
453 update_guest_context(workload);
454
455 for_each_set_bit(event, workload->pending_events,
456 INTEL_GVT_EVENT_MAX)
457 intel_vgpu_trigger_virtual_event(vgpu, event);
458 }
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800459 mutex_lock(&dev_priv->drm.struct_mutex);
460 /* unpin shadow ctx as the shadow_ctx update is done */
461 engine->context_unpin(engine, workload->vgpu->shadow_ctx);
462 mutex_unlock(&dev_priv->drm.struct_mutex);
Zhi Wange4734052016-05-01 07:42:16 -0400463 }
464
465 gvt_dbg_sched("ring id %d complete workload %p status %d\n",
466 ring_id, workload, workload->status);
467
468 scheduler->current_workload[ring_id] = NULL;
469
Zhi Wange4734052016-05-01 07:42:16 -0400470 list_del_init(&workload->list);
471 workload->complete(workload);
472
Changbin Du440a9b92017-01-05 16:49:03 +0800473 atomic_dec(&vgpu->running_workload_num);
Zhi Wange4734052016-05-01 07:42:16 -0400474 wake_up(&scheduler->workload_complete_wq);
Ping Gaof100dae2017-05-24 09:14:11 +0800475
476 if (gvt->scheduler.need_reschedule)
477 intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EVENT_SCHED);
478
Zhi Wange4734052016-05-01 07:42:16 -0400479 mutex_unlock(&gvt->lock);
480}
481
482struct workload_thread_param {
483 struct intel_gvt *gvt;
484 int ring_id;
485};
486
487static int workload_thread(void *priv)
488{
489 struct workload_thread_param *p = (struct workload_thread_param *)priv;
490 struct intel_gvt *gvt = p->gvt;
491 int ring_id = p->ring_id;
492 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
493 struct intel_vgpu_workload *workload = NULL;
Tina Zhang695fbc02017-03-10 04:26:53 -0500494 struct intel_vgpu *vgpu = NULL;
Zhi Wange4734052016-05-01 07:42:16 -0400495 int ret;
Xu Hane3476c02017-03-29 10:13:59 +0800496 bool need_force_wake = IS_SKYLAKE(gvt->dev_priv)
497 || IS_KABYLAKE(gvt->dev_priv);
Du, Changbine45d7b72016-10-27 11:10:31 +0800498 DEFINE_WAIT_FUNC(wait, woken_wake_function);
Zhi Wange4734052016-05-01 07:42:16 -0400499
500 kfree(p);
501
502 gvt_dbg_core("workload thread for ring %d started\n", ring_id);
503
504 while (!kthread_should_stop()) {
Du, Changbine45d7b72016-10-27 11:10:31 +0800505 add_wait_queue(&scheduler->waitq[ring_id], &wait);
506 do {
507 workload = pick_next_workload(gvt, ring_id);
508 if (workload)
509 break;
510 wait_woken(&wait, TASK_INTERRUPTIBLE,
511 MAX_SCHEDULE_TIMEOUT);
512 } while (!kthread_should_stop());
513 remove_wait_queue(&scheduler->waitq[ring_id], &wait);
Zhi Wange4734052016-05-01 07:42:16 -0400514
Du, Changbine45d7b72016-10-27 11:10:31 +0800515 if (!workload)
Zhi Wange4734052016-05-01 07:42:16 -0400516 break;
517
518 gvt_dbg_sched("ring id %d next workload %p vgpu %d\n",
519 workload->ring_id, workload,
520 workload->vgpu->id);
521
522 intel_runtime_pm_get(gvt->dev_priv);
523
Zhi Wange4734052016-05-01 07:42:16 -0400524 gvt_dbg_sched("ring id %d will dispatch workload %p\n",
525 workload->ring_id, workload);
526
527 if (need_force_wake)
528 intel_uncore_forcewake_get(gvt->dev_priv,
529 FORCEWAKE_ALL);
530
Pei Zhang90d27a12016-11-14 18:02:57 +0800531 mutex_lock(&gvt->lock);
Zhi Wange4734052016-05-01 07:42:16 -0400532 ret = dispatch_workload(workload);
Pei Zhang90d27a12016-11-14 18:02:57 +0800533 mutex_unlock(&gvt->lock);
Chris Wilson66bbc3b2016-10-19 11:11:44 +0100534
Zhi Wange4734052016-05-01 07:42:16 -0400535 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500536 vgpu = workload->vgpu;
537 gvt_vgpu_err("fail to dispatch workload, skip\n");
Zhi Wange4734052016-05-01 07:42:16 -0400538 goto complete;
539 }
540
541 gvt_dbg_sched("ring id %d wait workload %p\n",
542 workload->ring_id, workload);
Chris Wilson3dce2ac2017-03-08 22:08:08 +0000543 i915_wait_request(workload->req, 0, MAX_SCHEDULE_TIMEOUT);
Zhi Wange4734052016-05-01 07:42:16 -0400544
545complete:
Changbin Du3ce32742017-02-09 10:13:16 +0800546 gvt_dbg_sched("will complete workload %p, status: %d\n",
Zhi Wange4734052016-05-01 07:42:16 -0400547 workload, workload->status);
548
Changbin Du2e51ef32017-01-05 13:28:05 +0800549 complete_current_workload(gvt, ring_id);
550
Zhi Wange4734052016-05-01 07:42:16 -0400551 if (need_force_wake)
552 intel_uncore_forcewake_put(gvt->dev_priv,
553 FORCEWAKE_ALL);
554
Zhi Wange4734052016-05-01 07:42:16 -0400555 intel_runtime_pm_put(gvt->dev_priv);
Zhi Wange4734052016-05-01 07:42:16 -0400556 }
557 return 0;
558}
559
560void intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu)
561{
562 struct intel_gvt *gvt = vgpu->gvt;
563 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
564
565 if (atomic_read(&vgpu->running_workload_num)) {
566 gvt_dbg_sched("wait vgpu idle\n");
567
568 wait_event(scheduler->workload_complete_wq,
569 !atomic_read(&vgpu->running_workload_num));
570 }
571}
572
573void intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt)
574{
575 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
Changbin Du3fc03062017-03-13 10:47:11 +0800576 struct intel_engine_cs *engine;
577 enum intel_engine_id i;
Zhi Wange4734052016-05-01 07:42:16 -0400578
579 gvt_dbg_core("clean workload scheduler\n");
580
Changbin Du3fc03062017-03-13 10:47:11 +0800581 for_each_engine(engine, gvt->dev_priv, i) {
582 atomic_notifier_chain_unregister(
583 &engine->context_status_notifier,
584 &gvt->shadow_ctx_notifier_block[i]);
585 kthread_stop(scheduler->thread[i]);
Zhi Wange4734052016-05-01 07:42:16 -0400586 }
587}
588
589int intel_gvt_init_workload_scheduler(struct intel_gvt *gvt)
590{
591 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
592 struct workload_thread_param *param = NULL;
Changbin Du3fc03062017-03-13 10:47:11 +0800593 struct intel_engine_cs *engine;
594 enum intel_engine_id i;
Zhi Wange4734052016-05-01 07:42:16 -0400595 int ret;
Zhi Wange4734052016-05-01 07:42:16 -0400596
597 gvt_dbg_core("init workload scheduler\n");
598
599 init_waitqueue_head(&scheduler->workload_complete_wq);
600
Changbin Du3fc03062017-03-13 10:47:11 +0800601 for_each_engine(engine, gvt->dev_priv, i) {
Zhi Wange4734052016-05-01 07:42:16 -0400602 init_waitqueue_head(&scheduler->waitq[i]);
603
604 param = kzalloc(sizeof(*param), GFP_KERNEL);
605 if (!param) {
606 ret = -ENOMEM;
607 goto err;
608 }
609
610 param->gvt = gvt;
611 param->ring_id = i;
612
613 scheduler->thread[i] = kthread_run(workload_thread, param,
614 "gvt workload %d", i);
615 if (IS_ERR(scheduler->thread[i])) {
616 gvt_err("fail to create workload thread\n");
617 ret = PTR_ERR(scheduler->thread[i]);
618 goto err;
619 }
Changbin Du3fc03062017-03-13 10:47:11 +0800620
621 gvt->shadow_ctx_notifier_block[i].notifier_call =
622 shadow_context_status_change;
623 atomic_notifier_chain_register(&engine->context_status_notifier,
624 &gvt->shadow_ctx_notifier_block[i]);
Zhi Wange4734052016-05-01 07:42:16 -0400625 }
626 return 0;
627err:
628 intel_gvt_clean_workload_scheduler(gvt);
629 kfree(param);
630 param = NULL;
631 return ret;
632}
633
634void intel_vgpu_clean_gvt_context(struct intel_vgpu *vgpu)
635{
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100636 i915_gem_context_put(vgpu->shadow_ctx);
Zhi Wange4734052016-05-01 07:42:16 -0400637}
638
639int intel_vgpu_init_gvt_context(struct intel_vgpu *vgpu)
640{
641 atomic_set(&vgpu->running_workload_num, 0);
642
643 vgpu->shadow_ctx = i915_gem_context_create_gvt(
644 &vgpu->gvt->dev_priv->drm);
645 if (IS_ERR(vgpu->shadow_ctx))
646 return PTR_ERR(vgpu->shadow_ctx);
647
648 vgpu->shadow_ctx->engine[RCS].initialised = true;
649
Zhi Wange4734052016-05-01 07:42:16 -0400650 return 0;
651}