blob: 1c3e10599bd30f2dc2ebede9f1c3ce6b7c3858d1 [file] [log] [blame]
Larry Fingera619d1a2014-02-28 15:16:50 -06001/******************************************************************************
2 *
3 * Copyright(c) 2009-2014 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#include "../wifi.h"
27#include "../efuse.h"
28#include "../base.h"
29#include "../regd.h"
30#include "../cam.h"
31#include "../ps.h"
32#include "../pci.h"
33#include "reg.h"
34#include "def.h"
35#include "phy.h"
Larry Finger5c99f042014-09-26 16:40:25 -050036#include "../rtl8723com/phy_common.h"
Larry Fingera619d1a2014-02-28 15:16:50 -060037#include "dm.h"
38#include "../rtl8723com/dm_common.h"
39#include "fw.h"
40#include "../rtl8723com/fw_common.h"
41#include "led.h"
42#include "hw.h"
Larry Finger34ed7802014-09-22 09:39:27 -050043#include "../pwrseqcmd.h"
Larry Fingera619d1a2014-02-28 15:16:50 -060044#include "pwrseq.h"
45#include "../btcoexist/rtl_btc.h"
46
47#define LLT_CONFIG 5
48
49static void _rtl8723be_return_beacon_queue_skb(struct ieee80211_hw *hw)
50{
51 struct rtl_priv *rtlpriv = rtl_priv(hw);
52 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
53 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
Larry Finger5c99f042014-09-26 16:40:25 -050054 unsigned long flags;
Larry Fingera619d1a2014-02-28 15:16:50 -060055
Larry Finger5c99f042014-09-26 16:40:25 -050056 spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
Larry Fingera619d1a2014-02-28 15:16:50 -060057 while (skb_queue_len(&ring->queue)) {
58 struct rtl_tx_desc *entry = &ring->desc[ring->idx];
59 struct sk_buff *skb = __skb_dequeue(&ring->queue);
60
61 pci_unmap_single(rtlpci->pdev,
62 rtlpriv->cfg->ops->get_desc(
63 (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
64 skb->len, PCI_DMA_TODEVICE);
65 kfree_skb(skb);
66 ring->idx = (ring->idx + 1) % ring->entries;
67 }
Larry Finger5c99f042014-09-26 16:40:25 -050068 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
Larry Fingera619d1a2014-02-28 15:16:50 -060069}
70
71static void _rtl8723be_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
72 u8 set_bits, u8 clear_bits)
73{
74 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
75 struct rtl_priv *rtlpriv = rtl_priv(hw);
76
77 rtlpci->reg_bcn_ctrl_val |= set_bits;
78 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
79
Larry Finger5c99f042014-09-26 16:40:25 -050080 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
Larry Fingera619d1a2014-02-28 15:16:50 -060081}
82
83static void _rtl8723be_stop_tx_beacon(struct ieee80211_hw *hw)
84{
85 struct rtl_priv *rtlpriv = rtl_priv(hw);
86 u8 tmp1byte;
87
88 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
89 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
90 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
91 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
92 tmp1byte &= ~(BIT(0));
93 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
94}
95
96static void _rtl8723be_resume_tx_beacon(struct ieee80211_hw *hw)
97{
98 struct rtl_priv *rtlpriv = rtl_priv(hw);
99 u8 tmp1byte;
100
101 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
102 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
103 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
104 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
105 tmp1byte |= BIT(1);
106 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
107}
108
109static void _rtl8723be_enable_bcn_sub_func(struct ieee80211_hw *hw)
110{
111 _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(1));
112}
113
114static void _rtl8723be_disable_bcn_sub_func(struct ieee80211_hw *hw)
115{
116 _rtl8723be_set_bcn_ctrl_reg(hw, BIT(1), 0);
117}
118
119static void _rtl8723be_set_fw_clock_on(struct ieee80211_hw *hw, u8 rpwm_val,
Larry Finger5c99f042014-09-26 16:40:25 -0500120 bool b_need_turn_off_ckk)
Larry Fingera619d1a2014-02-28 15:16:50 -0600121{
122 struct rtl_priv *rtlpriv = rtl_priv(hw);
123 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Larry Finger5c99f042014-09-26 16:40:25 -0500124 bool b_support_remote_wake_up;
Larry Fingera619d1a2014-02-28 15:16:50 -0600125 u32 count = 0, isr_regaddr, content;
Larry Finger5c99f042014-09-26 16:40:25 -0500126 bool b_schedule_timer = b_need_turn_off_ckk;
Larry Fingera619d1a2014-02-28 15:16:50 -0600127 rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
Larry Finger5c99f042014-09-26 16:40:25 -0500128 (u8 *)(&b_support_remote_wake_up));
Larry Fingera619d1a2014-02-28 15:16:50 -0600129
130 if (!rtlhal->fw_ready)
131 return;
132 if (!rtlpriv->psc.fw_current_inpsmode)
133 return;
134
135 while (1) {
136 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
137 if (rtlhal->fw_clk_change_in_progress) {
138 while (rtlhal->fw_clk_change_in_progress) {
139 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
140 count++;
141 udelay(100);
142 if (count > 1000)
143 return;
144 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
145 }
146 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
147 } else {
148 rtlhal->fw_clk_change_in_progress = false;
149 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
150 break;
151 }
152 }
Larry Finger5c99f042014-09-26 16:40:25 -0500153
154 if (IS_IN_LOW_POWER_STATE(rtlhal->fw_ps_state)) {
Larry Fingera619d1a2014-02-28 15:16:50 -0600155 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
Larry Finger5c99f042014-09-26 16:40:25 -0500156 (u8 *)(&rpwm_val));
Larry Fingera619d1a2014-02-28 15:16:50 -0600157 if (FW_PS_IS_ACK(rpwm_val)) {
158 isr_regaddr = REG_HISR;
159 content = rtl_read_dword(rtlpriv, isr_regaddr);
160 while (!(content & IMR_CPWM) && (count < 500)) {
161 udelay(50);
162 count++;
163 content = rtl_read_dword(rtlpriv, isr_regaddr);
164 }
165
166 if (content & IMR_CPWM) {
167 rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
Larry Finger5c99f042014-09-26 16:40:25 -0500168 rtlhal->fw_ps_state = FW_PS_STATE_RF_ON;
Larry Fingera619d1a2014-02-28 15:16:50 -0600169 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Larry Finger5c99f042014-09-26 16:40:25 -0500170 "Receive CPWM INT!!! Set pHalData->FwPSState = %X\n",
Larry Fingera619d1a2014-02-28 15:16:50 -0600171 rtlhal->fw_ps_state);
172 }
173 }
Larry Finger5c99f042014-09-26 16:40:25 -0500174
Larry Fingera619d1a2014-02-28 15:16:50 -0600175 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
176 rtlhal->fw_clk_change_in_progress = false;
177 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
Larry Finger5c99f042014-09-26 16:40:25 -0500178 if (b_schedule_timer)
Larry Fingera619d1a2014-02-28 15:16:50 -0600179 mod_timer(&rtlpriv->works.fw_clockoff_timer,
180 jiffies + MSECS(10));
Larry Fingera619d1a2014-02-28 15:16:50 -0600181 } else {
182 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
183 rtlhal->fw_clk_change_in_progress = false;
184 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
185 }
186}
187
188static void _rtl8723be_set_fw_clock_off(struct ieee80211_hw *hw, u8 rpwm_val)
189{
190 struct rtl_priv *rtlpriv = rtl_priv(hw);
191 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
192 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
193 struct rtl8192_tx_ring *ring;
194 enum rf_pwrstate rtstate;
Larry Finger5c99f042014-09-26 16:40:25 -0500195 bool b_schedule_timer = false;
Larry Fingera619d1a2014-02-28 15:16:50 -0600196 u8 queue;
197
198 if (!rtlhal->fw_ready)
199 return;
200 if (!rtlpriv->psc.fw_current_inpsmode)
201 return;
202 if (!rtlhal->allow_sw_to_change_hwclc)
203 return;
204 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
205 if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
206 return;
207
208 for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
209 ring = &rtlpci->tx_ring[queue];
210 if (skb_queue_len(&ring->queue)) {
Larry Finger5c99f042014-09-26 16:40:25 -0500211 b_schedule_timer = true;
Larry Fingera619d1a2014-02-28 15:16:50 -0600212 break;
213 }
214 }
Larry Finger5c99f042014-09-26 16:40:25 -0500215
216 if (b_schedule_timer) {
Larry Fingera619d1a2014-02-28 15:16:50 -0600217 mod_timer(&rtlpriv->works.fw_clockoff_timer,
218 jiffies + MSECS(10));
219 return;
220 }
Larry Finger5c99f042014-09-26 16:40:25 -0500221
222 if (FW_PS_STATE(rtlhal->fw_ps_state) != FW_PS_STATE_RF_OFF_LOW_PWR) {
Larry Fingera619d1a2014-02-28 15:16:50 -0600223 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
224 if (!rtlhal->fw_clk_change_in_progress) {
225 rtlhal->fw_clk_change_in_progress = true;
226 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
227 rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
228 rtl_write_word(rtlpriv, REG_HISR, 0x0100);
229 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
Larry Finger5c99f042014-09-26 16:40:25 -0500230 (u8 *)(&rpwm_val));
Larry Fingera619d1a2014-02-28 15:16:50 -0600231 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
232 rtlhal->fw_clk_change_in_progress = false;
233 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
234 } else {
235 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
236 mod_timer(&rtlpriv->works.fw_clockoff_timer,
237 jiffies + MSECS(10));
238 }
239 }
Larry Finger5c99f042014-09-26 16:40:25 -0500240
Larry Fingera619d1a2014-02-28 15:16:50 -0600241}
242
243static void _rtl8723be_set_fw_ps_rf_on(struct ieee80211_hw *hw)
244{
245 u8 rpwm_val = 0;
Larry Finger5c99f042014-09-26 16:40:25 -0500246 rpwm_val |= (FW_PS_STATE_RF_OFF | FW_PS_ACK);
Larry Fingera619d1a2014-02-28 15:16:50 -0600247 _rtl8723be_set_fw_clock_on(hw, rpwm_val, true);
248}
249
250static void _rtl8723be_fwlps_leave(struct ieee80211_hw *hw)
251{
252 struct rtl_priv *rtlpriv = rtl_priv(hw);
253 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
254 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
255 bool fw_current_inps = false;
256 u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
257
258 if (ppsc->low_power_enable) {
Larry Finger5c99f042014-09-26 16:40:25 -0500259 rpwm_val = (FW_PS_STATE_ALL_ON | FW_PS_ACK);/* RF on */
Larry Fingera619d1a2014-02-28 15:16:50 -0600260 _rtl8723be_set_fw_clock_on(hw, rpwm_val, false);
261 rtlhal->allow_sw_to_change_hwclc = false;
262 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
Larry Finger5c99f042014-09-26 16:40:25 -0500263 (u8 *)(&fw_pwrmode));
Larry Fingera619d1a2014-02-28 15:16:50 -0600264 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
265 (u8 *)(&fw_current_inps));
266 } else {
Larry Finger5c99f042014-09-26 16:40:25 -0500267 rpwm_val = FW_PS_STATE_ALL_ON; /* RF on */
268 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
269 (u8 *)(&rpwm_val));
Larry Fingera619d1a2014-02-28 15:16:50 -0600270 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
Larry Finger5c99f042014-09-26 16:40:25 -0500271 (u8 *)(&fw_pwrmode));
Larry Fingera619d1a2014-02-28 15:16:50 -0600272 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
273 (u8 *)(&fw_current_inps));
274 }
Larry Finger5c99f042014-09-26 16:40:25 -0500275
Larry Fingera619d1a2014-02-28 15:16:50 -0600276}
277
278static void _rtl8723be_fwlps_enter(struct ieee80211_hw *hw)
279{
280 struct rtl_priv *rtlpriv = rtl_priv(hw);
281 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
282 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
283 bool fw_current_inps = true;
284 u8 rpwm_val;
285
286 if (ppsc->low_power_enable) {
Larry Finger5c99f042014-09-26 16:40:25 -0500287 rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR; /* RF off */
Larry Fingera619d1a2014-02-28 15:16:50 -0600288 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
289 (u8 *)(&fw_current_inps));
290 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
Larry Finger5c99f042014-09-26 16:40:25 -0500291 (u8 *)(&ppsc->fwctrl_psmode));
Larry Fingera619d1a2014-02-28 15:16:50 -0600292 rtlhal->allow_sw_to_change_hwclc = true;
293 _rtl8723be_set_fw_clock_off(hw, rpwm_val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600294 } else {
Larry Finger5c99f042014-09-26 16:40:25 -0500295 rpwm_val = FW_PS_STATE_RF_OFF; /* RF off */
Larry Fingera619d1a2014-02-28 15:16:50 -0600296 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
297 (u8 *)(&fw_current_inps));
298 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
Larry Finger5c99f042014-09-26 16:40:25 -0500299 (u8 *)(&ppsc->fwctrl_psmode));
300 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
301 (u8 *)(&rpwm_val));
Larry Fingera619d1a2014-02-28 15:16:50 -0600302 }
Larry Finger5c99f042014-09-26 16:40:25 -0500303
Larry Fingera619d1a2014-02-28 15:16:50 -0600304}
305
306void rtl8723be_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
307{
308 struct rtl_priv *rtlpriv = rtl_priv(hw);
309 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
310 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
311
312 switch (variable) {
313 case HW_VAR_RCR:
314 *((u32 *)(val)) = rtlpci->receive_config;
315 break;
316 case HW_VAR_RF_STATE:
317 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
318 break;
Larry Finger5c99f042014-09-26 16:40:25 -0500319 case HW_VAR_FWLPS_RF_ON:{
320 enum rf_pwrstate rfState;
Larry Fingera619d1a2014-02-28 15:16:50 -0600321 u32 val_rcr;
322
323 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
Larry Finger5c99f042014-09-26 16:40:25 -0500324 (u8 *)(&rfState));
325 if (rfState == ERFOFF) {
Larry Fingera619d1a2014-02-28 15:16:50 -0600326 *((bool *)(val)) = true;
327 } else {
328 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
329 val_rcr &= 0x00070000;
330 if (val_rcr)
331 *((bool *)(val)) = false;
332 else
333 *((bool *)(val)) = true;
334 }
Larry Finger5c99f042014-09-26 16:40:25 -0500335 }
336 break;
Larry Fingera619d1a2014-02-28 15:16:50 -0600337 case HW_VAR_FW_PSMODE_STATUS:
338 *((bool *)(val)) = ppsc->fw_current_inpsmode;
339 break;
Larry Finger5c99f042014-09-26 16:40:25 -0500340 case HW_VAR_CORRECT_TSF:{
Larry Fingera619d1a2014-02-28 15:16:50 -0600341 u64 tsf;
342 u32 *ptsf_low = (u32 *)&tsf;
343 u32 *ptsf_high = ((u32 *)&tsf) + 1;
344
345 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
346 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
347
348 *((u64 *)(val)) = tsf;
Larry Finger5c99f042014-09-26 16:40:25 -0500349 }
350 break;
Larry Fingera619d1a2014-02-28 15:16:50 -0600351 default:
Larry Finger5c99f042014-09-26 16:40:25 -0500352 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
Larry Fingera619d1a2014-02-28 15:16:50 -0600353 "switch case not process %x\n", variable);
354 break;
355 }
356}
357
Larry Finger5c99f042014-09-26 16:40:25 -0500358static void _rtl8723be_download_rsvd_page(struct ieee80211_hw *hw)
359{
360 struct rtl_priv *rtlpriv = rtl_priv(hw);
361 u8 tmp_regcr, tmp_reg422, bcnvalid_reg;
362 u8 count = 0, dlbcn_count = 0;
363 bool b_recover = false;
364
365 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
366 rtl_write_byte(rtlpriv, REG_CR + 1,
367 (tmp_regcr | BIT(0)));
368
369 _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(3));
370 _rtl8723be_set_bcn_ctrl_reg(hw, BIT(4), 0);
371
372 tmp_reg422 = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
373 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422 & (~BIT(6)));
374 if (tmp_reg422 & BIT(6))
375 b_recover = true;
376
377 do {
378 bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
379 rtl_write_byte(rtlpriv, REG_TDECTRL + 2,
380 (bcnvalid_reg | BIT(0)));
381 _rtl8723be_return_beacon_queue_skb(hw);
382
383 rtl8723be_set_fw_rsvdpagepkt(hw, 0);
384 bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
385 count = 0;
386 while (!(bcnvalid_reg & BIT(0)) && count < 20) {
387 count++;
388 udelay(10);
389 bcnvalid_reg = rtl_read_byte(rtlpriv,
390 REG_TDECTRL + 2);
391 }
392 dlbcn_count++;
393 } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
394
395 if (bcnvalid_reg & BIT(0))
396 rtl_write_byte(rtlpriv, REG_TDECTRL + 2, BIT(0));
397
398 _rtl8723be_set_bcn_ctrl_reg(hw, BIT(3), 0);
399 _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(4));
400
401 if (b_recover)
402 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422);
403
404 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
405 rtl_write_byte(rtlpriv, REG_CR + 1, (tmp_regcr & ~(BIT(0))));
406}
407
Larry Fingera619d1a2014-02-28 15:16:50 -0600408void rtl8723be_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
409{
410 struct rtl_priv *rtlpriv = rtl_priv(hw);
411 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
412 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
413 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
414 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
415 u8 idx;
416
417 switch (variable) {
418 case HW_VAR_ETHER_ADDR:
419 for (idx = 0; idx < ETH_ALEN; idx++)
420 rtl_write_byte(rtlpriv, (REG_MACID + idx), val[idx]);
421 break;
Larry Finger5c99f042014-09-26 16:40:25 -0500422 case HW_VAR_BASIC_RATE:{
423 u16 b_rate_cfg = ((u16 *)val)[0];
Larry Fingera619d1a2014-02-28 15:16:50 -0600424 u8 rate_index = 0;
Larry Finger5c99f042014-09-26 16:40:25 -0500425 b_rate_cfg = b_rate_cfg & 0x15f;
426 b_rate_cfg |= 0x01;
427 rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
428 rtl_write_byte(rtlpriv, REG_RRSR + 1, (b_rate_cfg >> 8) & 0xff);
429 while (b_rate_cfg > 0x1) {
430 b_rate_cfg = (b_rate_cfg >> 1);
Larry Fingera619d1a2014-02-28 15:16:50 -0600431 rate_index++;
432 }
433 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, rate_index);
Larry Finger5c99f042014-09-26 16:40:25 -0500434 }
435 break;
Larry Fingera619d1a2014-02-28 15:16:50 -0600436 case HW_VAR_BSSID:
437 for (idx = 0; idx < ETH_ALEN; idx++)
438 rtl_write_byte(rtlpriv, (REG_BSSID + idx), val[idx]);
Larry Finger5c99f042014-09-26 16:40:25 -0500439
Larry Fingera619d1a2014-02-28 15:16:50 -0600440 break;
441 case HW_VAR_SIFS:
442 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
443 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
444
445 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
446 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
447
448 if (!mac->ht_enable)
449 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 0x0e0e);
450 else
451 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
452 *((u16 *)val));
453 break;
Larry Finger5c99f042014-09-26 16:40:25 -0500454 case HW_VAR_SLOT_TIME:{
Larry Fingera619d1a2014-02-28 15:16:50 -0600455 u8 e_aci;
456
457 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
458 "HW_VAR_SLOT_TIME %x\n", val[0]);
459
460 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
461
462 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
463 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
Larry Finger5c99f042014-09-26 16:40:25 -0500464 (u8 *)(&e_aci));
Larry Fingera619d1a2014-02-28 15:16:50 -0600465 }
Larry Finger5c99f042014-09-26 16:40:25 -0500466 }
467 break;
468 case HW_VAR_ACK_PREAMBLE:{
Larry Fingera619d1a2014-02-28 15:16:50 -0600469 u8 reg_tmp;
Larry Finger5c99f042014-09-26 16:40:25 -0500470 u8 short_preamble = (bool)(*(u8 *)val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600471 reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL + 2);
472 if (short_preamble) {
473 reg_tmp |= 0x02;
474 rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
475 } else {
476 reg_tmp &= 0xFD;
477 rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
478 }
Larry Finger5c99f042014-09-26 16:40:25 -0500479 }
Larry Fingera619d1a2014-02-28 15:16:50 -0600480 break;
Larry Finger5c99f042014-09-26 16:40:25 -0500481 case HW_VAR_WPA_CONFIG:
482 rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
483 break;
484 case HW_VAR_AMPDU_MIN_SPACE:{
Larry Fingera619d1a2014-02-28 15:16:50 -0600485 u8 min_spacing_to_set;
486 u8 sec_min_space;
487
Larry Finger5c99f042014-09-26 16:40:25 -0500488 min_spacing_to_set = *((u8 *)val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600489 if (min_spacing_to_set <= 7) {
490 sec_min_space = 0;
491
492 if (min_spacing_to_set < sec_min_space)
493 min_spacing_to_set = sec_min_space;
494
495 mac->min_space_cfg = ((mac->min_space_cfg & 0xf8) |
496 min_spacing_to_set);
497
498 *val = min_spacing_to_set;
499
500 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
501 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
Larry Finger5c99f042014-09-26 16:40:25 -0500502 mac->min_space_cfg);
Larry Fingera619d1a2014-02-28 15:16:50 -0600503
504 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
505 mac->min_space_cfg);
506 }
Larry Finger5c99f042014-09-26 16:40:25 -0500507 }
508 break;
509 case HW_VAR_SHORTGI_DENSITY:{
Larry Fingera619d1a2014-02-28 15:16:50 -0600510 u8 density_to_set;
511
Larry Finger5c99f042014-09-26 16:40:25 -0500512 density_to_set = *((u8 *)val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600513 mac->min_space_cfg |= (density_to_set << 3);
514
515 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
516 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
Larry Finger5c99f042014-09-26 16:40:25 -0500517 mac->min_space_cfg);
Larry Fingera619d1a2014-02-28 15:16:50 -0600518
519 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
520 mac->min_space_cfg);
Larry Finger5c99f042014-09-26 16:40:25 -0500521 }
522 break;
523 case HW_VAR_AMPDU_FACTOR:{
Larry Fingera619d1a2014-02-28 15:16:50 -0600524 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
525 u8 factor_toset;
526 u8 *p_regtoset = NULL;
527 u8 index = 0;
528
529 p_regtoset = regtoset_normal;
530
Larry Finger5c99f042014-09-26 16:40:25 -0500531 factor_toset = *((u8 *)val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600532 if (factor_toset <= 3) {
533 factor_toset = (1 << (factor_toset + 2));
534 if (factor_toset > 0xf)
535 factor_toset = 0xf;
536
537 for (index = 0; index < 4; index++) {
538 if ((p_regtoset[index] & 0xf0) >
539 (factor_toset << 4))
540 p_regtoset[index] =
541 (p_regtoset[index] & 0x0f) |
542 (factor_toset << 4);
543
544 if ((p_regtoset[index] & 0x0f) > factor_toset)
545 p_regtoset[index] =
546 (p_regtoset[index] & 0xf0) |
547 (factor_toset);
548
549 rtl_write_byte(rtlpriv,
550 (REG_AGGLEN_LMT + index),
551 p_regtoset[index]);
Larry Finger5c99f042014-09-26 16:40:25 -0500552
Larry Fingera619d1a2014-02-28 15:16:50 -0600553 }
Larry Finger5c99f042014-09-26 16:40:25 -0500554
Larry Fingera619d1a2014-02-28 15:16:50 -0600555 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
556 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
Larry Finger5c99f042014-09-26 16:40:25 -0500557 factor_toset);
Larry Fingera619d1a2014-02-28 15:16:50 -0600558 }
Larry Finger5c99f042014-09-26 16:40:25 -0500559 }
560 break;
561 case HW_VAR_AC_PARAM:{
562 u8 e_aci = *((u8 *)val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600563 rtl8723_dm_init_edca_turbo(hw);
564
565 if (rtlpci->acm_method != EACMWAY2_SW)
566 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
Larry Finger5c99f042014-09-26 16:40:25 -0500567 (u8 *)(&e_aci));
568 }
569 break;
570 case HW_VAR_ACM_CTRL:{
571 u8 e_aci = *((u8 *)val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600572 union aci_aifsn *p_aci_aifsn =
573 (union aci_aifsn *)(&(mac->ac[0].aifs));
574 u8 acm = p_aci_aifsn->f.acm;
575 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
576
577 acm_ctrl =
578 acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
579
580 if (acm) {
581 switch (e_aci) {
582 case AC0_BE:
583 acm_ctrl |= ACMHW_BEQEN;
584 break;
585 case AC2_VI:
586 acm_ctrl |= ACMHW_VIQEN;
587 break;
588 case AC3_VO:
589 acm_ctrl |= ACMHW_VOQEN;
590 break;
591 default:
592 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Larry Finger5c99f042014-09-26 16:40:25 -0500593 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
594 acm);
Larry Fingera619d1a2014-02-28 15:16:50 -0600595 break;
596 }
597 } else {
598 switch (e_aci) {
599 case AC0_BE:
600 acm_ctrl &= (~ACMHW_BEQEN);
601 break;
602 case AC2_VI:
603 acm_ctrl &= (~ACMHW_VIQEN);
604 break;
605 case AC3_VO:
Jes Sorensen52f57802015-02-06 17:24:32 -0500606 acm_ctrl &= (~ACMHW_VOQEN);
Larry Fingera619d1a2014-02-28 15:16:50 -0600607 break;
608 default:
Larry Finger5c99f042014-09-26 16:40:25 -0500609 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
Larry Fingera619d1a2014-02-28 15:16:50 -0600610 "switch case not process\n");
611 break;
612 }
613 }
Larry Finger5c99f042014-09-26 16:40:25 -0500614
Larry Fingera619d1a2014-02-28 15:16:50 -0600615 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
Larry Finger5c99f042014-09-26 16:40:25 -0500616 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
617 acm_ctrl);
Larry Fingera619d1a2014-02-28 15:16:50 -0600618 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
Larry Finger5c99f042014-09-26 16:40:25 -0500619 }
620 break;
Larry Fingera619d1a2014-02-28 15:16:50 -0600621 case HW_VAR_RCR:
622 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
623 rtlpci->receive_config = ((u32 *)(val))[0];
624 break;
Larry Finger5c99f042014-09-26 16:40:25 -0500625 case HW_VAR_RETRY_LIMIT:{
626 u8 retry_limit = ((u8 *)(val))[0];
Larry Fingera619d1a2014-02-28 15:16:50 -0600627
628 rtl_write_word(rtlpriv, REG_RL,
629 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
630 retry_limit << RETRY_LIMIT_LONG_SHIFT);
Larry Finger5c99f042014-09-26 16:40:25 -0500631 }
632 break;
Larry Fingera619d1a2014-02-28 15:16:50 -0600633 case HW_VAR_DUAL_TSF_RST:
634 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
635 break;
636 case HW_VAR_EFUSE_BYTES:
637 rtlefuse->efuse_usedbytes = *((u16 *)val);
638 break;
639 case HW_VAR_EFUSE_USAGE:
Larry Finger5c99f042014-09-26 16:40:25 -0500640 rtlefuse->efuse_usedpercentage = *((u8 *)val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600641 break;
642 case HW_VAR_IO_CMD:
643 rtl8723be_phy_set_io_cmd(hw, (*(enum io_type *)val));
644 break;
Larry Finger5c99f042014-09-26 16:40:25 -0500645 case HW_VAR_SET_RPWM:{
Larry Fingera619d1a2014-02-28 15:16:50 -0600646 u8 rpwm_val;
647
648 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
649 udelay(1);
650
651 if (rpwm_val & BIT(7)) {
Larry Finger5c99f042014-09-26 16:40:25 -0500652 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, (*(u8 *)val));
Larry Fingera619d1a2014-02-28 15:16:50 -0600653 } else {
Larry Finger5c99f042014-09-26 16:40:25 -0500654 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
655 ((*(u8 *)val) | BIT(7)));
Larry Fingera619d1a2014-02-28 15:16:50 -0600656 }
Larry Finger5c99f042014-09-26 16:40:25 -0500657 }
658 break;
Larry Fingera619d1a2014-02-28 15:16:50 -0600659 case HW_VAR_H2C_FW_PWRMODE:
Larry Finger5c99f042014-09-26 16:40:25 -0500660 rtl8723be_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
Larry Fingera619d1a2014-02-28 15:16:50 -0600661 break;
662 case HW_VAR_FW_PSMODE_STATUS:
663 ppsc->fw_current_inpsmode = *((bool *)val);
664 break;
665 case HW_VAR_RESUME_CLK_ON:
666 _rtl8723be_set_fw_ps_rf_on(hw);
667 break;
Larry Finger5c99f042014-09-26 16:40:25 -0500668 case HW_VAR_FW_LPS_ACTION:{
669 bool b_enter_fwlps = *((bool *)val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600670
Larry Finger5c99f042014-09-26 16:40:25 -0500671 if (b_enter_fwlps)
Larry Fingera619d1a2014-02-28 15:16:50 -0600672 _rtl8723be_fwlps_enter(hw);
673 else
674 _rtl8723be_fwlps_leave(hw);
Larry Finger5c99f042014-09-26 16:40:25 -0500675 }
676 break;
677 case HW_VAR_H2C_FW_JOINBSSRPT:{
678 u8 mstatus = (*(u8 *)val);
Larry Fingera619d1a2014-02-28 15:16:50 -0600679
680 if (mstatus == RT_MEDIA_CONNECT) {
681 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
Larry Finger5c99f042014-09-26 16:40:25 -0500682 _rtl8723be_download_rsvd_page(hw);
Larry Fingera619d1a2014-02-28 15:16:50 -0600683 }
Larry Finger5c99f042014-09-26 16:40:25 -0500684 rtl8723be_set_fw_media_status_rpt_cmd(hw, mstatus);
685 }
Larry Fingera619d1a2014-02-28 15:16:50 -0600686 break;
Larry Finger5c99f042014-09-26 16:40:25 -0500687 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
688 rtl8723be_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
689 break;
690 case HW_VAR_AID:{
Larry Fingera619d1a2014-02-28 15:16:50 -0600691 u16 u2btmp;
692 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
693 u2btmp &= 0xC000;
694 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
695 (u2btmp | mac->assoc_id));
Larry Finger5c99f042014-09-26 16:40:25 -0500696 }
697 break;
698 case HW_VAR_CORRECT_TSF:{
699 u8 btype_ibss = ((u8 *)(val))[0];
Larry Fingera619d1a2014-02-28 15:16:50 -0600700
701 if (btype_ibss)
702 _rtl8723be_stop_tx_beacon(hw);
703
704 _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(3));
705
706 rtl_write_dword(rtlpriv, REG_TSFTR,
707 (u32) (mac->tsf & 0xffffffff));
708 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
709 (u32) ((mac->tsf >> 32) & 0xffffffff));
710
711 _rtl8723be_set_bcn_ctrl_reg(hw, BIT(3), 0);
712
713 if (btype_ibss)
714 _rtl8723be_resume_tx_beacon(hw);
Larry Finger5c99f042014-09-26 16:40:25 -0500715 }
716 break;
717 case HW_VAR_KEEP_ALIVE:{
Larry Fingera619d1a2014-02-28 15:16:50 -0600718 u8 array[2];
719 array[0] = 0xff;
Larry Finger5c99f042014-09-26 16:40:25 -0500720 array[1] = *((u8 *)val);
721 rtl8723be_fill_h2c_cmd(hw, H2C_8723B_KEEP_ALIVE_CTRL, 2, array);
722 }
723 break;
Larry Fingera619d1a2014-02-28 15:16:50 -0600724 default:
Larry Finger5c99f042014-09-26 16:40:25 -0500725 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
Larry Fingera619d1a2014-02-28 15:16:50 -0600726 "switch case not process %x\n",
727 variable);
728 break;
729 }
730}
731
732static bool _rtl8723be_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
733{
734 struct rtl_priv *rtlpriv = rtl_priv(hw);
735 bool status = true;
Larry Finger5c99f042014-09-26 16:40:25 -0500736 long count = 0;
Larry Fingera619d1a2014-02-28 15:16:50 -0600737 u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
738 _LLT_OP(_LLT_WRITE_ACCESS);
739
740 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
741
742 do {
743 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
744 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
745 break;
746
747 if (count > POLLING_LLT_THRESHOLD) {
748 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Larry Finger5c99f042014-09-26 16:40:25 -0500749 "Failed to polling write LLT done at address %d!\n",
750 address);
Larry Fingera619d1a2014-02-28 15:16:50 -0600751 status = false;
752 break;
753 }
754 } while (++count);
755
756 return status;
757}
758
759static bool _rtl8723be_llt_table_init(struct ieee80211_hw *hw)
760{
761 struct rtl_priv *rtlpriv = rtl_priv(hw);
762 unsigned short i;
763 u8 txpktbuf_bndy;
Larry Finger5c99f042014-09-26 16:40:25 -0500764 u8 maxPage;
Larry Fingera619d1a2014-02-28 15:16:50 -0600765 bool status;
766
Larry Finger5c99f042014-09-26 16:40:25 -0500767 maxPage = 255;
Larry Fingera619d1a2014-02-28 15:16:50 -0600768 txpktbuf_bndy = 245;
769
770 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY,
771 (0x27FF0000 | txpktbuf_bndy));
772 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
773
774 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
775 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
776
777 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
778 rtl_write_byte(rtlpriv, REG_PBP, 0x31);
779 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
780
781 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
782 status = _rtl8723be_llt_write(hw, i, i + 1);
783 if (!status)
784 return status;
785 }
Larry Finger5c99f042014-09-26 16:40:25 -0500786
Larry Fingera619d1a2014-02-28 15:16:50 -0600787 status = _rtl8723be_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
788
789 if (!status)
790 return status;
791
Larry Finger5c99f042014-09-26 16:40:25 -0500792 for (i = txpktbuf_bndy; i < maxPage; i++) {
Larry Fingera619d1a2014-02-28 15:16:50 -0600793 status = _rtl8723be_llt_write(hw, i, (i + 1));
794 if (!status)
795 return status;
796 }
Larry Finger5c99f042014-09-26 16:40:25 -0500797
798 status = _rtl8723be_llt_write(hw, maxPage, txpktbuf_bndy);
Larry Fingera619d1a2014-02-28 15:16:50 -0600799 if (!status)
800 return status;
801
802 rtl_write_dword(rtlpriv, REG_RQPN, 0x80e40808);
803 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x00);
804
805 return true;
806}
807
808static void _rtl8723be_gen_refresh_led_state(struct ieee80211_hw *hw)
809{
810 struct rtl_priv *rtlpriv = rtl_priv(hw);
811 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
812 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
813 struct rtl_led *pled0 = &(pcipriv->ledctl.sw_led0);
814
815 if (rtlpriv->rtlhal.up_first_time)
816 return;
817
818 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
819 rtl8723be_sw_led_on(hw, pled0);
820 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
821 rtl8723be_sw_led_on(hw, pled0);
822 else
823 rtl8723be_sw_led_off(hw, pled0);
824}
825
826static bool _rtl8723be_init_mac(struct ieee80211_hw *hw)
827{
828 struct rtl_priv *rtlpriv = rtl_priv(hw);
829 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Finger5c99f042014-09-26 16:40:25 -0500830 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
Larry Fingera619d1a2014-02-28 15:16:50 -0600831 unsigned char bytetmp;
832 unsigned short wordtmp;
Larry Fingera619d1a2014-02-28 15:16:50 -0600833
834 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
835
836 /*Auto Power Down to CHIP-off State*/
837 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
838 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
839
Larry Fingera619d1a2014-02-28 15:16:50 -0600840 /* HW Power on sequence */
Larry Finger34ed7802014-09-22 09:39:27 -0500841 if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
842 PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
843 RTL8723_NIC_ENABLE_FLOW)) {
Larry Fingera619d1a2014-02-28 15:16:50 -0600844 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
845 "init MAC Fail as power on failure\n");
846 return false;
847 }
Larry Finger5c99f042014-09-26 16:40:25 -0500848
849 bytetmp = rtl_read_byte(rtlpriv, REG_MULTI_FUNC_CTRL);
850 rtl_write_byte(rtlpriv, REG_MULTI_FUNC_CTRL, bytetmp | BIT(3));
851
Larry Fingera619d1a2014-02-28 15:16:50 -0600852 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
853 rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
854
855 bytetmp = rtl_read_byte(rtlpriv, REG_CR);
856 bytetmp = 0xff;
857 rtl_write_byte(rtlpriv, REG_CR, bytetmp);
858 mdelay(2);
859
860 bytetmp = rtl_read_byte(rtlpriv, REG_HWSEQ_CTRL);
861 bytetmp |= 0x7f;
862 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, bytetmp);
863 mdelay(2);
864
865 bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CFG + 3);
866 if (bytetmp & BIT(0)) {
867 bytetmp = rtl_read_byte(rtlpriv, 0x7c);
Larry Finger5c99f042014-09-26 16:40:25 -0500868 rtl_write_byte(rtlpriv, 0x7c, bytetmp | BIT(6));
Larry Fingera619d1a2014-02-28 15:16:50 -0600869 }
Larry Fingera619d1a2014-02-28 15:16:50 -0600870
Larry Finger5c99f042014-09-26 16:40:25 -0500871 bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
872 rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp | BIT(3));
873 bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG + 1);
874 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG + 1, bytetmp & (~BIT(4)));
Larry Fingera619d1a2014-02-28 15:16:50 -0600875
876 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
877
Larry Finger5c99f042014-09-26 16:40:25 -0500878 if (!rtlhal->mac_func_enable) {
879 if (_rtl8723be_llt_table_init(hw) == false)
Larry Fingera619d1a2014-02-28 15:16:50 -0600880 return false;
881 }
Larry Finger5c99f042014-09-26 16:40:25 -0500882
Larry Fingera619d1a2014-02-28 15:16:50 -0600883 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
884 rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
885
886 /* Enable FW Beamformer Interrupt */
887 bytetmp = rtl_read_byte(rtlpriv, REG_FWIMR + 3);
888 rtl_write_byte(rtlpriv, REG_FWIMR + 3, bytetmp | BIT(6));
889
890 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
891 wordtmp &= 0xf;
892 wordtmp |= 0xF5B1;
893 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
894
895 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
896 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
897 rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
898 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
899
Larry Fingera619d1a2014-02-28 15:16:50 -0600900 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
901 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
902 DMA_BIT_MASK(32));
903 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
904 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
905 DMA_BIT_MASK(32));
906 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
907 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
908 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
909 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
910 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
911 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
912 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
913 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
914 rtl_write_dword(rtlpriv, REG_HQ_DESA,
915 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
916 DMA_BIT_MASK(32));
917 rtl_write_dword(rtlpriv, REG_RX_DESA,
918 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
919 DMA_BIT_MASK(32));
920
921 bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 3);
922 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, bytetmp | 0x77);
923
924 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
925
Larry Finger5c99f042014-09-26 16:40:25 -0500926 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
Larry Fingera619d1a2014-02-28 15:16:50 -0600927
928 rtl_write_byte(rtlpriv, REG_SECONDARY_CCA_CTRL, 0x3);
929
Larry Finger5c99f042014-09-26 16:40:25 -0500930 /* <20130114, Kordan> The following setting is
931 * only for DPDT and Fixed board type.
932 * TODO: A better solution is configure it
933 * according EFUSE during the run-time.
934 */
935 rtl_set_bbreg(hw, 0x64, BIT(20), 0x0);/* 0x66[4]=0 */
936 rtl_set_bbreg(hw, 0x64, BIT(24), 0x0);/* 0x66[8]=0 */
937 rtl_set_bbreg(hw, 0x40, BIT(4), 0x0)/* 0x40[4]=0 */;
938 rtl_set_bbreg(hw, 0x40, BIT(3), 0x1)/* 0x40[3]=1 */;
939 rtl_set_bbreg(hw, 0x4C, BIT(24) | BIT(23), 0x2)/* 0x4C[24:23]=10 */;
940 rtl_set_bbreg(hw, 0x944, BIT(1) | BIT(0), 0x3)/* 0x944[1:0]=11 */;
941 rtl_set_bbreg(hw, 0x930, MASKBYTE0, 0x77)/* 0x930[7:0]=77 */;
942 rtl_set_bbreg(hw, 0x38, BIT(11), 0x1)/* 0x38[11]=1 */;
Larry Fingera619d1a2014-02-28 15:16:50 -0600943
944 bytetmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
Larry Finger5c99f042014-09-26 16:40:25 -0500945 rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, bytetmp & (~BIT(2)));
Larry Fingera619d1a2014-02-28 15:16:50 -0600946
Larry Finger5c99f042014-09-26 16:40:25 -0500947 _rtl8723be_gen_refresh_led_state(hw);
Larry Fingera619d1a2014-02-28 15:16:50 -0600948 return true;
949}
950
951static void _rtl8723be_hw_configure(struct ieee80211_hw *hw)
952{
953 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger5c99f042014-09-26 16:40:25 -0500954 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
955 u32 reg_rrsr;
Larry Fingera619d1a2014-02-28 15:16:50 -0600956
Larry Finger5c99f042014-09-26 16:40:25 -0500957 reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
958 /* Init value for RRSR. */
959 rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
Larry Fingera619d1a2014-02-28 15:16:50 -0600960
Larry Finger5c99f042014-09-26 16:40:25 -0500961 /* ARFB table 9 for 11ac 5G 2SS */
962 rtl_write_dword(rtlpriv, REG_ARFR0 + 4, 0xfffff000);
963
964 /* ARFB table 10 for 11ac 5G 1SS */
965 rtl_write_dword(rtlpriv, REG_ARFR1 + 4, 0x003ff000);
966
967 /* CF-End setting. */
968 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F00);
969
970 /* 0x456 = 0x70, sugguested by Zhilin */
971 rtl_write_byte(rtlpriv, REG_AMPDU_MAX_TIME, 0x70);
972
973 /* Set retry limit */
974 rtl_write_word(rtlpriv, REG_RL, 0x0707);
975
976 /* Set Data / Response auto rate fallack retry count */
977 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
978 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
979 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
980 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
981
982 rtlpci->reg_bcn_ctrl_val = 0x1d;
983 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
984
985 /* TBTT prohibit hold time. Suggested by designer TimChen. */
986 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff); /* 8 ms */
987
988 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0040);
989
990 /*For Rx TP. Suggested by SD1 Richard. Added by tynli. 2010.04.12.*/
991 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
992
993 rtl_write_byte(rtlpriv, REG_HT_SINGLE_AMPDU, 0x80);
994
995 rtl_write_byte(rtlpriv, REG_RX_PKT_LIMIT, 0x20);
996
997 rtl_write_byte(rtlpriv, REG_MAX_AGGR_NUM, 0x1F);
998}
999
1000static u8 _rtl8723be_dbi_read(struct rtl_priv *rtlpriv, u16 addr)
1001{
1002 u16 read_addr = addr & 0xfffc;
1003 u8 ret = 0, tmp = 0, count = 0;
1004
1005 rtl_write_word(rtlpriv, REG_DBI_ADDR, read_addr);
1006 rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x2);
1007 tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
1008 count = 0;
1009 while (tmp && count < 20) {
1010 udelay(10);
1011 tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
1012 count++;
1013 }
1014 if (0 == tmp) {
1015 read_addr = REG_DBI_RDATA + addr % 4;
1016 ret = rtl_read_byte(rtlpriv, read_addr);
1017 }
1018
1019 return ret;
1020}
1021
1022static void _rtl8723be_dbi_write(struct rtl_priv *rtlpriv, u16 addr, u8 data)
1023{
1024 u8 tmp = 0, count = 0;
1025 u16 write_addr = 0, remainder = addr % 4;
1026
1027 /* Write DBI 1Byte Data */
1028 write_addr = REG_DBI_WDATA + remainder;
1029 rtl_write_byte(rtlpriv, write_addr, data);
1030
1031 /* Write DBI 2Byte Address & Write Enable */
1032 write_addr = (addr & 0xfffc) | (BIT(0) << (remainder + 12));
1033 rtl_write_word(rtlpriv, REG_DBI_ADDR, write_addr);
1034
1035 /* Write DBI Write Flag */
1036 rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x1);
1037
1038 tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
1039 count = 0;
1040 while (tmp && count < 20) {
1041 udelay(10);
1042 tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
1043 count++;
1044 }
1045}
1046
1047static u16 _rtl8723be_mdio_read(struct rtl_priv *rtlpriv, u8 addr)
1048{
1049 u16 ret = 0;
1050 u8 tmp = 0, count = 0;
1051
1052 rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(6));
1053 tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
1054 count = 0;
1055 while (tmp && count < 20) {
1056 udelay(10);
1057 tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
1058 count++;
1059 }
1060
1061 if (0 == tmp)
1062 ret = rtl_read_word(rtlpriv, REG_MDIO_RDATA);
1063
1064 return ret;
1065}
1066
1067static void _rtl8723be_mdio_write(struct rtl_priv *rtlpriv, u8 addr, u16 data)
1068{
1069 u8 tmp = 0, count = 0;
1070
1071 rtl_write_word(rtlpriv, REG_MDIO_WDATA, data);
1072 rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(5));
1073 tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
1074 count = 0;
1075 while (tmp && count < 20) {
1076 udelay(10);
1077 tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
1078 count++;
1079 }
Larry Fingera619d1a2014-02-28 15:16:50 -06001080}
1081
1082static void _rtl8723be_enable_aspm_back_door(struct ieee80211_hw *hw)
1083{
1084 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger5c99f042014-09-26 16:40:25 -05001085 u8 tmp8 = 0;
1086 u16 tmp16 = 0;
Larry Fingera619d1a2014-02-28 15:16:50 -06001087
Larry Finger5c99f042014-09-26 16:40:25 -05001088 /* <Roger_Notes> Overwrite following ePHY parameter for
1089 * some platform compatibility issue,
1090 * especially when CLKReq is enabled, 2012.11.09.
1091 */
1092 tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x01);
1093 if (tmp16 != 0x0663)
1094 _rtl8723be_mdio_write(rtlpriv, 0x01, 0x0663);
Larry Fingera619d1a2014-02-28 15:16:50 -06001095
Larry Finger5c99f042014-09-26 16:40:25 -05001096 tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x04);
1097 if (tmp16 != 0x7544)
1098 _rtl8723be_mdio_write(rtlpriv, 0x04, 0x7544);
Larry Fingera619d1a2014-02-28 15:16:50 -06001099
Larry Finger5c99f042014-09-26 16:40:25 -05001100 tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x06);
1101 if (tmp16 != 0xB880)
1102 _rtl8723be_mdio_write(rtlpriv, 0x06, 0xB880);
1103
1104 tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x07);
1105 if (tmp16 != 0x4000)
1106 _rtl8723be_mdio_write(rtlpriv, 0x07, 0x4000);
1107
1108 tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x08);
1109 if (tmp16 != 0x9003)
1110 _rtl8723be_mdio_write(rtlpriv, 0x08, 0x9003);
1111
1112 tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x09);
1113 if (tmp16 != 0x0D03)
1114 _rtl8723be_mdio_write(rtlpriv, 0x09, 0x0D03);
1115
1116 tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x0A);
1117 if (tmp16 != 0x4037)
1118 _rtl8723be_mdio_write(rtlpriv, 0x0A, 0x4037);
1119
1120 tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x0B);
1121 if (tmp16 != 0x0070)
1122 _rtl8723be_mdio_write(rtlpriv, 0x0B, 0x0070);
1123
1124 /* Configuration Space offset 0x70f BIT7 is used to control L0S */
1125 tmp8 = _rtl8723be_dbi_read(rtlpriv, 0x70f);
1126 _rtl8723be_dbi_write(rtlpriv, 0x70f, tmp8 | BIT(7));
1127
1128 /* Configuration Space offset 0x719 Bit3 is for L1
1129 * BIT4 is for clock request
1130 */
1131 tmp8 = _rtl8723be_dbi_read(rtlpriv, 0x719);
1132 _rtl8723be_dbi_write(rtlpriv, 0x719, tmp8 | BIT(3) | BIT(4));
Larry Fingera619d1a2014-02-28 15:16:50 -06001133}
1134
1135void rtl8723be_enable_hw_security_config(struct ieee80211_hw *hw)
1136{
1137 struct rtl_priv *rtlpriv = rtl_priv(hw);
1138 u8 sec_reg_value;
1139
1140 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1141 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
Larry Finger5c99f042014-09-26 16:40:25 -05001142 rtlpriv->sec.pairwise_enc_algorithm,
1143 rtlpriv->sec.group_enc_algorithm);
Larry Fingera619d1a2014-02-28 15:16:50 -06001144
1145 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
1146 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
1147 "not open hw encryption\n");
1148 return;
1149 }
Larry Finger5c99f042014-09-26 16:40:25 -05001150
Larry Fingera619d1a2014-02-28 15:16:50 -06001151 sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
1152
1153 if (rtlpriv->sec.use_defaultkey) {
1154 sec_reg_value |= SCR_TXUSEDK;
1155 sec_reg_value |= SCR_RXUSEDK;
1156 }
Larry Finger5c99f042014-09-26 16:40:25 -05001157
Larry Fingera619d1a2014-02-28 15:16:50 -06001158 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
1159
1160 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
1161
Larry Finger5c99f042014-09-26 16:40:25 -05001162 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
1163 "The SECR-value %x\n", sec_reg_value);
Larry Fingera619d1a2014-02-28 15:16:50 -06001164
1165 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
1166}
1167
Larry Finger5c99f042014-09-26 16:40:25 -05001168static void _rtl8723be_poweroff_adapter(struct ieee80211_hw *hw)
1169{
1170 struct rtl_priv *rtlpriv = rtl_priv(hw);
1171 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1172 u8 u1b_tmp;
1173
1174 rtlhal->mac_func_enable = false;
1175 /* Combo (PCIe + USB) Card and PCIe-MF Card */
1176 /* 1. Run LPS WL RFOFF flow */
1177 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1178 PWR_INTF_PCI_MSK, RTL8723_NIC_LPS_ENTER_FLOW);
1179
1180 /* 2. 0x1F[7:0] = 0 */
1181 /* turn off RF */
1182 /* rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00); */
1183 if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) &&
1184 rtlhal->fw_ready) {
1185 rtl8723be_firmware_selfreset(hw);
1186 }
1187
1188 /* Reset MCU. Suggested by Filen. */
1189 u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
1190 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
1191
1192 /* g. MCUFWDL 0x80[1:0]=0 */
1193 /* reset MCU ready status */
1194 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1195
1196 /* HW card disable configuration. */
1197 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1198 PWR_INTF_PCI_MSK, RTL8723_NIC_DISABLE_FLOW);
1199
1200 /* Reset MCU IO Wrapper */
1201 u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1202 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
1203 u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1204 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1b_tmp | BIT(0));
1205
1206 /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
1207 /* lock ISO/CLK/Power control register */
1208 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1209}
1210
1211static bool _rtl8723be_check_pcie_dma_hang(struct rtl_priv *rtlpriv)
1212{
1213 u8 tmp;
1214
1215 /* write reg 0x350 Bit[26]=1. Enable debug port. */
1216 tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
1217 if (!(tmp & BIT(2))) {
1218 rtl_write_byte(rtlpriv, REG_DBI_CTRL + 3, (tmp | BIT(2)));
1219 mdelay(100); /* Suggested by DD Justin_tsai. */
1220 }
1221
1222 /* read reg 0x350 Bit[25] if 1 : RX hang
1223 * read reg 0x350 Bit[24] if 1 : TX hang
1224 */
1225 tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
1226 if ((tmp & BIT(0)) || (tmp & BIT(1))) {
1227 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1228 "CheckPcieDMAHang8723BE(): true!!\n");
1229 return true;
1230 }
1231 return false;
1232}
1233
1234static void _rtl8723be_reset_pcie_interface_dma(struct rtl_priv *rtlpriv,
1235 bool mac_power_on)
1236{
1237 u8 tmp;
1238 bool release_mac_rx_pause;
1239 u8 backup_pcie_dma_pause;
1240
1241 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1242 "ResetPcieInterfaceDMA8723BE()\n");
1243
1244 /* Revise Note: Follow the document "PCIe RX DMA Hang Reset Flow_v03"
1245 * released by SD1 Alan.
1246 * 2013.05.07, by tynli.
1247 */
1248
1249 /* 1. disable register write lock
1250 * write 0x1C bit[1:0] = 2'h0
1251 * write 0xCC bit[2] = 1'b1
1252 */
1253 tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL);
1254 tmp &= ~(BIT(1) | BIT(0));
1255 rtl_write_byte(rtlpriv, REG_RSV_CTRL, tmp);
1256 tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
1257 tmp |= BIT(2);
1258 rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
1259
1260 /* 2. Check and pause TRX DMA
1261 * write 0x284 bit[18] = 1'b1
1262 * write 0x301 = 0xFF
1263 */
1264 tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1265 if (tmp & BIT(2)) {
1266 /* Already pause before the function for another purpose. */
1267 release_mac_rx_pause = false;
1268 } else {
1269 rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
1270 release_mac_rx_pause = true;
1271 }
1272
1273 backup_pcie_dma_pause = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 1);
1274 if (backup_pcie_dma_pause != 0xFF)
1275 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFF);
1276
1277 if (mac_power_on) {
1278 /* 3. reset TRX function
1279 * write 0x100 = 0x00
1280 */
1281 rtl_write_byte(rtlpriv, REG_CR, 0);
1282 }
1283
1284 /* 4. Reset PCIe DMA
1285 * write 0x003 bit[0] = 0
1286 */
1287 tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
1288 tmp &= ~(BIT(0));
1289 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
1290
1291 /* 5. Enable PCIe DMA
1292 * write 0x003 bit[0] = 1
1293 */
1294 tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
1295 tmp |= BIT(0);
1296 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
1297
1298 if (mac_power_on) {
1299 /* 6. enable TRX function
1300 * write 0x100 = 0xFF
1301 */
1302 rtl_write_byte(rtlpriv, REG_CR, 0xFF);
1303
1304 /* We should init LLT & RQPN and
1305 * prepare Tx/Rx descrptor address later
1306 * because MAC function is reset.
1307 */
1308 }
1309
1310 /* 7. Restore PCIe autoload down bit
1311 * write 0xF8 bit[17] = 1'b1
1312 */
1313 tmp = rtl_read_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2);
1314 tmp |= BIT(1);
1315 rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2, tmp);
1316
1317 /* In MAC power on state, BB and RF maybe in ON state,
1318 * if we release TRx DMA here
1319 * it will cause packets to be started to Tx/Rx,
1320 * so we release Tx/Rx DMA later.
1321 */
1322 if (!mac_power_on) {
1323 /* 8. release TRX DMA
1324 * write 0x284 bit[18] = 1'b0
1325 * write 0x301 = 0x00
1326 */
1327 if (release_mac_rx_pause) {
1328 tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1329 rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL,
1330 (tmp & (~BIT(2))));
1331 }
1332 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1,
1333 backup_pcie_dma_pause);
1334 }
1335
1336 /* 9. lock system register
1337 * write 0xCC bit[2] = 1'b0
1338 */
1339 tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
1340 tmp &= ~(BIT(2));
1341 rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
1342}
1343
Larry Fingera619d1a2014-02-28 15:16:50 -06001344int rtl8723be_hw_init(struct ieee80211_hw *hw)
1345{
1346 struct rtl_priv *rtlpriv = rtl_priv(hw);
1347 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1348 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1349 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1350 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1351 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1352 bool rtstatus = true;
1353 int err;
1354 u8 tmp_u1b;
1355 unsigned long flags;
1356
1357 /* reenable interrupts to not interfere with other devices */
1358 local_save_flags(flags);
1359 local_irq_enable();
1360
Larry Finger5c99f042014-09-26 16:40:25 -05001361 rtlhal->fw_ready = false;
Larry Fingera619d1a2014-02-28 15:16:50 -06001362 rtlpriv->rtlhal.being_init_adapter = true;
1363 rtlpriv->intf_ops->disable_aspm(hw);
Larry Finger5c99f042014-09-26 16:40:25 -05001364
1365 tmp_u1b = rtl_read_byte(rtlpriv, REG_CR);
1366 if (tmp_u1b != 0 && tmp_u1b != 0xea) {
1367 rtlhal->mac_func_enable = true;
1368 } else {
1369 rtlhal->mac_func_enable = false;
1370 rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON;
1371 }
1372
1373 if (_rtl8723be_check_pcie_dma_hang(rtlpriv)) {
1374 _rtl8723be_reset_pcie_interface_dma(rtlpriv,
1375 rtlhal->mac_func_enable);
1376 rtlhal->mac_func_enable = false;
1377 }
1378 if (rtlhal->mac_func_enable) {
1379 _rtl8723be_poweroff_adapter(hw);
1380 rtlhal->mac_func_enable = false;
1381 }
Larry Fingera619d1a2014-02-28 15:16:50 -06001382 rtstatus = _rtl8723be_init_mac(hw);
1383 if (!rtstatus) {
1384 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
1385 err = 1;
1386 goto exit;
1387 }
Larry Fingera619d1a2014-02-28 15:16:50 -06001388
Larry Finger5c99f042014-09-26 16:40:25 -05001389 tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CFG);
1390 rtl_write_byte(rtlpriv, REG_SYS_CFG, tmp_u1b & 0x7F);
1391
1392 err = rtl8723_download_fw(hw, true, FW_8723B_POLLING_TIMEOUT_COUNT);
Larry Fingera619d1a2014-02-28 15:16:50 -06001393 if (err) {
1394 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1395 "Failed to download FW. Init HW without FW now..\n");
1396 err = 1;
Larry Fingera619d1a2014-02-28 15:16:50 -06001397 goto exit;
Larry Fingera619d1a2014-02-28 15:16:50 -06001398 }
Larry Finger5c99f042014-09-26 16:40:25 -05001399 rtlhal->fw_ready = true;
1400
Larry Fingera619d1a2014-02-28 15:16:50 -06001401 rtlhal->last_hmeboxnum = 0;
1402 rtl8723be_phy_mac_config(hw);
1403 /* because last function modify RCR, so we update
1404 * rcr var here, or TP will unstable for receive_config
Larry Finger5c99f042014-09-26 16:40:25 -05001405 * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
Larry Fingera619d1a2014-02-28 15:16:50 -06001406 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
1407 */
1408 rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
1409 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
1410 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
1411
1412 rtl8723be_phy_bb_config(hw);
Larry Fingera619d1a2014-02-28 15:16:50 -06001413 rtl8723be_phy_rf_config(hw);
1414
1415 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
1416 RF_CHNLBW, RFREG_OFFSET_MASK);
1417 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
1418 RF_CHNLBW, RFREG_OFFSET_MASK);
1419 rtlphy->rfreg_chnlval[0] &= 0xFFF03FF;
1420 rtlphy->rfreg_chnlval[0] |= (BIT(10) | BIT(11));
1421
Larry Fingera619d1a2014-02-28 15:16:50 -06001422 _rtl8723be_hw_configure(hw);
Larry Finger5c99f042014-09-26 16:40:25 -05001423 rtlhal->mac_func_enable = true;
Larry Fingera619d1a2014-02-28 15:16:50 -06001424 rtl_cam_reset_all_entry(hw);
1425 rtl8723be_enable_hw_security_config(hw);
1426
1427 ppsc->rfpwr_state = ERFON;
1428
1429 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1430 _rtl8723be_enable_aspm_back_door(hw);
1431 rtlpriv->intf_ops->enable_aspm(hw);
1432
1433 rtl8723be_bt_hw_init(hw);
1434
Larry Fingera619d1a2014-02-28 15:16:50 -06001435 if (ppsc->rfpwr_state == ERFON) {
Larry Finger5c99f042014-09-26 16:40:25 -05001436 rtl8723be_phy_set_rfpath_switch(hw, 1);
1437 /* when use 1ant NIC, iqk will disturb BT music
1438 * root cause is not clear now, is something
1439 * related with 'mdelay' and Reg[0x948]
1440 */
1441 if (rtlpriv->btcoexist.btc_info.ant_num == ANT_X2 ||
1442 !rtlpriv->cfg->ops->get_btc_status()) {
1443 rtl8723be_phy_iq_calibrate(hw, false);
1444 rtlphy->iqk_initialized = true;
1445 }
Larry Fingera619d1a2014-02-28 15:16:50 -06001446 rtl8723be_dm_check_txpower_tracking(hw);
1447 rtl8723be_phy_lc_calibrate(hw);
1448 }
Larry Finger5c99f042014-09-26 16:40:25 -05001449 rtl_write_byte(rtlpriv, REG_NAV_UPPER, ((30000 + 127) / 128));
1450
1451 /* Release Rx DMA. */
1452 tmp_u1b = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1453 if (tmp_u1b & BIT(2)) {
1454 /* Release Rx DMA if needed */
1455 tmp_u1b &= (~BIT(2));
1456 rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, tmp_u1b);
Larry Fingera619d1a2014-02-28 15:16:50 -06001457 }
Larry Finger5c99f042014-09-26 16:40:25 -05001458 /* Release Tx/Rx PCIE DMA. */
1459 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0);
1460
Larry Fingera619d1a2014-02-28 15:16:50 -06001461 rtl8723be_dm_init(hw);
1462exit:
1463 local_irq_restore(flags);
1464 rtlpriv->rtlhal.being_init_adapter = false;
1465 return err;
1466}
1467
1468static enum version_8723e _rtl8723be_read_chip_version(struct ieee80211_hw *hw)
1469{
1470 struct rtl_priv *rtlpriv = rtl_priv(hw);
1471 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1472 enum version_8723e version = VERSION_UNKNOWN;
Larry Fingera619d1a2014-02-28 15:16:50 -06001473 u32 value32;
1474
Larry Fingera619d1a2014-02-28 15:16:50 -06001475 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG1);
1476 if ((value32 & (CHIP_8723B)) != CHIP_8723B)
Masanari Iida8a190232016-06-29 12:37:19 +09001477 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "unknown chip version\n");
Larry Fingera619d1a2014-02-28 15:16:50 -06001478 else
Larry Finger5c99f042014-09-26 16:40:25 -05001479 version = (enum version_8723e)CHIP_8723B;
Larry Fingera619d1a2014-02-28 15:16:50 -06001480
Larry Finger5c99f042014-09-26 16:40:25 -05001481 rtlphy->rf_type = RF_1T1R;
Larry Fingera619d1a2014-02-28 15:16:50 -06001482
Larry Finger5c99f042014-09-26 16:40:25 -05001483 /* treat rtl8723be chip as MP version in default */
1484 version = (enum version_8723e)(version | NORMAL_CHIP);
1485
1486 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1487 /* cut version */
1488 version |= (enum version_8723e)(value32 & CHIP_VER_RTL_MASK);
1489 /* Manufacture */
1490 if (((value32 & EXT_VENDOR_ID) >> 18) == 0x01)
1491 version = (enum version_8723e)(version | CHIP_VENDOR_SMIC);
1492
Larry Fingera619d1a2014-02-28 15:16:50 -06001493 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1494 "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
Larry Finger5c99f042014-09-26 16:40:25 -05001495 "RF_2T2R" : "RF_1T1R");
Larry Fingera619d1a2014-02-28 15:16:50 -06001496
1497 return version;
1498}
1499
1500static int _rtl8723be_set_media_status(struct ieee80211_hw *hw,
1501 enum nl80211_iftype type)
1502{
1503 struct rtl_priv *rtlpriv = rtl_priv(hw);
1504 u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
1505 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
Larry Finger5c99f042014-09-26 16:40:25 -05001506 u8 mode = MSR_NOLINK;
Larry Fingera619d1a2014-02-28 15:16:50 -06001507
Larry Fingera619d1a2014-02-28 15:16:50 -06001508 switch (type) {
1509 case NL80211_IFTYPE_UNSPECIFIED:
Larry Finger5c99f042014-09-26 16:40:25 -05001510 mode = MSR_NOLINK;
Larry Fingera619d1a2014-02-28 15:16:50 -06001511 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1512 "Set Network type to NO LINK!\n");
1513 break;
1514 case NL80211_IFTYPE_ADHOC:
Larry Finger5c99f042014-09-26 16:40:25 -05001515 case NL80211_IFTYPE_MESH_POINT:
1516 mode = MSR_ADHOC;
Larry Fingera619d1a2014-02-28 15:16:50 -06001517 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1518 "Set Network type to Ad Hoc!\n");
1519 break;
1520 case NL80211_IFTYPE_STATION:
Larry Finger5c99f042014-09-26 16:40:25 -05001521 mode = MSR_INFRA;
Larry Fingera619d1a2014-02-28 15:16:50 -06001522 ledaction = LED_CTL_LINK;
1523 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1524 "Set Network type to STA!\n");
1525 break;
1526 case NL80211_IFTYPE_AP:
Larry Finger5c99f042014-09-26 16:40:25 -05001527 mode = MSR_AP;
1528 ledaction = LED_CTL_LINK;
Larry Fingera619d1a2014-02-28 15:16:50 -06001529 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1530 "Set Network type to AP!\n");
1531 break;
1532 default:
1533 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1534 "Network type %d not support!\n", type);
1535 return 1;
1536 }
Larry Finger5c99f042014-09-26 16:40:25 -05001537
1538 /* MSR_INFRA == Link in infrastructure network;
1539 * MSR_ADHOC == Link in ad hoc network;
1540 * Therefore, check link state is necessary.
1541 *
1542 * MSR_AP == AP mode; link state is not cared here.
1543 */
1544 if (mode != MSR_AP && rtlpriv->mac80211.link_state < MAC80211_LINKED) {
1545 mode = MSR_NOLINK;
1546 ledaction = LED_CTL_NO_LINK;
1547 }
1548
1549 if (mode == MSR_NOLINK || mode == MSR_INFRA) {
1550 _rtl8723be_stop_tx_beacon(hw);
1551 _rtl8723be_enable_bcn_sub_func(hw);
1552 } else if (mode == MSR_ADHOC || mode == MSR_AP) {
1553 _rtl8723be_resume_tx_beacon(hw);
1554 _rtl8723be_disable_bcn_sub_func(hw);
1555 } else {
1556 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1557 "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
1558 mode);
1559 }
1560
Taehee Yooe480e132015-03-20 19:31:33 +09001561 rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
Larry Fingera619d1a2014-02-28 15:16:50 -06001562 rtlpriv->cfg->ops->led_control(hw, ledaction);
Larry Finger5c99f042014-09-26 16:40:25 -05001563 if (mode == MSR_AP)
Larry Fingera619d1a2014-02-28 15:16:50 -06001564 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1565 else
1566 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1567 return 0;
1568}
1569
1570void rtl8723be_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1571{
1572 struct rtl_priv *rtlpriv = rtl_priv(hw);
1573 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1574 u32 reg_rcr = rtlpci->receive_config;
1575
1576 if (rtlpriv->psc.rfpwr_state != ERFON)
1577 return;
1578
1579 if (check_bssid) {
1580 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1581 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1582 (u8 *)(&reg_rcr));
1583 _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(4));
1584 } else if (!check_bssid) {
1585 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1586 _rtl8723be_set_bcn_ctrl_reg(hw, BIT(4), 0);
1587 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1588 (u8 *)(&reg_rcr));
1589 }
Larry Finger5c99f042014-09-26 16:40:25 -05001590
Larry Fingera619d1a2014-02-28 15:16:50 -06001591}
1592
1593int rtl8723be_set_network_type(struct ieee80211_hw *hw,
1594 enum nl80211_iftype type)
1595{
1596 struct rtl_priv *rtlpriv = rtl_priv(hw);
1597
1598 if (_rtl8723be_set_media_status(hw, type))
1599 return -EOPNOTSUPP;
1600
1601 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1602 if (type != NL80211_IFTYPE_AP)
1603 rtl8723be_set_check_bssid(hw, true);
1604 } else {
1605 rtl8723be_set_check_bssid(hw, false);
1606 }
Larry Finger5c99f042014-09-26 16:40:25 -05001607
Larry Fingera619d1a2014-02-28 15:16:50 -06001608 return 0;
1609}
1610
1611/* don't set REG_EDCA_BE_PARAM here
1612 * because mac80211 will send pkt when scan
1613 */
1614void rtl8723be_set_qos(struct ieee80211_hw *hw, int aci)
1615{
1616 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger5c99f042014-09-26 16:40:25 -05001617
Larry Fingera619d1a2014-02-28 15:16:50 -06001618 rtl8723_dm_init_edca_turbo(hw);
1619 switch (aci) {
1620 case AC1_BK:
1621 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
1622 break;
1623 case AC0_BE:
1624 break;
1625 case AC2_VI:
1626 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
1627 break;
1628 case AC3_VO:
1629 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
1630 break;
1631 default:
1632 RT_ASSERT(false, "invalid aci: %d !\n", aci);
1633 break;
1634 }
1635}
1636
1637void rtl8723be_enable_interrupt(struct ieee80211_hw *hw)
1638{
1639 struct rtl_priv *rtlpriv = rtl_priv(hw);
1640 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1641
1642 rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1643 rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1644 rtlpci->irq_enabled = true;
Larry Finger5c99f042014-09-26 16:40:25 -05001645
Larry Fingera619d1a2014-02-28 15:16:50 -06001646 /*enable system interrupt*/
1647 rtl_write_dword(rtlpriv, REG_HSIMR, rtlpci->sys_irq_mask & 0xFFFFFFFF);
1648}
1649
1650void rtl8723be_disable_interrupt(struct ieee80211_hw *hw)
1651{
1652 struct rtl_priv *rtlpriv = rtl_priv(hw);
1653 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1654
1655 rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
1656 rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
1657 rtlpci->irq_enabled = false;
Larry Finger5c99f042014-09-26 16:40:25 -05001658 /*synchronize_irq(rtlpci->pdev->irq);*/
Larry Fingera619d1a2014-02-28 15:16:50 -06001659}
1660
1661void rtl8723be_card_disable(struct ieee80211_hw *hw)
1662{
1663 struct rtl_priv *rtlpriv = rtl_priv(hw);
1664 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1665 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1666 enum nl80211_iftype opmode;
1667
1668 mac->link_state = MAC80211_NOLINK;
1669 opmode = NL80211_IFTYPE_UNSPECIFIED;
1670 _rtl8723be_set_media_status(hw, opmode);
1671 if (rtlpriv->rtlhal.driver_is_goingto_unload ||
1672 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1673 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1674 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1675 _rtl8723be_poweroff_adapter(hw);
1676
1677 /* after power off we should do iqk again */
1678 rtlpriv->phy.iqk_initialized = false;
1679}
1680
1681void rtl8723be_interrupt_recognized(struct ieee80211_hw *hw,
1682 u32 *p_inta, u32 *p_intb)
1683{
1684 struct rtl_priv *rtlpriv = rtl_priv(hw);
1685 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1686
1687 *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1688 rtl_write_dword(rtlpriv, ISR, *p_inta);
1689
1690 *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) &
1691 rtlpci->irq_mask[1];
1692 rtl_write_dword(rtlpriv, REG_HISRE, *p_intb);
1693}
1694
1695void rtl8723be_set_beacon_related_registers(struct ieee80211_hw *hw)
1696{
1697 struct rtl_priv *rtlpriv = rtl_priv(hw);
1698 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1699 u16 bcn_interval, atim_window;
1700
1701 bcn_interval = mac->beacon_interval;
1702 atim_window = 2; /*FIX MERGE */
1703 rtl8723be_disable_interrupt(hw);
1704 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1705 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1706 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1707 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1708 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1709 rtl_write_byte(rtlpriv, 0x606, 0x30);
1710 rtl8723be_enable_interrupt(hw);
1711}
1712
1713void rtl8723be_set_beacon_interval(struct ieee80211_hw *hw)
1714{
1715 struct rtl_priv *rtlpriv = rtl_priv(hw);
1716 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1717 u16 bcn_interval = mac->beacon_interval;
1718
1719 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
1720 "beacon_interval:%d\n", bcn_interval);
1721 rtl8723be_disable_interrupt(hw);
1722 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1723 rtl8723be_enable_interrupt(hw);
1724}
1725
1726void rtl8723be_update_interrupt_mask(struct ieee80211_hw *hw,
1727 u32 add_msr, u32 rm_msr)
1728{
1729 struct rtl_priv *rtlpriv = rtl_priv(hw);
1730 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1731
1732 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
1733 "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
1734
1735 if (add_msr)
1736 rtlpci->irq_mask[0] |= add_msr;
1737 if (rm_msr)
1738 rtlpci->irq_mask[0] &= (~rm_msr);
1739 rtl8723be_disable_interrupt(hw);
1740 rtl8723be_enable_interrupt(hw);
1741}
1742
1743static u8 _rtl8723be_get_chnl_group(u8 chnl)
1744{
1745 u8 group;
1746
1747 if (chnl < 3)
1748 group = 0;
1749 else if (chnl < 9)
1750 group = 1;
1751 else
1752 group = 2;
1753 return group;
1754}
1755
1756static void _rtl8723be_read_power_value_fromprom(struct ieee80211_hw *hw,
1757 struct txpower_info_2g *pw2g,
1758 struct txpower_info_5g *pw5g,
1759 bool autoload_fail, u8 *hwinfo)
1760{
1761 struct rtl_priv *rtlpriv = rtl_priv(hw);
1762 u32 path, addr = EEPROM_TX_PWR_INX, group, cnt = 0;
1763
1764 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Larry Finger5c99f042014-09-26 16:40:25 -05001765 "hal_ReadPowerValueFromPROM8723BE(): PROMContent[0x%x]=0x%x\n",
Larry Fingera619d1a2014-02-28 15:16:50 -06001766 (addr + 1), hwinfo[addr + 1]);
Larry Finger5c99f042014-09-26 16:40:25 -05001767 if (0xFF == hwinfo[addr + 1]) /*YJ,add,120316*/
Larry Fingera619d1a2014-02-28 15:16:50 -06001768 autoload_fail = true;
1769
1770 if (autoload_fail) {
1771 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1772 "auto load fail : Use Default value!\n");
1773 for (path = 0; path < MAX_RF_PATH; path++) {
1774 /* 2.4G default value */
Larry Finger5c99f042014-09-26 16:40:25 -05001775 for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
Larry Fingera619d1a2014-02-28 15:16:50 -06001776 pw2g->index_cck_base[path][group] = 0x2D;
1777 pw2g->index_bw40_base[path][group] = 0x2D;
1778 }
1779 for (cnt = 0; cnt < MAX_TX_COUNT; cnt++) {
1780 if (cnt == 0) {
1781 pw2g->bw20_diff[path][0] = 0x02;
1782 pw2g->ofdm_diff[path][0] = 0x04;
1783 } else {
1784 pw2g->bw20_diff[path][cnt] = 0xFE;
1785 pw2g->bw40_diff[path][cnt] = 0xFE;
1786 pw2g->cck_diff[path][cnt] = 0xFE;
1787 pw2g->ofdm_diff[path][cnt] = 0xFE;
1788 }
1789 }
1790 }
1791 return;
1792 }
Larry Finger5c99f042014-09-26 16:40:25 -05001793
Larry Fingera619d1a2014-02-28 15:16:50 -06001794 for (path = 0; path < MAX_RF_PATH; path++) {
1795 /*2.4G default value*/
1796 for (group = 0; group < MAX_CHNL_GROUP_24G; group++) {
1797 pw2g->index_cck_base[path][group] = hwinfo[addr++];
1798 if (pw2g->index_cck_base[path][group] == 0xFF)
1799 pw2g->index_cck_base[path][group] = 0x2D;
Larry Finger5c99f042014-09-26 16:40:25 -05001800
Larry Fingera619d1a2014-02-28 15:16:50 -06001801 }
1802 for (group = 0; group < MAX_CHNL_GROUP_24G - 1; group++) {
1803 pw2g->index_bw40_base[path][group] = hwinfo[addr++];
1804 if (pw2g->index_bw40_base[path][group] == 0xFF)
1805 pw2g->index_bw40_base[path][group] = 0x2D;
1806 }
1807 for (cnt = 0; cnt < MAX_TX_COUNT; cnt++) {
1808 if (cnt == 0) {
1809 pw2g->bw40_diff[path][cnt] = 0;
1810 if (hwinfo[addr] == 0xFF) {
1811 pw2g->bw20_diff[path][cnt] = 0x02;
1812 } else {
1813 pw2g->bw20_diff[path][cnt] =
1814 (hwinfo[addr] & 0xf0) >> 4;
1815 /*bit sign number to 8 bit sign number*/
1816 if (pw2g->bw20_diff[path][cnt] & BIT(3))
Larry Finger5c99f042014-09-26 16:40:25 -05001817 pw2g->bw20_diff[path][cnt] |=
1818 0xF0;
Larry Fingera619d1a2014-02-28 15:16:50 -06001819 }
Larry Finger5c99f042014-09-26 16:40:25 -05001820
Larry Fingera619d1a2014-02-28 15:16:50 -06001821 if (hwinfo[addr] == 0xFF) {
1822 pw2g->ofdm_diff[path][cnt] = 0x04;
1823 } else {
1824 pw2g->ofdm_diff[path][cnt] =
1825 (hwinfo[addr] & 0x0f);
1826 /*bit sign number to 8 bit sign number*/
1827 if (pw2g->ofdm_diff[path][cnt] & BIT(3))
1828 pw2g->ofdm_diff[path][cnt] |=
1829 0xF0;
1830 }
1831 pw2g->cck_diff[path][cnt] = 0;
1832 addr++;
1833 } else {
1834 if (hwinfo[addr] == 0xFF) {
1835 pw2g->bw40_diff[path][cnt] = 0xFE;
1836 } else {
1837 pw2g->bw40_diff[path][cnt] =
1838 (hwinfo[addr] & 0xf0) >> 4;
1839 if (pw2g->bw40_diff[path][cnt] & BIT(3))
1840 pw2g->bw40_diff[path][cnt] |=
1841 0xF0;
1842 }
Larry Finger5c99f042014-09-26 16:40:25 -05001843
Larry Fingera619d1a2014-02-28 15:16:50 -06001844 if (hwinfo[addr] == 0xFF) {
1845 pw2g->bw20_diff[path][cnt] = 0xFE;
1846 } else {
1847 pw2g->bw20_diff[path][cnt] =
1848 (hwinfo[addr] & 0x0f);
1849 if (pw2g->bw20_diff[path][cnt] & BIT(3))
1850 pw2g->bw20_diff[path][cnt] |=
1851 0xF0;
1852 }
1853 addr++;
1854
1855 if (hwinfo[addr] == 0xFF) {
1856 pw2g->ofdm_diff[path][cnt] = 0xFE;
1857 } else {
1858 pw2g->ofdm_diff[path][cnt] =
1859 (hwinfo[addr] & 0xf0) >> 4;
1860 if (pw2g->ofdm_diff[path][cnt] & BIT(3))
1861 pw2g->ofdm_diff[path][cnt] |=
1862 0xF0;
1863 }
Larry Finger5c99f042014-09-26 16:40:25 -05001864
1865 if (hwinfo[addr] == 0xFF)
Larry Fingera619d1a2014-02-28 15:16:50 -06001866 pw2g->cck_diff[path][cnt] = 0xFE;
Larry Finger5c99f042014-09-26 16:40:25 -05001867 else {
Larry Fingera619d1a2014-02-28 15:16:50 -06001868 pw2g->cck_diff[path][cnt] =
1869 (hwinfo[addr] & 0x0f);
1870 if (pw2g->cck_diff[path][cnt] & BIT(3))
1871 pw2g->cck_diff[path][cnt] |=
1872 0xF0;
1873 }
1874 addr++;
1875 }
1876 }
Larry Finger5c99f042014-09-26 16:40:25 -05001877
Larry Fingera619d1a2014-02-28 15:16:50 -06001878 /*5G default value*/
1879 for (group = 0; group < MAX_CHNL_GROUP_5G; group++) {
1880 pw5g->index_bw40_base[path][group] = hwinfo[addr++];
1881 if (pw5g->index_bw40_base[path][group] == 0xFF)
1882 pw5g->index_bw40_base[path][group] = 0xFE;
1883 }
Larry Finger5c99f042014-09-26 16:40:25 -05001884
Larry Fingera619d1a2014-02-28 15:16:50 -06001885 for (cnt = 0; cnt < MAX_TX_COUNT; cnt++) {
1886 if (cnt == 0) {
1887 pw5g->bw40_diff[path][cnt] = 0;
1888
1889 if (hwinfo[addr] == 0xFF) {
1890 pw5g->bw20_diff[path][cnt] = 0;
1891 } else {
1892 pw5g->bw20_diff[path][0] =
1893 (hwinfo[addr] & 0xf0) >> 4;
1894 if (pw5g->bw20_diff[path][cnt] & BIT(3))
1895 pw5g->bw20_diff[path][cnt] |=
1896 0xF0;
1897 }
Larry Finger5c99f042014-09-26 16:40:25 -05001898
1899 if (hwinfo[addr] == 0xFF)
Larry Fingera619d1a2014-02-28 15:16:50 -06001900 pw5g->ofdm_diff[path][cnt] = 0x04;
Larry Finger5c99f042014-09-26 16:40:25 -05001901 else {
Larry Fingera619d1a2014-02-28 15:16:50 -06001902 pw5g->ofdm_diff[path][0] =
1903 (hwinfo[addr] & 0x0f);
1904 if (pw5g->ofdm_diff[path][cnt] & BIT(3))
1905 pw5g->ofdm_diff[path][cnt] |=
1906 0xF0;
1907 }
1908 addr++;
1909 } else {
1910 if (hwinfo[addr] == 0xFF) {
1911 pw5g->bw40_diff[path][cnt] = 0xFE;
1912 } else {
1913 pw5g->bw40_diff[path][cnt] =
1914 (hwinfo[addr] & 0xf0) >> 4;
1915 if (pw5g->bw40_diff[path][cnt] & BIT(3))
1916 pw5g->bw40_diff[path][cnt] |= 0xF0;
1917 }
Larry Finger5c99f042014-09-26 16:40:25 -05001918
Larry Fingera619d1a2014-02-28 15:16:50 -06001919 if (hwinfo[addr] == 0xFF) {
1920 pw5g->bw20_diff[path][cnt] = 0xFE;
1921 } else {
1922 pw5g->bw20_diff[path][cnt] =
1923 (hwinfo[addr] & 0x0f);
1924 if (pw5g->bw20_diff[path][cnt] & BIT(3))
1925 pw5g->bw20_diff[path][cnt] |= 0xF0;
1926 }
1927 addr++;
1928 }
1929 }
Larry Finger5c99f042014-09-26 16:40:25 -05001930
Larry Fingera619d1a2014-02-28 15:16:50 -06001931 if (hwinfo[addr] == 0xFF) {
1932 pw5g->ofdm_diff[path][1] = 0xFE;
1933 pw5g->ofdm_diff[path][2] = 0xFE;
1934 } else {
1935 pw5g->ofdm_diff[path][1] = (hwinfo[addr] & 0xf0) >> 4;
1936 pw5g->ofdm_diff[path][2] = (hwinfo[addr] & 0x0f);
1937 }
1938 addr++;
1939
1940 if (hwinfo[addr] == 0xFF)
1941 pw5g->ofdm_diff[path][3] = 0xFE;
1942 else
1943 pw5g->ofdm_diff[path][3] = (hwinfo[addr] & 0x0f);
1944 addr++;
1945
1946 for (cnt = 1; cnt < MAX_TX_COUNT; cnt++) {
1947 if (pw5g->ofdm_diff[path][cnt] == 0xFF)
1948 pw5g->ofdm_diff[path][cnt] = 0xFE;
1949 else if (pw5g->ofdm_diff[path][cnt] & BIT(3))
1950 pw5g->ofdm_diff[path][cnt] |= 0xF0;
1951 }
1952 }
1953}
1954
1955static void _rtl8723be_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1956 bool autoload_fail,
1957 u8 *hwinfo)
1958{
1959 struct rtl_priv *rtlpriv = rtl_priv(hw);
1960 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1961 struct txpower_info_2g pw2g;
1962 struct txpower_info_5g pw5g;
1963 u8 rf_path, index;
1964 u8 i;
1965
1966 _rtl8723be_read_power_value_fromprom(hw, &pw2g, &pw5g, autoload_fail,
1967 hwinfo);
1968
1969 for (rf_path = 0; rf_path < 2; rf_path++) {
1970 for (i = 0; i < 14; i++) {
1971 index = _rtl8723be_get_chnl_group(i+1);
1972
1973 rtlefuse->txpwrlevel_cck[rf_path][i] =
1974 pw2g.index_cck_base[rf_path][index];
1975 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1976 pw2g.index_bw40_base[rf_path][index];
1977 }
1978 for (i = 0; i < MAX_TX_COUNT; i++) {
1979 rtlefuse->txpwr_ht20diff[rf_path][i] =
1980 pw2g.bw20_diff[rf_path][i];
1981 rtlefuse->txpwr_ht40diff[rf_path][i] =
1982 pw2g.bw40_diff[rf_path][i];
1983 rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
1984 pw2g.ofdm_diff[rf_path][i];
1985 }
Larry Finger5c99f042014-09-26 16:40:25 -05001986
Larry Fingera619d1a2014-02-28 15:16:50 -06001987 for (i = 0; i < 14; i++) {
Larry Finger5c99f042014-09-26 16:40:25 -05001988 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1989 "RF(%d)-Ch(%d) [CCK / HT40_1S ] = [0x%x / 0x%x ]\n",
1990 rf_path, i,
Larry Fingera619d1a2014-02-28 15:16:50 -06001991 rtlefuse->txpwrlevel_cck[rf_path][i],
1992 rtlefuse->txpwrlevel_ht40_1s[rf_path][i]);
1993 }
1994 }
Larry Finger5c99f042014-09-26 16:40:25 -05001995
Larry Fingera619d1a2014-02-28 15:16:50 -06001996 if (!autoload_fail)
1997 rtlefuse->eeprom_thermalmeter =
1998 hwinfo[EEPROM_THERMAL_METER_88E];
1999 else
2000 rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
2001
2002 if (rtlefuse->eeprom_thermalmeter == 0xff || autoload_fail) {
2003 rtlefuse->apk_thermalmeterignore = true;
2004 rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
2005 }
Larry Finger5c99f042014-09-26 16:40:25 -05002006
Larry Fingera619d1a2014-02-28 15:16:50 -06002007 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Finger5c99f042014-09-26 16:40:25 -05002008 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingera619d1a2014-02-28 15:16:50 -06002009 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
2010
2011 if (!autoload_fail) {
2012 rtlefuse->eeprom_regulatory =
2013 hwinfo[EEPROM_RF_BOARD_OPTION_88E] & 0x07;/*bit0~2*/
2014 if (hwinfo[EEPROM_RF_BOARD_OPTION_88E] == 0xFF)
2015 rtlefuse->eeprom_regulatory = 0;
2016 } else {
2017 rtlefuse->eeprom_regulatory = 0;
2018 }
Larry Finger5c99f042014-09-26 16:40:25 -05002019 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingera619d1a2014-02-28 15:16:50 -06002020 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
2021}
2022
2023static void _rtl8723be_read_adapter_info(struct ieee80211_hw *hw,
2024 bool pseudo_test)
2025{
2026 struct rtl_priv *rtlpriv = rtl_priv(hw);
2027 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2028 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Arnd Bergmann5345ea62016-05-30 17:26:16 +02002029 struct device *dev = &rtl_pcipriv(hw)->dev.pdev->dev;
Larry Fingera619d1a2014-02-28 15:16:50 -06002030 u16 i, usvalue;
2031 u8 hwinfo[HWSET_MAX_SIZE];
2032 u16 eeprom_id;
2033 bool is_toshiba_smid1 = false;
2034 bool is_toshiba_smid2 = false;
2035 bool is_samsung_smid = false;
2036 bool is_lenovo_smid = false;
2037 u16 toshiba_smid1[] = {
2038 0x6151, 0x6152, 0x6154, 0x6155, 0x6177, 0x6178, 0x6179, 0x6180,
2039 0x7151, 0x7152, 0x7154, 0x7155, 0x7177, 0x7178, 0x7179, 0x7180,
2040 0x8151, 0x8152, 0x8154, 0x8155, 0x8181, 0x8182, 0x8184, 0x8185,
2041 0x9151, 0x9152, 0x9154, 0x9155, 0x9181, 0x9182, 0x9184, 0x9185
2042 };
2043 u16 toshiba_smid2[] = {
2044 0x6181, 0x6184, 0x6185, 0x7181, 0x7182, 0x7184, 0x7185, 0x8181,
2045 0x8182, 0x8184, 0x8185, 0x9181, 0x9182, 0x9184, 0x9185
2046 };
2047 u16 samsung_smid[] = {
2048 0x6191, 0x6192, 0x6193, 0x7191, 0x7192, 0x7193, 0x8191, 0x8192,
2049 0x8193, 0x9191, 0x9192, 0x9193
2050 };
2051 u16 lenovo_smid[] = {
2052 0x8195, 0x9195, 0x7194, 0x8200, 0x8201, 0x8202, 0x9199, 0x9200
2053 };
2054
2055 if (pseudo_test) {
2056 /* needs to be added */
2057 return;
2058 }
Larry Fingera619d1a2014-02-28 15:16:50 -06002059
Arnd Bergmann5345ea62016-05-30 17:26:16 +02002060 switch (rtlefuse->epromtype) {
2061 case EEPROM_BOOT_EFUSE:
2062 rtl_efuse_shadow_map_update(hw);
2063 break;
2064
2065 case EEPROM_93C46:
Larry Fingera619d1a2014-02-28 15:16:50 -06002066 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perches4713bd12016-06-26 12:34:30 -07002067 "RTL819X Not boot from eeprom, check it !!\n");
Arnd Bergmann5345ea62016-05-30 17:26:16 +02002068 return;
2069
2070 default:
2071 dev_warn(dev, "no efuse data\n");
2072 return;
Larry Fingera619d1a2014-02-28 15:16:50 -06002073 }
Arnd Bergmann5345ea62016-05-30 17:26:16 +02002074 memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0], HWSET_MAX_SIZE);
Larry Fingera619d1a2014-02-28 15:16:50 -06002075 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
2076 hwinfo, HWSET_MAX_SIZE);
2077
2078 eeprom_id = *((u16 *)&hwinfo[0]);
2079 if (eeprom_id != RTL8723BE_EEPROM_ID) {
2080 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
2081 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
2082 rtlefuse->autoload_failflag = true;
2083 } else {
2084 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
2085 rtlefuse->autoload_failflag = false;
2086 }
Larry Finger5c99f042014-09-26 16:40:25 -05002087
Larry Fingera619d1a2014-02-28 15:16:50 -06002088 if (rtlefuse->autoload_failflag)
2089 return;
2090
2091 rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
2092 rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
2093 rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
2094 rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
2095 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
2096 "EEPROMId = 0x%4x\n", eeprom_id);
2097 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
2098 "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
2099 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
2100 "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
2101 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
2102 "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
2103 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
2104 "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
2105
2106 for (i = 0; i < 6; i += 2) {
2107 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
2108 *((u16 *)(&rtlefuse->dev_addr[i])) = usvalue;
2109 }
2110 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "dev_addr: %pM\n",
2111 rtlefuse->dev_addr);
2112
2113 /*parse xtal*/
2114 rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_8723BE];
2115 if (rtlefuse->crystalcap == 0xFF)
2116 rtlefuse->crystalcap = 0x20;
2117
2118 _rtl8723be_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
2119 hwinfo);
2120
2121 rtl8723be_read_bt_coexist_info_from_hwpg(hw,
2122 rtlefuse->autoload_failflag,
2123 hwinfo);
2124
Joe Perches9cb76aa2014-03-24 10:46:20 -07002125 rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
Larry Fingera619d1a2014-02-28 15:16:50 -06002126 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
2127 rtlefuse->txpwr_fromeprom = true;
Joe Perches9cb76aa2014-03-24 10:46:20 -07002128 rtlefuse->eeprom_oemid = hwinfo[EEPROM_CUSTOMER_ID];
Larry Fingera619d1a2014-02-28 15:16:50 -06002129
2130 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
2131 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
2132
Shao Fub23cd222015-05-15 16:33:02 -05002133 /* set channel plan from efuse */
2134 rtlefuse->channel_plan = rtlefuse->eeprom_channelplan;
Larry Fingera619d1a2014-02-28 15:16:50 -06002135
2136 if (rtlhal->oem_id == RT_CID_DEFAULT) {
2137 /* Does this one have a Toshiba SMID from group 1? */
2138 for (i = 0; i < sizeof(toshiba_smid1) / sizeof(u16); i++) {
2139 if (rtlefuse->eeprom_smid == toshiba_smid1[i]) {
2140 is_toshiba_smid1 = true;
2141 break;
2142 }
2143 }
2144 /* Does this one have a Toshiba SMID from group 2? */
2145 for (i = 0; i < sizeof(toshiba_smid2) / sizeof(u16); i++) {
2146 if (rtlefuse->eeprom_smid == toshiba_smid2[i]) {
2147 is_toshiba_smid2 = true;
2148 break;
2149 }
2150 }
2151 /* Does this one have a Samsung SMID? */
2152 for (i = 0; i < sizeof(samsung_smid) / sizeof(u16); i++) {
2153 if (rtlefuse->eeprom_smid == samsung_smid[i]) {
2154 is_samsung_smid = true;
2155 break;
2156 }
2157 }
2158 /* Does this one have a Lenovo SMID? */
2159 for (i = 0; i < sizeof(lenovo_smid) / sizeof(u16); i++) {
2160 if (rtlefuse->eeprom_smid == lenovo_smid[i]) {
2161 is_lenovo_smid = true;
2162 break;
2163 }
2164 }
2165 switch (rtlefuse->eeprom_oemid) {
2166 case EEPROM_CID_DEFAULT:
2167 if (rtlefuse->eeprom_did == 0x8176) {
2168 if (rtlefuse->eeprom_svid == 0x10EC &&
2169 is_toshiba_smid1) {
2170 rtlhal->oem_id = RT_CID_TOSHIBA;
2171 } else if (rtlefuse->eeprom_svid == 0x1025) {
2172 rtlhal->oem_id = RT_CID_819X_ACER;
2173 } else if (rtlefuse->eeprom_svid == 0x10EC &&
2174 is_samsung_smid) {
2175 rtlhal->oem_id = RT_CID_819X_SAMSUNG;
2176 } else if (rtlefuse->eeprom_svid == 0x10EC &&
2177 is_lenovo_smid) {
2178 rtlhal->oem_id = RT_CID_819X_LENOVO;
2179 } else if ((rtlefuse->eeprom_svid == 0x10EC &&
2180 rtlefuse->eeprom_smid == 0x8197) ||
2181 (rtlefuse->eeprom_svid == 0x10EC &&
2182 rtlefuse->eeprom_smid == 0x9196)) {
2183 rtlhal->oem_id = RT_CID_819X_CLEVO;
2184 } else if ((rtlefuse->eeprom_svid == 0x1028 &&
2185 rtlefuse->eeprom_smid == 0x8194) ||
2186 (rtlefuse->eeprom_svid == 0x1028 &&
2187 rtlefuse->eeprom_smid == 0x8198) ||
2188 (rtlefuse->eeprom_svid == 0x1028 &&
2189 rtlefuse->eeprom_smid == 0x9197) ||
2190 (rtlefuse->eeprom_svid == 0x1028 &&
2191 rtlefuse->eeprom_smid == 0x9198)) {
2192 rtlhal->oem_id = RT_CID_819X_DELL;
2193 } else if ((rtlefuse->eeprom_svid == 0x103C &&
2194 rtlefuse->eeprom_smid == 0x1629)) {
2195 rtlhal->oem_id = RT_CID_819X_HP;
2196 } else if ((rtlefuse->eeprom_svid == 0x1A32 &&
2197 rtlefuse->eeprom_smid == 0x2315)) {
2198 rtlhal->oem_id = RT_CID_819X_QMI;
2199 } else if ((rtlefuse->eeprom_svid == 0x10EC &&
2200 rtlefuse->eeprom_smid == 0x8203)) {
2201 rtlhal->oem_id = RT_CID_819X_PRONETS;
2202 } else if ((rtlefuse->eeprom_svid == 0x1043 &&
2203 rtlefuse->eeprom_smid == 0x84B5)) {
2204 rtlhal->oem_id = RT_CID_819X_EDIMAX_ASUS;
2205 } else {
2206 rtlhal->oem_id = RT_CID_DEFAULT;
2207 }
2208 } else if (rtlefuse->eeprom_did == 0x8178) {
2209 if (rtlefuse->eeprom_svid == 0x10EC &&
2210 is_toshiba_smid2)
2211 rtlhal->oem_id = RT_CID_TOSHIBA;
2212 else if (rtlefuse->eeprom_svid == 0x1025)
2213 rtlhal->oem_id = RT_CID_819X_ACER;
2214 else if ((rtlefuse->eeprom_svid == 0x10EC &&
2215 rtlefuse->eeprom_smid == 0x8186))
2216 rtlhal->oem_id = RT_CID_819X_PRONETS;
2217 else if ((rtlefuse->eeprom_svid == 0x1043 &&
2218 rtlefuse->eeprom_smid == 0x84B6))
2219 rtlhal->oem_id =
2220 RT_CID_819X_EDIMAX_ASUS;
2221 else
2222 rtlhal->oem_id = RT_CID_DEFAULT;
2223 } else {
2224 rtlhal->oem_id = RT_CID_DEFAULT;
2225 }
2226 break;
2227 case EEPROM_CID_TOSHIBA:
2228 rtlhal->oem_id = RT_CID_TOSHIBA;
2229 break;
2230 case EEPROM_CID_CCX:
2231 rtlhal->oem_id = RT_CID_CCX;
2232 break;
2233 case EEPROM_CID_QMI:
2234 rtlhal->oem_id = RT_CID_819X_QMI;
2235 break;
2236 case EEPROM_CID_WHQL:
2237 break;
2238 default:
2239 rtlhal->oem_id = RT_CID_DEFAULT;
2240 break;
2241 }
2242 }
2243}
2244
2245static void _rtl8723be_hal_customized_behavior(struct ieee80211_hw *hw)
2246{
2247 struct rtl_priv *rtlpriv = rtl_priv(hw);
2248 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2249 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2250
2251 pcipriv->ledctl.led_opendrain = true;
2252 switch (rtlhal->oem_id) {
2253 case RT_CID_819X_HP:
2254 pcipriv->ledctl.led_opendrain = true;
2255 break;
2256 case RT_CID_819X_LENOVO:
2257 case RT_CID_DEFAULT:
2258 case RT_CID_TOSHIBA:
2259 case RT_CID_CCX:
2260 case RT_CID_819X_ACER:
2261 case RT_CID_WHQL:
2262 default:
2263 break;
2264 }
2265 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
2266 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
2267}
2268
2269void rtl8723be_read_eeprom_info(struct ieee80211_hw *hw)
2270{
2271 struct rtl_priv *rtlpriv = rtl_priv(hw);
2272 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2273 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2274 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2275 u8 tmp_u1b;
2276
2277 rtlhal->version = _rtl8723be_read_chip_version(hw);
2278 if (get_rf_type(rtlphy) == RF_1T1R)
2279 rtlpriv->dm.rfpath_rxenable[0] = true;
2280 else
2281 rtlpriv->dm.rfpath_rxenable[0] =
2282 rtlpriv->dm.rfpath_rxenable[1] = true;
2283 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
2284 rtlhal->version);
2285 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
2286 if (tmp_u1b & BIT(4)) {
2287 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
2288 rtlefuse->epromtype = EEPROM_93C46;
2289 } else {
2290 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
2291 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
2292 }
2293 if (tmp_u1b & BIT(5)) {
2294 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
2295 rtlefuse->autoload_failflag = false;
2296 _rtl8723be_read_adapter_info(hw, false);
2297 } else {
2298 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
2299 }
2300 _rtl8723be_hal_customized_behavior(hw);
2301}
2302
Larry Fingera619d1a2014-02-28 15:16:50 -06002303static u8 _rtl8723be_mrate_idx_to_arfr_id(struct ieee80211_hw *hw,
2304 u8 rate_index)
2305{
2306 u8 ret = 0;
Larry Fingera619d1a2014-02-28 15:16:50 -06002307 switch (rate_index) {
2308 case RATR_INX_WIRELESS_NGB:
2309 ret = 1;
2310 break;
2311 case RATR_INX_WIRELESS_N:
2312 case RATR_INX_WIRELESS_NG:
2313 ret = 5;
2314 break;
2315 case RATR_INX_WIRELESS_NB:
2316 ret = 3;
2317 break;
2318 case RATR_INX_WIRELESS_GB:
2319 ret = 6;
2320 break;
2321 case RATR_INX_WIRELESS_G:
2322 ret = 7;
2323 break;
2324 case RATR_INX_WIRELESS_B:
2325 ret = 8;
2326 break;
2327 default:
2328 ret = 0;
2329 break;
2330 }
2331 return ret;
2332}
2333
2334static void rtl8723be_update_hal_rate_mask(struct ieee80211_hw *hw,
2335 struct ieee80211_sta *sta,
2336 u8 rssi_level)
2337{
2338 struct rtl_priv *rtlpriv = rtl_priv(hw);
2339 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2340 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2341 struct rtl_sta_info *sta_entry = NULL;
2342 u32 ratr_bitmap;
2343 u8 ratr_index;
2344 u8 curtxbw_40mhz = (sta->ht_cap.cap &
Larry Finger5c99f042014-09-26 16:40:25 -05002345 IEEE80211_HT_CAP_SUP_WIDTH_20_40) ? 1 : 0;
Larry Fingera619d1a2014-02-28 15:16:50 -06002346 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
Larry Finger5c99f042014-09-26 16:40:25 -05002347 1 : 0;
Larry Fingera619d1a2014-02-28 15:16:50 -06002348 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
Larry Finger5c99f042014-09-26 16:40:25 -05002349 1 : 0;
Larry Fingera619d1a2014-02-28 15:16:50 -06002350 enum wireless_mode wirelessmode = 0;
2351 bool shortgi = false;
2352 u8 rate_mask[7];
2353 u8 macid = 0;
Larry Fingera619d1a2014-02-28 15:16:50 -06002354
2355 sta_entry = (struct rtl_sta_info *)sta->drv_priv;
2356 wirelessmode = sta_entry->wireless_mode;
2357 if (mac->opmode == NL80211_IFTYPE_STATION ||
2358 mac->opmode == NL80211_IFTYPE_MESH_POINT)
2359 curtxbw_40mhz = mac->bw_40;
2360 else if (mac->opmode == NL80211_IFTYPE_AP ||
2361 mac->opmode == NL80211_IFTYPE_ADHOC)
2362 macid = sta->aid + 1;
2363
2364 ratr_bitmap = sta->supp_rates[0];
2365
2366 if (mac->opmode == NL80211_IFTYPE_ADHOC)
2367 ratr_bitmap = 0xfff;
2368
2369 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2370 sta->ht_cap.mcs.rx_mask[0] << 12);
2371 switch (wirelessmode) {
2372 case WIRELESS_MODE_B:
2373 ratr_index = RATR_INX_WIRELESS_B;
2374 if (ratr_bitmap & 0x0000000c)
2375 ratr_bitmap &= 0x0000000d;
2376 else
2377 ratr_bitmap &= 0x0000000f;
2378 break;
2379 case WIRELESS_MODE_G:
2380 ratr_index = RATR_INX_WIRELESS_GB;
2381
2382 if (rssi_level == 1)
2383 ratr_bitmap &= 0x00000f00;
2384 else if (rssi_level == 2)
2385 ratr_bitmap &= 0x00000ff0;
2386 else
2387 ratr_bitmap &= 0x00000ff5;
2388 break;
Larry Fingera619d1a2014-02-28 15:16:50 -06002389 case WIRELESS_MODE_N_24G:
2390 case WIRELESS_MODE_N_5G:
2391 ratr_index = RATR_INX_WIRELESS_NGB;
Larry Finger5c99f042014-09-26 16:40:25 -05002392 if (rtlphy->rf_type == RF_1T1R) {
2393 if (curtxbw_40mhz) {
2394 if (rssi_level == 1)
2395 ratr_bitmap &= 0x000f0000;
2396 else if (rssi_level == 2)
2397 ratr_bitmap &= 0x000ff000;
2398 else
2399 ratr_bitmap &= 0x000ff015;
Larry Fingera619d1a2014-02-28 15:16:50 -06002400 } else {
Larry Finger5c99f042014-09-26 16:40:25 -05002401 if (rssi_level == 1)
2402 ratr_bitmap &= 0x000f0000;
2403 else if (rssi_level == 2)
2404 ratr_bitmap &= 0x000ff000;
2405 else
2406 ratr_bitmap &= 0x000ff005;
2407 }
2408 } else {
2409 if (curtxbw_40mhz) {
2410 if (rssi_level == 1)
2411 ratr_bitmap &= 0x0f8f0000;
2412 else if (rssi_level == 2)
2413 ratr_bitmap &= 0x0f8ff000;
2414 else
2415 ratr_bitmap &= 0x0f8ff015;
2416 } else {
2417 if (rssi_level == 1)
2418 ratr_bitmap &= 0x0f8f0000;
2419 else if (rssi_level == 2)
2420 ratr_bitmap &= 0x0f8ff000;
2421 else
2422 ratr_bitmap &= 0x0f8ff005;
Larry Fingera619d1a2014-02-28 15:16:50 -06002423 }
2424 }
2425 if ((curtxbw_40mhz && curshortgi_40mhz) ||
2426 (!curtxbw_40mhz && curshortgi_20mhz)) {
2427 if (macid == 0)
2428 shortgi = true;
2429 else if (macid == 1)
2430 shortgi = false;
2431 }
2432 break;
2433 default:
2434 ratr_index = RATR_INX_WIRELESS_NGB;
2435
2436 if (rtlphy->rf_type == RF_1T2R)
2437 ratr_bitmap &= 0x000ff0ff;
2438 else
2439 ratr_bitmap &= 0x0f0ff0ff;
2440 break;
2441 }
Larry Finger5c99f042014-09-26 16:40:25 -05002442
Larry Fingera619d1a2014-02-28 15:16:50 -06002443 sta_entry->ratr_index = ratr_index;
2444
2445 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2446 "ratr_bitmap :%x\n", ratr_bitmap);
Larry Finger5c99f042014-09-26 16:40:25 -05002447 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2448 (ratr_index << 28);
Larry Fingera619d1a2014-02-28 15:16:50 -06002449 rate_mask[0] = macid;
2450 rate_mask[1] = _rtl8723be_mrate_idx_to_arfr_id(hw, ratr_index) |
Larry Finger5c99f042014-09-26 16:40:25 -05002451 (shortgi ? 0x80 : 0x00);
Larry Fingera619d1a2014-02-28 15:16:50 -06002452 rate_mask[2] = curtxbw_40mhz;
Larry Fingera619d1a2014-02-28 15:16:50 -06002453
2454 rate_mask[3] = (u8)(ratr_bitmap & 0x000000ff);
2455 rate_mask[4] = (u8)((ratr_bitmap & 0x0000ff00) >> 8);
2456 rate_mask[5] = (u8)((ratr_bitmap & 0x00ff0000) >> 16);
2457 rate_mask[6] = (u8)((ratr_bitmap & 0xff000000) >> 24);
2458
2459 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2460 "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x:%x:%x\n",
2461 ratr_index, ratr_bitmap,
2462 rate_mask[0], rate_mask[1],
2463 rate_mask[2], rate_mask[3],
2464 rate_mask[4], rate_mask[5],
2465 rate_mask[6]);
Larry Finger5c99f042014-09-26 16:40:25 -05002466 rtl8723be_fill_h2c_cmd(hw, H2C_8723B_RA_MASK, 7, rate_mask);
Larry Fingera619d1a2014-02-28 15:16:50 -06002467 _rtl8723be_set_bcn_ctrl_reg(hw, BIT(3), 0);
2468}
2469
2470void rtl8723be_update_hal_rate_tbl(struct ieee80211_hw *hw,
2471 struct ieee80211_sta *sta,
2472 u8 rssi_level)
2473{
2474 struct rtl_priv *rtlpriv = rtl_priv(hw);
2475 if (rtlpriv->dm.useramask)
2476 rtl8723be_update_hal_rate_mask(hw, sta, rssi_level);
Larry Fingera619d1a2014-02-28 15:16:50 -06002477}
2478
2479void rtl8723be_update_channel_access_setting(struct ieee80211_hw *hw)
2480{
2481 struct rtl_priv *rtlpriv = rtl_priv(hw);
2482 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2483 u16 sifs_timer;
2484
Joe Perches9cb76aa2014-03-24 10:46:20 -07002485 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
Larry Fingera619d1a2014-02-28 15:16:50 -06002486 if (!mac->ht_enable)
2487 sifs_timer = 0x0a0a;
2488 else
2489 sifs_timer = 0x0e0e;
2490 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2491}
2492
2493bool rtl8723be_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2494{
2495 struct rtl_priv *rtlpriv = rtl_priv(hw);
2496 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2497 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2498 enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
2499 u8 u1tmp;
Larry Finger5c99f042014-09-26 16:40:25 -05002500 bool b_actuallyset = false;
Larry Fingera619d1a2014-02-28 15:16:50 -06002501
2502 if (rtlpriv->rtlhal.being_init_adapter)
2503 return false;
2504
2505 if (ppsc->swrf_processing)
2506 return false;
2507
2508 spin_lock(&rtlpriv->locks.rf_ps_lock);
2509 if (ppsc->rfchange_inprogress) {
2510 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2511 return false;
2512 } else {
2513 ppsc->rfchange_inprogress = true;
2514 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2515 }
Larry Finger5c99f042014-09-26 16:40:25 -05002516
Larry Fingera619d1a2014-02-28 15:16:50 -06002517 cur_rfstate = ppsc->rfpwr_state;
2518
2519 rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
2520 rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2) & ~(BIT(1)));
2521
2522 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
2523
2524 if (rtlphy->polarity_ctl)
2525 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
2526 else
2527 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
2528
Larry Finger5c99f042014-09-26 16:40:25 -05002529 if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
Larry Fingera619d1a2014-02-28 15:16:50 -06002530 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2531 "GPIOChangeRF - HW Radio ON, RF ON\n");
2532
2533 e_rfpowerstate_toset = ERFON;
2534 ppsc->hwradiooff = false;
Larry Finger5c99f042014-09-26 16:40:25 -05002535 b_actuallyset = true;
2536 } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
Larry Fingera619d1a2014-02-28 15:16:50 -06002537 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2538 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
2539
2540 e_rfpowerstate_toset = ERFOFF;
2541 ppsc->hwradiooff = true;
Larry Finger5c99f042014-09-26 16:40:25 -05002542 b_actuallyset = true;
Larry Fingera619d1a2014-02-28 15:16:50 -06002543 }
Larry Finger5c99f042014-09-26 16:40:25 -05002544
2545 if (b_actuallyset) {
Larry Fingera619d1a2014-02-28 15:16:50 -06002546 spin_lock(&rtlpriv->locks.rf_ps_lock);
2547 ppsc->rfchange_inprogress = false;
2548 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2549 } else {
2550 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2551 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2552
2553 spin_lock(&rtlpriv->locks.rf_ps_lock);
2554 ppsc->rfchange_inprogress = false;
2555 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2556 }
Larry Finger5c99f042014-09-26 16:40:25 -05002557
Larry Fingera619d1a2014-02-28 15:16:50 -06002558 *valid = 1;
2559 return !ppsc->hwradiooff;
Larry Finger5c99f042014-09-26 16:40:25 -05002560
Larry Fingera619d1a2014-02-28 15:16:50 -06002561}
2562
2563void rtl8723be_set_key(struct ieee80211_hw *hw, u32 key_index,
2564 u8 *p_macaddr, bool is_group, u8 enc_algo,
2565 bool is_wepkey, bool clear_all)
2566{
2567 struct rtl_priv *rtlpriv = rtl_priv(hw);
2568 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2569 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2570 u8 *macaddr = p_macaddr;
2571 u32 entry_id = 0;
2572 bool is_pairwise = false;
2573
2574 static u8 cam_const_addr[4][6] = {
2575 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2576 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2577 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2578 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2579 };
2580 static u8 cam_const_broad[] = {
2581 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2582 };
2583
2584 if (clear_all) {
2585 u8 idx = 0;
2586 u8 cam_offset = 0;
2587 u8 clear_number = 5;
2588
2589 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2590
2591 for (idx = 0; idx < clear_number; idx++) {
2592 rtl_cam_mark_invalid(hw, cam_offset + idx);
2593 rtl_cam_empty_entry(hw, cam_offset + idx);
2594
2595 if (idx < 5) {
2596 memset(rtlpriv->sec.key_buf[idx], 0,
2597 MAX_KEY_LEN);
2598 rtlpriv->sec.key_len[idx] = 0;
2599 }
2600 }
Larry Finger5c99f042014-09-26 16:40:25 -05002601
Larry Fingera619d1a2014-02-28 15:16:50 -06002602 } else {
2603 switch (enc_algo) {
2604 case WEP40_ENCRYPTION:
2605 enc_algo = CAM_WEP40;
2606 break;
2607 case WEP104_ENCRYPTION:
2608 enc_algo = CAM_WEP104;
2609 break;
2610 case TKIP_ENCRYPTION:
2611 enc_algo = CAM_TKIP;
2612 break;
2613 case AESCCMP_ENCRYPTION:
2614 enc_algo = CAM_AES;
2615 break;
2616 default:
Larry Finger5c99f042014-09-26 16:40:25 -05002617 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
Larry Fingera619d1a2014-02-28 15:16:50 -06002618 "switch case not process\n");
2619 enc_algo = CAM_TKIP;
2620 break;
2621 }
2622
2623 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2624 macaddr = cam_const_addr[key_index];
2625 entry_id = key_index;
2626 } else {
2627 if (is_group) {
2628 macaddr = cam_const_broad;
2629 entry_id = key_index;
2630 } else {
2631 if (mac->opmode == NL80211_IFTYPE_AP) {
2632 entry_id = rtl_cam_get_free_entry(hw,
2633 p_macaddr);
2634 if (entry_id >= TOTAL_CAM_ENTRY) {
2635 RT_TRACE(rtlpriv, COMP_SEC,
2636 DBG_EMERG,
Larry Finger5c99f042014-09-26 16:40:25 -05002637 "Can not find free hw security cam entry\n");
Larry Fingera619d1a2014-02-28 15:16:50 -06002638 return;
2639 }
2640 } else {
2641 entry_id = CAM_PAIRWISE_KEY_POSITION;
2642 }
Larry Finger5c99f042014-09-26 16:40:25 -05002643
Larry Fingera619d1a2014-02-28 15:16:50 -06002644 key_index = PAIRWISE_KEYIDX;
2645 is_pairwise = true;
2646 }
2647 }
Larry Finger5c99f042014-09-26 16:40:25 -05002648
Larry Fingera619d1a2014-02-28 15:16:50 -06002649 if (rtlpriv->sec.key_len[key_index] == 0) {
2650 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2651 "delete one entry, entry_id is %d\n",
Larry Finger5c99f042014-09-26 16:40:25 -05002652 entry_id);
Larry Fingera619d1a2014-02-28 15:16:50 -06002653 if (mac->opmode == NL80211_IFTYPE_AP)
2654 rtl_cam_del_entry(hw, p_macaddr);
2655 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2656 } else {
2657 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2658 "add one entry\n");
2659 if (is_pairwise) {
2660 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Larry Finger5c99f042014-09-26 16:40:25 -05002661 "set Pairwiase key\n");
Larry Fingera619d1a2014-02-28 15:16:50 -06002662
2663 rtl_cam_add_one_entry(hw, macaddr, key_index,
Larry Finger5c99f042014-09-26 16:40:25 -05002664 entry_id, enc_algo,
2665 CAM_CONFIG_NO_USEDK,
2666 rtlpriv->sec.key_buf[key_index]);
Larry Fingera619d1a2014-02-28 15:16:50 -06002667 } else {
2668 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2669 "set group key\n");
2670
2671 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2672 rtl_cam_add_one_entry(hw,
2673 rtlefuse->dev_addr,
2674 PAIRWISE_KEYIDX,
2675 CAM_PAIRWISE_KEY_POSITION,
2676 enc_algo,
2677 CAM_CONFIG_NO_USEDK,
2678 rtlpriv->sec.key_buf
2679 [entry_id]);
2680 }
Larry Finger5c99f042014-09-26 16:40:25 -05002681
Larry Fingera619d1a2014-02-28 15:16:50 -06002682 rtl_cam_add_one_entry(hw, macaddr, key_index,
Larry Finger5c99f042014-09-26 16:40:25 -05002683 entry_id, enc_algo,
2684 CAM_CONFIG_NO_USEDK,
2685 rtlpriv->sec.key_buf[entry_id]);
Larry Fingera619d1a2014-02-28 15:16:50 -06002686 }
2687 }
2688 }
2689}
2690
2691void rtl8723be_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2692 bool auto_load_fail, u8 *hwinfo)
2693{
2694 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Fingerc18d8f52016-03-16 13:33:34 -05002695 struct rtl_mod_params *mod_params = rtlpriv->cfg->mod_params;
Larry Fingera619d1a2014-02-28 15:16:50 -06002696 u8 value;
2697 u32 tmpu_32;
2698
2699 if (!auto_load_fail) {
2700 tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
2701 if (tmpu_32 & BIT(18))
2702 rtlpriv->btcoexist.btc_info.btcoexist = 1;
2703 else
2704 rtlpriv->btcoexist.btc_info.btcoexist = 0;
Larry Finger5c99f042014-09-26 16:40:25 -05002705 value = hwinfo[EEPROM_RF_BT_SETTING_8723B];
Larry Fingera619d1a2014-02-28 15:16:50 -06002706 rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8723B;
2707 rtlpriv->btcoexist.btc_info.ant_num = (value & 0x1);
2708 } else {
2709 rtlpriv->btcoexist.btc_info.btcoexist = 0;
2710 rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8723B;
2711 rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
2712 }
Larry Finger5c99f042014-09-26 16:40:25 -05002713
Larry Fingerc18d8f52016-03-16 13:33:34 -05002714 /* override ant_num / ant_path */
2715 if (mod_params->ant_sel)
2716 rtlpriv->btcoexist.btc_info.ant_num =
2717 (mod_params->ant_sel == 1 ? ANT_X2 : ANT_X1);
Larry Fingera619d1a2014-02-28 15:16:50 -06002718}
2719
2720void rtl8723be_bt_reg_init(struct ieee80211_hw *hw)
2721{
2722 struct rtl_priv *rtlpriv = rtl_priv(hw);
2723
2724 /* 0:Low, 1:High, 2:From Efuse. */
2725 rtlpriv->btcoexist.reg_bt_iso = 2;
2726 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2727 rtlpriv->btcoexist.reg_bt_sco = 3;
2728 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2729 rtlpriv->btcoexist.reg_bt_sco = 0;
2730}
2731
2732void rtl8723be_bt_hw_init(struct ieee80211_hw *hw)
2733{
2734 struct rtl_priv *rtlpriv = rtl_priv(hw);
2735
2736 if (rtlpriv->cfg->ops->get_btc_status())
2737 rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
Larry Finger5c99f042014-09-26 16:40:25 -05002738
Larry Fingera619d1a2014-02-28 15:16:50 -06002739}
2740
2741void rtl8723be_suspend(struct ieee80211_hw *hw)
2742{
2743}
2744
2745void rtl8723be_resume(struct ieee80211_hw *hw)
2746{
2747}