blob: 0f5965cc3fbc125f23543bcfd61a45004867d373 [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010026#include <linux/can/led.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020027#include <linux/clk.h>
28#include <linux/delay.h>
29#include <linux/if_arp.h>
30#include <linux/if_ether.h>
31#include <linux/interrupt.h>
32#include <linux/io.h>
33#include <linux/kernel.h>
34#include <linux/list.h>
35#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000036#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080037#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020038#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030039#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020040
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020041#define DRV_NAME "flexcan"
42
43/* 8 for RX fifo and 2 error handling */
44#define FLEXCAN_NAPI_WEIGHT (8 + 2)
45
46/* FLEXCAN module configuration register (CANMCR) bits */
47#define FLEXCAN_MCR_MDIS BIT(31)
48#define FLEXCAN_MCR_FRZ BIT(30)
49#define FLEXCAN_MCR_FEN BIT(29)
50#define FLEXCAN_MCR_HALT BIT(28)
51#define FLEXCAN_MCR_NOT_RDY BIT(27)
52#define FLEXCAN_MCR_WAK_MSK BIT(26)
53#define FLEXCAN_MCR_SOFTRST BIT(25)
54#define FLEXCAN_MCR_FRZ_ACK BIT(24)
55#define FLEXCAN_MCR_SUPV BIT(23)
56#define FLEXCAN_MCR_SLF_WAK BIT(22)
57#define FLEXCAN_MCR_WRN_EN BIT(21)
58#define FLEXCAN_MCR_LPM_ACK BIT(20)
59#define FLEXCAN_MCR_WAK_SRC BIT(19)
60#define FLEXCAN_MCR_DOZE BIT(18)
61#define FLEXCAN_MCR_SRX_DIS BIT(17)
62#define FLEXCAN_MCR_BCC BIT(16)
63#define FLEXCAN_MCR_LPRIO_EN BIT(13)
64#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Budde4c728d82014-09-02 16:54:17 +020065#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020066#define FLEXCAN_MCR_IDAM_A (0 << 8)
67#define FLEXCAN_MCR_IDAM_B (1 << 8)
68#define FLEXCAN_MCR_IDAM_C (2 << 8)
69#define FLEXCAN_MCR_IDAM_D (3 << 8)
70
71/* FLEXCAN control register (CANCTRL) bits */
72#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
73#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
74#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
75#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
76#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
77#define FLEXCAN_CTRL_ERR_MSK BIT(14)
78#define FLEXCAN_CTRL_CLK_SRC BIT(13)
79#define FLEXCAN_CTRL_LPB BIT(12)
80#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
81#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
82#define FLEXCAN_CTRL_SMP BIT(7)
83#define FLEXCAN_CTRL_BOFF_REC BIT(6)
84#define FLEXCAN_CTRL_TSYN BIT(5)
85#define FLEXCAN_CTRL_LBUF BIT(4)
86#define FLEXCAN_CTRL_LOM BIT(3)
87#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
88#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
89#define FLEXCAN_CTRL_ERR_STATE \
90 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
91 FLEXCAN_CTRL_BOFF_MSK)
92#define FLEXCAN_CTRL_ERR_ALL \
93 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
94
Stefan Agnercdce8442014-07-15 14:56:21 +020095/* FLEXCAN control register 2 (CTRL2) bits */
96#define FLEXCAN_CRL2_ECRWRE BIT(29)
97#define FLEXCAN_CRL2_WRMFRZ BIT(28)
98#define FLEXCAN_CRL2_RFFN(x) (((x) & 0x0f) << 24)
99#define FLEXCAN_CRL2_TASD(x) (((x) & 0x1f) << 19)
100#define FLEXCAN_CRL2_MRP BIT(18)
101#define FLEXCAN_CRL2_RRS BIT(17)
102#define FLEXCAN_CRL2_EACEN BIT(16)
103
104/* FLEXCAN memory error control register (MECR) bits */
105#define FLEXCAN_MECR_ECRWRDIS BIT(31)
106#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
107#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
108#define FLEXCAN_MECR_CEI_MSK BIT(16)
109#define FLEXCAN_MECR_HAERRIE BIT(15)
110#define FLEXCAN_MECR_FAERRIE BIT(14)
111#define FLEXCAN_MECR_EXTERRIE BIT(13)
112#define FLEXCAN_MECR_RERRDIS BIT(9)
113#define FLEXCAN_MECR_ECCDIS BIT(8)
114#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
115
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200116/* FLEXCAN error and status register (ESR) bits */
117#define FLEXCAN_ESR_TWRN_INT BIT(17)
118#define FLEXCAN_ESR_RWRN_INT BIT(16)
119#define FLEXCAN_ESR_BIT1_ERR BIT(15)
120#define FLEXCAN_ESR_BIT0_ERR BIT(14)
121#define FLEXCAN_ESR_ACK_ERR BIT(13)
122#define FLEXCAN_ESR_CRC_ERR BIT(12)
123#define FLEXCAN_ESR_FRM_ERR BIT(11)
124#define FLEXCAN_ESR_STF_ERR BIT(10)
125#define FLEXCAN_ESR_TX_WRN BIT(9)
126#define FLEXCAN_ESR_RX_WRN BIT(8)
127#define FLEXCAN_ESR_IDLE BIT(7)
128#define FLEXCAN_ESR_TXRX BIT(6)
129#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
130#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
131#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
132#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
133#define FLEXCAN_ESR_BOFF_INT BIT(2)
134#define FLEXCAN_ESR_ERR_INT BIT(1)
135#define FLEXCAN_ESR_WAK_INT BIT(0)
136#define FLEXCAN_ESR_ERR_BUS \
137 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
138 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
139 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
140#define FLEXCAN_ESR_ERR_STATE \
141 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
142#define FLEXCAN_ESR_ERR_ALL \
143 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100144#define FLEXCAN_ESR_ALL_INT \
145 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
146 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200147
148/* FLEXCAN interrupt flag register (IFLAG) bits */
David Jander25e92442014-09-03 16:47:22 +0200149/* Errata ERR005829 step7: Reserve first valid MB */
150#define FLEXCAN_TX_BUF_RESERVED 8
151#define FLEXCAN_TX_BUF_ID 9
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200152#define FLEXCAN_IFLAG_BUF(x) BIT(x)
153#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
154#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
155#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
156#define FLEXCAN_IFLAG_DEFAULT \
157 (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
158 FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
159
160/* FLEXCAN message buffers */
161#define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200162#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
163#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
164#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
165#define FLEXCAN_MB_CODE_RX_OVERRRUN (0x6 << 24)
166#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
167
168#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
169#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
170#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
171#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
172
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200173#define FLEXCAN_MB_CNT_SRR BIT(22)
174#define FLEXCAN_MB_CNT_IDE BIT(21)
175#define FLEXCAN_MB_CNT_RTR BIT(20)
176#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
177#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
178
179#define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
180
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100181#define FLEXCAN_TIMEOUT_US (50)
182
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200183/*
184 * FLEXCAN hardware feature flags
185 *
186 * Below is some version info we got:
David Jander8a1ce7e2014-10-10 15:04:03 +0200187 * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err RTR re-
188 * Filter? connected? detection ception in MB
189 * MX25 FlexCAN2 03.00.00.00 no no no no
190 * MX28 FlexCAN2 03.00.04.00 yes yes no no
191 * MX35 FlexCAN2 03.00.00.00 no no no no
192 * MX53 FlexCAN2 03.00.00.00 yes no no no
193 * MX6s FlexCAN3 10.00.12.00 yes yes no yes
194 * VF610 FlexCAN3 ? no yes yes yes?
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200195 *
196 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
197 */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000198#define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200199#define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
Stefan Agnercdce8442014-07-15 14:56:21 +0200200#define FLEXCAN_HAS_MECR_FEATURES BIT(3) /* Memory error detection */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000201
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200202/* Structure of the message buffer */
203struct flexcan_mb {
204 u32 can_ctrl;
205 u32 can_id;
206 u32 data[2];
207};
208
209/* Structure of the hardware registers */
210struct flexcan_regs {
211 u32 mcr; /* 0x00 */
212 u32 ctrl; /* 0x04 */
213 u32 timer; /* 0x08 */
214 u32 _reserved1; /* 0x0c */
215 u32 rxgmask; /* 0x10 */
216 u32 rx14mask; /* 0x14 */
217 u32 rx15mask; /* 0x18 */
218 u32 ecr; /* 0x1c */
219 u32 esr; /* 0x20 */
220 u32 imask2; /* 0x24 */
221 u32 imask1; /* 0x28 */
222 u32 iflag2; /* 0x2c */
223 u32 iflag1; /* 0x30 */
Hui Wang30c1e672012-06-28 16:21:35 +0800224 u32 crl2; /* 0x34 */
225 u32 esr2; /* 0x38 */
226 u32 imeur; /* 0x3c */
227 u32 lrfr; /* 0x40 */
228 u32 crcr; /* 0x44 */
229 u32 rxfgmask; /* 0x48 */
230 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200231 u32 _reserved3[12]; /* 0x50 */
232 struct flexcan_mb cantxfg[64]; /* 0x80 */
233 u32 _reserved4[408];
234 u32 mecr; /* 0xae0 */
235 u32 erriar; /* 0xae4 */
236 u32 erridpr; /* 0xae8 */
237 u32 errippr; /* 0xaec */
238 u32 rerrar; /* 0xaf0 */
239 u32 rerrdr; /* 0xaf4 */
240 u32 rerrsynr; /* 0xaf8 */
241 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200242};
243
Hui Wang30c1e672012-06-28 16:21:35 +0800244struct flexcan_devtype_data {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000245 u32 features; /* hardware controller features */
Hui Wang30c1e672012-06-28 16:21:35 +0800246};
247
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200248struct flexcan_priv {
249 struct can_priv can;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200250 struct napi_struct napi;
251
252 void __iomem *base;
253 u32 reg_esr;
254 u32 reg_ctrl_default;
255
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200256 struct clk *clk_ipg;
257 struct clk *clk_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200258 struct flexcan_platform_data *pdata;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200259 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300260 struct regulator *reg_xceiver;
Hui Wang30c1e672012-06-28 16:21:35 +0800261};
262
263static struct flexcan_devtype_data fsl_p1010_devtype_data = {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000264 .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800265};
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000266static struct flexcan_devtype_data fsl_imx28_devtype_data;
Hui Wang30c1e672012-06-28 16:21:35 +0800267static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200268 .features = FLEXCAN_HAS_V10_FEATURES,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200269};
Stefan Agnercdce8442014-07-15 14:56:21 +0200270static struct flexcan_devtype_data fsl_vf610_devtype_data = {
271 .features = FLEXCAN_HAS_V10_FEATURES | FLEXCAN_HAS_MECR_FEATURES,
272};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200273
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200274static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200275 .name = DRV_NAME,
276 .tseg1_min = 4,
277 .tseg1_max = 16,
278 .tseg2_min = 2,
279 .tseg2_max = 8,
280 .sjw_max = 4,
281 .brp_min = 1,
282 .brp_max = 256,
283 .brp_inc = 1,
284};
285
286/*
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100287 * Abstract off the read/write for arm versus ppc. This
288 * assumes that PPC uses big-endian registers and everything
289 * else uses little-endian registers, independent of CPU
290 * endianess.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000291 */
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100292#if defined(CONFIG_PPC)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000293static inline u32 flexcan_read(void __iomem *addr)
294{
295 return in_be32(addr);
296}
297
298static inline void flexcan_write(u32 val, void __iomem *addr)
299{
300 out_be32(addr, val);
301}
302#else
303static inline u32 flexcan_read(void __iomem *addr)
304{
305 return readl(addr);
306}
307
308static inline void flexcan_write(u32 val, void __iomem *addr)
309{
310 writel(val, addr);
311}
312#endif
313
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100314static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
315{
316 if (!priv->reg_xceiver)
317 return 0;
318
319 return regulator_enable(priv->reg_xceiver);
320}
321
322static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
323{
324 if (!priv->reg_xceiver)
325 return 0;
326
327 return regulator_disable(priv->reg_xceiver);
328}
329
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200330static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
331 u32 reg_esr)
332{
333 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
334 (reg_esr & FLEXCAN_ESR_ERR_BUS);
335}
336
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100337static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200338{
339 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100340 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200341 u32 reg;
342
holt@sgi.com61e271e2011-08-16 17:32:20 +0000343 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200344 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000345 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200346
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100347 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200348 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100349
350 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
351 return -ETIMEDOUT;
352
353 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200354}
355
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100356static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200357{
358 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100359 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200360 u32 reg;
361
holt@sgi.com61e271e2011-08-16 17:32:20 +0000362 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200363 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000364 flexcan_write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100365
366 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200367 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100368
369 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
370 return -ETIMEDOUT;
371
372 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200373}
374
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100375static int flexcan_chip_freeze(struct flexcan_priv *priv)
376{
377 struct flexcan_regs __iomem *regs = priv->base;
378 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
379 u32 reg;
380
381 reg = flexcan_read(&regs->mcr);
382 reg |= FLEXCAN_MCR_HALT;
383 flexcan_write(reg, &regs->mcr);
384
385 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200386 udelay(100);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100387
388 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
389 return -ETIMEDOUT;
390
391 return 0;
392}
393
394static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
395{
396 struct flexcan_regs __iomem *regs = priv->base;
397 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
398 u32 reg;
399
400 reg = flexcan_read(&regs->mcr);
401 reg &= ~FLEXCAN_MCR_HALT;
402 flexcan_write(reg, &regs->mcr);
403
404 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200405 udelay(10);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100406
407 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
408 return -ETIMEDOUT;
409
410 return 0;
411}
412
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100413static int flexcan_chip_softreset(struct flexcan_priv *priv)
414{
415 struct flexcan_regs __iomem *regs = priv->base;
416 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
417
418 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
419 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
David Jander8badd652014-08-27 12:02:16 +0200420 udelay(10);
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100421
422 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
423 return -ETIMEDOUT;
424
425 return 0;
426}
427
Stefan Agnerec56acf2014-07-15 14:56:20 +0200428
429static int __flexcan_get_berr_counter(const struct net_device *dev,
430 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200431{
432 const struct flexcan_priv *priv = netdev_priv(dev);
433 struct flexcan_regs __iomem *regs = priv->base;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000434 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200435
436 bec->txerr = (reg >> 0) & 0xff;
437 bec->rxerr = (reg >> 8) & 0xff;
438
439 return 0;
440}
441
Stefan Agnerec56acf2014-07-15 14:56:20 +0200442static int flexcan_get_berr_counter(const struct net_device *dev,
443 struct can_berr_counter *bec)
444{
445 const struct flexcan_priv *priv = netdev_priv(dev);
446 int err;
447
448 err = clk_prepare_enable(priv->clk_ipg);
449 if (err)
450 return err;
451
452 err = clk_prepare_enable(priv->clk_per);
453 if (err)
454 goto out_disable_ipg;
455
456 err = __flexcan_get_berr_counter(dev, bec);
457
458 clk_disable_unprepare(priv->clk_per);
459 out_disable_ipg:
460 clk_disable_unprepare(priv->clk_ipg);
461
462 return err;
463}
464
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200465static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
466{
467 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200468 struct flexcan_regs __iomem *regs = priv->base;
469 struct can_frame *cf = (struct can_frame *)skb->data;
470 u32 can_id;
471 u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
472
473 if (can_dropped_invalid_skb(dev, skb))
474 return NETDEV_TX_OK;
475
476 netif_stop_queue(dev);
477
478 if (cf->can_id & CAN_EFF_FLAG) {
479 can_id = cf->can_id & CAN_EFF_MASK;
480 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
481 } else {
482 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
483 }
484
485 if (cf->can_id & CAN_RTR_FLAG)
486 ctrl |= FLEXCAN_MB_CNT_RTR;
487
488 if (cf->can_dlc > 0) {
489 u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000490 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200491 }
492 if (cf->can_dlc > 3) {
493 u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000494 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200495 }
496
Reuben Dowle9a123492011-11-01 11:18:03 +1300497 can_put_echo_skb(skb, dev, 0);
498
holt@sgi.com61e271e2011-08-16 17:32:20 +0000499 flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
500 flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200501
David Jander25e92442014-09-03 16:47:22 +0200502 /* Errata ERR005829 step8:
503 * Write twice INACTIVE(0x8) code to first MB.
504 */
505 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
506 &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
507 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
508 &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
509
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200510 return NETDEV_TX_OK;
511}
512
513static void do_bus_err(struct net_device *dev,
514 struct can_frame *cf, u32 reg_esr)
515{
516 struct flexcan_priv *priv = netdev_priv(dev);
517 int rx_errors = 0, tx_errors = 0;
518
519 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
520
521 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100522 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200523 cf->data[2] |= CAN_ERR_PROT_BIT1;
524 tx_errors = 1;
525 }
526 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100527 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200528 cf->data[2] |= CAN_ERR_PROT_BIT0;
529 tx_errors = 1;
530 }
531 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100532 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200533 cf->can_id |= CAN_ERR_ACK;
534 cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
535 tx_errors = 1;
536 }
537 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100538 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200539 cf->data[2] |= CAN_ERR_PROT_BIT;
540 cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
541 rx_errors = 1;
542 }
543 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100544 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200545 cf->data[2] |= CAN_ERR_PROT_FORM;
546 rx_errors = 1;
547 }
548 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100549 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200550 cf->data[2] |= CAN_ERR_PROT_STUFF;
551 rx_errors = 1;
552 }
553
554 priv->can.can_stats.bus_error++;
555 if (rx_errors)
556 dev->stats.rx_errors++;
557 if (tx_errors)
558 dev->stats.tx_errors++;
559}
560
561static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
562{
563 struct sk_buff *skb;
564 struct can_frame *cf;
565
566 skb = alloc_can_err_skb(dev, &cf);
567 if (unlikely(!skb))
568 return 0;
569
570 do_bus_err(dev, cf, reg_esr);
571 netif_receive_skb(skb);
572
573 dev->stats.rx_packets++;
574 dev->stats.rx_bytes += cf->can_dlc;
575
576 return 1;
577}
578
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200579static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
580{
581 struct flexcan_priv *priv = netdev_priv(dev);
582 struct sk_buff *skb;
583 struct can_frame *cf;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000584 enum can_state new_state = 0, rx_state = 0, tx_state = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200585 int flt;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000586 struct can_berr_counter bec;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200587
588 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
589 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000590 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
591 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
592 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
593 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
594 new_state = max(tx_state, rx_state);
Andri Yngvason258ce802015-03-17 13:03:09 +0000595 } else {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000596 __flexcan_get_berr_counter(dev, &bec);
Andri Yngvason258ce802015-03-17 13:03:09 +0000597 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
598 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000599 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
600 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000601 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200602
603 /* state hasn't changed */
604 if (likely(new_state == priv->can.state))
605 return 0;
606
607 skb = alloc_can_err_skb(dev, &cf);
608 if (unlikely(!skb))
609 return 0;
610
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000611 can_change_state(dev, cf, tx_state, rx_state);
612
613 if (unlikely(new_state == CAN_STATE_BUS_OFF))
614 can_bus_off(dev);
615
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200616 netif_receive_skb(skb);
617
618 dev->stats.rx_packets++;
619 dev->stats.rx_bytes += cf->can_dlc;
620
621 return 1;
622}
623
624static void flexcan_read_fifo(const struct net_device *dev,
625 struct can_frame *cf)
626{
627 const struct flexcan_priv *priv = netdev_priv(dev);
628 struct flexcan_regs __iomem *regs = priv->base;
629 struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
630 u32 reg_ctrl, reg_id;
631
holt@sgi.com61e271e2011-08-16 17:32:20 +0000632 reg_ctrl = flexcan_read(&mb->can_ctrl);
633 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200634 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
635 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
636 else
637 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
638
639 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
640 cf->can_id |= CAN_RTR_FLAG;
641 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
642
holt@sgi.com61e271e2011-08-16 17:32:20 +0000643 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
644 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200645
646 /* mark as read */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000647 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
648 flexcan_read(&regs->timer);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200649}
650
651static int flexcan_read_frame(struct net_device *dev)
652{
653 struct net_device_stats *stats = &dev->stats;
654 struct can_frame *cf;
655 struct sk_buff *skb;
656
657 skb = alloc_can_skb(dev, &cf);
658 if (unlikely(!skb)) {
659 stats->rx_dropped++;
660 return 0;
661 }
662
663 flexcan_read_fifo(dev, cf);
664 netif_receive_skb(skb);
665
666 stats->rx_packets++;
667 stats->rx_bytes += cf->can_dlc;
668
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100669 can_led_event(dev, CAN_LED_EVENT_RX);
670
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200671 return 1;
672}
673
674static int flexcan_poll(struct napi_struct *napi, int quota)
675{
676 struct net_device *dev = napi->dev;
677 const struct flexcan_priv *priv = netdev_priv(dev);
678 struct flexcan_regs __iomem *regs = priv->base;
679 u32 reg_iflag1, reg_esr;
680 int work_done = 0;
681
682 /*
683 * The error bits are cleared on read,
684 * use saved value from irq handler.
685 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000686 reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200687
688 /* handle state changes */
689 work_done += flexcan_poll_state(dev, reg_esr);
690
691 /* handle RX-FIFO */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000692 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200693 while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
694 work_done < quota) {
695 work_done += flexcan_read_frame(dev);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000696 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200697 }
698
699 /* report bus errors */
700 if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
701 work_done += flexcan_poll_bus_err(dev, reg_esr);
702
703 if (work_done < quota) {
704 napi_complete(napi);
705 /* enable IRQs */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000706 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
707 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200708 }
709
710 return work_done;
711}
712
713static irqreturn_t flexcan_irq(int irq, void *dev_id)
714{
715 struct net_device *dev = dev_id;
716 struct net_device_stats *stats = &dev->stats;
717 struct flexcan_priv *priv = netdev_priv(dev);
718 struct flexcan_regs __iomem *regs = priv->base;
719 u32 reg_iflag1, reg_esr;
720
holt@sgi.com61e271e2011-08-16 17:32:20 +0000721 reg_iflag1 = flexcan_read(&regs->iflag1);
722 reg_esr = flexcan_read(&regs->esr);
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100723 /* ACK all bus error and state change IRQ sources */
724 if (reg_esr & FLEXCAN_ESR_ALL_INT)
725 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200726
727 /*
728 * schedule NAPI in case of:
729 * - rx IRQ
730 * - state change IRQ
731 * - bus error IRQ and bus error reporting is activated
732 */
733 if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
734 (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
735 flexcan_has_and_handle_berr(priv, reg_esr)) {
736 /*
737 * The error bits are cleared on read,
738 * save them for later use.
739 */
740 priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000741 flexcan_write(FLEXCAN_IFLAG_DEFAULT &
742 ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
743 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200744 &regs->ctrl);
745 napi_schedule(&priv->napi);
746 }
747
748 /* FIFO overflow */
749 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
holt@sgi.com61e271e2011-08-16 17:32:20 +0000750 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200751 dev->stats.rx_over_errors++;
752 dev->stats.rx_errors++;
753 }
754
755 /* transmission complete interrupt */
756 if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
Reuben Dowle9a123492011-11-01 11:18:03 +1300757 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200758 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100759 can_led_event(dev, CAN_LED_EVENT_TX);
Marc Kleine-Buddede594482014-09-16 15:31:27 +0200760 /* after sending a RTR frame mailbox is in RX mode */
761 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
762 &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000763 flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200764 netif_wake_queue(dev);
765 }
766
767 return IRQ_HANDLED;
768}
769
770static void flexcan_set_bittiming(struct net_device *dev)
771{
772 const struct flexcan_priv *priv = netdev_priv(dev);
773 const struct can_bittiming *bt = &priv->can.bittiming;
774 struct flexcan_regs __iomem *regs = priv->base;
775 u32 reg;
776
holt@sgi.com61e271e2011-08-16 17:32:20 +0000777 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200778 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
779 FLEXCAN_CTRL_RJW(0x3) |
780 FLEXCAN_CTRL_PSEG1(0x7) |
781 FLEXCAN_CTRL_PSEG2(0x7) |
782 FLEXCAN_CTRL_PROPSEG(0x7) |
783 FLEXCAN_CTRL_LPB |
784 FLEXCAN_CTRL_SMP |
785 FLEXCAN_CTRL_LOM);
786
787 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
788 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
789 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
790 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
791 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
792
793 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
794 reg |= FLEXCAN_CTRL_LPB;
795 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
796 reg |= FLEXCAN_CTRL_LOM;
797 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
798 reg |= FLEXCAN_CTRL_SMP;
799
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100800 netdev_info(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000801 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200802
803 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100804 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
805 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200806}
807
808/*
809 * flexcan_chip_start
810 *
811 * this functions is entered with clocks enabled
812 *
813 */
814static int flexcan_chip_start(struct net_device *dev)
815{
816 struct flexcan_priv *priv = netdev_priv(dev);
817 struct flexcan_regs __iomem *regs = priv->base;
Stefan Agnercdce8442014-07-15 14:56:21 +0200818 u32 reg_mcr, reg_ctrl, reg_crl2, reg_mecr;
David S. Miller1f6d8032014-09-23 12:09:27 -0400819 int err, i;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200820
821 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100822 err = flexcan_chip_enable(priv);
823 if (err)
824 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200825
826 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100827 err = flexcan_chip_softreset(priv);
828 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100829 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200830
831 flexcan_set_bittiming(dev);
832
833 /*
834 * MCR
835 *
836 * enable freeze
837 * enable fifo
838 * halt now
839 * only supervisor access
840 * enable warning int
841 * choose format C
Reuben Dowle9a123492011-11-01 11:18:03 +1300842 * disable local echo
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200843 *
844 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000845 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200846 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200847 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
848 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200849 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
850 FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100851 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000852 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200853
854 /*
855 * CTRL
856 *
857 * disable timer sync feature
858 *
859 * disable auto busoff recovery
860 * transmit lowest buffer first
861 *
862 * enable tx and rx warning interrupt
863 * enable bus off interrupt
864 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200865 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000866 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200867 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
868 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000869 FLEXCAN_CTRL_ERR_STATE;
870 /*
871 * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
872 * on most Flexcan cores, too. Otherwise we don't get
873 * any error warning or passive interrupts.
874 */
875 if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
876 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
877 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200878 else
879 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200880
881 /* save for later use */
882 priv->reg_ctrl_default = reg_ctrl;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100883 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000884 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200885
David Janderfc05b882014-08-27 11:58:05 +0200886 /* clear and invalidate all mailboxes first */
887 for (i = FLEXCAN_TX_BUF_ID; i < ARRAY_SIZE(regs->cantxfg); i++) {
888 flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
889 &regs->cantxfg[i].can_ctrl);
890 }
891
David Jander25e92442014-09-03 16:47:22 +0200892 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
893 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
894 &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
895
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200896 /* mark TX mailbox as INACTIVE */
897 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200898 &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
899
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200900 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000901 flexcan_write(0x0, &regs->rxgmask);
902 flexcan_write(0x0, &regs->rx14mask);
903 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200904
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000905 if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
Hui Wang30c1e672012-06-28 16:21:35 +0800906 flexcan_write(0x0, &regs->rxfgmask);
907
Stefan Agnercdce8442014-07-15 14:56:21 +0200908 /*
909 * On Vybrid, disable memory error detection interrupts
910 * and freeze mode.
911 * This also works around errata e5295 which generates
912 * false positive memory errors and put the device in
913 * freeze mode.
914 */
915 if (priv->devtype_data->features & FLEXCAN_HAS_MECR_FEATURES) {
916 /*
917 * Follow the protocol as described in "Detection
918 * and Correction of Memory Errors" to write to
919 * MECR register
920 */
921 reg_crl2 = flexcan_read(&regs->crl2);
922 reg_crl2 |= FLEXCAN_CRL2_ECRWRE;
923 flexcan_write(reg_crl2, &regs->crl2);
924
925 reg_mecr = flexcan_read(&regs->mecr);
926 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
927 flexcan_write(reg_mecr, &regs->mecr);
928 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
929 FLEXCAN_MECR_FANCEI_MSK);
930 flexcan_write(reg_mecr, &regs->mecr);
931 }
932
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100933 err = flexcan_transceiver_enable(priv);
934 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100935 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200936
937 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100938 err = flexcan_chip_unfreeze(priv);
939 if (err)
940 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200941
942 priv->can.state = CAN_STATE_ERROR_ACTIVE;
943
944 /* enable FIFO interrupts */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000945 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200946
947 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100948 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
949 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200950
951 return 0;
952
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100953 out_transceiver_disable:
954 flexcan_transceiver_disable(priv);
955 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200956 flexcan_chip_disable(priv);
957 return err;
958}
959
960/*
961 * flexcan_chip_stop
962 *
963 * this functions is entered with clocks enabled
964 *
965 */
966static void flexcan_chip_stop(struct net_device *dev)
967{
968 struct flexcan_priv *priv = netdev_priv(dev);
969 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200970
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100971 /* freeze + disable module */
972 flexcan_chip_freeze(priv);
973 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200974
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +0100975 /* Disable all interrupts */
976 flexcan_write(0, &regs->imask1);
977 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
978 &regs->ctrl);
979
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100980 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200981 priv->can.state = CAN_STATE_STOPPED;
982
983 return;
984}
985
986static int flexcan_open(struct net_device *dev)
987{
988 struct flexcan_priv *priv = netdev_priv(dev);
989 int err;
990
Fabio Estevamaa101812013-07-22 12:41:40 -0300991 err = clk_prepare_enable(priv->clk_ipg);
992 if (err)
993 return err;
994
995 err = clk_prepare_enable(priv->clk_per);
996 if (err)
997 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200998
999 err = open_candev(dev);
1000 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -03001001 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001002
1003 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1004 if (err)
1005 goto out_close;
1006
1007 /* start chip and queuing */
1008 err = flexcan_chip_start(dev);
1009 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001010 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001011
1012 can_led_event(dev, CAN_LED_EVENT_OPEN);
1013
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001014 napi_enable(&priv->napi);
1015 netif_start_queue(dev);
1016
1017 return 0;
1018
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001019 out_free_irq:
1020 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001021 out_close:
1022 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -03001023 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001024 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001025 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001026 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001027
1028 return err;
1029}
1030
1031static int flexcan_close(struct net_device *dev)
1032{
1033 struct flexcan_priv *priv = netdev_priv(dev);
1034
1035 netif_stop_queue(dev);
1036 napi_disable(&priv->napi);
1037 flexcan_chip_stop(dev);
1038
1039 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001040 clk_disable_unprepare(priv->clk_per);
1041 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001042
1043 close_candev(dev);
1044
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001045 can_led_event(dev, CAN_LED_EVENT_STOP);
1046
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001047 return 0;
1048}
1049
1050static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1051{
1052 int err;
1053
1054 switch (mode) {
1055 case CAN_MODE_START:
1056 err = flexcan_chip_start(dev);
1057 if (err)
1058 return err;
1059
1060 netif_wake_queue(dev);
1061 break;
1062
1063 default:
1064 return -EOPNOTSUPP;
1065 }
1066
1067 return 0;
1068}
1069
1070static const struct net_device_ops flexcan_netdev_ops = {
1071 .ndo_open = flexcan_open,
1072 .ndo_stop = flexcan_close,
1073 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001074 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001075};
1076
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001077static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001078{
1079 struct flexcan_priv *priv = netdev_priv(dev);
1080 struct flexcan_regs __iomem *regs = priv->base;
1081 u32 reg, err;
1082
Fabio Estevamaa101812013-07-22 12:41:40 -03001083 err = clk_prepare_enable(priv->clk_ipg);
1084 if (err)
1085 return err;
1086
1087 err = clk_prepare_enable(priv->clk_per);
1088 if (err)
1089 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001090
1091 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001092 err = flexcan_chip_disable(priv);
1093 if (err)
1094 goto out_disable_per;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001095 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001096 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001097 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001098
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001099 err = flexcan_chip_enable(priv);
1100 if (err)
1101 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001102
1103 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001104 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001105 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1106 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001107 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001108
1109 /*
1110 * Currently we only support newer versions of this core
1111 * featuring a RX FIFO. Older cores found on some Coldfire
1112 * derivates are not yet supported.
1113 */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001114 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001115 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001116 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001117 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001118 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001119 }
1120
1121 err = register_candev(dev);
1122
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001123 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001124 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001125 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001126 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001127 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001128 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001129 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001130
1131 return err;
1132}
1133
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001134static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001135{
1136 unregister_candev(dev);
1137}
1138
Hui Wang30c1e672012-06-28 16:21:35 +08001139static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001140 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001141 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1142 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001143 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001144 { /* sentinel */ },
1145};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001146MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001147
1148static const struct platform_device_id flexcan_id_table[] = {
1149 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1150 { /* sentinel */ },
1151};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001152MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001153
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001154static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001155{
Hui Wang30c1e672012-06-28 16:21:35 +08001156 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001157 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001158 struct net_device *dev;
1159 struct flexcan_priv *priv;
Andreas Werner555828e2015-03-22 17:35:52 +01001160 struct regulator *reg_xceiver;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001161 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001162 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001163 void __iomem *base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001164 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001165 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001166
Andreas Werner555828e2015-03-22 17:35:52 +01001167 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1168 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1169 return -EPROBE_DEFER;
1170 else if (IS_ERR(reg_xceiver))
1171 reg_xceiver = NULL;
1172
Hui Wangafc016d2012-06-28 16:21:34 +08001173 if (pdev->dev.of_node)
1174 of_property_read_u32(pdev->dev.of_node,
1175 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001176
1177 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001178 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1179 if (IS_ERR(clk_ipg)) {
1180 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001181 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001182 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001183
1184 clk_per = devm_clk_get(&pdev->dev, "per");
1185 if (IS_ERR(clk_per)) {
1186 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001187 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001188 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001189 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001190 }
1191
1192 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1193 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001194 if (irq <= 0)
1195 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001196
Fabio Estevam933e4af2013-07-22 12:41:39 -03001197 base = devm_ioremap_resource(&pdev->dev, mem);
1198 if (IS_ERR(base))
1199 return PTR_ERR(base);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001200
Hui Wang30c1e672012-06-28 16:21:35 +08001201 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1202 if (of_id) {
1203 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001204 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001205 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001206 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001207 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001208 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001209 }
1210
Fabio Estevam933e4af2013-07-22 12:41:39 -03001211 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1212 if (!dev)
1213 return -ENOMEM;
1214
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001215 dev->netdev_ops = &flexcan_netdev_ops;
1216 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001217 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001218
1219 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001220 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001221 priv->can.bittiming_const = &flexcan_bittiming_const;
1222 priv->can.do_set_mode = flexcan_set_mode;
1223 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1224 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1225 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1226 CAN_CTRLMODE_BERR_REPORTING;
1227 priv->base = base;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001228 priv->clk_ipg = clk_ipg;
1229 priv->clk_per = clk_per;
Jingoo Han84ae6642013-09-10 17:41:30 +09001230 priv->pdata = dev_get_platdata(&pdev->dev);
Hui Wang30c1e672012-06-28 16:21:35 +08001231 priv->devtype_data = devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001232
Andreas Werner555828e2015-03-22 17:35:52 +01001233 priv->reg_xceiver = reg_xceiver;
Fabio Estevamb7c41142013-06-10 23:12:57 -03001234
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001235 netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
1236
Libo Chend75ea942013-08-21 18:15:08 +08001237 platform_set_drvdata(pdev, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001238 SET_NETDEV_DEV(dev, &pdev->dev);
1239
1240 err = register_flexcandev(dev);
1241 if (err) {
1242 dev_err(&pdev->dev, "registering netdev failed\n");
1243 goto failed_register;
1244 }
1245
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001246 devm_can_led_init(dev);
1247
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001248 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1249 priv->base, dev->irq);
1250
1251 return 0;
1252
1253 failed_register:
1254 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001255 return err;
1256}
1257
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001258static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001259{
1260 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001261 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001262
1263 unregister_flexcandev(dev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001264 netif_napi_del(&priv->napi);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001265 free_candev(dev);
1266
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001267 return 0;
1268}
1269
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001270static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001271{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001272 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001273 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001274 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001275
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001276 err = flexcan_chip_disable(priv);
1277 if (err)
1278 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001279
1280 if (netif_running(dev)) {
1281 netif_stop_queue(dev);
1282 netif_device_detach(dev);
1283 }
1284 priv->can.state = CAN_STATE_SLEEPING;
1285
1286 return 0;
1287}
1288
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001289static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001290{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001291 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001292 struct flexcan_priv *priv = netdev_priv(dev);
1293
1294 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1295 if (netif_running(dev)) {
1296 netif_device_attach(dev);
1297 netif_start_queue(dev);
1298 }
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001299 return flexcan_chip_enable(priv);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001300}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001301
1302static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001303
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001304static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001305 .driver = {
1306 .name = DRV_NAME,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001307 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001308 .of_match_table = flexcan_of_match,
1309 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001310 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001311 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001312 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001313};
1314
Axel Lin871d3372011-11-27 15:42:31 +00001315module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001316
1317MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1318 "Marc Kleine-Budde <kernel@pengutronix.de>");
1319MODULE_LICENSE("GPL v2");
1320MODULE_DESCRIPTION("CAN port driver for flexcan based chip");