Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* |
Jeff Garzik | fb9f890 | 2007-03-02 18:17:22 -0500 | [diff] [blame] | 2 | * pata_cmd64x.c - CMD64x PATA for new ATA layer |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 3 | * (C) 2005 Red Hat Inc |
Alan Cox | ab77163 | 2008-10-27 15:09:10 +0000 | [diff] [blame] | 4 | * Alan Cox <alan@lxorguk.ukuu.org.uk> |
Bartlomiej Zolnierkiewicz | a2bd622 | 2010-01-18 18:14:55 +0100 | [diff] [blame] | 5 | * (C) 2009-2010 Bartlomiej Zolnierkiewicz |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 6 | * (C) 2012 MontaVista Software, LLC <source@mvista.com> |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 7 | * |
| 8 | * Based upon |
| 9 | * linux/drivers/ide/pci/cmd64x.c Version 1.30 Sept 10, 2002 |
| 10 | * |
| 11 | * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines. |
| 12 | * Note, this driver is not used at all on other systems because |
| 13 | * there the "BIOS" has done all of the following already. |
| 14 | * Due to massive hardware bugs, UltraDMA is only supported |
| 15 | * on the 646U2 and not on the 646U. |
| 16 | * |
| 17 | * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be) |
| 18 | * Copyright (C) 1998 David S. Miller (davem@redhat.com) |
| 19 | * |
| 20 | * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org> |
| 21 | * |
| 22 | * TODO |
| 23 | * Testing work |
| 24 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 25 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 26 | #include <linux/kernel.h> |
| 27 | #include <linux/module.h> |
| 28 | #include <linux/pci.h> |
| 29 | #include <linux/init.h> |
| 30 | #include <linux/blkdev.h> |
| 31 | #include <linux/delay.h> |
| 32 | #include <scsi/scsi_host.h> |
| 33 | #include <linux/libata.h> |
| 34 | |
| 35 | #define DRV_NAME "pata_cmd64x" |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 36 | #define DRV_VERSION "0.2.16" |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 37 | |
| 38 | /* |
| 39 | * CMD64x specific registers definition. |
| 40 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 41 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 42 | enum { |
| 43 | CFR = 0x50, |
Bartlomiej Zolnierkiewicz | 03a849e | 2010-01-18 18:15:11 +0100 | [diff] [blame] | 44 | CFR_INTR_CH0 = 0x04, |
James Bottomley | 9281b16 | 2011-04-24 14:30:14 -0500 | [diff] [blame] | 45 | CNTRL = 0x51, |
| 46 | CNTRL_CH0 = 0x04, |
| 47 | CNTRL_CH1 = 0x08, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 48 | CMDTIM = 0x52, |
| 49 | ARTTIM0 = 0x53, |
| 50 | DRWTIM0 = 0x54, |
| 51 | ARTTIM1 = 0x55, |
| 52 | DRWTIM1 = 0x56, |
| 53 | ARTTIM23 = 0x57, |
| 54 | ARTTIM23_DIS_RA2 = 0x04, |
| 55 | ARTTIM23_DIS_RA3 = 0x08, |
| 56 | ARTTIM23_INTR_CH1 = 0x10, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 57 | DRWTIM2 = 0x58, |
| 58 | BRST = 0x59, |
| 59 | DRWTIM3 = 0x5b, |
| 60 | BMIDECR0 = 0x70, |
| 61 | MRDMODE = 0x71, |
| 62 | MRDMODE_INTR_CH0 = 0x04, |
| 63 | MRDMODE_INTR_CH1 = 0x08, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 64 | BMIDESR0 = 0x72, |
| 65 | UDIDETCR0 = 0x73, |
| 66 | DTPR0 = 0x74, |
| 67 | BMIDECR1 = 0x78, |
| 68 | BMIDECSR = 0x79, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 69 | UDIDETCR1 = 0x7B, |
| 70 | DTPR1 = 0x7C |
| 71 | }; |
| 72 | |
Jeff Garzik | a73984a | 2007-03-09 08:37:46 -0500 | [diff] [blame] | 73 | static int cmd648_cable_detect(struct ata_port *ap) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 74 | { |
| 75 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 76 | u8 r; |
| 77 | |
| 78 | /* Check cable detect bits */ |
| 79 | pci_read_config_byte(pdev, BMIDECSR, &r); |
| 80 | if (r & (1 << ap->port_no)) |
Jeff Garzik | a73984a | 2007-03-09 08:37:46 -0500 | [diff] [blame] | 81 | return ATA_CBL_PATA80; |
| 82 | return ATA_CBL_PATA40; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 83 | } |
| 84 | |
| 85 | /** |
Bartlomiej Zolnierkiewicz | 5724276 | 2011-10-11 19:57:40 +0200 | [diff] [blame] | 86 | * cmd64x_set_timing - set PIO and MWDMA timing |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 87 | * @ap: ATA interface |
| 88 | * @adev: ATA device |
Alan Cox | 05d1eff | 2007-08-10 13:59:49 -0700 | [diff] [blame] | 89 | * @mode: mode |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 90 | * |
Alan Cox | 05d1eff | 2007-08-10 13:59:49 -0700 | [diff] [blame] | 91 | * Called to do the PIO and MWDMA mode setup. |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 92 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 93 | |
Alan Cox | 05d1eff | 2007-08-10 13:59:49 -0700 | [diff] [blame] | 94 | static void cmd64x_set_timing(struct ata_port *ap, struct ata_device *adev, u8 mode) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 95 | { |
| 96 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 97 | struct ata_timing t; |
| 98 | const unsigned long T = 1000000 / 33; |
| 99 | const u8 setup_data[] = { 0x40, 0x40, 0x40, 0x80, 0x00 }; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 100 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 101 | u8 reg; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 102 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 103 | /* Port layout is not logical so use a table */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 104 | const u8 arttim_port[2][2] = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 105 | { ARTTIM0, ARTTIM1 }, |
| 106 | { ARTTIM23, ARTTIM23 } |
| 107 | }; |
| 108 | const u8 drwtim_port[2][2] = { |
| 109 | { DRWTIM0, DRWTIM1 }, |
| 110 | { DRWTIM2, DRWTIM3 } |
| 111 | }; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 112 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 113 | int arttim = arttim_port[ap->port_no][adev->devno]; |
| 114 | int drwtim = drwtim_port[ap->port_no][adev->devno]; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 115 | |
Alan Cox | 05d1eff | 2007-08-10 13:59:49 -0700 | [diff] [blame] | 116 | /* ata_timing_compute is smart and will produce timings for MWDMA |
| 117 | that don't violate the drives PIO capabilities. */ |
| 118 | if (ata_timing_compute(adev, mode, &t, T, 0) < 0) { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 119 | printk(KERN_ERR DRV_NAME ": mode computation failed.\n"); |
| 120 | return; |
| 121 | } |
| 122 | if (ap->port_no) { |
| 123 | /* Slave has shared address setup */ |
| 124 | struct ata_device *pair = ata_dev_pair(adev); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 125 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 126 | if (pair) { |
| 127 | struct ata_timing tp; |
| 128 | ata_timing_compute(pair, pair->pio_mode, &tp, T, 0); |
| 129 | ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP); |
| 130 | } |
| 131 | } |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 132 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 133 | printk(KERN_DEBUG DRV_NAME ": active %d recovery %d setup %d.\n", |
| 134 | t.active, t.recover, t.setup); |
| 135 | if (t.recover > 16) { |
| 136 | t.active += t.recover - 16; |
| 137 | t.recover = 16; |
| 138 | } |
| 139 | if (t.active > 16) |
| 140 | t.active = 16; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 141 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 142 | /* Now convert the clocks into values we can actually stuff into |
| 143 | the chip */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 144 | |
Bartlomiej Zolnierkiewicz | a2bd622 | 2010-01-18 18:14:55 +0100 | [diff] [blame] | 145 | if (t.recover == 16) |
| 146 | t.recover = 0; |
| 147 | else if (t.recover > 1) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 148 | t.recover--; |
| 149 | else |
| 150 | t.recover = 15; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 151 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 152 | if (t.setup > 4) |
| 153 | t.setup = 0xC0; |
| 154 | else |
| 155 | t.setup = setup_data[t.setup]; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 156 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 157 | t.active &= 0x0F; /* 0 = 16 */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 158 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 159 | /* Load setup timing */ |
| 160 | pci_read_config_byte(pdev, arttim, ®); |
| 161 | reg &= 0x3F; |
| 162 | reg |= t.setup; |
| 163 | pci_write_config_byte(pdev, arttim, reg); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 164 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 165 | /* Load active/recovery */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 166 | pci_write_config_byte(pdev, drwtim, (t.active << 4) | t.recover); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | /** |
Alan Cox | 05d1eff | 2007-08-10 13:59:49 -0700 | [diff] [blame] | 170 | * cmd64x_set_piomode - set initial PIO mode data |
| 171 | * @ap: ATA interface |
| 172 | * @adev: ATA device |
| 173 | * |
| 174 | * Used when configuring the devices ot set the PIO timings. All the |
| 175 | * actual work is done by the PIO/MWDMA setting helper |
| 176 | */ |
| 177 | |
| 178 | static void cmd64x_set_piomode(struct ata_port *ap, struct ata_device *adev) |
| 179 | { |
| 180 | cmd64x_set_timing(ap, adev, adev->pio_mode); |
| 181 | } |
| 182 | |
| 183 | /** |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 184 | * cmd64x_set_dmamode - set initial DMA mode data |
| 185 | * @ap: ATA interface |
| 186 | * @adev: ATA device |
| 187 | * |
| 188 | * Called to do the DMA mode setup. |
| 189 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 190 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 191 | static void cmd64x_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
| 192 | { |
| 193 | static const u8 udma_data[] = { |
Alan | 6a40da0 | 2007-01-24 11:49:03 +0000 | [diff] [blame] | 194 | 0x30, 0x20, 0x10, 0x20, 0x10, 0x00 |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 195 | }; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 196 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 197 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 198 | u8 regU, regD; |
| 199 | |
| 200 | int pciU = UDIDETCR0 + 8 * ap->port_no; |
| 201 | int pciD = BMIDESR0 + 8 * ap->port_no; |
| 202 | int shift = 2 * adev->devno; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 203 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 204 | pci_read_config_byte(pdev, pciD, ®D); |
| 205 | pci_read_config_byte(pdev, pciU, ®U); |
| 206 | |
Alan | 6a40da0 | 2007-01-24 11:49:03 +0000 | [diff] [blame] | 207 | /* DMA bits off */ |
| 208 | regD &= ~(0x20 << adev->devno); |
| 209 | /* DMA control bits */ |
| 210 | regU &= ~(0x30 << shift); |
| 211 | /* DMA timing bits */ |
| 212 | regU &= ~(0x05 << adev->devno); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 213 | |
Alan | 6a40da0 | 2007-01-24 11:49:03 +0000 | [diff] [blame] | 214 | if (adev->dma_mode >= XFER_UDMA_0) { |
Adrian Bunk | 24b7ce9 | 2007-10-20 01:02:48 +0200 | [diff] [blame] | 215 | /* Merge the timing value */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 216 | regU |= udma_data[adev->dma_mode - XFER_UDMA_0] << shift; |
Alan | 6a40da0 | 2007-01-24 11:49:03 +0000 | [diff] [blame] | 217 | /* Merge the control bits */ |
| 218 | regU |= 1 << adev->devno; /* UDMA on */ |
Bartlomiej Zolnierkiewicz | 509426b | 2009-12-20 19:22:33 +0100 | [diff] [blame] | 219 | if (adev->dma_mode > XFER_UDMA_2) /* 15nS timing */ |
Alan | 6a40da0 | 2007-01-24 11:49:03 +0000 | [diff] [blame] | 220 | regU |= 4 << adev->devno; |
Alan Cox | 05d1eff | 2007-08-10 13:59:49 -0700 | [diff] [blame] | 221 | } else { |
| 222 | regU &= ~ (1 << adev->devno); /* UDMA off */ |
| 223 | cmd64x_set_timing(ap, adev, adev->dma_mode); |
| 224 | } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 225 | |
| 226 | regD |= 0x20 << adev->devno; |
| 227 | |
| 228 | pci_write_config_byte(pdev, pciU, regU); |
| 229 | pci_write_config_byte(pdev, pciD, regD); |
| 230 | } |
| 231 | |
| 232 | /** |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 233 | * cmd64x_bmdma_stop - DMA stop callback |
| 234 | * @qc: Command in progress |
| 235 | * |
| 236 | * DMA has completed. |
| 237 | */ |
| 238 | |
| 239 | static void cmd64x_bmdma_stop(struct ata_queued_cmd *qc) |
| 240 | { |
| 241 | struct ata_port *ap = qc->ap; |
| 242 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 243 | int irq_reg = ap->port_no ? ARTTIM23 : CFR; |
| 244 | u8 irq_stat; |
| 245 | |
| 246 | ata_bmdma_stop(qc); |
| 247 | |
| 248 | /* Reading the register should be enough to clear the interrupt */ |
| 249 | pci_read_config_byte(pdev, irq_reg, &irq_stat); |
| 250 | } |
| 251 | |
| 252 | /** |
| 253 | * cmd648_bmdma_stop - DMA stop callback |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 254 | * @qc: Command in progress |
| 255 | * |
| 256 | * DMA has completed. |
| 257 | */ |
| 258 | |
| 259 | static void cmd648_bmdma_stop(struct ata_queued_cmd *qc) |
| 260 | { |
| 261 | struct ata_port *ap = qc->ap; |
| 262 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 263 | unsigned long base = pci_resource_start(pdev, 4); |
| 264 | int irq_mask = ap->port_no ? MRDMODE_INTR_CH1 : MRDMODE_INTR_CH0; |
| 265 | u8 mrdmode; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 266 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 267 | ata_bmdma_stop(qc); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 268 | |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 269 | /* Clear this port's interrupt bit (leaving the other port alone) */ |
| 270 | mrdmode = inb(base + 1); |
| 271 | mrdmode &= ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1); |
| 272 | outb(mrdmode | irq_mask, base + 1); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 273 | } |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 274 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 275 | /** |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 276 | * cmd646r1_bmdma_stop - DMA stop callback |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 277 | * @qc: Command in progress |
| 278 | * |
Jeff Garzik | 06393af | 2009-12-20 15:39:55 -0500 | [diff] [blame] | 279 | * Stub for now while investigating the r1 quirk in the old driver. |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 280 | */ |
| 281 | |
Jeff Garzik | 06393af | 2009-12-20 15:39:55 -0500 | [diff] [blame] | 282 | static void cmd646r1_bmdma_stop(struct ata_queued_cmd *qc) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 283 | { |
| 284 | ata_bmdma_stop(qc); |
| 285 | } |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 286 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 287 | static struct scsi_host_template cmd64x_sht = { |
Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 288 | ATA_BMDMA_SHT(DRV_NAME), |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 289 | }; |
| 290 | |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 291 | static const struct ata_port_operations cmd64x_base_ops = { |
| 292 | .inherits = &ata_bmdma_port_ops, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 293 | .set_piomode = cmd64x_set_piomode, |
| 294 | .set_dmamode = cmd64x_set_dmamode, |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 295 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 296 | |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 297 | static struct ata_port_operations cmd64x_port_ops = { |
| 298 | .inherits = &cmd64x_base_ops, |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 299 | .bmdma_stop = cmd64x_bmdma_stop, |
Jeff Garzik | a73984a | 2007-03-09 08:37:46 -0500 | [diff] [blame] | 300 | .cable_detect = ata_cable_40wire, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 301 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 302 | |
| 303 | static struct ata_port_operations cmd646r1_port_ops = { |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 304 | .inherits = &cmd64x_base_ops, |
Jeff Garzik | 06393af | 2009-12-20 15:39:55 -0500 | [diff] [blame] | 305 | .bmdma_stop = cmd646r1_bmdma_stop, |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 306 | .cable_detect = ata_cable_40wire, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 307 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 308 | |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 309 | static struct ata_port_operations cmd646r3_port_ops = { |
| 310 | .inherits = &cmd64x_base_ops, |
| 311 | .bmdma_stop = cmd648_bmdma_stop, |
| 312 | .cable_detect = ata_cable_40wire, |
| 313 | }; |
| 314 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 315 | static struct ata_port_operations cmd648_port_ops = { |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 316 | .inherits = &cmd64x_base_ops, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 317 | .bmdma_stop = cmd648_bmdma_stop, |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 318 | .cable_detect = cmd648_cable_detect, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 319 | }; |
| 320 | |
Bartlomiej Zolnierkiewicz | f4c6ae5 | 2011-10-11 19:56:03 +0200 | [diff] [blame] | 321 | static void cmd64x_fixup(struct pci_dev *pdev) |
| 322 | { |
| 323 | u8 mrdmode; |
| 324 | |
| 325 | pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64); |
| 326 | pci_read_config_byte(pdev, MRDMODE, &mrdmode); |
| 327 | mrdmode &= ~0x30; /* IRQ set up */ |
| 328 | mrdmode |= 0x02; /* Memory read line enable */ |
| 329 | pci_write_config_byte(pdev, MRDMODE, mrdmode); |
| 330 | |
| 331 | /* PPC specific fixup copied from old driver */ |
| 332 | #ifdef CONFIG_PPC |
| 333 | pci_write_config_byte(pdev, UDIDETCR0, 0xF0); |
| 334 | #endif |
| 335 | } |
| 336 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 337 | static int cmd64x_init_one(struct pci_dev *pdev, const struct pci_device_id *id) |
| 338 | { |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 339 | static const struct ata_port_info cmd_info[7] = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 340 | { /* CMD 643 - no UDMA */ |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 341 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 342 | .pio_mask = ATA_PIO4, |
| 343 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 344 | .port_ops = &cmd64x_port_ops |
| 345 | }, |
| 346 | { /* CMD 646 with broken UDMA */ |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 347 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 348 | .pio_mask = ATA_PIO4, |
| 349 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 350 | .port_ops = &cmd64x_port_ops |
| 351 | }, |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 352 | { /* CMD 646U with broken UDMA */ |
| 353 | .flags = ATA_FLAG_SLAVE_POSS, |
| 354 | .pio_mask = ATA_PIO4, |
| 355 | .mwdma_mask = ATA_MWDMA2, |
| 356 | .port_ops = &cmd646r3_port_ops |
| 357 | }, |
| 358 | { /* CMD 646U2 with working UDMA */ |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 359 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 360 | .pio_mask = ATA_PIO4, |
| 361 | .mwdma_mask = ATA_MWDMA2, |
Alan Cox | dbf0c89 | 2007-07-26 18:43:01 +0100 | [diff] [blame] | 362 | .udma_mask = ATA_UDMA2, |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 363 | .port_ops = &cmd646r3_port_ops |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 364 | }, |
| 365 | { /* CMD 646 rev 1 */ |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 366 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 367 | .pio_mask = ATA_PIO4, |
| 368 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 369 | .port_ops = &cmd646r1_port_ops |
| 370 | }, |
| 371 | { /* CMD 648 */ |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 372 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 373 | .pio_mask = ATA_PIO4, |
| 374 | .mwdma_mask = ATA_MWDMA2, |
Alan Cox | dbf0c89 | 2007-07-26 18:43:01 +0100 | [diff] [blame] | 375 | .udma_mask = ATA_UDMA4, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 376 | .port_ops = &cmd648_port_ops |
| 377 | }, |
| 378 | { /* CMD 649 */ |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 379 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 380 | .pio_mask = ATA_PIO4, |
| 381 | .mwdma_mask = ATA_MWDMA2, |
Alan Cox | dbf0c89 | 2007-07-26 18:43:01 +0100 | [diff] [blame] | 382 | .udma_mask = ATA_UDMA5, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 383 | .port_ops = &cmd648_port_ops |
| 384 | } |
| 385 | }; |
James Bottomley | 9281b16 | 2011-04-24 14:30:14 -0500 | [diff] [blame] | 386 | const struct ata_port_info *ppi[] = { |
| 387 | &cmd_info[id->driver_data], |
| 388 | &cmd_info[id->driver_data], |
| 389 | NULL |
| 390 | }; |
Bartlomiej Zolnierkiewicz | f4c6ae5 | 2011-10-11 19:56:03 +0200 | [diff] [blame] | 391 | u8 reg; |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 392 | int rc; |
James Bottomley | 9281b16 | 2011-04-24 14:30:14 -0500 | [diff] [blame] | 393 | struct pci_dev *bridge = pdev->bus->self; |
| 394 | /* mobility split bridges don't report enabled ports correctly */ |
| 395 | int port_ok = !(bridge && bridge->vendor == |
| 396 | PCI_VENDOR_ID_MOBILITY_ELECTRONICS); |
| 397 | /* all (with exceptions below) apart from 643 have CNTRL_CH0 bit */ |
| 398 | int cntrl_ch0_ok = (id->driver_data != 0); |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 399 | |
| 400 | rc = pcim_enable_device(pdev); |
| 401 | if (rc) |
| 402 | return rc; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 403 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 404 | if (id->driver_data == 0) /* 643 */ |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 405 | ata_pci_bmdma_clear_simplex(pdev); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 406 | |
Sergei Shtylyov | 8fcfa7b | 2012-03-11 22:29:02 +0300 | [diff] [blame] | 407 | if (pdev->device == PCI_DEVICE_ID_CMD_646) |
| 408 | switch (pdev->revision) { |
| 409 | /* UDMA works since rev 5 */ |
| 410 | default: |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 411 | ppi[0] = &cmd_info[3]; |
| 412 | ppi[1] = &cmd_info[3]; |
| 413 | break; |
| 414 | /* Interrupts in MRDMODE since rev 3 */ |
| 415 | case 3: |
| 416 | case 4: |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 417 | ppi[0] = &cmd_info[2]; |
James Bottomley | 9281b16 | 2011-04-24 14:30:14 -0500 | [diff] [blame] | 418 | ppi[1] = &cmd_info[2]; |
Sergei Shtylyov | 8fcfa7b | 2012-03-11 22:29:02 +0300 | [diff] [blame] | 419 | break; |
Sergei Shtylyov | 8fcfa7b | 2012-03-11 22:29:02 +0300 | [diff] [blame] | 420 | /* Rev 1 with other problems? */ |
| 421 | case 1: |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 422 | ppi[0] = &cmd_info[4]; |
| 423 | ppi[1] = &cmd_info[4]; |
Sergei Shtylyov | 8fcfa7b | 2012-03-11 22:29:02 +0300 | [diff] [blame] | 424 | /* FALL THRU */ |
| 425 | /* Early revs have no CNTRL_CH0 */ |
| 426 | case 2: |
| 427 | case 0: |
James Bottomley | 9281b16 | 2011-04-24 14:30:14 -0500 | [diff] [blame] | 428 | cntrl_ch0_ok = 0; |
Sergei Shtylyov | 8fcfa7b | 2012-03-11 22:29:02 +0300 | [diff] [blame] | 429 | break; |
| 430 | } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 431 | |
Bartlomiej Zolnierkiewicz | f4c6ae5 | 2011-10-11 19:56:03 +0200 | [diff] [blame] | 432 | cmd64x_fixup(pdev); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 433 | |
James Bottomley | 9281b16 | 2011-04-24 14:30:14 -0500 | [diff] [blame] | 434 | /* check for enabled ports */ |
| 435 | pci_read_config_byte(pdev, CNTRL, ®); |
| 436 | if (!port_ok) |
| 437 | dev_printk(KERN_NOTICE, &pdev->dev, "Mobility Bridge detected, ignoring CNTRL port enable/disable\n"); |
| 438 | if (port_ok && cntrl_ch0_ok && !(reg & CNTRL_CH0)) { |
| 439 | dev_printk(KERN_NOTICE, &pdev->dev, "Primary port is disabled\n"); |
| 440 | ppi[0] = &ata_dummy_port_info; |
| 441 | |
| 442 | } |
| 443 | if (port_ok && !(reg & CNTRL_CH1)) { |
| 444 | dev_printk(KERN_NOTICE, &pdev->dev, "Secondary port is disabled\n"); |
| 445 | ppi[1] = &ata_dummy_port_info; |
| 446 | } |
| 447 | |
Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 448 | return ata_pci_bmdma_init_one(pdev, ppi, &cmd64x_sht, NULL, 0); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 449 | } |
| 450 | |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 451 | #ifdef CONFIG_PM |
Alan | 7f72a37 | 2006-11-22 16:59:07 +0000 | [diff] [blame] | 452 | static int cmd64x_reinit_one(struct pci_dev *pdev) |
| 453 | { |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 454 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 455 | int rc; |
| 456 | |
| 457 | rc = ata_pci_device_do_resume(pdev); |
| 458 | if (rc) |
| 459 | return rc; |
| 460 | |
Bartlomiej Zolnierkiewicz | f4c6ae5 | 2011-10-11 19:56:03 +0200 | [diff] [blame] | 461 | cmd64x_fixup(pdev); |
| 462 | |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 463 | ata_host_resume(host); |
| 464 | return 0; |
Alan | 7f72a37 | 2006-11-22 16:59:07 +0000 | [diff] [blame] | 465 | } |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 466 | #endif |
Alan | 7f72a37 | 2006-11-22 16:59:07 +0000 | [diff] [blame] | 467 | |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 468 | static const struct pci_device_id cmd64x[] = { |
| 469 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 }, |
| 470 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 }, |
Sergei Shtylyov | 8a686bc | 2012-03-11 22:25:30 +0300 | [diff] [blame^] | 471 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 5 }, |
| 472 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 6 }, |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 473 | |
| 474 | { }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 475 | }; |
| 476 | |
| 477 | static struct pci_driver cmd64x_pci_driver = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 478 | .name = DRV_NAME, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 479 | .id_table = cmd64x, |
| 480 | .probe = cmd64x_init_one, |
Alan | 7f72a37 | 2006-11-22 16:59:07 +0000 | [diff] [blame] | 481 | .remove = ata_pci_remove_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 482 | #ifdef CONFIG_PM |
Alan | 7f72a37 | 2006-11-22 16:59:07 +0000 | [diff] [blame] | 483 | .suspend = ata_pci_device_suspend, |
| 484 | .resume = cmd64x_reinit_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 485 | #endif |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 486 | }; |
| 487 | |
| 488 | static int __init cmd64x_init(void) |
| 489 | { |
| 490 | return pci_register_driver(&cmd64x_pci_driver); |
| 491 | } |
| 492 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 493 | static void __exit cmd64x_exit(void) |
| 494 | { |
| 495 | pci_unregister_driver(&cmd64x_pci_driver); |
| 496 | } |
| 497 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 498 | MODULE_AUTHOR("Alan Cox"); |
| 499 | MODULE_DESCRIPTION("low-level driver for CMD64x series PATA controllers"); |
| 500 | MODULE_LICENSE("GPL"); |
| 501 | MODULE_DEVICE_TABLE(pci, cmd64x); |
| 502 | MODULE_VERSION(DRV_VERSION); |
| 503 | |
| 504 | module_init(cmd64x_init); |
| 505 | module_exit(cmd64x_exit); |