blob: 21f2b74e20e65bea4db4ec571437e43c737300ca [file] [log] [blame]
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Christian König.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Christian König
25 */
Thierry Redinge3b2e032013-01-14 13:36:30 +010026#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/radeon_drm.h>
Christian Koenigdafc3bd2009-10-11 23:49:13 +020029#include "radeon.h"
Daniel Vetter3574dda2011-02-18 17:59:19 +010030#include "radeon_asic.h"
Rafał Miłeckic6543a62012-04-28 23:35:24 +020031#include "r600d.h"
Christian Koenigdafc3bd2009-10-11 23:49:13 +020032#include "atom.h"
33
34/*
35 * HDMI color format
36 */
37enum r600_hdmi_color_format {
38 RGB = 0,
39 YCC_422 = 1,
40 YCC_444 = 2
41};
42
43/*
44 * IEC60958 status bits
45 */
46enum r600_hdmi_iec_status_bits {
47 AUDIO_STATUS_DIG_ENABLE = 0x01,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000048 AUDIO_STATUS_V = 0x02,
49 AUDIO_STATUS_VCFG = 0x04,
Christian Koenigdafc3bd2009-10-11 23:49:13 +020050 AUDIO_STATUS_EMPHASIS = 0x08,
51 AUDIO_STATUS_COPYRIGHT = 0x10,
52 AUDIO_STATUS_NONAUDIO = 0x20,
53 AUDIO_STATUS_PROFESSIONAL = 0x40,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000054 AUDIO_STATUS_LEVEL = 0x80
Christian Koenigdafc3bd2009-10-11 23:49:13 +020055};
56
Lauri Kasanen1109ca02012-08-31 13:43:50 -040057static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = {
Christian Koenigdafc3bd2009-10-11 23:49:13 +020058 /* 32kHz 44.1kHz 48kHz */
59 /* Clock N CTS N CTS N CTS */
60 { 25174, 4576, 28125, 7007, 31250, 6864, 28125 }, /* 25,20/1.001 MHz */
61 { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */
62 { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */
63 { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */
64 { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */
65 { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */
66 { 74175, 11648, 210937, 17836, 234375, 11648, 140625 }, /* 74.25/1.001 MHz */
67 { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */
68 { 148351, 11648, 421875, 8918, 234375, 5824, 140625 }, /* 148.50/1.001 MHz */
69 { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */
70 { 0, 4096, 0, 6272, 0, 6144, 0 } /* Other */
71};
72
73/*
74 * calculate CTS value if it's not found in the table
75 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +020076static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int N, int freq)
Christian Koenigdafc3bd2009-10-11 23:49:13 +020077{
78 if (*CTS == 0)
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000079 *CTS = clock * N / (128 * freq) * 1000;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020080 DRM_DEBUG("Using ACR timing N=%d CTS=%d for frequency %d\n",
81 N, *CTS, freq);
82}
83
Rafał Miłecki1b688d02012-04-30 15:44:54 +020084struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock)
85{
86 struct radeon_hdmi_acr res;
87 u8 i;
88
89 for (i = 0; r600_hdmi_predefined_acr[i].clock != clock &&
90 r600_hdmi_predefined_acr[i].clock != 0; i++)
91 ;
92 res = r600_hdmi_predefined_acr[i];
93
94 /* In case some CTS are missing */
95 r600_hdmi_calc_cts(clock, &res.cts_32khz, res.n_32khz, 32000);
96 r600_hdmi_calc_cts(clock, &res.cts_44_1khz, res.n_44_1khz, 44100);
97 r600_hdmi_calc_cts(clock, &res.cts_48khz, res.n_48khz, 48000);
98
99 return res;
100}
101
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200102/*
103 * update the N and CTS parameters for a given pixel clock rate
104 */
105static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
106{
107 struct drm_device *dev = encoder->dev;
108 struct radeon_device *rdev = dev->dev_private;
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200109 struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200110 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
111 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
112 uint32_t offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200113
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200114 WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz));
115 WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200116
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200117 WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz));
118 WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200119
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200120 WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz));
121 WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200122}
123
124/*
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200125 * build a HDMI Video Info Frame
126 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100127static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
128 void *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200129{
130 struct drm_device *dev = encoder->dev;
131 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200132 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
133 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
134 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100135 uint8_t *frame = buffer + 3;
Alex Deucherf1003802013-06-07 10:41:03 -0400136 uint8_t *header = buffer;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200137
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200138 WREG32(HDMI0_AVI_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200139 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200140 WREG32(HDMI0_AVI_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200141 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200142 WREG32(HDMI0_AVI_INFO2 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200143 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200144 WREG32(HDMI0_AVI_INFO3 + offset,
Alex Deucherf1003802013-06-07 10:41:03 -0400145 frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200146}
147
148/*
149 * build a Audio Info Frame
150 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100151static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
152 const void *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200153{
154 struct drm_device *dev = encoder->dev;
155 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200156 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
157 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
158 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100159 const u8 *frame = buffer + 3;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200160
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200161 WREG32(HDMI0_AUDIO_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200162 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200163 WREG32(HDMI0_AUDIO_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200164 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
165}
166
167/*
168 * test if audio buffer is filled enough to start playing
169 */
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200170static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200171{
172 struct drm_device *dev = encoder->dev;
173 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200174 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
175 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
176 uint32_t offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200177
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200178 return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200179}
180
181/*
182 * have buffer status changed since last call?
183 */
184int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
185{
186 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200187 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200188 int status, result;
189
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200190 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200191 return 0;
192
193 status = r600_hdmi_is_audio_buffer_filled(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200194 result = dig->afmt->last_buffer_filled_status != status;
195 dig->afmt->last_buffer_filled_status = status;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200196
197 return result;
198}
199
200/*
201 * write the audio workaround status to the hardware
202 */
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200203static void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200204{
205 struct drm_device *dev = encoder->dev;
206 struct radeon_device *rdev = dev->dev_private;
207 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200208 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
209 uint32_t offset = dig->afmt->offset;
210 bool hdmi_audio_workaround = false; /* FIXME */
211 u32 value;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200212
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200213 if (!hdmi_audio_workaround ||
214 r600_hdmi_is_audio_buffer_filled(encoder))
215 value = 0; /* disable workaround */
216 else
217 value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
218 WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
219 value, ~HDMI0_AUDIO_TEST_EN);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200220}
221
Alex Deucherb1f6f472013-04-18 10:50:55 -0400222void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock)
223{
224 struct drm_device *dev = encoder->dev;
225 struct radeon_device *rdev = dev->dev_private;
226 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
227 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher731da212013-05-13 11:35:26 -0400228 u32 base_rate = 24000;
Alex Deucher1518dd82013-07-30 17:31:07 -0400229 u32 max_ratio = clock / base_rate;
230 u32 dto_phase;
231 u32 dto_modulo = clock;
232 u32 wallclock_ratio;
233 u32 dto_cntl;
Alex Deucherb1f6f472013-04-18 10:50:55 -0400234
235 if (!dig || !dig->afmt)
236 return;
237
Alex Deucher1518dd82013-07-30 17:31:07 -0400238 if (max_ratio >= 8) {
239 dto_phase = 192 * 1000;
240 wallclock_ratio = 3;
241 } else if (max_ratio >= 4) {
242 dto_phase = 96 * 1000;
243 wallclock_ratio = 2;
244 } else if (max_ratio >= 2) {
245 dto_phase = 48 * 1000;
246 wallclock_ratio = 1;
247 } else {
248 dto_phase = 24 * 1000;
249 wallclock_ratio = 0;
250 }
251
Alex Deucherb1f6f472013-04-18 10:50:55 -0400252 /* there are two DTOs selected by DCCG_AUDIO_DTO_SELECT.
253 * doesn't matter which one you use. Just use the first one.
254 */
Alex Deucherb1f6f472013-04-18 10:50:55 -0400255 /* XXX two dtos; generally use dto0 for hdmi */
256 /* Express [24MHz / target pixel clock] as an exact rational
257 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
258 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
259 */
Alex Deucher58d327d2013-09-25 12:04:37 -0400260 if (ASIC_IS_DCE32(rdev)) {
Alex Deuchere1accbf2013-07-29 18:56:13 -0400261 if (dig->dig_encoder == 0) {
Alex Deucher1518dd82013-07-30 17:31:07 -0400262 dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
263 dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
264 WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
265 WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
266 WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
Alex Deuchere1accbf2013-07-29 18:56:13 -0400267 WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
268 } else {
Alex Deucher1518dd82013-07-30 17:31:07 -0400269 dto_cntl = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
270 dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
271 WREG32(DCCG_AUDIO_DTO1_CNTL, dto_cntl);
272 WREG32(DCCG_AUDIO_DTO1_PHASE, dto_phase);
273 WREG32(DCCG_AUDIO_DTO1_MODULE, dto_modulo);
Alex Deuchere1accbf2013-07-29 18:56:13 -0400274 WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
275 }
Alex Deucher58d327d2013-09-25 12:04:37 -0400276 } else if (ASIC_IS_DCE3(rdev)) {
277 /* according to the reg specs, this should DCE3.2 only, but in
278 * practice it seems to cover DCE3.0/3.1 as well.
279 */
280 if (dig->dig_encoder == 0) {
281 WREG32(DCCG_AUDIO_DTO0_PHASE, base_rate * 100);
282 WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
283 WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
284 } else {
285 WREG32(DCCG_AUDIO_DTO1_PHASE, base_rate * 100);
286 WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
287 WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
288 }
Alex Deucher15865052013-04-22 09:42:07 -0400289 } else {
Alex Deucher58d327d2013-09-25 12:04:37 -0400290 /* according to the reg specs, this should be DCE2.0 and DCE3.0/3.1 */
Alex Deucher731da212013-05-13 11:35:26 -0400291 WREG32(AUDIO_DTO, AUDIO_DTO_PHASE(base_rate / 10) |
292 AUDIO_DTO_MODULE(clock / 10));
Alex Deucher15865052013-04-22 09:42:07 -0400293 }
Alex Deucherb1f6f472013-04-18 10:50:55 -0400294}
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200295
Alex Deucher0ffae602013-08-15 12:03:37 -0400296static void dce3_2_afmt_write_speaker_allocation(struct drm_encoder *encoder)
297{
298 struct radeon_device *rdev = encoder->dev->dev_private;
299 struct drm_connector *connector;
300 struct radeon_connector *radeon_connector = NULL;
301 u32 tmp;
302 u8 *sadb;
303 int sad_count;
304
305 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
Alex Deucher8a992ee2013-10-10 17:58:27 -0400306 if (connector->encoder == encoder) {
Alex Deucher0ffae602013-08-15 12:03:37 -0400307 radeon_connector = to_radeon_connector(connector);
Alex Deucher8a992ee2013-10-10 17:58:27 -0400308 break;
309 }
Alex Deucher0ffae602013-08-15 12:03:37 -0400310 }
311
312 if (!radeon_connector) {
313 DRM_ERROR("Couldn't find encoder's connector\n");
314 return;
315 }
316
317 sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
318 if (sad_count < 0) {
319 DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
320 return;
321 }
322
323 /* program the speaker allocation */
324 tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
325 tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
326 /* set HDMI mode */
327 tmp |= HDMI_CONNECTION;
328 if (sad_count)
329 tmp |= SPEAKER_ALLOCATION(sadb[0]);
330 else
331 tmp |= SPEAKER_ALLOCATION(5); /* stereo */
332 WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
333
334 kfree(sadb);
335}
336
Alex Deucherc1cbee02013-08-29 10:51:04 -0400337static void dce3_2_afmt_write_sad_regs(struct drm_encoder *encoder)
338{
339 struct radeon_device *rdev = encoder->dev->dev_private;
340 struct drm_connector *connector;
341 struct radeon_connector *radeon_connector = NULL;
342 struct cea_sad *sads;
343 int i, sad_count;
344
345 static const u16 eld_reg_to_type[][2] = {
346 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
347 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
348 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
349 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
350 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
351 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
352 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
353 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
354 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
355 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
356 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
357 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
358 };
359
360 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
Alex Deucher8a992ee2013-10-10 17:58:27 -0400361 if (connector->encoder == encoder) {
Alex Deucherc1cbee02013-08-29 10:51:04 -0400362 radeon_connector = to_radeon_connector(connector);
Alex Deucher8a992ee2013-10-10 17:58:27 -0400363 break;
364 }
Alex Deucherc1cbee02013-08-29 10:51:04 -0400365 }
366
367 if (!radeon_connector) {
368 DRM_ERROR("Couldn't find encoder's connector\n");
369 return;
370 }
371
372 sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
373 if (sad_count < 0) {
374 DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
375 return;
376 }
377 BUG_ON(!sads);
378
379 for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
380 u32 value = 0;
381 int j;
382
383 for (j = 0; j < sad_count; j++) {
384 struct cea_sad *sad = &sads[j];
385
386 if (sad->format == eld_reg_to_type[i][1]) {
387 value = MAX_CHANNELS(sad->channels) |
388 DESCRIPTOR_BYTE_2(sad->byte2) |
389 SUPPORTED_FREQUENCIES(sad->freq);
390 if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
391 value |= SUPPORTED_FREQUENCIES_STEREO(sad->freq);
392 break;
393 }
394 }
395 WREG32(eld_reg_to_type[i][0], value);
396 }
397
398 kfree(sads);
399}
400
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200401/*
402 * update the info frames with the data from the current display mode
403 */
404void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
405{
406 struct drm_device *dev = encoder->dev;
407 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200408 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
409 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100410 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
411 struct hdmi_avi_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200412 uint32_t offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100413 ssize_t err;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200414
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400415 if (!dig || !dig->afmt)
416 return;
417
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200418 /* Silent, r600_hdmi_enable will raise WARN for us */
419 if (!dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200420 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200421 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200422
Alex Deucherb1f6f472013-04-18 10:50:55 -0400423 r600_audio_set_dto(encoder, mode->clock);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200424
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200425 WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
426 HDMI0_NULL_SEND); /* send null packets when required */
427
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200428 WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
Rafał Miłeckia273a902012-04-30 15:44:52 +0200429
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200430 if (ASIC_IS_DCE32(rdev)) {
431 WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
432 HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
433 HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
434 WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
435 AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
436 AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
437 } else {
438 WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
439 HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
440 HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200441 HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
442 HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
443 }
Rafał Miłeckia273a902012-04-30 15:44:52 +0200444
Alex Deucherc1cbee02013-08-29 10:51:04 -0400445 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher0ffae602013-08-15 12:03:37 -0400446 dce3_2_afmt_write_speaker_allocation(encoder);
Alex Deucherc1cbee02013-08-29 10:51:04 -0400447 dce3_2_afmt_write_sad_regs(encoder);
448 }
Alex Deucher0ffae602013-08-15 12:03:37 -0400449
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200450 WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
451 HDMI0_ACR_AUTO_SEND | /* allow hw to sent ACR packets when required */
452 HDMI0_ACR_SOURCE); /* select SW CTS value */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200453
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200454 WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
455 HDMI0_NULL_SEND | /* send null packets when required */
456 HDMI0_GC_SEND | /* send general control packets */
457 HDMI0_GC_CONT); /* send general control packets every frame */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200458
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200459 /* TODO: HDMI0_AUDIO_INFO_UPDATE */
460 WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
461 HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
462 HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
463 HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
464 HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200465
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200466 WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
467 HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
468 HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
469
470 WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200471
Thierry Redinge3b2e032013-01-14 13:36:30 +0100472 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
473 if (err < 0) {
474 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
475 return;
476 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200477
Thierry Redinge3b2e032013-01-14 13:36:30 +0100478 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
479 if (err < 0) {
480 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
481 return;
482 }
483
484 r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200485 r600_hdmi_update_ACR(encoder, mode->clock);
486
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300487 /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200488 WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
489 WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
490 WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
491 WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200492
493 r600_hdmi_audio_workaround(encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200494}
495
496/*
497 * update settings with current parameters from audio engine
498 */
Christian König58bd0862010-04-05 22:14:55 +0200499void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200500{
501 struct drm_device *dev = encoder->dev;
502 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200503 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
504 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb5306022013-07-31 16:51:33 -0400505 struct r600_audio_pin audio = r600_audio_status(rdev);
Thierry Redinge3b2e032013-01-14 13:36:30 +0100506 uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
507 struct hdmi_audio_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200508 uint32_t offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200509 uint32_t iec;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100510 ssize_t err;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200511
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200512 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200513 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200514 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200515
516 DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
517 r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200518 audio.channels, audio.rate, audio.bits_per_sample);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200519 DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200520 (int)audio.status_bits, (int)audio.category_code);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200521
522 iec = 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200523 if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200524 iec |= 1 << 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200525 if (audio.status_bits & AUDIO_STATUS_NONAUDIO)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200526 iec |= 1 << 1;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200527 if (audio.status_bits & AUDIO_STATUS_COPYRIGHT)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200528 iec |= 1 << 2;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200529 if (audio.status_bits & AUDIO_STATUS_EMPHASIS)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200530 iec |= 1 << 3;
531
Rafał Miłecki3299de92012-05-14 21:25:57 +0200532 iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200533
Rafał Miłecki3299de92012-05-14 21:25:57 +0200534 switch (audio.rate) {
Rafał Miłeckia366e392012-05-06 17:29:46 +0200535 case 32000:
536 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3);
537 break;
538 case 44100:
539 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0);
540 break;
541 case 48000:
542 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2);
543 break;
544 case 88200:
545 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8);
546 break;
547 case 96000:
548 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa);
549 break;
550 case 176400:
551 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc);
552 break;
553 case 192000:
554 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe);
555 break;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200556 }
557
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200558 WREG32(HDMI0_60958_0 + offset, iec);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200559
560 iec = 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200561 switch (audio.bits_per_sample) {
Rafał Miłeckia366e392012-05-06 17:29:46 +0200562 case 16:
563 iec |= HDMI0_60958_CS_WORD_LENGTH(0x2);
564 break;
565 case 20:
566 iec |= HDMI0_60958_CS_WORD_LENGTH(0x3);
567 break;
568 case 24:
569 iec |= HDMI0_60958_CS_WORD_LENGTH(0xb);
570 break;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200571 }
Rafał Miłecki3299de92012-05-14 21:25:57 +0200572 if (audio.status_bits & AUDIO_STATUS_V)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200573 iec |= 0x5 << 16;
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200574 WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200575
Thierry Redinge3b2e032013-01-14 13:36:30 +0100576 err = hdmi_audio_infoframe_init(&frame);
577 if (err < 0) {
578 DRM_ERROR("failed to setup audio infoframe\n");
579 return;
580 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200581
Thierry Redinge3b2e032013-01-14 13:36:30 +0100582 frame.channels = audio.channels;
583
584 err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
585 if (err < 0) {
586 DRM_ERROR("failed to pack audio infoframe\n");
587 return;
588 }
589
590 r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200591 r600_hdmi_audio_workaround(encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200592}
593
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200594/*
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000595 * enable the HDMI engine
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200596 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400597void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200598{
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000599 struct drm_device *dev = encoder->dev;
600 struct radeon_device *rdev = dev->dev_private;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200601 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200602 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deuchera973bea2013-04-18 11:32:16 -0400603 u32 hdmi = HDMI0_ERROR_ACK;
Alex Deucher16823d12010-04-16 11:35:30 -0400604
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400605 if (!dig || !dig->afmt)
606 return;
607
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200608 /* Silent, r600_hdmi_enable will raise WARN for us */
Alex Deuchera973bea2013-04-18 11:32:16 -0400609 if (enable && dig->afmt->enabled)
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200610 return;
Alex Deuchera973bea2013-04-18 11:32:16 -0400611 if (!enable && !dig->afmt->enabled)
612 return;
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200613
Alex Deucherb5306022013-07-31 16:51:33 -0400614 if (enable)
615 dig->afmt->pin = r600_audio_get_pin(rdev);
616 else
617 dig->afmt->pin = NULL;
618
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200619 /* Older chipsets require setting HDMI and routing manually */
Alex Deuchera973bea2013-04-18 11:32:16 -0400620 if (!ASIC_IS_DCE3(rdev)) {
621 if (enable)
622 hdmi |= HDMI0_ENABLE;
Rafał Miłecki5715f672010-03-06 13:03:35 +0000623 switch (radeon_encoder->encoder_id) {
624 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400625 if (enable) {
626 WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
627 hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
628 } else {
629 WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
630 }
Rafał Miłecki5715f672010-03-06 13:03:35 +0000631 break;
632 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400633 if (enable) {
634 WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
635 hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
636 } else {
637 WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
638 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200639 break;
640 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deuchera973bea2013-04-18 11:32:16 -0400641 if (enable) {
642 WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
643 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
644 } else {
645 WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
646 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200647 break;
648 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400649 if (enable)
650 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000651 break;
652 default:
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200653 dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
654 radeon_encoder->encoder_id);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000655 break;
656 }
Alex Deuchera973bea2013-04-18 11:32:16 -0400657 WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000658 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200659
Alex Deucherf122c612012-03-30 08:59:57 -0400660 if (rdev->irq.installed) {
Christian Koenigf2594932010-04-10 03:13:16 +0200661 /* if irq is available use it */
Alex Deucher9054ae12013-04-18 09:42:13 -0400662 /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400663 if (enable)
Alex Deucher9054ae12013-04-18 09:42:13 -0400664 radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
Alex Deuchera973bea2013-04-18 11:32:16 -0400665 else
666 radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
Christian Koenigf2594932010-04-10 03:13:16 +0200667 }
Christian König58bd0862010-04-05 22:14:55 +0200668
Alex Deuchera973bea2013-04-18 11:32:16 -0400669 dig->afmt->enabled = enable;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200670
Alex Deuchera973bea2013-04-18 11:32:16 -0400671 DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
672 enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000673}
674