blob: 7279345b1ed7258a289d6591a1a34dfcfe23c512 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for ixgbe */
29
30#include <linux/types.h>
31#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070033#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/ethtool.h>
36#include <linux/vmalloc.h>
37#include <linux/uaccess.h>
38
39#include "ixgbe.h"
40
41
42#define IXGBE_ALL_RAR_ENTRIES 16
43
Ajit Khaparde29c3a052009-10-13 01:47:33 +000044enum {NETDEV_STATS, IXGBE_STATS};
45
Auke Kok9a799d72007-09-15 14:07:45 -070046struct ixgbe_stats {
47 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070049 int sizeof_stat;
50 int stat_offset;
51};
52
Ajit Khaparde29c3a052009-10-13 01:47:33 +000053#define IXGBE_STAT(m) IXGBE_STATS, \
54 sizeof(((struct ixgbe_adapter *)0)->m), \
55 offsetof(struct ixgbe_adapter, m)
56#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000057 sizeof(((struct rtnl_link_stats64 *)0)->m), \
58 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000059
Auke Kok9a799d72007-09-15 14:07:45 -070060static struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000061 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
62 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
63 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
64 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000065 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
66 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
67 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
68 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070069 {"lsc_int", IXGBE_STAT(lsc_int)},
70 {"tx_busy", IXGBE_STAT(tx_busy)},
71 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000072 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
73 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
74 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
75 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
76 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070077 {"broadcast", IXGBE_STAT(stats.bprc)},
78 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000079 {"collisions", IXGBE_NETDEV_STAT(collisions)},
80 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
81 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
82 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000083 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
84 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000085 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
86 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Eric Dumazet55bad822010-07-23 13:44:21 +000087 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
88 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
89 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
90 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
91 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
92 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070093 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
94 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
95 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
96 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -070097 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
98 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
99 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
100 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700101 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
103 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000104 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Yi Zou6d455222009-05-13 13:12:16 +0000105#ifdef IXGBE_FCOE
106 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
107 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
108 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
109 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
110 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
111 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
112#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700113};
114
115#define IXGBE_QUEUE_STATS_LEN \
Wang Chen454d7c92008-11-12 23:37:49 -0800116 ((((struct ixgbe_adapter *)netdev_priv(netdev))->num_tx_queues + \
117 ((struct ixgbe_adapter *)netdev_priv(netdev))->num_rx_queues) * \
118 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700119#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800120#define IXGBE_PB_STATS_LEN ( \
Wang Chen9d2f4722008-11-21 01:56:07 -0800121 (((struct ixgbe_adapter *)netdev_priv(netdev))->flags & \
Alexander Duyck2f90b862008-11-20 20:52:10 -0800122 IXGBE_FLAG_DCB_ENABLED) ? \
123 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
124 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
125 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
126 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
127 / sizeof(u64) : 0)
128#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
129 IXGBE_PB_STATS_LEN + \
130 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700131
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000132static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
133 "Register test (offline)", "Eeprom test (offline)",
134 "Interrupt test (offline)", "Loopback test (offline)",
135 "Link test (on/offline)"
136};
137#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
138
Auke Kok9a799d72007-09-15 14:07:45 -0700139static int ixgbe_get_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700140 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700141{
142 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800143 struct ixgbe_hw *hw = &adapter->hw;
144 u32 link_speed = 0;
145 bool link_up;
Auke Kok9a799d72007-09-15 14:07:45 -0700146
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800147 ecmd->supported = SUPPORTED_10000baseT_Full;
148 ecmd->autoneg = AUTONEG_ENABLE;
Auke Kok9a799d72007-09-15 14:07:45 -0700149 ecmd->transceiver = XCVR_EXTERNAL;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000150 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000151 (hw->phy.multispeed_fiber)) {
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800152 ecmd->supported |= (SUPPORTED_1000baseT_Full |
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000153 SUPPORTED_Autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700154
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000155 switch (hw->mac.type) {
156 case ixgbe_mac_X540:
157 ecmd->supported |= SUPPORTED_100baseT_Full;
158 break;
159 default:
160 break;
161 }
162
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000163 ecmd->advertising = ADVERTISED_Autoneg;
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000164 if (hw->phy.autoneg_advertised) {
165 if (hw->phy.autoneg_advertised &
166 IXGBE_LINK_SPEED_100_FULL)
167 ecmd->advertising |= ADVERTISED_100baseT_Full;
168 if (hw->phy.autoneg_advertised &
169 IXGBE_LINK_SPEED_10GB_FULL)
170 ecmd->advertising |= ADVERTISED_10000baseT_Full;
171 if (hw->phy.autoneg_advertised &
172 IXGBE_LINK_SPEED_1GB_FULL)
173 ecmd->advertising |= ADVERTISED_1000baseT_Full;
174 } else {
175 /*
176 * Default advertised modes in case
177 * phy.autoneg_advertised isn't set.
178 */
Don Skidmore7c5b832302009-03-31 21:33:02 +0000179 ecmd->advertising |= (ADVERTISED_10000baseT_Full |
180 ADVERTISED_1000baseT_Full);
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000181 if (hw->mac.type == ixgbe_mac_X540)
182 ecmd->advertising |= ADVERTISED_100baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000183 }
184
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000185 if (hw->phy.media_type == ixgbe_media_type_copper) {
186 ecmd->supported |= SUPPORTED_TP;
187 ecmd->advertising |= ADVERTISED_TP;
188 ecmd->port = PORT_TP;
189 } else {
190 ecmd->supported |= SUPPORTED_FIBRE;
191 ecmd->advertising |= ADVERTISED_FIBRE;
192 ecmd->port = PORT_FIBRE;
193 }
Don Skidmore1e336d02009-01-26 20:57:51 -0800194 } else if (hw->phy.media_type == ixgbe_media_type_backplane) {
195 /* Set as FIBRE until SERDES defined in kernel */
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000196 if (hw->device_id == IXGBE_DEV_ID_82598_BX) {
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800197 ecmd->supported = (SUPPORTED_1000baseT_Full |
198 SUPPORTED_FIBRE);
199 ecmd->advertising = (ADVERTISED_1000baseT_Full |
200 ADVERTISED_FIBRE);
201 ecmd->port = PORT_FIBRE;
202 ecmd->autoneg = AUTONEG_DISABLE;
Alexander Duyck50d6c682010-11-16 19:27:05 -0800203 } else if ((hw->device_id == IXGBE_DEV_ID_82599_COMBO_BACKPLANE) ||
204 (hw->device_id == IXGBE_DEV_ID_82599_KX4_MEZZ)) {
205 ecmd->supported |= (SUPPORTED_1000baseT_Full |
206 SUPPORTED_Autoneg |
207 SUPPORTED_FIBRE);
208 ecmd->advertising = (ADVERTISED_10000baseT_Full |
209 ADVERTISED_1000baseT_Full |
210 ADVERTISED_Autoneg |
211 ADVERTISED_FIBRE);
212 ecmd->port = PORT_FIBRE;
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000213 } else {
214 ecmd->supported |= (SUPPORTED_1000baseT_Full |
215 SUPPORTED_FIBRE);
216 ecmd->advertising = (ADVERTISED_10000baseT_Full |
217 ADVERTISED_1000baseT_Full |
218 ADVERTISED_FIBRE);
219 ecmd->port = PORT_FIBRE;
Don Skidmore1e336d02009-01-26 20:57:51 -0800220 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800221 } else {
222 ecmd->supported |= SUPPORTED_FIBRE;
223 ecmd->advertising = (ADVERTISED_10000baseT_Full |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700224 ADVERTISED_FIBRE);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800225 ecmd->port = PORT_FIBRE;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700226 ecmd->autoneg = AUTONEG_DISABLE;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800227 }
228
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000229 /* Get PHY type */
230 switch (adapter->hw.phy.type) {
231 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800232 case ixgbe_phy_aq:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000233 case ixgbe_phy_cu_unknown:
234 /* Copper 10G-BASET */
235 ecmd->port = PORT_TP;
236 break;
237 case ixgbe_phy_qt:
238 ecmd->port = PORT_FIBRE;
239 break;
240 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000241 case ixgbe_phy_sfp_passive_tyco:
242 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000243 case ixgbe_phy_sfp_ftl:
244 case ixgbe_phy_sfp_avago:
245 case ixgbe_phy_sfp_intel:
246 case ixgbe_phy_sfp_unknown:
247 switch (adapter->hw.phy.sfp_type) {
248 /* SFP+ devices, further checking needed */
249 case ixgbe_sfp_type_da_cu:
250 case ixgbe_sfp_type_da_cu_core0:
251 case ixgbe_sfp_type_da_cu_core1:
252 ecmd->port = PORT_DA;
253 break;
254 case ixgbe_sfp_type_sr:
255 case ixgbe_sfp_type_lr:
256 case ixgbe_sfp_type_srlr_core0:
257 case ixgbe_sfp_type_srlr_core1:
258 ecmd->port = PORT_FIBRE;
259 break;
260 case ixgbe_sfp_type_not_present:
261 ecmd->port = PORT_NONE;
262 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000263 case ixgbe_sfp_type_1g_cu_core0:
264 case ixgbe_sfp_type_1g_cu_core1:
265 ecmd->port = PORT_TP;
266 ecmd->supported = SUPPORTED_TP;
267 ecmd->advertising = (ADVERTISED_1000baseT_Full |
268 ADVERTISED_TP);
269 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000270 case ixgbe_sfp_type_unknown:
271 default:
272 ecmd->port = PORT_OTHER;
273 break;
274 }
275 break;
276 case ixgbe_phy_xaui:
277 ecmd->port = PORT_NONE;
278 break;
279 case ixgbe_phy_unknown:
280 case ixgbe_phy_generic:
281 case ixgbe_phy_sfp_unsupported:
282 default:
283 ecmd->port = PORT_OTHER;
284 break;
285 }
286
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700287 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800288 if (link_up) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000289 switch (link_speed) {
290 case IXGBE_LINK_SPEED_10GB_FULL:
291 ecmd->speed = SPEED_10000;
292 break;
293 case IXGBE_LINK_SPEED_1GB_FULL:
294 ecmd->speed = SPEED_1000;
295 break;
296 case IXGBE_LINK_SPEED_100_FULL:
297 ecmd->speed = SPEED_100;
298 break;
299 default:
300 break;
301 }
Auke Kok9a799d72007-09-15 14:07:45 -0700302 ecmd->duplex = DUPLEX_FULL;
303 } else {
304 ecmd->speed = -1;
305 ecmd->duplex = -1;
306 }
307
Auke Kok9a799d72007-09-15 14:07:45 -0700308 return 0;
309}
310
311static int ixgbe_set_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700312 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700313{
314 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800315 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700316 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000317 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700318
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000319 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000320 (hw->phy.multispeed_fiber)) {
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700321 /* 10000/copper and 1000/copper must autoneg
322 * this function does not support any duplex forcing, but can
323 * limit the advertising of the adapter to only 10000 or 1000 */
324 if (ecmd->autoneg == AUTONEG_DISABLE)
325 return -EINVAL;
326
327 old = hw->phy.autoneg_advertised;
328 advertised = 0;
329 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
330 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
331
332 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
333 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
334
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000335 if (ecmd->advertising & ADVERTISED_100baseT_Full)
336 advertised |= IXGBE_LINK_SPEED_100_FULL;
337
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700338 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000339 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700340 /* this sets the link speed and restarts auto-neg */
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000341 hw->mac.autotry_restart = true;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000342 err = hw->mac.ops.setup_link(hw, advertised, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700343 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000344 e_info(probe, "setup link failed with code %d\n", err);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000345 hw->mac.ops.setup_link(hw, old, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700346 }
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000347 } else {
348 /* in this case we currently only support 10Gb/FULL */
349 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000350 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000351 (ecmd->speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
352 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700353 }
354
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000355 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700356}
357
358static void ixgbe_get_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700359 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700360{
361 struct ixgbe_adapter *adapter = netdev_priv(netdev);
362 struct ixgbe_hw *hw = &adapter->hw;
363
Don Skidmore71fd5702009-03-31 21:35:05 +0000364 /*
365 * Flow Control Autoneg isn't on if
366 * - we didn't ask for it OR
367 * - it failed, we know this by tx & rx being off
368 */
369 if (hw->fc.disable_fc_autoneg ||
370 (hw->fc.current_mode == ixgbe_fc_none))
371 pause->autoneg = 0;
372 else
373 pause->autoneg = 1;
Auke Kok9a799d72007-09-15 14:07:45 -0700374
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800375 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700376 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800377 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700378 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800379 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700380 pause->rx_pause = 1;
381 pause->tx_pause = 1;
Alexander Duyck673ac602010-11-16 19:27:05 -0800382#ifdef CONFIG_DCB
383 } else if (hw->fc.current_mode == ixgbe_fc_pfc) {
384 pause->rx_pause = 0;
385 pause->tx_pause = 0;
386#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700387 }
388}
389
390static int ixgbe_set_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700391 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700392{
393 struct ixgbe_adapter *adapter = netdev_priv(netdev);
394 struct ixgbe_hw *hw = &adapter->hw;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000395 struct ixgbe_fc_info fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700396
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000397#ifdef CONFIG_DCB
398 if (adapter->dcb_cfg.pfc_mode_enable ||
399 ((hw->mac.type == ixgbe_mac_82598EB) &&
400 (adapter->flags & IXGBE_FLAG_DCB_ENABLED)))
401 return -EINVAL;
402
403#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000404 fc = hw->fc;
405
Don Skidmore71fd5702009-03-31 21:35:05 +0000406 if (pause->autoneg != AUTONEG_ENABLE)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000407 fc.disable_fc_autoneg = true;
Don Skidmore71fd5702009-03-31 21:35:05 +0000408 else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000409 fc.disable_fc_autoneg = false;
Don Skidmore71fd5702009-03-31 21:35:05 +0000410
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000411 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000412 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700413 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000414 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700415 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000416 fc.requested_mode = ixgbe_fc_tx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700417 else if (!pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000418 fc.requested_mode = ixgbe_fc_none;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800419 else
420 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700421
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000422#ifdef CONFIG_DCB
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000423 adapter->last_lfc_mode = fc.requested_mode;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000424#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000425
426 /* if the thing changed then we'll update and use new autoneg */
427 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
428 hw->fc = fc;
429 if (netif_running(netdev))
430 ixgbe_reinit_locked(adapter);
431 else
432 ixgbe_reset(adapter);
433 }
Auke Kok9a799d72007-09-15 14:07:45 -0700434
435 return 0;
436}
437
438static u32 ixgbe_get_rx_csum(struct net_device *netdev)
439{
440 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet807540b2010-09-23 05:40:09 +0000441 return adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -0700442}
443
444static int ixgbe_set_rx_csum(struct net_device *netdev, u32 data)
445{
446 struct ixgbe_adapter *adapter = netdev_priv(netdev);
447 if (data)
448 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
449 else
450 adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
451
Auke Kok9a799d72007-09-15 14:07:45 -0700452 return 0;
453}
454
455static u32 ixgbe_get_tx_csum(struct net_device *netdev)
456{
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -0700457 return (netdev->features & NETIF_F_IP_CSUM) != 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700458}
459
460static int ixgbe_set_tx_csum(struct net_device *netdev, u32 data)
461{
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000462 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmoreb93a2222010-11-16 19:27:17 -0800463 u32 feature_list;
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000464
Don Skidmoreb93a2222010-11-16 19:27:17 -0800465 feature_list = (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
466 switch (adapter->hw.mac.type) {
467 case ixgbe_mac_82599EB:
468 case ixgbe_mac_X540:
469 feature_list |= NETIF_F_SCTP_CSUM;
470 break;
471 default:
472 break;
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000473 }
Don Skidmoreb93a2222010-11-16 19:27:17 -0800474 if (data)
475 netdev->features |= feature_list;
476 else
477 netdev->features &= ~feature_list;
Auke Kok9a799d72007-09-15 14:07:45 -0700478
479 return 0;
480}
481
482static int ixgbe_set_tso(struct net_device *netdev, u32 data)
483{
Auke Kok9a799d72007-09-15 14:07:45 -0700484 if (data) {
485 netdev->features |= NETIF_F_TSO;
486 netdev->features |= NETIF_F_TSO6;
487 } else {
488 netdev->features &= ~NETIF_F_TSO;
489 netdev->features &= ~NETIF_F_TSO6;
490 }
491 return 0;
492}
493
494static u32 ixgbe_get_msglevel(struct net_device *netdev)
495{
496 struct ixgbe_adapter *adapter = netdev_priv(netdev);
497 return adapter->msg_enable;
498}
499
500static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
501{
502 struct ixgbe_adapter *adapter = netdev_priv(netdev);
503 adapter->msg_enable = data;
504}
505
506static int ixgbe_get_regs_len(struct net_device *netdev)
507{
508#define IXGBE_REGS_LEN 1128
509 return IXGBE_REGS_LEN * sizeof(u32);
510}
511
512#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
513
514static void ixgbe_get_regs(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700515 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700516{
517 struct ixgbe_adapter *adapter = netdev_priv(netdev);
518 struct ixgbe_hw *hw = &adapter->hw;
519 u32 *regs_buff = p;
520 u8 i;
521
522 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
523
524 regs->version = (1 << 24) | hw->revision_id << 16 | hw->device_id;
525
526 /* General Registers */
527 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
528 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
529 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
530 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
531 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
532 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
533 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
534 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
535
536 /* NVM Register */
537 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
538 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
539 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
540 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
541 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
542 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
543 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
544 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
545 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
546 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
547
548 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700549 /* don't read EICR because it can clear interrupt causes, instead
550 * read EICS which is a shadow but doesn't clear EICR */
551 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700552 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
553 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
554 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
555 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
556 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
557 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
558 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
559 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
560 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700561 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700562 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
563
564 /* Flow Control */
565 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
566 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
567 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
568 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
569 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
Alexander Duyckbd508172010-11-16 19:27:03 -0800570 for (i = 0; i < 8; i++) {
571 switch (hw->mac.type) {
572 case ixgbe_mac_82598EB:
573 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
574 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
575 break;
576 case ixgbe_mac_82599EB:
577 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
578 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
579 break;
580 default:
581 break;
582 }
583 }
Auke Kok9a799d72007-09-15 14:07:45 -0700584 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
585 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
586
587 /* Receive DMA */
588 for (i = 0; i < 64; i++)
589 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
590 for (i = 0; i < 64; i++)
591 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
592 for (i = 0; i < 64; i++)
593 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
594 for (i = 0; i < 64; i++)
595 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
596 for (i = 0; i < 64; i++)
597 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
598 for (i = 0; i < 64; i++)
599 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
600 for (i = 0; i < 16; i++)
601 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
602 for (i = 0; i < 16; i++)
603 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
604 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
605 for (i = 0; i < 8; i++)
606 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
607 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
608 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
609
610 /* Receive */
611 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
612 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
613 for (i = 0; i < 16; i++)
614 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
615 for (i = 0; i < 16; i++)
616 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700617 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700618 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
619 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
620 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
621 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
622 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
623 for (i = 0; i < 8; i++)
624 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
625 for (i = 0; i < 8; i++)
626 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
627 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
628
629 /* Transmit */
630 for (i = 0; i < 32; i++)
631 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
632 for (i = 0; i < 32; i++)
633 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
634 for (i = 0; i < 32; i++)
635 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
636 for (i = 0; i < 32; i++)
637 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
638 for (i = 0; i < 32; i++)
639 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
640 for (i = 0; i < 32; i++)
641 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
642 for (i = 0; i < 32; i++)
643 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
644 for (i = 0; i < 32; i++)
645 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
646 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
647 for (i = 0; i < 16; i++)
648 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
649 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
650 for (i = 0; i < 8; i++)
651 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
652 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
653
654 /* Wake Up */
655 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
656 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
657 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
658 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
659 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
660 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
661 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
662 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000663 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700664
Alexander Duyck673ac602010-11-16 19:27:05 -0800665 /* DCB */
Auke Kok9a799d72007-09-15 14:07:45 -0700666 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS);
667 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
668 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
669 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
670 for (i = 0; i < 8; i++)
671 regs_buff[833 + i] = IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
672 for (i = 0; i < 8; i++)
673 regs_buff[841 + i] = IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
674 for (i = 0; i < 8; i++)
675 regs_buff[849 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
676 for (i = 0; i < 8; i++)
677 regs_buff[857 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
678 for (i = 0; i < 8; i++)
679 regs_buff[865 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i));
680 for (i = 0; i < 8; i++)
681 regs_buff[873 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i));
682
683 /* Statistics */
684 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
685 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
686 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
687 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
688 for (i = 0; i < 8; i++)
689 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
690 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
691 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
692 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
693 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
694 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
695 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
696 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
697 for (i = 0; i < 8; i++)
698 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
699 for (i = 0; i < 8; i++)
700 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
701 for (i = 0; i < 8; i++)
702 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
703 for (i = 0; i < 8; i++)
704 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
705 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
706 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
707 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
708 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
709 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
710 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
711 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
712 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
713 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
714 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
715 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
716 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
717 for (i = 0; i < 8; i++)
718 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
719 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
720 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
721 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
722 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
723 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
724 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
725 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
726 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
727 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
728 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
729 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
730 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
731 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
732 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
733 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
734 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
735 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
736 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
737 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
738 for (i = 0; i < 16; i++)
739 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
740 for (i = 0; i < 16; i++)
741 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
742 for (i = 0; i < 16; i++)
743 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
744 for (i = 0; i < 16; i++)
745 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
746
747 /* MAC */
748 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
749 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
750 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
751 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
752 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
753 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
754 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
755 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
756 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
757 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
758 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
759 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
760 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
761 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
762 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
763 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
764 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
765 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
766 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
767 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
768 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
769 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
770 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
771 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
772 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
773 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
774 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
775 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
776 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
777 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
778 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
779 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
780 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
781
782 /* Diagnostic */
783 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
784 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700785 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700786 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700787 for (i = 0; i < 4; i++)
788 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700789 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
790 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
791 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700792 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700793 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700794 for (i = 0; i < 4; i++)
795 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700796 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
797 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
798 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
799 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
800 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
801 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
802 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
803 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
804 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
805 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
806 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
807 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700808 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700809 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
810 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
811 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
812 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
813 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
814 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
815 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
816 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
817 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
818}
819
820static int ixgbe_get_eeprom_len(struct net_device *netdev)
821{
822 struct ixgbe_adapter *adapter = netdev_priv(netdev);
823 return adapter->hw.eeprom.word_size * 2;
824}
825
826static int ixgbe_get_eeprom(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700827 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700828{
829 struct ixgbe_adapter *adapter = netdev_priv(netdev);
830 struct ixgbe_hw *hw = &adapter->hw;
831 u16 *eeprom_buff;
832 int first_word, last_word, eeprom_len;
833 int ret_val = 0;
834 u16 i;
835
836 if (eeprom->len == 0)
837 return -EINVAL;
838
839 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
840
841 first_word = eeprom->offset >> 1;
842 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
843 eeprom_len = last_word - first_word + 1;
844
845 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
846 if (!eeprom_buff)
847 return -ENOMEM;
848
849 for (i = 0; i < eeprom_len; i++) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700850 if ((ret_val = hw->eeprom.ops.read(hw, first_word + i,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700851 &eeprom_buff[i])))
Auke Kok9a799d72007-09-15 14:07:45 -0700852 break;
853 }
854
855 /* Device's eeprom is always little-endian, word addressable */
856 for (i = 0; i < eeprom_len; i++)
857 le16_to_cpus(&eeprom_buff[i]);
858
859 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
860 kfree(eeprom_buff);
861
862 return ret_val;
863}
864
865static void ixgbe_get_drvinfo(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700866 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700867{
868 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800869 char firmware_version[32];
Auke Kok9a799d72007-09-15 14:07:45 -0700870
Don Skidmore9fe93af2010-12-03 09:33:54 +0000871 strncpy(drvinfo->driver, ixgbe_driver_name,
872 sizeof(drvinfo->driver) - 1);
Don Skidmore083fc582010-08-19 13:33:16 +0000873 strncpy(drvinfo->version, ixgbe_driver_version,
Don Skidmore9fe93af2010-12-03 09:33:54 +0000874 sizeof(drvinfo->version) - 1);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800875
Don Skidmore083fc582010-08-19 13:33:16 +0000876 snprintf(firmware_version, sizeof(firmware_version), "%d.%d-%d",
877 (adapter->eeprom_version & 0xF000) >> 12,
878 (adapter->eeprom_version & 0x0FF0) >> 4,
879 adapter->eeprom_version & 0x000F);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800880
Don Skidmore083fc582010-08-19 13:33:16 +0000881 strncpy(drvinfo->fw_version, firmware_version,
882 sizeof(drvinfo->fw_version));
883 strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
884 sizeof(drvinfo->bus_info));
Auke Kok9a799d72007-09-15 14:07:45 -0700885 drvinfo->n_stats = IXGBE_STATS_LEN;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000886 drvinfo->testinfo_len = IXGBE_TEST_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -0700887 drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
888}
889
890static void ixgbe_get_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700891 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700892{
893 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000894 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
895 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700896
897 ring->rx_max_pending = IXGBE_MAX_RXD;
898 ring->tx_max_pending = IXGBE_MAX_TXD;
899 ring->rx_mini_max_pending = 0;
900 ring->rx_jumbo_max_pending = 0;
901 ring->rx_pending = rx_ring->count;
902 ring->tx_pending = tx_ring->count;
903 ring->rx_mini_pending = 0;
904 ring->rx_jumbo_pending = 0;
905}
906
907static int ixgbe_set_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700908 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700909{
910 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000911 struct ixgbe_ring *temp_tx_ring, *temp_rx_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000912 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700913 u32 new_rx_count, new_tx_count;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000914 bool need_update = false;
Auke Kok9a799d72007-09-15 14:07:45 -0700915
916 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
917 return -EINVAL;
918
919 new_rx_count = max(ring->rx_pending, (u32)IXGBE_MIN_RXD);
920 new_rx_count = min(new_rx_count, (u32)IXGBE_MAX_RXD);
921 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
922
923 new_tx_count = max(ring->tx_pending, (u32)IXGBE_MIN_TXD);
924 new_tx_count = min(new_tx_count, (u32)IXGBE_MAX_TXD);
925 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
926
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000927 if ((new_tx_count == adapter->tx_ring[0]->count) &&
928 (new_rx_count == adapter->rx_ring[0]->count)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700929 /* nothing to do */
930 return 0;
931 }
932
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800933 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +0000934 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800935
Alexander Duyck759884b2009-10-26 11:32:05 +0000936 if (!netif_running(adapter->netdev)) {
937 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000938 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000939 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000940 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000941 adapter->tx_ring_count = new_tx_count;
942 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000943 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +0000944 }
945
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000946 temp_tx_ring = vmalloc(adapter->num_tx_queues * sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000947 if (!temp_tx_ring) {
948 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000949 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000950 }
951
952 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700953 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000954 memcpy(&temp_tx_ring[i], adapter->tx_ring[i],
955 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000956 temp_tx_ring[i].count = new_tx_count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800957 err = ixgbe_setup_tx_resources(&temp_tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700958 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700959 while (i) {
960 i--;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800961 ixgbe_free_tx_resources(&temp_tx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700962 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000963 goto clear_reset;
Auke Kok9a799d72007-09-15 14:07:45 -0700964 }
Auke Kok9a799d72007-09-15 14:07:45 -0700965 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000966 need_update = true;
Auke Kok9a799d72007-09-15 14:07:45 -0700967 }
968
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000969 temp_rx_ring = vmalloc(adapter->num_rx_queues * sizeof(struct ixgbe_ring));
970 if (!temp_rx_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000971 err = -ENOMEM;
972 goto err_setup;
Peter P Waskiewicz Jrd3fa47212008-12-26 01:36:33 -0800973 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700974
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000975 if (new_rx_count != adapter->rx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700976 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000977 memcpy(&temp_rx_ring[i], adapter->rx_ring[i],
978 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000979 temp_rx_ring[i].count = new_rx_count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800980 err = ixgbe_setup_rx_resources(&temp_rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700981 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700982 while (i) {
983 i--;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800984 ixgbe_free_rx_resources(&temp_rx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700985 }
Auke Kok9a799d72007-09-15 14:07:45 -0700986 goto err_setup;
987 }
Auke Kok9a799d72007-09-15 14:07:45 -0700988 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000989 need_update = true;
990 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700991
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000992 /* if rings need to be updated, here's the place to do it in one shot */
993 if (need_update) {
Alexander Duyck759884b2009-10-26 11:32:05 +0000994 ixgbe_down(adapter);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000995
996 /* tx */
997 if (new_tx_count != adapter->tx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000998 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800999 ixgbe_free_tx_resources(adapter->tx_ring[i]);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001000 memcpy(adapter->tx_ring[i], &temp_tx_ring[i],
1001 sizeof(struct ixgbe_ring));
1002 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001003 adapter->tx_ring_count = new_tx_count;
1004 }
1005
1006 /* rx */
1007 if (new_rx_count != adapter->rx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001008 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001009 ixgbe_free_rx_resources(adapter->rx_ring[i]);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001010 memcpy(adapter->rx_ring[i], &temp_rx_ring[i],
1011 sizeof(struct ixgbe_ring));
1012 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001013 adapter->rx_ring_count = new_rx_count;
1014 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001015 ixgbe_up(adapter);
Alexander Duyck759884b2009-10-26 11:32:05 +00001016 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001017
1018 vfree(temp_rx_ring);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001019err_setup:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001020 vfree(temp_tx_ring);
1021clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001022 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001023 return err;
1024}
1025
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001026static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001027{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001028 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001029 case ETH_SS_TEST:
1030 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001031 case ETH_SS_STATS:
1032 return IXGBE_STATS_LEN;
1033 default:
1034 return -EOPNOTSUPP;
1035 }
Auke Kok9a799d72007-09-15 14:07:45 -07001036}
1037
1038static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001039 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001040{
1041 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001042 struct rtnl_link_stats64 temp;
1043 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001044 unsigned int start;
1045 struct ixgbe_ring *ring;
1046 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001047 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001048
1049 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001050 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001051 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001052 switch (ixgbe_gstrings_stats[i].type) {
1053 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001054 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001055 ixgbe_gstrings_stats[i].stat_offset;
1056 break;
1057 case IXGBE_STATS:
1058 p = (char *) adapter +
1059 ixgbe_gstrings_stats[i].stat_offset;
1060 break;
1061 }
1062
Auke Kok9a799d72007-09-15 14:07:45 -07001063 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001064 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001065 }
1066 for (j = 0; j < adapter->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001067 ring = adapter->tx_ring[j];
1068 do {
1069 start = u64_stats_fetch_begin_bh(&ring->syncp);
1070 data[i] = ring->stats.packets;
1071 data[i+1] = ring->stats.bytes;
1072 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1073 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001074 }
1075 for (j = 0; j < adapter->num_rx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001076 ring = adapter->rx_ring[j];
1077 do {
1078 start = u64_stats_fetch_begin_bh(&ring->syncp);
1079 data[i] = ring->stats.packets;
1080 data[i+1] = ring->stats.bytes;
1081 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1082 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001083 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001084 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1085 for (j = 0; j < MAX_TX_PACKET_BUFFERS; j++) {
1086 data[i++] = adapter->stats.pxontxc[j];
1087 data[i++] = adapter->stats.pxofftxc[j];
1088 }
1089 for (j = 0; j < MAX_RX_PACKET_BUFFERS; j++) {
1090 data[i++] = adapter->stats.pxonrxc[j];
1091 data[i++] = adapter->stats.pxoffrxc[j];
1092 }
1093 }
Auke Kok9a799d72007-09-15 14:07:45 -07001094}
1095
1096static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001097 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001098{
1099 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001100 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001101 int i;
1102
1103 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001104 case ETH_SS_TEST:
1105 memcpy(data, *ixgbe_gstrings_test,
1106 IXGBE_TEST_LEN * ETH_GSTRING_LEN);
1107 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001108 case ETH_SS_STATS:
1109 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1110 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1111 ETH_GSTRING_LEN);
1112 p += ETH_GSTRING_LEN;
1113 }
1114 for (i = 0; i < adapter->num_tx_queues; i++) {
1115 sprintf(p, "tx_queue_%u_packets", i);
1116 p += ETH_GSTRING_LEN;
1117 sprintf(p, "tx_queue_%u_bytes", i);
1118 p += ETH_GSTRING_LEN;
1119 }
1120 for (i = 0; i < adapter->num_rx_queues; i++) {
1121 sprintf(p, "rx_queue_%u_packets", i);
1122 p += ETH_GSTRING_LEN;
1123 sprintf(p, "rx_queue_%u_bytes", i);
1124 p += ETH_GSTRING_LEN;
1125 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001126 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1127 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1128 sprintf(p, "tx_pb_%u_pxon", i);
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001129 p += ETH_GSTRING_LEN;
1130 sprintf(p, "tx_pb_%u_pxoff", i);
1131 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001132 }
1133 for (i = 0; i < MAX_RX_PACKET_BUFFERS; i++) {
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001134 sprintf(p, "rx_pb_%u_pxon", i);
1135 p += ETH_GSTRING_LEN;
1136 sprintf(p, "rx_pb_%u_pxoff", i);
1137 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001138 }
1139 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001140 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001141 break;
1142 }
1143}
1144
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001145static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1146{
1147 struct ixgbe_hw *hw = &adapter->hw;
1148 bool link_up;
1149 u32 link_speed = 0;
1150 *data = 0;
1151
1152 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1153 if (link_up)
1154 return *data;
1155 else
1156 *data = 1;
1157 return *data;
1158}
1159
1160/* ethtool register test data */
1161struct ixgbe_reg_test {
1162 u16 reg;
1163 u8 array_len;
1164 u8 test_type;
1165 u32 mask;
1166 u32 write;
1167};
1168
1169/* In the hardware, registers are laid out either singly, in arrays
1170 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1171 * most tests take place on arrays or single registers (handled
1172 * as a single-element array) and special-case the tables.
1173 * Table tests are always pattern tests.
1174 *
1175 * We also make provision for some required setup steps by specifying
1176 * registers to be written without any read-back testing.
1177 */
1178
1179#define PATTERN_TEST 1
1180#define SET_READ_TEST 2
1181#define WRITE_NO_TEST 3
1182#define TABLE32_TEST 4
1183#define TABLE64_TEST_LO 5
1184#define TABLE64_TEST_HI 6
1185
1186/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001187static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001188 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1189 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1190 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1191 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1192 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1193 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1194 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1195 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1196 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1197 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1198 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1199 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1200 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1201 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1202 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1203 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1204 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1205 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1206 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1207 { 0, 0, 0, 0 }
1208};
1209
1210/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001211static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001212 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1213 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1214 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1215 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1216 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1217 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1218 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1219 /* Enable all four RX queues before testing. */
1220 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1221 /* RDH is read-only for 82598, only test RDT. */
1222 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1223 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1224 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1225 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1226 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1227 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1228 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1229 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1230 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1231 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1232 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1233 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1234 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1235 { 0, 0, 0, 0 }
1236};
1237
Jeff Kirsher66744502010-12-01 19:59:50 +00001238static const u32 register_test_patterns[] = {
1239 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF
1240};
1241
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001242#define REG_PATTERN_TEST(R, M, W) \
1243{ \
1244 u32 pat, val, before; \
Jeff Kirsher66744502010-12-01 19:59:50 +00001245 for (pat = 0; pat < ARRAY_SIZE(register_test_patterns); pat++) { \
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001246 before = readl(adapter->hw.hw_addr + R); \
Jeff Kirsher66744502010-12-01 19:59:50 +00001247 writel((register_test_patterns[pat] & W), \
1248 (adapter->hw.hw_addr + R)); \
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001249 val = readl(adapter->hw.hw_addr + R); \
Jeff Kirsher66744502010-12-01 19:59:50 +00001250 if (val != (register_test_patterns[pat] & W & M)) { \
1251 e_err(drv, "pattern test reg %04X failed: got " \
1252 "0x%08X expected 0x%08X\n", \
1253 R, val, (register_test_patterns[pat] & W & M)); \
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001254 *data = R; \
1255 writel(before, adapter->hw.hw_addr + R); \
1256 return 1; \
1257 } \
1258 writel(before, adapter->hw.hw_addr + R); \
1259 } \
1260}
1261
1262#define REG_SET_AND_CHECK(R, M, W) \
1263{ \
1264 u32 val, before; \
1265 before = readl(adapter->hw.hw_addr + R); \
1266 writel((W & M), (adapter->hw.hw_addr + R)); \
1267 val = readl(adapter->hw.hw_addr + R); \
1268 if ((W & M) != (val & M)) { \
Emil Tantilov396e7992010-07-01 20:05:12 +00001269 e_err(drv, "set/check reg %04X test failed: got 0x%08X " \
1270 "expected 0x%08X\n", R, (val & M), (W & M)); \
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001271 *data = R; \
1272 writel(before, (adapter->hw.hw_addr + R)); \
1273 return 1; \
1274 } \
1275 writel(before, (adapter->hw.hw_addr + R)); \
1276}
1277
1278static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1279{
Jeff Kirsher66744502010-12-01 19:59:50 +00001280 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001281 u32 value, before, after;
1282 u32 i, toggle;
1283
Alexander Duyckbd508172010-11-16 19:27:03 -08001284 switch (adapter->hw.mac.type) {
1285 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001286 toggle = 0x7FFFF3FF;
1287 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001288 break;
1289 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001290 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08001291 toggle = 0x7FFFF30F;
1292 test = reg_test_82599;
1293 break;
1294 default:
1295 *data = 1;
1296 return 1;
1297 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001298 }
1299
1300 /*
1301 * Because the status register is such a special case,
1302 * we handle it separately from the rest of the register
1303 * tests. Some bits are read-only, some toggle, and some
1304 * are writeable on newer MACs.
1305 */
1306 before = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS);
1307 value = (IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle);
1308 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, toggle);
1309 after = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle;
1310 if (value != after) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001311 e_err(drv, "failed STATUS register test got: 0x%08X "
1312 "expected: 0x%08X\n", after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001313 *data = 1;
1314 return 1;
1315 }
1316 /* restore previous status */
1317 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, before);
1318
1319 /*
1320 * Perform the remainder of the register test, looping through
1321 * the test table until we either fail or reach the null entry.
1322 */
1323 while (test->reg) {
1324 for (i = 0; i < test->array_len; i++) {
1325 switch (test->test_type) {
1326 case PATTERN_TEST:
1327 REG_PATTERN_TEST(test->reg + (i * 0x40),
1328 test->mask,
1329 test->write);
1330 break;
1331 case SET_READ_TEST:
1332 REG_SET_AND_CHECK(test->reg + (i * 0x40),
1333 test->mask,
1334 test->write);
1335 break;
1336 case WRITE_NO_TEST:
1337 writel(test->write,
1338 (adapter->hw.hw_addr + test->reg)
1339 + (i * 0x40));
1340 break;
1341 case TABLE32_TEST:
1342 REG_PATTERN_TEST(test->reg + (i * 4),
1343 test->mask,
1344 test->write);
1345 break;
1346 case TABLE64_TEST_LO:
1347 REG_PATTERN_TEST(test->reg + (i * 8),
1348 test->mask,
1349 test->write);
1350 break;
1351 case TABLE64_TEST_HI:
1352 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1353 test->mask,
1354 test->write);
1355 break;
1356 }
1357 }
1358 test++;
1359 }
1360
1361 *data = 0;
1362 return 0;
1363}
1364
1365static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1366{
1367 struct ixgbe_hw *hw = &adapter->hw;
1368 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1369 *data = 1;
1370 else
1371 *data = 0;
1372 return *data;
1373}
1374
1375static irqreturn_t ixgbe_test_intr(int irq, void *data)
1376{
1377 struct net_device *netdev = (struct net_device *) data;
1378 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1379
1380 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1381
1382 return IRQ_HANDLED;
1383}
1384
1385static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1386{
1387 struct net_device *netdev = adapter->netdev;
1388 u32 mask, i = 0, shared_int = true;
1389 u32 irq = adapter->pdev->irq;
1390
1391 *data = 0;
1392
1393 /* Hook up test interrupt handler just for this test */
1394 if (adapter->msix_entries) {
1395 /* NOTE: we don't test MSI-X interrupts here, yet */
1396 return 0;
1397 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1398 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001399 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001400 netdev)) {
1401 *data = 1;
1402 return -1;
1403 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001404 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001405 netdev->name, netdev)) {
1406 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001407 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001408 netdev->name, netdev)) {
1409 *data = 1;
1410 return -1;
1411 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001412 e_info(hw, "testing %s interrupt\n", shared_int ?
1413 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001414
1415 /* Disable all the interrupts */
1416 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Don Skidmore032b4322011-03-18 09:32:53 +00001417 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001418
1419 /* Test each interrupt */
1420 for (; i < 10; i++) {
1421 /* Interrupt to test */
1422 mask = 1 << i;
1423
1424 if (!shared_int) {
1425 /*
1426 * Disable the interrupts to be reported in
1427 * the cause register and then force the same
1428 * interrupt and see if one gets posted. If
1429 * an interrupt was posted to the bus, the
1430 * test failed.
1431 */
1432 adapter->test_icr = 0;
1433 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1434 ~mask & 0x00007FFF);
1435 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1436 ~mask & 0x00007FFF);
Don Skidmore032b4322011-03-18 09:32:53 +00001437 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001438
1439 if (adapter->test_icr & mask) {
1440 *data = 3;
1441 break;
1442 }
1443 }
1444
1445 /*
1446 * Enable the interrupt to be reported in the cause
1447 * register and then force the same interrupt and see
1448 * if one gets posted. If an interrupt was not posted
1449 * to the bus, the test failed.
1450 */
1451 adapter->test_icr = 0;
1452 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1453 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Don Skidmore032b4322011-03-18 09:32:53 +00001454 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001455
1456 if (!(adapter->test_icr &mask)) {
1457 *data = 4;
1458 break;
1459 }
1460
1461 if (!shared_int) {
1462 /*
1463 * Disable the other interrupts to be reported in
1464 * the cause register and then force the other
1465 * interrupts and see if any get posted. If
1466 * an interrupt was posted to the bus, the
1467 * test failed.
1468 */
1469 adapter->test_icr = 0;
1470 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1471 ~mask & 0x00007FFF);
1472 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1473 ~mask & 0x00007FFF);
Don Skidmore032b4322011-03-18 09:32:53 +00001474 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001475
1476 if (adapter->test_icr) {
1477 *data = 5;
1478 break;
1479 }
1480 }
1481 }
1482
1483 /* Disable all the interrupts */
1484 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Don Skidmore032b4322011-03-18 09:32:53 +00001485 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001486
1487 /* Unhook test interrupt handler */
1488 free_irq(irq, netdev);
1489
1490 return *data;
1491}
1492
1493static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1494{
1495 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1496 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1497 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001498 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001499
1500 /* shut down the DMA engines now so they can be reinitialized later */
1501
1502 /* first Rx */
1503 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1504 reg_ctl &= ~IXGBE_RXCTRL_RXEN;
1505 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
Yi Zou2d39d572011-01-06 14:29:56 +00001506 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001507
1508 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001509 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001510 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001511 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1512
Alexander Duyckbd508172010-11-16 19:27:03 -08001513 switch (hw->mac.type) {
1514 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001515 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001516 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1517 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1518 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001519 break;
1520 default:
1521 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001522 }
1523
1524 ixgbe_reset(adapter);
1525
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001526 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1527 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001528}
1529
1530static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1531{
1532 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1533 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001534 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001535 int ret_val;
1536 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001537
1538 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001539 tx_ring->count = IXGBE_DEFAULT_TXD;
1540 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001541 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001542 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001543 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
1544 tx_ring->numa_node = adapter->node;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001545
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001546 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001547 if (err)
1548 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001549
Alexander Duyckbd508172010-11-16 19:27:03 -08001550 switch (adapter->hw.mac.type) {
1551 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001552 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001553 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1554 reg_data |= IXGBE_DMATXCTL_TE;
1555 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001556 break;
1557 default:
1558 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001559 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001560
Alexander Duyck84418e32010-08-19 13:40:54 +00001561 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001562
1563 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001564 rx_ring->count = IXGBE_DEFAULT_RXD;
1565 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001566 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001567 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001568 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
1569 rx_ring->rx_buf_len = IXGBE_RXBUFFER_2048;
1570 rx_ring->numa_node = adapter->node;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001571
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001572 err = ixgbe_setup_rx_resources(rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001573 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001574 ret_val = 4;
1575 goto err_nomem;
1576 }
1577
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001578 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1579 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001580
Alexander Duyck84418e32010-08-19 13:40:54 +00001581 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001582
1583 rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
1584 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1585
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001586 return 0;
1587
1588err_nomem:
1589 ixgbe_free_desc_rings(adapter);
1590 return ret_val;
1591}
1592
1593static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1594{
1595 struct ixgbe_hw *hw = &adapter->hw;
1596 u32 reg_data;
1597
Don Skidmoree7fd9252011-04-16 05:29:14 +00001598 /* X540 needs to set the MACC.FLU bit to force link up */
1599 if (adapter->hw.mac.type == ixgbe_mac_X540) {
1600 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_MACC);
1601 reg_data |= IXGBE_MACC_FLU;
1602 IXGBE_WRITE_REG(&adapter->hw, IXGBE_MACC, reg_data);
1603 }
1604
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001605 /* right now we only support MAC loopback in the driver */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001606 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
Alexander Duyck84418e32010-08-19 13:40:54 +00001607 /* Setup MAC loopback */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001608 reg_data |= IXGBE_HLREG0_LPBK;
1609 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1610
Alexander Duyck84418e32010-08-19 13:40:54 +00001611 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
1612 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
1613 IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, reg_data);
1614
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001615 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_AUTOC);
1616 reg_data &= ~IXGBE_AUTOC_LMS_MASK;
1617 reg_data |= IXGBE_AUTOC_LMS_10G_LINK_NO_AN | IXGBE_AUTOC_FLU;
1618 IXGBE_WRITE_REG(&adapter->hw, IXGBE_AUTOC, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001619 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001620 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001621
1622 /* Disable Atlas Tx lanes; re-enabled in reset path */
1623 if (hw->mac.type == ixgbe_mac_82598EB) {
1624 u8 atlas;
1625
1626 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1627 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1628 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1629
1630 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1631 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1632 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1633
1634 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1635 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1636 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1637
1638 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1639 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1640 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1641 }
1642
1643 return 0;
1644}
1645
1646static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1647{
1648 u32 reg_data;
1649
1650 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1651 reg_data &= ~IXGBE_HLREG0_LPBK;
1652 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1653}
1654
1655static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
1656 unsigned int frame_size)
1657{
1658 memset(skb->data, 0xFF, frame_size);
1659 frame_size &= ~1;
1660 memset(&skb->data[frame_size / 2], 0xAA, frame_size / 2 - 1);
1661 memset(&skb->data[frame_size / 2 + 10], 0xBE, 1);
1662 memset(&skb->data[frame_size / 2 + 12], 0xAF, 1);
1663}
1664
1665static int ixgbe_check_lbtest_frame(struct sk_buff *skb,
1666 unsigned int frame_size)
1667{
1668 frame_size &= ~1;
1669 if (*(skb->data + 3) == 0xFF) {
1670 if ((*(skb->data + frame_size / 2 + 10) == 0xBE) &&
1671 (*(skb->data + frame_size / 2 + 12) == 0xAF)) {
1672 return 0;
1673 }
1674 }
1675 return 13;
1676}
1677
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001678static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck84418e32010-08-19 13:40:54 +00001679 struct ixgbe_ring *tx_ring,
1680 unsigned int size)
1681{
1682 union ixgbe_adv_rx_desc *rx_desc;
1683 struct ixgbe_rx_buffer *rx_buffer_info;
1684 struct ixgbe_tx_buffer *tx_buffer_info;
1685 const int bufsz = rx_ring->rx_buf_len;
1686 u32 staterr;
1687 u16 rx_ntc, tx_ntc, count = 0;
1688
1689 /* initialize next to clean and descriptor values */
1690 rx_ntc = rx_ring->next_to_clean;
1691 tx_ntc = tx_ring->next_to_clean;
1692 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1693 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1694
1695 while (staterr & IXGBE_RXD_STAT_DD) {
1696 /* check Rx buffer */
1697 rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
1698
1699 /* unmap Rx buffer, will be remapped by alloc_rx_buffers */
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001700 dma_unmap_single(rx_ring->dev,
Alexander Duyck84418e32010-08-19 13:40:54 +00001701 rx_buffer_info->dma,
1702 bufsz,
1703 DMA_FROM_DEVICE);
1704 rx_buffer_info->dma = 0;
1705
1706 /* verify contents of skb */
1707 if (!ixgbe_check_lbtest_frame(rx_buffer_info->skb, size))
1708 count++;
1709
1710 /* unmap buffer on Tx side */
1711 tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001712 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duyck84418e32010-08-19 13:40:54 +00001713
1714 /* increment Rx/Tx next to clean counters */
1715 rx_ntc++;
1716 if (rx_ntc == rx_ring->count)
1717 rx_ntc = 0;
1718 tx_ntc++;
1719 if (tx_ntc == tx_ring->count)
1720 tx_ntc = 0;
1721
1722 /* fetch next descriptor */
1723 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1724 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1725 }
1726
1727 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001728 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001729 rx_ring->next_to_clean = rx_ntc;
1730 tx_ring->next_to_clean = tx_ntc;
1731
1732 return count;
1733}
1734
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001735static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1736{
1737 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1738 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001739 int i, j, lc, good_cnt, ret_val = 0;
1740 unsigned int size = 1024;
1741 netdev_tx_t tx_ret_val;
1742 struct sk_buff *skb;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001743
Alexander Duyck84418e32010-08-19 13:40:54 +00001744 /* allocate test skb */
1745 skb = alloc_skb(size, GFP_KERNEL);
1746 if (!skb)
1747 return 11;
1748
1749 /* place data into test skb */
1750 ixgbe_create_lbtest_frame(skb, size);
1751 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001752
1753 /*
1754 * Calculate the loop count based on the largest descriptor ring
1755 * The idea is to wrap the largest ring a number of times using 64
1756 * send/receive pairs during each loop
1757 */
1758
1759 if (rx_ring->count <= tx_ring->count)
1760 lc = ((tx_ring->count / 64) * 2) + 1;
1761 else
1762 lc = ((rx_ring->count / 64) * 2) + 1;
1763
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001764 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001765 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001766 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001767
1768 /* place 64 packets on the transmit queue*/
1769 for (i = 0; i < 64; i++) {
1770 skb_get(skb);
1771 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00001772 adapter,
1773 tx_ring);
1774 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001775 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00001776 }
1777
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001778 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001779 ret_val = 12;
1780 break;
1781 }
1782
1783 /* allow 200 milliseconds for packets to go from Tx to Rx */
1784 msleep(200);
1785
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001786 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00001787 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001788 ret_val = 13;
1789 break;
1790 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001791 }
1792
Alexander Duyck84418e32010-08-19 13:40:54 +00001793 /* free the original skb */
1794 kfree_skb(skb);
1795
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001796 return ret_val;
1797}
1798
1799static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1800{
1801 *data = ixgbe_setup_desc_rings(adapter);
1802 if (*data)
1803 goto out;
1804 *data = ixgbe_setup_loopback_test(adapter);
1805 if (*data)
1806 goto err_loopback;
1807 *data = ixgbe_run_loopback_test(adapter);
1808 ixgbe_loopback_cleanup(adapter);
1809
1810err_loopback:
1811 ixgbe_free_desc_rings(adapter);
1812out:
1813 return *data;
1814}
1815
1816static void ixgbe_diag_test(struct net_device *netdev,
1817 struct ethtool_test *eth_test, u64 *data)
1818{
1819 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1820 bool if_running = netif_running(netdev);
1821
1822 set_bit(__IXGBE_TESTING, &adapter->state);
1823 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1824 /* Offline tests */
1825
Emil Tantilov396e7992010-07-01 20:05:12 +00001826 e_info(hw, "offline testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001827
1828 /* Link test performed before hardware reset so autoneg doesn't
1829 * interfere with test result */
1830 if (ixgbe_link_test(adapter, &data[4]))
1831 eth_test->flags |= ETH_TEST_FL_FAILED;
1832
Greg Rosee7d481a2010-03-25 17:06:48 +00001833 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
1834 int i;
1835 for (i = 0; i < adapter->num_vfs; i++) {
1836 if (adapter->vfinfo[i].clear_to_send) {
1837 netdev_warn(netdev, "%s",
1838 "offline diagnostic is not "
1839 "supported when VFs are "
1840 "present\n");
1841 data[0] = 1;
1842 data[1] = 1;
1843 data[2] = 1;
1844 data[3] = 1;
1845 eth_test->flags |= ETH_TEST_FL_FAILED;
1846 clear_bit(__IXGBE_TESTING,
1847 &adapter->state);
1848 goto skip_ol_tests;
1849 }
1850 }
1851 }
1852
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001853 if (if_running)
1854 /* indicate we're in test mode */
1855 dev_close(netdev);
1856 else
1857 ixgbe_reset(adapter);
1858
Emil Tantilov396e7992010-07-01 20:05:12 +00001859 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001860 if (ixgbe_reg_test(adapter, &data[0]))
1861 eth_test->flags |= ETH_TEST_FL_FAILED;
1862
1863 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001864 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001865 if (ixgbe_eeprom_test(adapter, &data[1]))
1866 eth_test->flags |= ETH_TEST_FL_FAILED;
1867
1868 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001869 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001870 if (ixgbe_intr_test(adapter, &data[2]))
1871 eth_test->flags |= ETH_TEST_FL_FAILED;
1872
Greg Rosebdbec4b2010-01-09 02:27:05 +00001873 /* If SRIOV or VMDq is enabled then skip MAC
1874 * loopback diagnostic. */
1875 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
1876 IXGBE_FLAG_VMDQ_ENABLED)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001877 e_info(hw, "Skip MAC loopback diagnostic in VT "
1878 "mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00001879 data[3] = 0;
1880 goto skip_loopback;
1881 }
1882
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001883 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001884 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001885 if (ixgbe_loopback_test(adapter, &data[3]))
1886 eth_test->flags |= ETH_TEST_FL_FAILED;
1887
Greg Rosebdbec4b2010-01-09 02:27:05 +00001888skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001889 ixgbe_reset(adapter);
1890
1891 clear_bit(__IXGBE_TESTING, &adapter->state);
1892 if (if_running)
1893 dev_open(netdev);
1894 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00001895 e_info(hw, "online testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001896 /* Online tests */
1897 if (ixgbe_link_test(adapter, &data[4]))
1898 eth_test->flags |= ETH_TEST_FL_FAILED;
1899
1900 /* Online tests aren't run; pass by default */
1901 data[0] = 0;
1902 data[1] = 0;
1903 data[2] = 0;
1904 data[3] = 0;
1905
1906 clear_bit(__IXGBE_TESTING, &adapter->state);
1907 }
Greg Rosee7d481a2010-03-25 17:06:48 +00001908skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001909 msleep_interruptible(4 * 1000);
1910}
Auke Kok9a799d72007-09-15 14:07:45 -07001911
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001912static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
1913 struct ethtool_wolinfo *wol)
1914{
1915 struct ixgbe_hw *hw = &adapter->hw;
1916 int retval = 1;
1917
Don Skidmore0b077fe2010-12-03 03:32:13 +00001918 /* WOL not supported except for the following */
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001919 switch(hw->device_id) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00001920 case IXGBE_DEV_ID_82599_SFP:
1921 /* Only this subdevice supports WOL */
1922 if (hw->subsystem_device_id != IXGBE_SUBDEV_ID_82599_SFP) {
1923 wol->supported = 0;
1924 break;
1925 }
1926 retval = 0;
1927 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08001928 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
1929 /* All except this subdevice support WOL */
1930 if (hw->subsystem_device_id ==
1931 IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ) {
1932 wol->supported = 0;
1933 break;
1934 }
Don Skidmore0b077fe2010-12-03 03:32:13 +00001935 retval = 0;
1936 break;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001937 case IXGBE_DEV_ID_82599_KX4:
1938 retval = 0;
1939 break;
1940 default:
1941 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001942 }
1943
1944 return retval;
1945}
1946
Auke Kok9a799d72007-09-15 14:07:45 -07001947static void ixgbe_get_wol(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001948 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07001949{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001950 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1951
1952 wol->supported = WAKE_UCAST | WAKE_MCAST |
1953 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001954 wol->wolopts = 0;
1955
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001956 if (ixgbe_wol_exclusion(adapter, wol) ||
1957 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001958 return;
1959
1960 if (adapter->wol & IXGBE_WUFC_EX)
1961 wol->wolopts |= WAKE_UCAST;
1962 if (adapter->wol & IXGBE_WUFC_MC)
1963 wol->wolopts |= WAKE_MCAST;
1964 if (adapter->wol & IXGBE_WUFC_BC)
1965 wol->wolopts |= WAKE_BCAST;
1966 if (adapter->wol & IXGBE_WUFC_MAG)
1967 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001968}
1969
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001970static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1971{
1972 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1973
1974 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
1975 return -EOPNOTSUPP;
1976
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001977 if (ixgbe_wol_exclusion(adapter, wol))
1978 return wol->wolopts ? -EOPNOTSUPP : 0;
1979
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001980 adapter->wol = 0;
1981
1982 if (wol->wolopts & WAKE_UCAST)
1983 adapter->wol |= IXGBE_WUFC_EX;
1984 if (wol->wolopts & WAKE_MCAST)
1985 adapter->wol |= IXGBE_WUFC_MC;
1986 if (wol->wolopts & WAKE_BCAST)
1987 adapter->wol |= IXGBE_WUFC_BC;
1988 if (wol->wolopts & WAKE_MAGIC)
1989 adapter->wol |= IXGBE_WUFC_MAG;
1990
1991 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
1992
1993 return 0;
1994}
1995
Auke Kok9a799d72007-09-15 14:07:45 -07001996static int ixgbe_nway_reset(struct net_device *netdev)
1997{
1998 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1999
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002000 if (netif_running(netdev))
2001 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002002
2003 return 0;
2004}
2005
Emil Tantilov66e69612011-04-16 06:12:51 +00002006static int ixgbe_set_phys_id(struct net_device *netdev,
2007 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002008{
2009 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002010 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002011
Emil Tantilov66e69612011-04-16 06:12:51 +00002012 switch (state) {
2013 case ETHTOOL_ID_ACTIVE:
2014 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2015 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002016
Emil Tantilov66e69612011-04-16 06:12:51 +00002017 case ETHTOOL_ID_ON:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002018 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Emil Tantilov66e69612011-04-16 06:12:51 +00002019 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002020
Emil Tantilov66e69612011-04-16 06:12:51 +00002021 case ETHTOOL_ID_OFF:
2022 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
2023 break;
2024
2025 case ETHTOOL_ID_INACTIVE:
2026 /* Restore LED settings */
2027 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2028 break;
2029 }
Auke Kok9a799d72007-09-15 14:07:45 -07002030
2031 return 0;
2032}
2033
2034static int ixgbe_get_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002035 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002036{
2037 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2038
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002039 ec->tx_max_coalesced_frames_irq = adapter->tx_ring[0]->work_limit;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002040
2041 /* only valid if in constant ITR mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002042 switch (adapter->rx_itr_setting) {
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002043 case 0:
2044 /* throttling disabled */
2045 ec->rx_coalesce_usecs = 0;
2046 break;
2047 case 1:
2048 /* dynamic ITR mode */
2049 ec->rx_coalesce_usecs = 1;
2050 break;
2051 default:
2052 /* fixed interrupt rate mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002053 ec->rx_coalesce_usecs = 1000000/adapter->rx_eitr_param;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002054 break;
2055 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002056
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002057 /* if in mixed tx/rx queues per vector mode, report only rx settings */
2058 if (adapter->q_vector[0]->txr_count && adapter->q_vector[0]->rxr_count)
2059 return 0;
2060
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002061 /* only valid if in constant ITR mode */
2062 switch (adapter->tx_itr_setting) {
2063 case 0:
2064 /* throttling disabled */
2065 ec->tx_coalesce_usecs = 0;
2066 break;
2067 case 1:
2068 /* dynamic ITR mode */
2069 ec->tx_coalesce_usecs = 1;
2070 break;
2071 default:
2072 ec->tx_coalesce_usecs = 1000000/adapter->tx_eitr_param;
2073 break;
2074 }
2075
Auke Kok9a799d72007-09-15 14:07:45 -07002076 return 0;
2077}
2078
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002079/*
2080 * this function must be called before setting the new value of
2081 * rx_itr_setting
2082 */
2083static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter,
2084 struct ethtool_coalesce *ec)
2085{
2086 struct net_device *netdev = adapter->netdev;
2087
2088 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
2089 return false;
2090
2091 /* if interrupt rate is too high then disable RSC */
2092 if (ec->rx_coalesce_usecs != 1 &&
2093 ec->rx_coalesce_usecs <= 1000000/IXGBE_MAX_RSC_INT_RATE) {
2094 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2095 e_info(probe, "rx-usecs set too low, "
2096 "disabling RSC\n");
2097 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2098 return true;
2099 }
2100 } else {
2101 /* check the feature flag value and enable RSC if necessary */
2102 if ((netdev->features & NETIF_F_LRO) &&
2103 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
2104 e_info(probe, "rx-usecs set to %d, "
2105 "re-enabling RSC\n",
2106 ec->rx_coalesce_usecs);
2107 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
2108 return true;
2109 }
2110 }
2111 return false;
2112}
2113
Auke Kok9a799d72007-09-15 14:07:45 -07002114static int ixgbe_set_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002115 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002116{
2117 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002118 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002119 int i;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002120 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002121
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002122 /* don't accept tx specific changes if we've got mixed RxTx vectors */
2123 if (adapter->q_vector[0]->txr_count && adapter->q_vector[0]->rxr_count
2124 && ec->tx_coalesce_usecs)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002125 return -EINVAL;
2126
Auke Kok9a799d72007-09-15 14:07:45 -07002127 if (ec->tx_max_coalesced_frames_irq)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002128 adapter->tx_ring[0]->work_limit = ec->tx_max_coalesced_frames_irq;
Auke Kok9a799d72007-09-15 14:07:45 -07002129
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002130 if (ec->rx_coalesce_usecs > 1) {
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002131 /* check the limits */
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002132 if ((1000000/ec->rx_coalesce_usecs > IXGBE_MAX_INT_RATE) ||
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002133 (1000000/ec->rx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2134 return -EINVAL;
2135
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002136 /* check the old value and enable RSC if necessary */
2137 need_reset = ixgbe_update_rsc(adapter, ec);
2138
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002139 /* store the value in ints/second */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002140 adapter->rx_eitr_param = 1000000/ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002141
2142 /* static value of interrupt rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002143 adapter->rx_itr_setting = adapter->rx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002144 /* clear the lower bit as its used for dynamic state */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002145 adapter->rx_itr_setting &= ~1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002146 } else if (ec->rx_coalesce_usecs == 1) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002147 /* check the old value and enable RSC if necessary */
2148 need_reset = ixgbe_update_rsc(adapter, ec);
2149
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002150 /* 1 means dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002151 adapter->rx_eitr_param = 20000;
2152 adapter->rx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002153 } else {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002154 /* check the old value and enable RSC if necessary */
2155 need_reset = ixgbe_update_rsc(adapter, ec);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002156 /*
2157 * any other value means disable eitr, which is best
2158 * served by setting the interrupt rate very high
2159 */
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002160 adapter->rx_eitr_param = IXGBE_MAX_INT_RATE;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002161 adapter->rx_itr_setting = 0;
2162 }
2163
2164 if (ec->tx_coalesce_usecs > 1) {
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002165 /*
2166 * don't have to worry about max_int as above because
2167 * tx vectors don't do hardware RSC (an rx function)
2168 */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002169 /* check the limits */
2170 if ((1000000/ec->tx_coalesce_usecs > IXGBE_MAX_INT_RATE) ||
2171 (1000000/ec->tx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2172 return -EINVAL;
2173
2174 /* store the value in ints/second */
2175 adapter->tx_eitr_param = 1000000/ec->tx_coalesce_usecs;
2176
2177 /* static value of interrupt rate */
2178 adapter->tx_itr_setting = adapter->tx_eitr_param;
2179
2180 /* clear the lower bit as its used for dynamic state */
2181 adapter->tx_itr_setting &= ~1;
2182 } else if (ec->tx_coalesce_usecs == 1) {
2183 /* 1 means dynamic mode */
2184 adapter->tx_eitr_param = 10000;
2185 adapter->tx_itr_setting = 1;
2186 } else {
2187 adapter->tx_eitr_param = IXGBE_MAX_INT_RATE;
2188 adapter->tx_itr_setting = 0;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002189 }
2190
Don Skidmore237057a2009-08-11 13:18:14 +00002191 /* MSI/MSIx Interrupt Mode */
2192 if (adapter->flags &
2193 (IXGBE_FLAG_MSIX_ENABLED | IXGBE_FLAG_MSI_ENABLED)) {
2194 int num_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2195 for (i = 0; i < num_vectors; i++) {
2196 q_vector = adapter->q_vector[i];
2197 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002198 /* tx only */
2199 q_vector->eitr = adapter->tx_eitr_param;
Don Skidmore237057a2009-08-11 13:18:14 +00002200 else
2201 /* rx only or mixed */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002202 q_vector->eitr = adapter->rx_eitr_param;
Don Skidmore237057a2009-08-11 13:18:14 +00002203 ixgbe_write_eitr(q_vector);
2204 }
2205 /* Legacy Interrupt Mode */
2206 } else {
2207 q_vector = adapter->q_vector[0];
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002208 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002209 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002210 }
2211
Jesse Brandeburgef021192010-04-27 01:37:41 +00002212 /*
2213 * do reset here at the end to make sure EITR==0 case is handled
2214 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2215 * also locks in RSC enable/disable which requires reset
2216 */
2217 if (need_reset) {
2218 if (netif_running(netdev))
2219 ixgbe_reinit_locked(adapter);
2220 else
2221 ixgbe_reset(adapter);
2222 }
2223
Auke Kok9a799d72007-09-15 14:07:45 -07002224 return 0;
2225}
2226
Alexander Duyckf8212f92009-04-27 22:42:37 +00002227static int ixgbe_set_flags(struct net_device *netdev, u32 data)
2228{
2229 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002230 bool need_reset = false;
Ben Hutchings1437ce32010-06-30 02:44:32 +00002231 int rc;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002232
Jesse Grossf62bbb52010-10-20 13:56:10 +00002233#ifdef CONFIG_IXGBE_DCB
2234 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
2235 !(data & ETH_FLAG_RXVLAN))
2236 return -EINVAL;
2237#endif
2238
2239 need_reset = (data & ETH_FLAG_RXVLAN) !=
2240 (netdev->features & NETIF_F_HW_VLAN_RX);
2241
Emil Tantilov5136cad2010-12-01 05:47:05 +00002242 rc = ethtool_op_set_flags(netdev, data, ETH_FLAG_LRO | ETH_FLAG_NTUPLE |
Jesse Grossf62bbb52010-10-20 13:56:10 +00002243 ETH_FLAG_RXVLAN | ETH_FLAG_TXVLAN);
Ben Hutchings1437ce32010-06-30 02:44:32 +00002244 if (rc)
2245 return rc;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002246
Alexander Duyckf8212f92009-04-27 22:42:37 +00002247 /* if state changes we need to update adapter->flags and reset */
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002248 if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
2249 (!!(data & ETH_FLAG_LRO) !=
2250 !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))) {
2251 if ((data & ETH_FLAG_LRO) &&
2252 (!adapter->rx_itr_setting ||
2253 (adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE))) {
2254 e_info(probe, "rx-usecs set too low, "
2255 "not enabling RSC.\n");
2256 } else {
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002257 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
2258 switch (adapter->hw.mac.type) {
2259 case ixgbe_mac_82599EB:
2260 need_reset = true;
2261 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08002262 case ixgbe_mac_X540: {
2263 int i;
2264 for (i = 0; i < adapter->num_rx_queues; i++) {
2265 struct ixgbe_ring *ring =
2266 adapter->rx_ring[i];
2267 if (adapter->flags2 &
2268 IXGBE_FLAG2_RSC_ENABLED) {
2269 ixgbe_configure_rscctl(adapter,
2270 ring);
2271 } else {
2272 ixgbe_clear_rscctl(adapter,
2273 ring);
2274 }
2275 }
2276 }
2277 break;
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002278 default:
2279 break;
2280 }
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002281 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002282 }
2283
2284 /*
2285 * Check if Flow Director n-tuple support was enabled or disabled. If
2286 * the state changed, we need to reset.
2287 */
2288 if ((adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) &&
2289 (!(data & ETH_FLAG_NTUPLE))) {
2290 /* turn off Flow Director perfect, set hash and reset */
2291 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
2292 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
2293 need_reset = true;
2294 } else if ((!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) &&
2295 (data & ETH_FLAG_NTUPLE)) {
2296 /* turn off Flow Director hash, enable perfect and reset */
2297 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
2298 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
2299 need_reset = true;
2300 } else {
2301 /* no state change */
2302 }
2303
2304 if (need_reset) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00002305 if (netif_running(netdev))
2306 ixgbe_reinit_locked(adapter);
2307 else
2308 ixgbe_reset(adapter);
2309 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00002310
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002311 return 0;
2312}
2313
2314static int ixgbe_set_rx_ntuple(struct net_device *dev,
2315 struct ethtool_rx_ntuple *cmd)
2316{
2317 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck45b9f502011-01-06 14:29:59 +00002318 struct ethtool_rx_ntuple_flow_spec *fs = &cmd->fs;
Alexander Duyck905e4a42011-01-06 14:29:57 +00002319 union ixgbe_atr_input input_struct;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002320 struct ixgbe_atr_input_masks input_masks;
2321 int target_queue;
Alexander Duyck45b9f502011-01-06 14:29:59 +00002322 int err;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002323
2324 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2325 return -EOPNOTSUPP;
2326
2327 /*
2328 * Don't allow programming if the action is a queue greater than
2329 * the number of online Tx queues.
2330 */
Alexander Duyck45b9f502011-01-06 14:29:59 +00002331 if ((fs->action >= adapter->num_tx_queues) ||
2332 (fs->action < ETHTOOL_RXNTUPLE_ACTION_DROP))
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002333 return -EINVAL;
2334
Alexander Duyck905e4a42011-01-06 14:29:57 +00002335 memset(&input_struct, 0, sizeof(union ixgbe_atr_input));
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002336 memset(&input_masks, 0, sizeof(struct ixgbe_atr_input_masks));
2337
Alexander Duyck45b9f502011-01-06 14:29:59 +00002338 /* record flow type */
2339 switch (fs->flow_type) {
2340 case IPV4_FLOW:
2341 input_struct.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2342 break;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002343 case TCP_V4_FLOW:
Alexander Duyck45b9f502011-01-06 14:29:59 +00002344 input_struct.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002345 break;
2346 case UDP_V4_FLOW:
Alexander Duyck45b9f502011-01-06 14:29:59 +00002347 input_struct.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002348 break;
2349 case SCTP_V4_FLOW:
Alexander Duyck45b9f502011-01-06 14:29:59 +00002350 input_struct.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002351 break;
2352 default:
2353 return -1;
2354 }
2355
Alexander Duyck45b9f502011-01-06 14:29:59 +00002356 /* copy vlan tag minus the CFI bit */
2357 if ((fs->vlan_tag & 0xEFFF) || (~fs->vlan_tag_mask & 0xEFFF)) {
2358 input_struct.formatted.vlan_id = htons(fs->vlan_tag & 0xEFFF);
2359 if (!fs->vlan_tag_mask) {
2360 input_masks.vlan_id_mask = htons(0xEFFF);
2361 } else {
2362 switch (~fs->vlan_tag_mask & 0xEFFF) {
2363 /* all of these are valid vlan-mask values */
2364 case 0xEFFF:
2365 case 0xE000:
2366 case 0x0FFF:
2367 case 0x0000:
2368 input_masks.vlan_id_mask =
2369 htons(~fs->vlan_tag_mask);
2370 break;
2371 /* exit with error if vlan-mask is invalid */
2372 default:
2373 e_err(drv, "Partial VLAN ID or "
2374 "priority mask in vlan-mask is not "
2375 "supported by hardware\n");
2376 return -1;
2377 }
2378 }
2379 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002380
Alexander Duyck45b9f502011-01-06 14:29:59 +00002381 /* make sure we only use the first 2 bytes of user data */
2382 if ((fs->data & 0xFFFF) || (~fs->data_mask & 0xFFFF)) {
2383 input_struct.formatted.flex_bytes = htons(fs->data & 0xFFFF);
2384 if (!(fs->data_mask & 0xFFFF)) {
2385 input_masks.flex_mask = 0xFFFF;
2386 } else if (~fs->data_mask & 0xFFFF) {
2387 e_err(drv, "Partial user-def-mask is not "
2388 "supported by hardware\n");
2389 return -1;
2390 }
2391 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002392
Alexander Duyck45b9f502011-01-06 14:29:59 +00002393 /*
2394 * Copy input into formatted structures
2395 *
2396 * These assignments are based on the following logic
2397 * If neither input or mask are set assume value is masked out.
2398 * If input is set, but mask is not mask should default to accept all.
2399 * If input is not set, but mask is set then mask likely results in 0.
2400 * If input is set and mask is set then assign both.
2401 */
2402 if (fs->h_u.tcp_ip4_spec.ip4src || ~fs->m_u.tcp_ip4_spec.ip4src) {
2403 input_struct.formatted.src_ip[0] = fs->h_u.tcp_ip4_spec.ip4src;
2404 if (!fs->m_u.tcp_ip4_spec.ip4src)
2405 input_masks.src_ip_mask[0] = 0xFFFFFFFF;
2406 else
2407 input_masks.src_ip_mask[0] =
2408 ~fs->m_u.tcp_ip4_spec.ip4src;
2409 }
2410 if (fs->h_u.tcp_ip4_spec.ip4dst || ~fs->m_u.tcp_ip4_spec.ip4dst) {
2411 input_struct.formatted.dst_ip[0] = fs->h_u.tcp_ip4_spec.ip4dst;
2412 if (!fs->m_u.tcp_ip4_spec.ip4dst)
2413 input_masks.dst_ip_mask[0] = 0xFFFFFFFF;
2414 else
2415 input_masks.dst_ip_mask[0] =
2416 ~fs->m_u.tcp_ip4_spec.ip4dst;
2417 }
2418 if (fs->h_u.tcp_ip4_spec.psrc || ~fs->m_u.tcp_ip4_spec.psrc) {
2419 input_struct.formatted.src_port = fs->h_u.tcp_ip4_spec.psrc;
2420 if (!fs->m_u.tcp_ip4_spec.psrc)
2421 input_masks.src_port_mask = 0xFFFF;
2422 else
2423 input_masks.src_port_mask = ~fs->m_u.tcp_ip4_spec.psrc;
2424 }
2425 if (fs->h_u.tcp_ip4_spec.pdst || ~fs->m_u.tcp_ip4_spec.pdst) {
2426 input_struct.formatted.dst_port = fs->h_u.tcp_ip4_spec.pdst;
2427 if (!fs->m_u.tcp_ip4_spec.pdst)
2428 input_masks.dst_port_mask = 0xFFFF;
2429 else
2430 input_masks.dst_port_mask = ~fs->m_u.tcp_ip4_spec.pdst;
2431 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002432
2433 /* determine if we need to drop or route the packet */
Alexander Duyck45b9f502011-01-06 14:29:59 +00002434 if (fs->action == ETHTOOL_RXNTUPLE_ACTION_DROP)
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002435 target_queue = MAX_RX_QUEUES - 1;
2436 else
Alexander Duyck45b9f502011-01-06 14:29:59 +00002437 target_queue = fs->action;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002438
2439 spin_lock(&adapter->fdir_perfect_lock);
Alexander Duyck45b9f502011-01-06 14:29:59 +00002440 err = ixgbe_fdir_add_perfect_filter_82599(&adapter->hw,
2441 &input_struct,
2442 &input_masks, 0,
2443 target_queue);
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002444 spin_unlock(&adapter->fdir_perfect_lock);
2445
Alexander Duyck45b9f502011-01-06 14:29:59 +00002446 return err ? -1 : 0;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002447}
Auke Kok9a799d72007-09-15 14:07:45 -07002448
Jesse Brandeburgb9804972008-09-11 20:00:29 -07002449static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07002450 .get_settings = ixgbe_get_settings,
2451 .set_settings = ixgbe_set_settings,
2452 .get_drvinfo = ixgbe_get_drvinfo,
2453 .get_regs_len = ixgbe_get_regs_len,
2454 .get_regs = ixgbe_get_regs,
2455 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002456 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07002457 .nway_reset = ixgbe_nway_reset,
2458 .get_link = ethtool_op_get_link,
2459 .get_eeprom_len = ixgbe_get_eeprom_len,
2460 .get_eeprom = ixgbe_get_eeprom,
2461 .get_ringparam = ixgbe_get_ringparam,
2462 .set_ringparam = ixgbe_set_ringparam,
2463 .get_pauseparam = ixgbe_get_pauseparam,
2464 .set_pauseparam = ixgbe_set_pauseparam,
2465 .get_rx_csum = ixgbe_get_rx_csum,
2466 .set_rx_csum = ixgbe_set_rx_csum,
2467 .get_tx_csum = ixgbe_get_tx_csum,
2468 .set_tx_csum = ixgbe_set_tx_csum,
2469 .get_sg = ethtool_op_get_sg,
2470 .set_sg = ethtool_op_set_sg,
2471 .get_msglevel = ixgbe_get_msglevel,
2472 .set_msglevel = ixgbe_set_msglevel,
2473 .get_tso = ethtool_op_get_tso,
2474 .set_tso = ixgbe_set_tso,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002475 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07002476 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00002477 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002478 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07002479 .get_ethtool_stats = ixgbe_get_ethtool_stats,
2480 .get_coalesce = ixgbe_get_coalesce,
2481 .set_coalesce = ixgbe_set_coalesce,
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002482 .get_flags = ethtool_op_get_flags,
Alexander Duyckf8212f92009-04-27 22:42:37 +00002483 .set_flags = ixgbe_set_flags,
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002484 .set_rx_ntuple = ixgbe_set_rx_ntuple,
Auke Kok9a799d72007-09-15 14:07:45 -07002485};
2486
2487void ixgbe_set_ethtool_ops(struct net_device *netdev)
2488{
2489 SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);
2490}