blob: fb51c7085ad0d19c7159afd9a069c82846afd405 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/usb.h>
Sarah Sharp0ebbab32009-04-27 19:52:34 -070024#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Sarah Sharp527c6d72009-04-29 19:06:56 -070026#include <linux/dmapool.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070027
28#include "xhci.h"
29
Sarah Sharp0ebbab32009-04-27 19:52:34 -070030/*
31 * Allocates a generic ring segment from the ring pool, sets the dma address,
32 * initializes the segment to zero, and sets the private next pointer to NULL.
33 *
34 * Section 4.11.1.1:
35 * "All components of all Command and Transfer TRBs shall be initialized to '0'"
36 */
Andiry Xu186a7ef2012-03-05 17:49:36 +080037static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci,
38 unsigned int cycle_state, gfp_t flags)
Sarah Sharp0ebbab32009-04-27 19:52:34 -070039{
40 struct xhci_segment *seg;
41 dma_addr_t dma;
Andiry Xu186a7ef2012-03-05 17:49:36 +080042 int i;
Sarah Sharp0ebbab32009-04-27 19:52:34 -070043
44 seg = kzalloc(sizeof *seg, flags);
45 if (!seg)
Randy Dunlap326b4812010-04-19 08:53:50 -070046 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -070047
48 seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
49 if (!seg->trbs) {
50 kfree(seg);
Randy Dunlap326b4812010-04-19 08:53:50 -070051 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -070052 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -070053
54 memset(seg->trbs, 0, SEGMENT_SIZE);
Andiry Xu186a7ef2012-03-05 17:49:36 +080055 /* If the cycle state is 0, set the cycle bit to 1 for all the TRBs */
56 if (cycle_state == 0) {
57 for (i = 0; i < TRBS_PER_SEGMENT; i++)
58 seg->trbs[i].link.control |= TRB_CYCLE;
59 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -070060 seg->dma = dma;
61 seg->next = NULL;
62
63 return seg;
64}
65
66static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
67{
Sarah Sharp0ebbab32009-04-27 19:52:34 -070068 if (seg->trbs) {
Sarah Sharp0ebbab32009-04-27 19:52:34 -070069 dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
70 seg->trbs = NULL;
71 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -070072 kfree(seg);
73}
74
Andiry Xu70d43602012-03-05 17:49:35 +080075static void xhci_free_segments_for_ring(struct xhci_hcd *xhci,
76 struct xhci_segment *first)
77{
78 struct xhci_segment *seg;
79
80 seg = first->next;
81 while (seg != first) {
82 struct xhci_segment *next = seg->next;
83 xhci_segment_free(xhci, seg);
84 seg = next;
85 }
86 xhci_segment_free(xhci, first);
87}
88
Sarah Sharp0ebbab32009-04-27 19:52:34 -070089/*
90 * Make the prev segment point to the next segment.
91 *
92 * Change the last TRB in the prev segment to be a Link TRB which points to the
93 * DMA address of the next segment. The caller needs to set any Link TRB
94 * related flags, such as End TRB, Toggle Cycle, and no snoop.
95 */
96static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
Andiry Xu3b72fca2012-03-05 17:49:32 +080097 struct xhci_segment *next, enum xhci_ring_type type)
Sarah Sharp0ebbab32009-04-27 19:52:34 -070098{
99 u32 val;
100
101 if (!prev || !next)
102 return;
103 prev->next = next;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800104 if (type != TYPE_EVENT) {
Matt Evansf5960b62011-06-01 10:22:55 +1000105 prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
106 cpu_to_le64(next->dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700107
108 /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100109 val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700110 val &= ~TRB_TYPE_BITMASK;
111 val |= TRB_TYPE(TRB_LINK);
Sarah Sharpb0567b32009-08-07 14:04:36 -0700112 /* Always set the chain bit with 0.95 hardware */
Andiry Xu7e393a82011-09-23 14:19:54 -0700113 /* Set chain bit for isoc rings on AMD 0.96 host */
114 if (xhci_link_trb_quirk(xhci) ||
Andiry Xu3b72fca2012-03-05 17:49:32 +0800115 (type == TYPE_ISOC &&
116 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Sarah Sharpb0567b32009-08-07 14:04:36 -0700117 val |= TRB_CHAIN;
Matt Evans28ccd292011-03-29 13:40:46 +1100118 prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700119 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700120}
121
Andiry Xu8dfec612012-03-05 17:49:37 +0800122/*
123 * Link the ring to the new segments.
124 * Set Toggle Cycle for the new ring if needed.
125 */
126static void xhci_link_rings(struct xhci_hcd *xhci, struct xhci_ring *ring,
127 struct xhci_segment *first, struct xhci_segment *last,
128 unsigned int num_segs)
129{
130 struct xhci_segment *next;
131
132 if (!ring || !first || !last)
133 return;
134
135 next = ring->enq_seg->next;
136 xhci_link_segments(xhci, ring->enq_seg, first, ring->type);
137 xhci_link_segments(xhci, last, next, ring->type);
138 ring->num_segs += num_segs;
139 ring->num_trbs_free += (TRBS_PER_SEGMENT - 1) * num_segs;
140
141 if (ring->type != TYPE_EVENT && ring->enq_seg == ring->last_seg) {
142 ring->last_seg->trbs[TRBS_PER_SEGMENT-1].link.control
143 &= ~cpu_to_le32(LINK_TOGGLE);
144 last->trbs[TRBS_PER_SEGMENT-1].link.control
145 |= cpu_to_le32(LINK_TOGGLE);
146 ring->last_seg = last;
147 }
148}
149
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700150/* XXX: Do we need the hcd structure in all these functions? */
Sarah Sharpf94e01862009-04-27 19:58:38 -0700151void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700152{
Kautuk Consul0e6c7f72011-09-19 16:53:12 -0700153 if (!ring)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700154 return;
Andiry Xu70d43602012-03-05 17:49:35 +0800155
156 if (ring->first_seg)
157 xhci_free_segments_for_ring(xhci, ring->first_seg);
158
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700159 kfree(ring);
160}
161
Andiry Xu186a7ef2012-03-05 17:49:36 +0800162static void xhci_initialize_ring_info(struct xhci_ring *ring,
163 unsigned int cycle_state)
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800164{
165 /* The ring is empty, so the enqueue pointer == dequeue pointer */
166 ring->enqueue = ring->first_seg->trbs;
167 ring->enq_seg = ring->first_seg;
168 ring->dequeue = ring->enqueue;
169 ring->deq_seg = ring->first_seg;
170 /* The ring is initialized to 0. The producer must write 1 to the cycle
171 * bit to handover ownership of the TRB, so PCS = 1. The consumer must
172 * compare CCS to the cycle bit to check ownership, so CCS = 1.
Andiry Xu186a7ef2012-03-05 17:49:36 +0800173 *
174 * New rings are initialized with cycle state equal to 1; if we are
175 * handling ring expansion, set the cycle state equal to the old ring.
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800176 */
Andiry Xu186a7ef2012-03-05 17:49:36 +0800177 ring->cycle_state = cycle_state;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800178 /* Not necessary for new rings, but needed for re-initialized rings */
179 ring->enq_updates = 0;
180 ring->deq_updates = 0;
Andiry Xub008df62012-03-05 17:49:34 +0800181
182 /*
183 * Each segment has a link TRB, and leave an extra TRB for SW
184 * accounting purpose
185 */
186 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800187}
188
Andiry Xu70d43602012-03-05 17:49:35 +0800189/* Allocate segments and link them for a ring */
190static int xhci_alloc_segments_for_ring(struct xhci_hcd *xhci,
191 struct xhci_segment **first, struct xhci_segment **last,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800192 unsigned int num_segs, unsigned int cycle_state,
193 enum xhci_ring_type type, gfp_t flags)
Andiry Xu70d43602012-03-05 17:49:35 +0800194{
195 struct xhci_segment *prev;
196
Andiry Xu186a7ef2012-03-05 17:49:36 +0800197 prev = xhci_segment_alloc(xhci, cycle_state, flags);
Andiry Xu70d43602012-03-05 17:49:35 +0800198 if (!prev)
199 return -ENOMEM;
200 num_segs--;
201
202 *first = prev;
203 while (num_segs > 0) {
204 struct xhci_segment *next;
205
Andiry Xu186a7ef2012-03-05 17:49:36 +0800206 next = xhci_segment_alloc(xhci, cycle_state, flags);
Andiry Xu70d43602012-03-05 17:49:35 +0800207 if (!next) {
Julius Werner68e52542012-11-01 12:47:59 -0700208 prev = *first;
209 while (prev) {
210 next = prev->next;
211 xhci_segment_free(xhci, prev);
212 prev = next;
213 }
Andiry Xu70d43602012-03-05 17:49:35 +0800214 return -ENOMEM;
215 }
216 xhci_link_segments(xhci, prev, next, type);
217
218 prev = next;
219 num_segs--;
220 }
221 xhci_link_segments(xhci, prev, *first, type);
222 *last = prev;
223
224 return 0;
225}
226
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700227/**
228 * Create a new ring with zero or more segments.
229 *
230 * Link each segment together into a ring.
231 * Set the end flag and the cycle toggle bit on the last segment.
232 * See section 4.9.1 and figures 15 and 16.
233 */
234static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800235 unsigned int num_segs, unsigned int cycle_state,
236 enum xhci_ring_type type, gfp_t flags)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700237{
238 struct xhci_ring *ring;
Andiry Xu70d43602012-03-05 17:49:35 +0800239 int ret;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700240
241 ring = kzalloc(sizeof *(ring), flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700242 if (!ring)
Randy Dunlap326b4812010-04-19 08:53:50 -0700243 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700244
Andiry Xu3fe4fe02012-03-05 17:49:33 +0800245 ring->num_segs = num_segs;
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700246 INIT_LIST_HEAD(&ring->td_list);
Andiry Xu3b72fca2012-03-05 17:49:32 +0800247 ring->type = type;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700248 if (num_segs == 0)
249 return ring;
250
Andiry Xu70d43602012-03-05 17:49:35 +0800251 ret = xhci_alloc_segments_for_ring(xhci, &ring->first_seg,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800252 &ring->last_seg, num_segs, cycle_state, type, flags);
Andiry Xu70d43602012-03-05 17:49:35 +0800253 if (ret)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700254 goto fail;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700255
Andiry Xu3b72fca2012-03-05 17:49:32 +0800256 /* Only event ring does not use link TRB */
257 if (type != TYPE_EVENT) {
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700258 /* See section 4.9.2.1 and 6.4.4.1 */
Andiry Xu70d43602012-03-05 17:49:35 +0800259 ring->last_seg->trbs[TRBS_PER_SEGMENT - 1].link.control |=
Matt Evansf5960b62011-06-01 10:22:55 +1000260 cpu_to_le32(LINK_TOGGLE);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700261 }
Andiry Xu186a7ef2012-03-05 17:49:36 +0800262 xhci_initialize_ring_info(ring, cycle_state);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700263 return ring;
264
265fail:
Julius Werner68e52542012-11-01 12:47:59 -0700266 kfree(ring);
Randy Dunlap326b4812010-04-19 08:53:50 -0700267 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700268}
269
Sarah Sharp412566b2009-12-09 15:59:01 -0800270void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
271 struct xhci_virt_device *virt_dev,
272 unsigned int ep_index)
273{
274 int rings_cached;
275
276 rings_cached = virt_dev->num_rings_cached;
277 if (rings_cached < XHCI_MAX_RINGS_CACHED) {
Sarah Sharp412566b2009-12-09 15:59:01 -0800278 virt_dev->ring_cache[rings_cached] =
279 virt_dev->eps[ep_index].ring;
Sarah Sharp30f89ca2011-05-16 13:09:08 -0700280 virt_dev->num_rings_cached++;
Sarah Sharp412566b2009-12-09 15:59:01 -0800281 xhci_dbg(xhci, "Cached old ring, "
282 "%d ring%s cached\n",
Sarah Sharp30f89ca2011-05-16 13:09:08 -0700283 virt_dev->num_rings_cached,
284 (virt_dev->num_rings_cached > 1) ? "s" : "");
Sarah Sharp412566b2009-12-09 15:59:01 -0800285 } else {
286 xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
287 xhci_dbg(xhci, "Ring cache full (%d rings), "
288 "freeing ring\n",
289 virt_dev->num_rings_cached);
290 }
291 virt_dev->eps[ep_index].ring = NULL;
292}
293
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800294/* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
295 * pointers to the beginning of the ring.
296 */
297static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800298 struct xhci_ring *ring, unsigned int cycle_state,
299 enum xhci_ring_type type)
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800300{
301 struct xhci_segment *seg = ring->first_seg;
Andiry Xu186a7ef2012-03-05 17:49:36 +0800302 int i;
303
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800304 do {
305 memset(seg->trbs, 0,
306 sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
Andiry Xu186a7ef2012-03-05 17:49:36 +0800307 if (cycle_state == 0) {
308 for (i = 0; i < TRBS_PER_SEGMENT; i++)
309 seg->trbs[i].link.control |= TRB_CYCLE;
310 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800311 /* All endpoint rings have link TRBs */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800312 xhci_link_segments(xhci, seg, seg->next, type);
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800313 seg = seg->next;
314 } while (seg != ring->first_seg);
Andiry Xu3b72fca2012-03-05 17:49:32 +0800315 ring->type = type;
Andiry Xu186a7ef2012-03-05 17:49:36 +0800316 xhci_initialize_ring_info(ring, cycle_state);
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800317 /* td list should be empty since all URBs have been cancelled,
318 * but just in case...
319 */
320 INIT_LIST_HEAD(&ring->td_list);
321}
322
Andiry Xu8dfec612012-03-05 17:49:37 +0800323/*
324 * Expand an existing ring.
325 * Look for a cached ring or allocate a new ring which has same segment numbers
326 * and link the two rings.
327 */
328int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
329 unsigned int num_trbs, gfp_t flags)
330{
331 struct xhci_segment *first;
332 struct xhci_segment *last;
333 unsigned int num_segs;
334 unsigned int num_segs_needed;
335 int ret;
336
337 num_segs_needed = (num_trbs + (TRBS_PER_SEGMENT - 1) - 1) /
338 (TRBS_PER_SEGMENT - 1);
339
340 /* Allocate number of segments we needed, or double the ring size */
341 num_segs = ring->num_segs > num_segs_needed ?
342 ring->num_segs : num_segs_needed;
343
344 ret = xhci_alloc_segments_for_ring(xhci, &first, &last,
345 num_segs, ring->cycle_state, ring->type, flags);
346 if (ret)
347 return -ENOMEM;
348
349 xhci_link_rings(xhci, ring, first, last, num_segs);
350 xhci_dbg(xhci, "ring expansion succeed, now has %d segments\n",
351 ring->num_segs);
352
353 return 0;
354}
355
John Yound115b042009-07-27 12:05:15 -0700356#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
357
Randy Dunlap326b4812010-04-19 08:53:50 -0700358static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
John Yound115b042009-07-27 12:05:15 -0700359 int type, gfp_t flags)
360{
361 struct xhci_container_ctx *ctx = kzalloc(sizeof(*ctx), flags);
362 if (!ctx)
363 return NULL;
364
365 BUG_ON((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT));
366 ctx->type = type;
367 ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
368 if (type == XHCI_CTX_TYPE_INPUT)
369 ctx->size += CTX_SIZE(xhci->hcc_params);
370
371 ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
372 memset(ctx->bytes, 0, ctx->size);
373 return ctx;
374}
375
Randy Dunlap326b4812010-04-19 08:53:50 -0700376static void xhci_free_container_ctx(struct xhci_hcd *xhci,
John Yound115b042009-07-27 12:05:15 -0700377 struct xhci_container_ctx *ctx)
378{
Sarah Sharpa1d78c12009-12-09 15:59:03 -0800379 if (!ctx)
380 return;
John Yound115b042009-07-27 12:05:15 -0700381 dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
382 kfree(ctx);
383}
384
385struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci,
386 struct xhci_container_ctx *ctx)
387{
388 BUG_ON(ctx->type != XHCI_CTX_TYPE_INPUT);
389 return (struct xhci_input_control_ctx *)ctx->bytes;
390}
391
392struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
393 struct xhci_container_ctx *ctx)
394{
395 if (ctx->type == XHCI_CTX_TYPE_DEVICE)
396 return (struct xhci_slot_ctx *)ctx->bytes;
397
398 return (struct xhci_slot_ctx *)
399 (ctx->bytes + CTX_SIZE(xhci->hcc_params));
400}
401
402struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
403 struct xhci_container_ctx *ctx,
404 unsigned int ep_index)
405{
406 /* increment ep index by offset of start of ep ctx array */
407 ep_index++;
408 if (ctx->type == XHCI_CTX_TYPE_INPUT)
409 ep_index++;
410
411 return (struct xhci_ep_ctx *)
412 (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
413}
414
Sarah Sharp8df75f42010-04-02 15:34:16 -0700415
416/***************** Streams structures manipulation *************************/
417
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800418static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700419 unsigned int num_stream_ctxs,
420 struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
421{
422 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
423
424 if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -0700425 dma_free_coherent(&pdev->dev,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700426 sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
427 stream_ctx, dma);
428 else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
429 return dma_pool_free(xhci->small_streams_pool,
430 stream_ctx, dma);
431 else
432 return dma_pool_free(xhci->medium_streams_pool,
433 stream_ctx, dma);
434}
435
436/*
437 * The stream context array for each endpoint with bulk streams enabled can
438 * vary in size, based on:
439 * - how many streams the endpoint supports,
440 * - the maximum primary stream array size the host controller supports,
441 * - and how many streams the device driver asks for.
442 *
443 * The stream context array must be a power of 2, and can be as small as
444 * 64 bytes or as large as 1MB.
445 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800446static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700447 unsigned int num_stream_ctxs, dma_addr_t *dma,
448 gfp_t mem_flags)
449{
450 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
451
452 if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -0700453 return dma_alloc_coherent(&pdev->dev,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700454 sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -0700455 dma, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700456 else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
457 return dma_pool_alloc(xhci->small_streams_pool,
458 mem_flags, dma);
459 else
460 return dma_pool_alloc(xhci->medium_streams_pool,
461 mem_flags, dma);
462}
463
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700464struct xhci_ring *xhci_dma_to_transfer_ring(
465 struct xhci_virt_ep *ep,
466 u64 address)
467{
468 if (ep->ep_state & EP_HAS_STREAMS)
469 return radix_tree_lookup(&ep->stream_info->trb_address_map,
470 address >> SEGMENT_SHIFT);
471 return ep->ring;
472}
473
474/* Only use this when you know stream_info is valid */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700475#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700476static struct xhci_ring *dma_to_stream_ring(
Sarah Sharp8df75f42010-04-02 15:34:16 -0700477 struct xhci_stream_info *stream_info,
478 u64 address)
479{
480 return radix_tree_lookup(&stream_info->trb_address_map,
481 address >> SEGMENT_SHIFT);
482}
483#endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
484
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700485struct xhci_ring *xhci_stream_id_to_ring(
486 struct xhci_virt_device *dev,
487 unsigned int ep_index,
488 unsigned int stream_id)
489{
490 struct xhci_virt_ep *ep = &dev->eps[ep_index];
491
492 if (stream_id == 0)
493 return ep->ring;
494 if (!ep->stream_info)
495 return NULL;
496
497 if (stream_id > ep->stream_info->num_streams)
498 return NULL;
499 return ep->stream_info->stream_rings[stream_id];
500}
501
Sarah Sharp8df75f42010-04-02 15:34:16 -0700502#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
503static int xhci_test_radix_tree(struct xhci_hcd *xhci,
504 unsigned int num_streams,
505 struct xhci_stream_info *stream_info)
506{
507 u32 cur_stream;
508 struct xhci_ring *cur_ring;
509 u64 addr;
510
511 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
512 struct xhci_ring *mapped_ring;
513 int trb_size = sizeof(union xhci_trb);
514
515 cur_ring = stream_info->stream_rings[cur_stream];
516 for (addr = cur_ring->first_seg->dma;
517 addr < cur_ring->first_seg->dma + SEGMENT_SIZE;
518 addr += trb_size) {
519 mapped_ring = dma_to_stream_ring(stream_info, addr);
520 if (cur_ring != mapped_ring) {
521 xhci_warn(xhci, "WARN: DMA address 0x%08llx "
522 "didn't map to stream ID %u; "
523 "mapped to ring %p\n",
524 (unsigned long long) addr,
525 cur_stream,
526 mapped_ring);
527 return -EINVAL;
528 }
529 }
530 /* One TRB after the end of the ring segment shouldn't return a
531 * pointer to the current ring (although it may be a part of a
532 * different ring).
533 */
534 mapped_ring = dma_to_stream_ring(stream_info, addr);
535 if (mapped_ring != cur_ring) {
536 /* One TRB before should also fail */
537 addr = cur_ring->first_seg->dma - trb_size;
538 mapped_ring = dma_to_stream_ring(stream_info, addr);
539 }
540 if (mapped_ring == cur_ring) {
541 xhci_warn(xhci, "WARN: Bad DMA address 0x%08llx "
542 "mapped to valid stream ID %u; "
543 "mapped ring = %p\n",
544 (unsigned long long) addr,
545 cur_stream,
546 mapped_ring);
547 return -EINVAL;
548 }
549 }
550 return 0;
551}
552#endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
553
554/*
555 * Change an endpoint's internal structure so it supports stream IDs. The
556 * number of requested streams includes stream 0, which cannot be used by device
557 * drivers.
558 *
559 * The number of stream contexts in the stream context array may be bigger than
560 * the number of streams the driver wants to use. This is because the number of
561 * stream context array entries must be a power of two.
562 *
563 * We need a radix tree for mapping physical addresses of TRBs to which stream
564 * ID they belong to. We need to do this because the host controller won't tell
565 * us which stream ring the TRB came from. We could store the stream ID in an
566 * event data TRB, but that doesn't help us for the cancellation case, since the
567 * endpoint may stop before it reaches that event data TRB.
568 *
569 * The radix tree maps the upper portion of the TRB DMA address to a ring
570 * segment that has the same upper portion of DMA addresses. For example, say I
571 * have segments of size 1KB, that are always 64-byte aligned. A segment may
572 * start at 0x10c91000 and end at 0x10c913f0. If I use the upper 10 bits, the
573 * key to the stream ID is 0x43244. I can use the DMA address of the TRB to
574 * pass the radix tree a key to get the right stream ID:
575 *
576 * 0x10c90fff >> 10 = 0x43243
577 * 0x10c912c0 >> 10 = 0x43244
578 * 0x10c91400 >> 10 = 0x43245
579 *
580 * Obviously, only those TRBs with DMA addresses that are within the segment
581 * will make the radix tree return the stream ID for that ring.
582 *
583 * Caveats for the radix tree:
584 *
585 * The radix tree uses an unsigned long as a key pair. On 32-bit systems, an
586 * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
587 * 64-bits. Since we only request 32-bit DMA addresses, we can use that as the
588 * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
589 * PCI DMA addresses on a 64-bit system). There might be a problem on 32-bit
590 * extended systems (where the DMA address can be bigger than 32-bits),
591 * if we allow the PCI dma mask to be bigger than 32-bits. So don't do that.
592 */
593struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
594 unsigned int num_stream_ctxs,
595 unsigned int num_streams, gfp_t mem_flags)
596{
597 struct xhci_stream_info *stream_info;
598 u32 cur_stream;
599 struct xhci_ring *cur_ring;
600 unsigned long key;
601 u64 addr;
602 int ret;
603
604 xhci_dbg(xhci, "Allocating %u streams and %u "
605 "stream context array entries.\n",
606 num_streams, num_stream_ctxs);
607 if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
608 xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
609 return NULL;
610 }
611 xhci->cmd_ring_reserved_trbs++;
612
613 stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
614 if (!stream_info)
615 goto cleanup_trbs;
616
617 stream_info->num_streams = num_streams;
618 stream_info->num_stream_ctxs = num_stream_ctxs;
619
620 /* Initialize the array of virtual pointers to stream rings. */
621 stream_info->stream_rings = kzalloc(
622 sizeof(struct xhci_ring *)*num_streams,
623 mem_flags);
624 if (!stream_info->stream_rings)
625 goto cleanup_info;
626
627 /* Initialize the array of DMA addresses for stream rings for the HW. */
628 stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
629 num_stream_ctxs, &stream_info->ctx_array_dma,
630 mem_flags);
631 if (!stream_info->stream_ctx_array)
632 goto cleanup_ctx;
633 memset(stream_info->stream_ctx_array, 0,
634 sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
635
636 /* Allocate everything needed to free the stream rings later */
637 stream_info->free_streams_command =
638 xhci_alloc_command(xhci, true, true, mem_flags);
639 if (!stream_info->free_streams_command)
640 goto cleanup_ctx;
641
642 INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
643
644 /* Allocate rings for all the streams that the driver will use,
645 * and add their segment DMA addresses to the radix tree.
646 * Stream 0 is reserved.
647 */
648 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
649 stream_info->stream_rings[cur_stream] =
Andiry Xu2fdcd472012-03-05 17:49:39 +0800650 xhci_ring_alloc(xhci, 2, 1, TYPE_STREAM, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700651 cur_ring = stream_info->stream_rings[cur_stream];
652 if (!cur_ring)
653 goto cleanup_rings;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700654 cur_ring->stream_id = cur_stream;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700655 /* Set deq ptr, cycle bit, and stream context type */
656 addr = cur_ring->first_seg->dma |
657 SCT_FOR_CTX(SCT_PRI_TR) |
658 cur_ring->cycle_state;
Matt Evansf5960b62011-06-01 10:22:55 +1000659 stream_info->stream_ctx_array[cur_stream].stream_ring =
660 cpu_to_le64(addr);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700661 xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
662 cur_stream, (unsigned long long) addr);
663
664 key = (unsigned long)
665 (cur_ring->first_seg->dma >> SEGMENT_SHIFT);
666 ret = radix_tree_insert(&stream_info->trb_address_map,
667 key, cur_ring);
668 if (ret) {
669 xhci_ring_free(xhci, cur_ring);
670 stream_info->stream_rings[cur_stream] = NULL;
671 goto cleanup_rings;
672 }
673 }
674 /* Leave the other unused stream ring pointers in the stream context
675 * array initialized to zero. This will cause the xHC to give us an
676 * error if the device asks for a stream ID we don't have setup (if it
677 * was any other way, the host controller would assume the ring is
678 * "empty" and wait forever for data to be queued to that stream ID).
679 */
680#if XHCI_DEBUG
681 /* Do a little test on the radix tree to make sure it returns the
682 * correct values.
683 */
684 if (xhci_test_radix_tree(xhci, num_streams, stream_info))
685 goto cleanup_rings;
686#endif
687
688 return stream_info;
689
690cleanup_rings:
691 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
692 cur_ring = stream_info->stream_rings[cur_stream];
693 if (cur_ring) {
694 addr = cur_ring->first_seg->dma;
695 radix_tree_delete(&stream_info->trb_address_map,
696 addr >> SEGMENT_SHIFT);
697 xhci_ring_free(xhci, cur_ring);
698 stream_info->stream_rings[cur_stream] = NULL;
699 }
700 }
701 xhci_free_command(xhci, stream_info->free_streams_command);
702cleanup_ctx:
703 kfree(stream_info->stream_rings);
704cleanup_info:
705 kfree(stream_info);
706cleanup_trbs:
707 xhci->cmd_ring_reserved_trbs--;
708 return NULL;
709}
710/*
711 * Sets the MaxPStreams field and the Linear Stream Array field.
712 * Sets the dequeue pointer to the stream context array.
713 */
714void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
715 struct xhci_ep_ctx *ep_ctx,
716 struct xhci_stream_info *stream_info)
717{
718 u32 max_primary_streams;
719 /* MaxPStreams is the number of stream context array entries, not the
720 * number we're actually using. Must be in 2^(MaxPstreams + 1) format.
721 * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
722 */
723 max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
724 xhci_dbg(xhci, "Setting number of stream ctx array entries to %u\n",
725 1 << (max_primary_streams + 1));
Matt Evans28ccd292011-03-29 13:40:46 +1100726 ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
727 ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
728 | EP_HAS_LSA);
729 ep_ctx->deq = cpu_to_le64(stream_info->ctx_array_dma);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700730}
731
732/*
733 * Sets the MaxPStreams field and the Linear Stream Array field to 0.
734 * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
735 * not at the beginning of the ring).
736 */
737void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
738 struct xhci_ep_ctx *ep_ctx,
739 struct xhci_virt_ep *ep)
740{
741 dma_addr_t addr;
Matt Evans28ccd292011-03-29 13:40:46 +1100742 ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
Sarah Sharp8df75f42010-04-02 15:34:16 -0700743 addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
Matt Evans28ccd292011-03-29 13:40:46 +1100744 ep_ctx->deq = cpu_to_le64(addr | ep->ring->cycle_state);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700745}
746
747/* Frees all stream contexts associated with the endpoint,
748 *
749 * Caller should fix the endpoint context streams fields.
750 */
751void xhci_free_stream_info(struct xhci_hcd *xhci,
752 struct xhci_stream_info *stream_info)
753{
754 int cur_stream;
755 struct xhci_ring *cur_ring;
756 dma_addr_t addr;
757
758 if (!stream_info)
759 return;
760
761 for (cur_stream = 1; cur_stream < stream_info->num_streams;
762 cur_stream++) {
763 cur_ring = stream_info->stream_rings[cur_stream];
764 if (cur_ring) {
765 addr = cur_ring->first_seg->dma;
766 radix_tree_delete(&stream_info->trb_address_map,
767 addr >> SEGMENT_SHIFT);
768 xhci_ring_free(xhci, cur_ring);
769 stream_info->stream_rings[cur_stream] = NULL;
770 }
771 }
772 xhci_free_command(xhci, stream_info->free_streams_command);
773 xhci->cmd_ring_reserved_trbs--;
774 if (stream_info->stream_ctx_array)
775 xhci_free_stream_ctx(xhci,
776 stream_info->num_stream_ctxs,
777 stream_info->stream_ctx_array,
778 stream_info->ctx_array_dma);
779
780 if (stream_info)
781 kfree(stream_info->stream_rings);
782 kfree(stream_info);
783}
784
785
786/***************** Device context manipulation *************************/
787
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700788static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
789 struct xhci_virt_ep *ep)
790{
791 init_timer(&ep->stop_cmd_timer);
792 ep->stop_cmd_timer.data = (unsigned long) ep;
793 ep->stop_cmd_timer.function = xhci_stop_endpoint_command_watchdog;
794 ep->xhci = xhci;
795}
796
Sarah Sharp839c8172011-09-02 11:05:47 -0700797static void xhci_free_tt_info(struct xhci_hcd *xhci,
798 struct xhci_virt_device *virt_dev,
799 int slot_id)
800{
Sarah Sharp839c8172011-09-02 11:05:47 -0700801 struct list_head *tt_list_head;
Takashi Iwai46ed8f02012-06-01 10:06:23 +0200802 struct xhci_tt_bw_info *tt_info, *next;
803 bool slot_found = false;
Sarah Sharp839c8172011-09-02 11:05:47 -0700804
805 /* If the device never made it past the Set Address stage,
806 * it may not have the real_port set correctly.
807 */
808 if (virt_dev->real_port == 0 ||
809 virt_dev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
810 xhci_dbg(xhci, "Bad real port.\n");
811 return;
812 }
813
814 tt_list_head = &(xhci->rh_bw[virt_dev->real_port - 1].tts);
Takashi Iwai46ed8f02012-06-01 10:06:23 +0200815 list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
816 /* Multi-TT hubs will have more than one entry */
817 if (tt_info->slot_id == slot_id) {
818 slot_found = true;
819 list_del(&tt_info->tt_list);
820 kfree(tt_info);
821 } else if (slot_found) {
Sarah Sharp839c8172011-09-02 11:05:47 -0700822 break;
Takashi Iwai46ed8f02012-06-01 10:06:23 +0200823 }
Sarah Sharp839c8172011-09-02 11:05:47 -0700824 }
Sarah Sharp839c8172011-09-02 11:05:47 -0700825}
826
827int xhci_alloc_tt_info(struct xhci_hcd *xhci,
828 struct xhci_virt_device *virt_dev,
829 struct usb_device *hdev,
830 struct usb_tt *tt, gfp_t mem_flags)
831{
832 struct xhci_tt_bw_info *tt_info;
833 unsigned int num_ports;
834 int i, j;
835
836 if (!tt->multi)
837 num_ports = 1;
838 else
839 num_ports = hdev->maxchild;
840
841 for (i = 0; i < num_ports; i++, tt_info++) {
842 struct xhci_interval_bw_table *bw_table;
843
844 tt_info = kzalloc(sizeof(*tt_info), mem_flags);
845 if (!tt_info)
846 goto free_tts;
847 INIT_LIST_HEAD(&tt_info->tt_list);
848 list_add(&tt_info->tt_list,
849 &xhci->rh_bw[virt_dev->real_port - 1].tts);
850 tt_info->slot_id = virt_dev->udev->slot_id;
851 if (tt->multi)
852 tt_info->ttport = i+1;
853 bw_table = &tt_info->bw_table;
854 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
855 INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
856 }
857 return 0;
858
859free_tts:
860 xhci_free_tt_info(xhci, virt_dev, virt_dev->udev->slot_id);
861 return -ENOMEM;
862}
863
864
865/* All the xhci_tds in the ring's TD list should be freed at this point.
866 * Should be called with xhci->lock held if there is any chance the TT lists
867 * will be manipulated by the configure endpoint, allocate device, or update
868 * hub functions while this function is removing the TT entries from the list.
869 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700870void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
871{
872 struct xhci_virt_device *dev;
873 int i;
Sarah Sharp2e279802011-09-02 11:05:50 -0700874 int old_active_eps = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700875
876 /* Slot ID 0 is reserved */
877 if (slot_id == 0 || !xhci->devs[slot_id])
878 return;
879
880 dev = xhci->devs[slot_id];
Sarah Sharp8e595a52009-07-27 12:03:31 -0700881 xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700882 if (!dev)
883 return;
884
Sarah Sharp2e279802011-09-02 11:05:50 -0700885 if (dev->tt_info)
886 old_active_eps = dev->tt_info->active_eps;
887
Sarah Sharp8df75f42010-04-02 15:34:16 -0700888 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700889 if (dev->eps[i].ring)
890 xhci_ring_free(xhci, dev->eps[i].ring);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700891 if (dev->eps[i].stream_info)
892 xhci_free_stream_info(xhci,
893 dev->eps[i].stream_info);
Sarah Sharp2e279802011-09-02 11:05:50 -0700894 /* Endpoints on the TT/root port lists should have been removed
895 * when usb_disable_device() was called for the device.
896 * We can't drop them anyway, because the udev might have gone
897 * away by this point, and we can't tell what speed it was.
898 */
899 if (!list_empty(&dev->eps[i].bw_endpoint_list))
900 xhci_warn(xhci, "Slot %u endpoint %u "
901 "not removed from BW list!\n",
902 slot_id, i);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700903 }
Sarah Sharp839c8172011-09-02 11:05:47 -0700904 /* If this is a hub, free the TT(s) from the TT list */
905 xhci_free_tt_info(xhci, dev, slot_id);
Sarah Sharp2e279802011-09-02 11:05:50 -0700906 /* If necessary, update the number of active TTs on this root port */
907 xhci_update_tt_active_eps(xhci, dev, old_active_eps);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700908
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800909 if (dev->ring_cache) {
910 for (i = 0; i < dev->num_rings_cached; i++)
911 xhci_ring_free(xhci, dev->ring_cache[i]);
912 kfree(dev->ring_cache);
913 }
914
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700915 if (dev->in_ctx)
John Yound115b042009-07-27 12:05:15 -0700916 xhci_free_container_ctx(xhci, dev->in_ctx);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700917 if (dev->out_ctx)
John Yound115b042009-07-27 12:05:15 -0700918 xhci_free_container_ctx(xhci, dev->out_ctx);
919
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700920 kfree(xhci->devs[slot_id]);
Randy Dunlap326b4812010-04-19 08:53:50 -0700921 xhci->devs[slot_id] = NULL;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700922}
923
924int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
925 struct usb_device *udev, gfp_t flags)
926{
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700927 struct xhci_virt_device *dev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700928 int i;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700929
930 /* Slot ID 0 is reserved */
931 if (slot_id == 0 || xhci->devs[slot_id]) {
932 xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
933 return 0;
934 }
935
936 xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
937 if (!xhci->devs[slot_id])
938 return 0;
939 dev = xhci->devs[slot_id];
940
John Yound115b042009-07-27 12:05:15 -0700941 /* Allocate the (output) device context that will be used in the HC. */
942 dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700943 if (!dev->out_ctx)
944 goto fail;
John Yound115b042009-07-27 12:05:15 -0700945
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700946 xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
John Yound115b042009-07-27 12:05:15 -0700947 (unsigned long long)dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700948
949 /* Allocate the (input) device context for address device command */
John Yound115b042009-07-27 12:05:15 -0700950 dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700951 if (!dev->in_ctx)
952 goto fail;
John Yound115b042009-07-27 12:05:15 -0700953
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700954 xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
John Yound115b042009-07-27 12:05:15 -0700955 (unsigned long long)dev->in_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700956
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700957 /* Initialize the cancellation list and watchdog timers for each ep */
958 for (i = 0; i < 31; i++) {
959 xhci_init_endpoint_timer(xhci, &dev->eps[i]);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700960 INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
Sarah Sharp2e279802011-09-02 11:05:50 -0700961 INIT_LIST_HEAD(&dev->eps[i].bw_endpoint_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700962 }
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700963
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700964 /* Allocate endpoint 0 ring */
Andiry Xu2fdcd472012-03-05 17:49:39 +0800965 dev->eps[0].ring = xhci_ring_alloc(xhci, 2, 1, TYPE_CTRL, flags);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700966 if (!dev->eps[0].ring)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700967 goto fail;
968
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800969 /* Allocate pointers to the ring cache */
970 dev->ring_cache = kzalloc(
971 sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
972 flags);
973 if (!dev->ring_cache)
974 goto fail;
975 dev->num_rings_cached = 0;
976
Sarah Sharpf94e01862009-04-27 19:58:38 -0700977 init_completion(&dev->cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -0700978 INIT_LIST_HEAD(&dev->cmd_list);
Andiry Xu64927732010-10-14 07:22:45 -0700979 dev->udev = udev;
Sarah Sharpf94e01862009-04-27 19:58:38 -0700980
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700981 /* Point to output device context in dcbaa. */
Matt Evans28ccd292011-03-29 13:40:46 +1100982 xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700983 xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100984 slot_id,
985 &xhci->dcbaa->dev_context_ptrs[slot_id],
Matt Evansf5960b62011-06-01 10:22:55 +1000986 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700987
988 return 1;
989fail:
990 xhci_free_virt_device(xhci, slot_id);
991 return 0;
992}
993
Sarah Sharp2d1ee592010-07-09 17:08:54 +0200994void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
995 struct usb_device *udev)
996{
997 struct xhci_virt_device *virt_dev;
998 struct xhci_ep_ctx *ep0_ctx;
999 struct xhci_ring *ep_ring;
1000
1001 virt_dev = xhci->devs[udev->slot_id];
1002 ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
1003 ep_ring = virt_dev->eps[0].ring;
1004 /*
1005 * FIXME we don't keep track of the dequeue pointer very well after a
1006 * Set TR dequeue pointer, so we're setting the dequeue pointer of the
1007 * host to our enqueue pointer. This should only be called after a
1008 * configured device has reset, so all control transfers should have
1009 * been completed or cancelled before the reset.
1010 */
Matt Evans28ccd292011-03-29 13:40:46 +11001011 ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
1012 ep_ring->enqueue)
1013 | ep_ring->cycle_state);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001014}
1015
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001016/*
1017 * The xHCI roothub may have ports of differing speeds in any order in the port
1018 * status registers. xhci->port_array provides an array of the port speed for
1019 * each offset into the port status registers.
1020 *
1021 * The xHCI hardware wants to know the roothub port number that the USB device
1022 * is attached to (or the roothub port its ancestor hub is attached to). All we
1023 * know is the index of that port under either the USB 2.0 or the USB 3.0
1024 * roothub, but that doesn't give us the real index into the HW port status
1025 * registers. Scan through the xHCI roothub port array, looking for the Nth
1026 * entry of the correct port speed. Return the port number of that entry.
1027 */
1028static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
1029 struct usb_device *udev)
1030{
1031 struct usb_device *top_dev;
1032 unsigned int num_similar_speed_ports;
1033 unsigned int faked_port_num;
1034 int i;
1035
1036 for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
1037 top_dev = top_dev->parent)
1038 /* Found device below root hub */;
1039 faked_port_num = top_dev->portnum;
1040 for (i = 0, num_similar_speed_ports = 0;
1041 i < HCS_MAX_PORTS(xhci->hcs_params1); i++) {
1042 u8 port_speed = xhci->port_array[i];
1043
1044 /*
1045 * Skip ports that don't have known speeds, or have duplicate
1046 * Extended Capabilities port speed entries.
1047 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001048 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001049 continue;
1050
1051 /*
1052 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1053 * 1.1 ports are under the USB 2.0 hub. If the port speed
1054 * matches the device speed, it's a similar speed port.
1055 */
1056 if ((port_speed == 0x03) == (udev->speed == USB_SPEED_SUPER))
1057 num_similar_speed_ports++;
1058 if (num_similar_speed_ports == faked_port_num)
1059 /* Roothub ports are numbered from 1 to N */
1060 return i+1;
1061 }
1062 return 0;
1063}
1064
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001065/* Setup an xHCI virtual device for a Set Address command */
1066int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
1067{
1068 struct xhci_virt_device *dev;
1069 struct xhci_ep_ctx *ep0_ctx;
John Yound115b042009-07-27 12:05:15 -07001070 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001071 u32 port_num;
1072 struct usb_device *top_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001073
1074 dev = xhci->devs[udev->slot_id];
1075 /* Slot ID 0 is reserved */
1076 if (udev->slot_id == 0 || !dev) {
1077 xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
1078 udev->slot_id);
1079 return -EINVAL;
1080 }
John Yound115b042009-07-27 12:05:15 -07001081 ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
John Yound115b042009-07-27 12:05:15 -07001082 slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001083
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001084 /* 3) Only the control endpoint is valid - one endpoint context */
Matt Evansf5960b62011-06-01 10:22:55 +10001085 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001086 switch (udev->speed) {
1087 case USB_SPEED_SUPER:
Matt Evansf5960b62011-06-01 10:22:55 +10001088 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001089 break;
1090 case USB_SPEED_HIGH:
Matt Evansf5960b62011-06-01 10:22:55 +10001091 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001092 break;
1093 case USB_SPEED_FULL:
Matt Evansf5960b62011-06-01 10:22:55 +10001094 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001095 break;
1096 case USB_SPEED_LOW:
Matt Evansf5960b62011-06-01 10:22:55 +10001097 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001098 break;
Greg Kroah-Hartman551cdbb2010-01-14 11:08:04 -08001099 case USB_SPEED_WIRELESS:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001100 xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
1101 return -EINVAL;
1102 break;
1103 default:
1104 /* Speed was set earlier, this shouldn't happen. */
1105 BUG();
1106 }
1107 /* Find the root hub port this device is under */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001108 port_num = xhci_find_real_port_number(xhci, udev);
1109 if (!port_num)
1110 return -EINVAL;
Matt Evansf5960b62011-06-01 10:22:55 +10001111 slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001112 /* Set the port number in the virtual_device to the faked port number */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001113 for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
1114 top_dev = top_dev->parent)
1115 /* Found device below root hub */;
Sarah Sharpfe301822011-09-02 11:05:41 -07001116 dev->fake_port = top_dev->portnum;
Sarah Sharp66381752011-09-02 11:05:45 -07001117 dev->real_port = port_num;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001118 xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
Sarah Sharpfe301822011-09-02 11:05:41 -07001119 xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001120
Sarah Sharp839c8172011-09-02 11:05:47 -07001121 /* Find the right bandwidth table that this device will be a part of.
1122 * If this is a full speed device attached directly to a root port (or a
1123 * decendent of one), it counts as a primary bandwidth domain, not a
1124 * secondary bandwidth domain under a TT. An xhci_tt_info structure
1125 * will never be created for the HS root hub.
1126 */
1127 if (!udev->tt || !udev->tt->hub->parent) {
1128 dev->bw_table = &xhci->rh_bw[port_num - 1].bw_table;
1129 } else {
1130 struct xhci_root_port_bw_info *rh_bw;
1131 struct xhci_tt_bw_info *tt_bw;
1132
1133 rh_bw = &xhci->rh_bw[port_num - 1];
1134 /* Find the right TT. */
1135 list_for_each_entry(tt_bw, &rh_bw->tts, tt_list) {
1136 if (tt_bw->slot_id != udev->tt->hub->slot_id)
1137 continue;
1138
1139 if (!dev->udev->tt->multi ||
1140 (udev->tt->multi &&
1141 tt_bw->ttport == dev->udev->ttport)) {
1142 dev->bw_table = &tt_bw->bw_table;
1143 dev->tt_info = tt_bw;
1144 break;
1145 }
1146 }
1147 if (!dev->tt_info)
1148 xhci_warn(xhci, "WARN: Didn't find a matching TT\n");
1149 }
1150
Sarah Sharpaa1b13e2011-03-03 05:40:51 -08001151 /* Is this a LS/FS device under an external HS hub? */
1152 if (udev->tt && udev->tt->hub->parent) {
Matt Evans28ccd292011-03-29 13:40:46 +11001153 slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
1154 (udev->ttport << 8));
Sarah Sharp07b6de12009-09-04 10:53:19 -07001155 if (udev->tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11001156 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001157 }
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001158 xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001159 xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
1160
1161 /* Step 4 - ring already allocated */
1162 /* Step 5 */
Matt Evans28ccd292011-03-29 13:40:46 +11001163 ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001164 /*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001165 * XXX: Not sure about wireless USB devices.
1166 */
Sarah Sharp47aded82009-08-07 14:04:46 -07001167 switch (udev->speed) {
1168 case USB_SPEED_SUPER:
Matt Evans28ccd292011-03-29 13:40:46 +11001169 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(512));
Sarah Sharp47aded82009-08-07 14:04:46 -07001170 break;
1171 case USB_SPEED_HIGH:
1172 /* USB core guesses at a 64-byte max packet first for FS devices */
1173 case USB_SPEED_FULL:
Matt Evans28ccd292011-03-29 13:40:46 +11001174 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(64));
Sarah Sharp47aded82009-08-07 14:04:46 -07001175 break;
1176 case USB_SPEED_LOW:
Matt Evans28ccd292011-03-29 13:40:46 +11001177 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(8));
Sarah Sharp47aded82009-08-07 14:04:46 -07001178 break;
Greg Kroah-Hartman551cdbb2010-01-14 11:08:04 -08001179 case USB_SPEED_WIRELESS:
Sarah Sharp47aded82009-08-07 14:04:46 -07001180 xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
1181 return -EINVAL;
1182 break;
1183 default:
1184 /* New speed? */
1185 BUG();
1186 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001187 /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
Matt Evans28ccd292011-03-29 13:40:46 +11001188 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001189
Matt Evans28ccd292011-03-29 13:40:46 +11001190 ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
1191 dev->eps[0].ring->cycle_state);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001192
1193 /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
1194
1195 return 0;
1196}
1197
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001198/*
1199 * Convert interval expressed as 2^(bInterval - 1) == interval into
1200 * straight exponent value 2^n == interval.
1201 *
1202 */
1203static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
1204 struct usb_host_endpoint *ep)
1205{
1206 unsigned int interval;
1207
1208 interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
1209 if (interval != ep->desc.bInterval - 1)
1210 dev_warn(&udev->dev,
Dmitry Torokhovcd3c18b2011-05-31 14:37:23 -07001211 "ep %#x - rounding interval to %d %sframes\n",
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001212 ep->desc.bEndpointAddress,
Dmitry Torokhovcd3c18b2011-05-31 14:37:23 -07001213 1 << interval,
1214 udev->speed == USB_SPEED_FULL ? "" : "micro");
1215
1216 if (udev->speed == USB_SPEED_FULL) {
1217 /*
1218 * Full speed isoc endpoints specify interval in frames,
1219 * not microframes. We are using microframes everywhere,
1220 * so adjust accordingly.
1221 */
1222 interval += 3; /* 1 frame = 2^3 uframes */
1223 }
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001224
1225 return interval;
1226}
1227
1228/*
Sarah Sharp340a3502012-02-13 14:42:11 -08001229 * Convert bInterval expressed in microframes (in 1-255 range) to exponent of
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001230 * microframes, rounded down to nearest power of 2.
1231 */
Sarah Sharp340a3502012-02-13 14:42:11 -08001232static unsigned int xhci_microframes_to_exponent(struct usb_device *udev,
1233 struct usb_host_endpoint *ep, unsigned int desc_interval,
1234 unsigned int min_exponent, unsigned int max_exponent)
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001235{
1236 unsigned int interval;
1237
Sarah Sharp340a3502012-02-13 14:42:11 -08001238 interval = fls(desc_interval) - 1;
1239 interval = clamp_val(interval, min_exponent, max_exponent);
1240 if ((1 << interval) != desc_interval)
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001241 dev_warn(&udev->dev,
1242 "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
1243 ep->desc.bEndpointAddress,
1244 1 << interval,
Sarah Sharp340a3502012-02-13 14:42:11 -08001245 desc_interval);
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001246
1247 return interval;
1248}
1249
Sarah Sharp340a3502012-02-13 14:42:11 -08001250static unsigned int xhci_parse_microframe_interval(struct usb_device *udev,
1251 struct usb_host_endpoint *ep)
1252{
1253 return xhci_microframes_to_exponent(udev, ep,
1254 ep->desc.bInterval, 0, 15);
1255}
1256
1257
1258static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
1259 struct usb_host_endpoint *ep)
1260{
1261 return xhci_microframes_to_exponent(udev, ep,
1262 ep->desc.bInterval * 8, 3, 10);
1263}
1264
Sarah Sharpf94e01862009-04-27 19:58:38 -07001265/* Return the polling or NAK interval.
1266 *
1267 * The polling interval is expressed in "microframes". If xHCI's Interval field
1268 * is set to N, it will service the endpoint every 2^(Interval)*125us.
1269 *
1270 * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
1271 * is set to 0.
1272 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001273static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001274 struct usb_host_endpoint *ep)
1275{
1276 unsigned int interval = 0;
1277
1278 switch (udev->speed) {
1279 case USB_SPEED_HIGH:
1280 /* Max NAK rate */
1281 if (usb_endpoint_xfer_control(&ep->desc) ||
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001282 usb_endpoint_xfer_bulk(&ep->desc)) {
Sarah Sharp340a3502012-02-13 14:42:11 -08001283 interval = xhci_parse_microframe_interval(udev, ep);
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001284 break;
1285 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001286 /* Fall through - SS and HS isoc/int have same decoding */
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001287
Sarah Sharpf94e01862009-04-27 19:58:38 -07001288 case USB_SPEED_SUPER:
1289 if (usb_endpoint_xfer_int(&ep->desc) ||
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001290 usb_endpoint_xfer_isoc(&ep->desc)) {
1291 interval = xhci_parse_exponent_interval(udev, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001292 }
1293 break;
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001294
Sarah Sharpf94e01862009-04-27 19:58:38 -07001295 case USB_SPEED_FULL:
Sarah Sharpb513d442011-05-13 13:10:01 -07001296 if (usb_endpoint_xfer_isoc(&ep->desc)) {
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001297 interval = xhci_parse_exponent_interval(udev, ep);
1298 break;
1299 }
1300 /*
Sarah Sharpb513d442011-05-13 13:10:01 -07001301 * Fall through for interrupt endpoint interval decoding
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001302 * since it uses the same rules as low speed interrupt
1303 * endpoints.
1304 */
1305
Sarah Sharpf94e01862009-04-27 19:58:38 -07001306 case USB_SPEED_LOW:
1307 if (usb_endpoint_xfer_int(&ep->desc) ||
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001308 usb_endpoint_xfer_isoc(&ep->desc)) {
1309
1310 interval = xhci_parse_frame_interval(udev, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001311 }
1312 break;
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001313
Sarah Sharpf94e01862009-04-27 19:58:38 -07001314 default:
1315 BUG();
1316 }
1317 return EP_INTERVAL(interval);
1318}
1319
Sarah Sharpc30c7912010-07-10 15:48:01 +02001320/* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
Sarah Sharp1cf62242010-04-16 08:07:04 -07001321 * High speed endpoint descriptors can define "the number of additional
1322 * transaction opportunities per microframe", but that goes in the Max Burst
1323 * endpoint context field.
1324 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001325static u32 xhci_get_endpoint_mult(struct usb_device *udev,
Sarah Sharp1cf62242010-04-16 08:07:04 -07001326 struct usb_host_endpoint *ep)
1327{
Sarah Sharpc30c7912010-07-10 15:48:01 +02001328 if (udev->speed != USB_SPEED_SUPER ||
1329 !usb_endpoint_xfer_isoc(&ep->desc))
Sarah Sharp1cf62242010-04-16 08:07:04 -07001330 return 0;
Alan Stern842f1692010-04-30 12:44:46 -04001331 return ep->ss_ep_comp.bmAttributes;
Sarah Sharp1cf62242010-04-16 08:07:04 -07001332}
1333
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001334static u32 xhci_get_endpoint_type(struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001335 struct usb_host_endpoint *ep)
1336{
1337 int in;
1338 u32 type;
1339
1340 in = usb_endpoint_dir_in(&ep->desc);
1341 if (usb_endpoint_xfer_control(&ep->desc)) {
1342 type = EP_TYPE(CTRL_EP);
1343 } else if (usb_endpoint_xfer_bulk(&ep->desc)) {
1344 if (in)
1345 type = EP_TYPE(BULK_IN_EP);
1346 else
1347 type = EP_TYPE(BULK_OUT_EP);
1348 } else if (usb_endpoint_xfer_isoc(&ep->desc)) {
1349 if (in)
1350 type = EP_TYPE(ISOC_IN_EP);
1351 else
1352 type = EP_TYPE(ISOC_OUT_EP);
1353 } else if (usb_endpoint_xfer_int(&ep->desc)) {
1354 if (in)
1355 type = EP_TYPE(INT_IN_EP);
1356 else
1357 type = EP_TYPE(INT_OUT_EP);
1358 } else {
1359 BUG();
1360 }
1361 return type;
1362}
1363
Sarah Sharp9238f252010-04-16 08:07:27 -07001364/* Return the maximum endpoint service interval time (ESIT) payload.
1365 * Basically, this is the maxpacket size, multiplied by the burst size
1366 * and mult size.
1367 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001368static u32 xhci_get_max_esit_payload(struct xhci_hcd *xhci,
Sarah Sharp9238f252010-04-16 08:07:27 -07001369 struct usb_device *udev,
1370 struct usb_host_endpoint *ep)
1371{
1372 int max_burst;
1373 int max_packet;
1374
1375 /* Only applies for interrupt or isochronous endpoints */
1376 if (usb_endpoint_xfer_control(&ep->desc) ||
1377 usb_endpoint_xfer_bulk(&ep->desc))
1378 return 0;
1379
Alan Stern842f1692010-04-30 12:44:46 -04001380 if (udev->speed == USB_SPEED_SUPER)
Sebastian Andrzej Siewior64b3c302011-04-11 20:19:12 +02001381 return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
Sarah Sharp9238f252010-04-16 08:07:27 -07001382
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001383 max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1384 max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
Sarah Sharp9238f252010-04-16 08:07:27 -07001385 /* A 0 in max burst means 1 transfer per ESIT */
1386 return max_packet * (max_burst + 1);
1387}
1388
Sarah Sharp8df75f42010-04-02 15:34:16 -07001389/* Set up an endpoint with one ring segment. Do not allocate stream rings.
1390 * Drivers will have to call usb_alloc_streams() to do that.
1391 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07001392int xhci_endpoint_init(struct xhci_hcd *xhci,
1393 struct xhci_virt_device *virt_dev,
1394 struct usb_device *udev,
Sarah Sharpf88ba782009-05-14 11:44:22 -07001395 struct usb_host_endpoint *ep,
1396 gfp_t mem_flags)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001397{
1398 unsigned int ep_index;
1399 struct xhci_ep_ctx *ep_ctx;
1400 struct xhci_ring *ep_ring;
1401 unsigned int max_packet;
1402 unsigned int max_burst;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001403 enum xhci_ring_type type;
Sarah Sharp9238f252010-04-16 08:07:27 -07001404 u32 max_esit_payload;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001405
1406 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001407 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001408
Andiry Xu3b72fca2012-03-05 17:49:32 +08001409 type = usb_endpoint_type(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001410 /* Set up the endpoint ring */
Andiry Xu8dfec612012-03-05 17:49:37 +08001411 virt_dev->eps[ep_index].new_ring =
Andiry Xu2fdcd472012-03-05 17:49:39 +08001412 xhci_ring_alloc(xhci, 2, 1, type, mem_flags);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08001413 if (!virt_dev->eps[ep_index].new_ring) {
1414 /* Attempt to use the ring cache */
1415 if (virt_dev->num_rings_cached == 0)
1416 return -ENOMEM;
1417 virt_dev->eps[ep_index].new_ring =
1418 virt_dev->ring_cache[virt_dev->num_rings_cached];
1419 virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
1420 virt_dev->num_rings_cached--;
Andiry Xu7e393a82011-09-23 14:19:54 -07001421 xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring,
Andiry Xu186a7ef2012-03-05 17:49:36 +08001422 1, type);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08001423 }
Andiry Xud18240d2010-07-22 15:23:25 -07001424 virt_dev->eps[ep_index].skip = false;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001425 ep_ring = virt_dev->eps[ep_index].new_ring;
Matt Evans28ccd292011-03-29 13:40:46 +11001426 ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma | ep_ring->cycle_state);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001427
Matt Evans28ccd292011-03-29 13:40:46 +11001428 ep_ctx->ep_info = cpu_to_le32(xhci_get_endpoint_interval(udev, ep)
1429 | EP_MULT(xhci_get_endpoint_mult(udev, ep)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001430
1431 /* FIXME dig Mult and streams info out of ep companion desc */
1432
Sarah Sharp47692d12009-07-27 12:04:27 -07001433 /* Allow 3 retries for everything but isoc;
Andiry Xu7b1fc2e2011-05-05 18:14:00 +08001434 * CErr shall be set to 0 for Isoch endpoints.
Sarah Sharp47692d12009-07-27 12:04:27 -07001435 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07001436 if (!usb_endpoint_xfer_isoc(&ep->desc))
Matt Evans28ccd292011-03-29 13:40:46 +11001437 ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(3));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001438 else
Andiry Xu7b1fc2e2011-05-05 18:14:00 +08001439 ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(0));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001440
Matt Evans28ccd292011-03-29 13:40:46 +11001441 ep_ctx->ep_info2 |= cpu_to_le32(xhci_get_endpoint_type(udev, ep));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001442
1443 /* Set the max packet size and max burst */
1444 switch (udev->speed) {
1445 case USB_SPEED_SUPER:
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001446 max_packet = usb_endpoint_maxp(&ep->desc);
Matt Evans28ccd292011-03-29 13:40:46 +11001447 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet));
Sarah Sharpb10de142009-04-27 19:58:50 -07001448 /* dig out max burst from ep companion desc */
Alan Stern842f1692010-04-30 12:44:46 -04001449 max_packet = ep->ss_ep_comp.bMaxBurst;
Matt Evans28ccd292011-03-29 13:40:46 +11001450 ep_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(max_packet));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001451 break;
1452 case USB_SPEED_HIGH:
1453 /* bits 11:12 specify the number of additional transaction
1454 * opportunities per microframe (USB 2.0, section 9.6.6)
1455 */
1456 if (usb_endpoint_xfer_isoc(&ep->desc) ||
1457 usb_endpoint_xfer_int(&ep->desc)) {
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001458 max_burst = (usb_endpoint_maxp(&ep->desc)
Matt Evans28ccd292011-03-29 13:40:46 +11001459 & 0x1800) >> 11;
1460 ep_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(max_burst));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001461 }
1462 /* Fall through */
1463 case USB_SPEED_FULL:
1464 case USB_SPEED_LOW:
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001465 max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
Matt Evans28ccd292011-03-29 13:40:46 +11001466 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001467 break;
1468 default:
1469 BUG();
1470 }
Sarah Sharp9238f252010-04-16 08:07:27 -07001471 max_esit_payload = xhci_get_max_esit_payload(xhci, udev, ep);
Matt Evans28ccd292011-03-29 13:40:46 +11001472 ep_ctx->tx_info = cpu_to_le32(MAX_ESIT_PAYLOAD_FOR_EP(max_esit_payload));
Sarah Sharp9238f252010-04-16 08:07:27 -07001473
1474 /*
1475 * XXX no idea how to calculate the average TRB buffer length for bulk
1476 * endpoints, as the driver gives us no clue how big each scatter gather
1477 * list entry (or buffer) is going to be.
1478 *
1479 * For isochronous and interrupt endpoints, we set it to the max
1480 * available, until we have new API in the USB core to allow drivers to
1481 * declare how much bandwidth they actually need.
1482 *
1483 * Normally, it would be calculated by taking the total of the buffer
1484 * lengths in the TD and then dividing by the number of TRBs in a TD,
1485 * including link TRBs, No-op TRBs, and Event data TRBs. Since we don't
1486 * use Event Data TRBs, and we don't chain in a link TRB on short
1487 * transfers, we're basically dividing by 1.
Andiry Xu51eb01a2011-05-05 18:13:58 +08001488 *
1489 * xHCI 1.0 specification indicates that the Average TRB Length should
1490 * be set to 8 for control endpoints.
Sarah Sharp9238f252010-04-16 08:07:27 -07001491 */
Andiry Xu51eb01a2011-05-05 18:13:58 +08001492 if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version == 0x100)
1493 ep_ctx->tx_info |= cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(8));
1494 else
1495 ep_ctx->tx_info |=
1496 cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(max_esit_payload));
Sarah Sharp9238f252010-04-16 08:07:27 -07001497
Sarah Sharpf94e01862009-04-27 19:58:38 -07001498 /* FIXME Debug endpoint context */
1499 return 0;
1500}
1501
1502void xhci_endpoint_zero(struct xhci_hcd *xhci,
1503 struct xhci_virt_device *virt_dev,
1504 struct usb_host_endpoint *ep)
1505{
1506 unsigned int ep_index;
1507 struct xhci_ep_ctx *ep_ctx;
1508
1509 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001510 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001511
1512 ep_ctx->ep_info = 0;
1513 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001514 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001515 ep_ctx->tx_info = 0;
1516 /* Don't free the endpoint ring until the set interface or configuration
1517 * request succeeds.
1518 */
1519}
1520
Sarah Sharp9af5d712011-09-02 11:05:48 -07001521void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info)
1522{
1523 bw_info->ep_interval = 0;
1524 bw_info->mult = 0;
1525 bw_info->num_packets = 0;
1526 bw_info->max_packet_size = 0;
1527 bw_info->type = 0;
1528 bw_info->max_esit_payload = 0;
1529}
1530
1531void xhci_update_bw_info(struct xhci_hcd *xhci,
1532 struct xhci_container_ctx *in_ctx,
1533 struct xhci_input_control_ctx *ctrl_ctx,
1534 struct xhci_virt_device *virt_dev)
1535{
1536 struct xhci_bw_info *bw_info;
1537 struct xhci_ep_ctx *ep_ctx;
1538 unsigned int ep_type;
1539 int i;
1540
1541 for (i = 1; i < 31; ++i) {
1542 bw_info = &virt_dev->eps[i].bw_info;
1543
1544 /* We can't tell what endpoint type is being dropped, but
1545 * unconditionally clearing the bandwidth info for non-periodic
1546 * endpoints should be harmless because the info will never be
1547 * set in the first place.
1548 */
1549 if (!EP_IS_ADDED(ctrl_ctx, i) && EP_IS_DROPPED(ctrl_ctx, i)) {
1550 /* Dropped endpoint */
1551 xhci_clear_endpoint_bw_info(bw_info);
1552 continue;
1553 }
1554
1555 if (EP_IS_ADDED(ctrl_ctx, i)) {
1556 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, i);
1557 ep_type = CTX_TO_EP_TYPE(le32_to_cpu(ep_ctx->ep_info2));
1558
1559 /* Ignore non-periodic endpoints */
1560 if (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
1561 ep_type != ISOC_IN_EP &&
1562 ep_type != INT_IN_EP)
1563 continue;
1564
1565 /* Added or changed endpoint */
1566 bw_info->ep_interval = CTX_TO_EP_INTERVAL(
1567 le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp170c0262011-09-13 16:41:12 -07001568 /* Number of packets and mult are zero-based in the
1569 * input context, but we want one-based for the
1570 * interval table.
Sarah Sharp9af5d712011-09-02 11:05:48 -07001571 */
Sarah Sharp170c0262011-09-13 16:41:12 -07001572 bw_info->mult = CTX_TO_EP_MULT(
1573 le32_to_cpu(ep_ctx->ep_info)) + 1;
Sarah Sharp9af5d712011-09-02 11:05:48 -07001574 bw_info->num_packets = CTX_TO_MAX_BURST(
1575 le32_to_cpu(ep_ctx->ep_info2)) + 1;
1576 bw_info->max_packet_size = MAX_PACKET_DECODED(
1577 le32_to_cpu(ep_ctx->ep_info2));
1578 bw_info->type = ep_type;
1579 bw_info->max_esit_payload = CTX_TO_MAX_ESIT_PAYLOAD(
1580 le32_to_cpu(ep_ctx->tx_info));
1581 }
1582 }
1583}
1584
Sarah Sharpf2217e82009-08-07 14:04:43 -07001585/* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
1586 * Useful when you want to change one particular aspect of the endpoint and then
1587 * issue a configure endpoint command.
1588 */
1589void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001590 struct xhci_container_ctx *in_ctx,
1591 struct xhci_container_ctx *out_ctx,
1592 unsigned int ep_index)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001593{
1594 struct xhci_ep_ctx *out_ep_ctx;
1595 struct xhci_ep_ctx *in_ep_ctx;
1596
Sarah Sharp913a8a32009-09-04 10:53:13 -07001597 out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1598 in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001599
1600 in_ep_ctx->ep_info = out_ep_ctx->ep_info;
1601 in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
1602 in_ep_ctx->deq = out_ep_ctx->deq;
1603 in_ep_ctx->tx_info = out_ep_ctx->tx_info;
1604}
1605
1606/* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
1607 * Useful when you want to change one particular aspect of the endpoint and then
1608 * issue a configure endpoint command. Only the context entries field matters,
1609 * but we'll copy the whole thing anyway.
1610 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001611void xhci_slot_copy(struct xhci_hcd *xhci,
1612 struct xhci_container_ctx *in_ctx,
1613 struct xhci_container_ctx *out_ctx)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001614{
1615 struct xhci_slot_ctx *in_slot_ctx;
1616 struct xhci_slot_ctx *out_slot_ctx;
1617
Sarah Sharp913a8a32009-09-04 10:53:13 -07001618 in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
1619 out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001620
1621 in_slot_ctx->dev_info = out_slot_ctx->dev_info;
1622 in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
1623 in_slot_ctx->tt_info = out_slot_ctx->tt_info;
1624 in_slot_ctx->dev_state = out_slot_ctx->dev_state;
1625}
1626
John Youn254c80a2009-07-27 12:05:03 -07001627/* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
1628static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
1629{
1630 int i;
1631 struct device *dev = xhci_to_hcd(xhci)->self.controller;
1632 int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1633
1634 xhci_dbg(xhci, "Allocating %d scratchpad buffers\n", num_sp);
1635
1636 if (!num_sp)
1637 return 0;
1638
1639 xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
1640 if (!xhci->scratchpad)
1641 goto fail_sp;
1642
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001643 xhci->scratchpad->sp_array = dma_alloc_coherent(dev,
John Youn254c80a2009-07-27 12:05:03 -07001644 num_sp * sizeof(u64),
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001645 &xhci->scratchpad->sp_dma, flags);
John Youn254c80a2009-07-27 12:05:03 -07001646 if (!xhci->scratchpad->sp_array)
1647 goto fail_sp2;
1648
1649 xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
1650 if (!xhci->scratchpad->sp_buffers)
1651 goto fail_sp3;
1652
1653 xhci->scratchpad->sp_dma_buffers =
1654 kzalloc(sizeof(dma_addr_t) * num_sp, flags);
1655
1656 if (!xhci->scratchpad->sp_dma_buffers)
1657 goto fail_sp4;
1658
Matt Evans28ccd292011-03-29 13:40:46 +11001659 xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
John Youn254c80a2009-07-27 12:05:03 -07001660 for (i = 0; i < num_sp; i++) {
1661 dma_addr_t dma;
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001662 void *buf = dma_alloc_coherent(dev, xhci->page_size, &dma,
1663 flags);
John Youn254c80a2009-07-27 12:05:03 -07001664 if (!buf)
1665 goto fail_sp5;
1666
1667 xhci->scratchpad->sp_array[i] = dma;
1668 xhci->scratchpad->sp_buffers[i] = buf;
1669 xhci->scratchpad->sp_dma_buffers[i] = dma;
1670 }
1671
1672 return 0;
1673
1674 fail_sp5:
1675 for (i = i - 1; i >= 0; i--) {
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001676 dma_free_coherent(dev, xhci->page_size,
John Youn254c80a2009-07-27 12:05:03 -07001677 xhci->scratchpad->sp_buffers[i],
1678 xhci->scratchpad->sp_dma_buffers[i]);
1679 }
1680 kfree(xhci->scratchpad->sp_dma_buffers);
1681
1682 fail_sp4:
1683 kfree(xhci->scratchpad->sp_buffers);
1684
1685 fail_sp3:
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001686 dma_free_coherent(dev, num_sp * sizeof(u64),
John Youn254c80a2009-07-27 12:05:03 -07001687 xhci->scratchpad->sp_array,
1688 xhci->scratchpad->sp_dma);
1689
1690 fail_sp2:
1691 kfree(xhci->scratchpad);
1692 xhci->scratchpad = NULL;
1693
1694 fail_sp:
1695 return -ENOMEM;
1696}
1697
1698static void scratchpad_free(struct xhci_hcd *xhci)
1699{
1700 int num_sp;
1701 int i;
1702 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
1703
1704 if (!xhci->scratchpad)
1705 return;
1706
1707 num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1708
1709 for (i = 0; i < num_sp; i++) {
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001710 dma_free_coherent(&pdev->dev, xhci->page_size,
John Youn254c80a2009-07-27 12:05:03 -07001711 xhci->scratchpad->sp_buffers[i],
1712 xhci->scratchpad->sp_dma_buffers[i]);
1713 }
1714 kfree(xhci->scratchpad->sp_dma_buffers);
1715 kfree(xhci->scratchpad->sp_buffers);
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001716 dma_free_coherent(&pdev->dev, num_sp * sizeof(u64),
John Youn254c80a2009-07-27 12:05:03 -07001717 xhci->scratchpad->sp_array,
1718 xhci->scratchpad->sp_dma);
1719 kfree(xhci->scratchpad);
1720 xhci->scratchpad = NULL;
1721}
1722
Sarah Sharp913a8a32009-09-04 10:53:13 -07001723struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001724 bool allocate_in_ctx, bool allocate_completion,
1725 gfp_t mem_flags)
Sarah Sharp913a8a32009-09-04 10:53:13 -07001726{
1727 struct xhci_command *command;
1728
1729 command = kzalloc(sizeof(*command), mem_flags);
1730 if (!command)
1731 return NULL;
1732
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001733 if (allocate_in_ctx) {
1734 command->in_ctx =
1735 xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
1736 mem_flags);
1737 if (!command->in_ctx) {
1738 kfree(command);
1739 return NULL;
1740 }
Julia Lawall06e18292009-11-21 12:51:47 +01001741 }
Sarah Sharp913a8a32009-09-04 10:53:13 -07001742
1743 if (allocate_completion) {
1744 command->completion =
1745 kzalloc(sizeof(struct completion), mem_flags);
1746 if (!command->completion) {
1747 xhci_free_container_ctx(xhci, command->in_ctx);
Julia Lawall06e18292009-11-21 12:51:47 +01001748 kfree(command);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001749 return NULL;
1750 }
1751 init_completion(command->completion);
1752 }
1753
1754 command->status = 0;
1755 INIT_LIST_HEAD(&command->cmd_list);
1756 return command;
1757}
1758
Andiry Xu8e51adc2010-07-22 15:23:31 -07001759void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv)
1760{
Andiry Xu2ffdea22011-09-02 11:05:57 -07001761 if (urb_priv) {
1762 kfree(urb_priv->td[0]);
1763 kfree(urb_priv);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001764 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001765}
1766
Sarah Sharp913a8a32009-09-04 10:53:13 -07001767void xhci_free_command(struct xhci_hcd *xhci,
1768 struct xhci_command *command)
1769{
1770 xhci_free_container_ctx(xhci,
1771 command->in_ctx);
1772 kfree(command->completion);
1773 kfree(command);
1774}
1775
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001776void xhci_mem_cleanup(struct xhci_hcd *xhci)
1777{
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001778 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Andiry Xu95743232011-09-23 14:19:51 -07001779 struct dev_info *dev_info, *next;
Elric Fub92cc662012-06-27 16:31:12 +08001780 struct xhci_cd *cur_cd, *next_cd;
Andiry Xu95743232011-09-23 14:19:51 -07001781 unsigned long flags;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001782 int size;
Takashi Iwai32f1d2c2012-06-01 10:06:24 +02001783 int i, j, num_ports;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001784
1785 /* Free the Event Ring Segment Table and the actual Event Ring */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001786 size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
1787 if (xhci->erst.entries)
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001788 dma_free_coherent(&pdev->dev, size,
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001789 xhci->erst.entries, xhci->erst.erst_dma_addr);
1790 xhci->erst.entries = NULL;
1791 xhci_dbg(xhci, "Freed ERST\n");
1792 if (xhci->event_ring)
1793 xhci_ring_free(xhci, xhci->event_ring);
1794 xhci->event_ring = NULL;
1795 xhci_dbg(xhci, "Freed event ring\n");
1796
Sarah Sharpdbc33302012-05-08 07:32:03 -07001797 if (xhci->lpm_command)
1798 xhci_free_command(xhci, xhci->lpm_command);
Sarah Sharp33b28312012-05-08 07:09:26 -07001799 xhci->cmd_ring_reserved_trbs = 0;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001800 if (xhci->cmd_ring)
1801 xhci_ring_free(xhci, xhci->cmd_ring);
1802 xhci->cmd_ring = NULL;
1803 xhci_dbg(xhci, "Freed command ring\n");
Elric Fub92cc662012-06-27 16:31:12 +08001804 list_for_each_entry_safe(cur_cd, next_cd,
1805 &xhci->cancel_cmd_list, cancel_cmd_list) {
1806 list_del(&cur_cd->cancel_cmd_list);
1807 kfree(cur_cd);
1808 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001809
1810 for (i = 1; i < MAX_HC_SLOTS; ++i)
1811 xhci_free_virt_device(xhci, i);
1812
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001813 if (xhci->segment_pool)
1814 dma_pool_destroy(xhci->segment_pool);
1815 xhci->segment_pool = NULL;
1816 xhci_dbg(xhci, "Freed segment pool\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001817
1818 if (xhci->device_pool)
1819 dma_pool_destroy(xhci->device_pool);
1820 xhci->device_pool = NULL;
1821 xhci_dbg(xhci, "Freed device context pool\n");
1822
Sarah Sharp8df75f42010-04-02 15:34:16 -07001823 if (xhci->small_streams_pool)
1824 dma_pool_destroy(xhci->small_streams_pool);
1825 xhci->small_streams_pool = NULL;
1826 xhci_dbg(xhci, "Freed small stream array pool\n");
1827
1828 if (xhci->medium_streams_pool)
1829 dma_pool_destroy(xhci->medium_streams_pool);
1830 xhci->medium_streams_pool = NULL;
1831 xhci_dbg(xhci, "Freed medium stream array pool\n");
1832
Sarah Sharpa74588f2009-04-27 19:53:42 -07001833 if (xhci->dcbaa)
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001834 dma_free_coherent(&pdev->dev, sizeof(*xhci->dcbaa),
Sarah Sharpa74588f2009-04-27 19:53:42 -07001835 xhci->dcbaa, xhci->dcbaa->dma);
1836 xhci->dcbaa = NULL;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001837
Sarah Sharp5294bea2009-11-04 11:22:19 -08001838 scratchpad_free(xhci);
Sarah Sharpda6699c2010-10-26 16:47:13 -07001839
Andiry Xu95743232011-09-23 14:19:51 -07001840 spin_lock_irqsave(&xhci->lock, flags);
1841 list_for_each_entry_safe(dev_info, next, &xhci->lpm_failed_devs, list) {
1842 list_del(&dev_info->list);
1843 kfree(dev_info);
1844 }
1845 spin_unlock_irqrestore(&xhci->lock, flags);
1846
Takashi Iwai32f1d2c2012-06-01 10:06:24 +02001847 num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1848 for (i = 0; i < num_ports; i++) {
1849 struct xhci_interval_bw_table *bwt = &xhci->rh_bw[i].bw_table;
1850 for (j = 0; j < XHCI_MAX_INTERVAL; j++) {
1851 struct list_head *ep = &bwt->interval_bw[j].endpoints;
1852 while (!list_empty(ep))
1853 list_del_init(ep->next);
Oliver Neukumf8a9e722012-05-10 10:19:21 +02001854 }
1855 }
1856
Takashi Iwai32f1d2c2012-06-01 10:06:24 +02001857 for (i = 0; i < num_ports; i++) {
1858 struct xhci_tt_bw_info *tt, *n;
1859 list_for_each_entry_safe(tt, n, &xhci->rh_bw[i].tts, tt_list) {
1860 list_del(&tt->tt_list);
1861 kfree(tt);
1862 }
Oliver Neukumf8a9e722012-05-10 10:19:21 +02001863 }
1864
Sarah Sharpda6699c2010-10-26 16:47:13 -07001865 xhci->num_usb2_ports = 0;
1866 xhci->num_usb3_ports = 0;
Oliver Neukumf8a9e722012-05-10 10:19:21 +02001867 xhci->num_active_eps = 0;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001868 kfree(xhci->usb2_ports);
1869 kfree(xhci->usb3_ports);
1870 kfree(xhci->port_array);
Sarah Sharp839c8172011-09-02 11:05:47 -07001871 kfree(xhci->rh_bw);
Sarah Sharpda6699c2010-10-26 16:47:13 -07001872
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001873 xhci->page_size = 0;
1874 xhci->page_shift = 0;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001875 xhci->bus_state[0].bus_suspended = 0;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001876 xhci->bus_state[1].bus_suspended = 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001877}
1878
Sarah Sharp6648f292009-11-09 13:35:23 -08001879static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
1880 struct xhci_segment *input_seg,
1881 union xhci_trb *start_trb,
1882 union xhci_trb *end_trb,
1883 dma_addr_t input_dma,
1884 struct xhci_segment *result_seg,
1885 char *test_name, int test_number)
1886{
1887 unsigned long long start_dma;
1888 unsigned long long end_dma;
1889 struct xhci_segment *seg;
1890
1891 start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
1892 end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
1893
1894 seg = trb_in_td(input_seg, start_trb, end_trb, input_dma);
1895 if (seg != result_seg) {
1896 xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
1897 test_name, test_number);
1898 xhci_warn(xhci, "Tested TRB math w/ seg %p and "
1899 "input DMA 0x%llx\n",
1900 input_seg,
1901 (unsigned long long) input_dma);
1902 xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
1903 "ending TRB %p (0x%llx DMA)\n",
1904 start_trb, start_dma,
1905 end_trb, end_dma);
1906 xhci_warn(xhci, "Expected seg %p, got seg %p\n",
1907 result_seg, seg);
1908 return -1;
1909 }
1910 return 0;
1911}
1912
1913/* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
1914static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci, gfp_t mem_flags)
1915{
1916 struct {
1917 dma_addr_t input_dma;
1918 struct xhci_segment *result_seg;
1919 } simple_test_vector [] = {
1920 /* A zeroed DMA field should fail */
1921 { 0, NULL },
1922 /* One TRB before the ring start should fail */
1923 { xhci->event_ring->first_seg->dma - 16, NULL },
1924 /* One byte before the ring start should fail */
1925 { xhci->event_ring->first_seg->dma - 1, NULL },
1926 /* Starting TRB should succeed */
1927 { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
1928 /* Ending TRB should succeed */
1929 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
1930 xhci->event_ring->first_seg },
1931 /* One byte after the ring end should fail */
1932 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
1933 /* One TRB after the ring end should fail */
1934 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
1935 /* An address of all ones should fail */
1936 { (dma_addr_t) (~0), NULL },
1937 };
1938 struct {
1939 struct xhci_segment *input_seg;
1940 union xhci_trb *start_trb;
1941 union xhci_trb *end_trb;
1942 dma_addr_t input_dma;
1943 struct xhci_segment *result_seg;
1944 } complex_test_vector [] = {
1945 /* Test feeding a valid DMA address from a different ring */
1946 { .input_seg = xhci->event_ring->first_seg,
1947 .start_trb = xhci->event_ring->first_seg->trbs,
1948 .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1949 .input_dma = xhci->cmd_ring->first_seg->dma,
1950 .result_seg = NULL,
1951 },
1952 /* Test feeding a valid end TRB from a different ring */
1953 { .input_seg = xhci->event_ring->first_seg,
1954 .start_trb = xhci->event_ring->first_seg->trbs,
1955 .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1956 .input_dma = xhci->cmd_ring->first_seg->dma,
1957 .result_seg = NULL,
1958 },
1959 /* Test feeding a valid start and end TRB from a different ring */
1960 { .input_seg = xhci->event_ring->first_seg,
1961 .start_trb = xhci->cmd_ring->first_seg->trbs,
1962 .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1963 .input_dma = xhci->cmd_ring->first_seg->dma,
1964 .result_seg = NULL,
1965 },
1966 /* TRB in this ring, but after this TD */
1967 { .input_seg = xhci->event_ring->first_seg,
1968 .start_trb = &xhci->event_ring->first_seg->trbs[0],
1969 .end_trb = &xhci->event_ring->first_seg->trbs[3],
1970 .input_dma = xhci->event_ring->first_seg->dma + 4*16,
1971 .result_seg = NULL,
1972 },
1973 /* TRB in this ring, but before this TD */
1974 { .input_seg = xhci->event_ring->first_seg,
1975 .start_trb = &xhci->event_ring->first_seg->trbs[3],
1976 .end_trb = &xhci->event_ring->first_seg->trbs[6],
1977 .input_dma = xhci->event_ring->first_seg->dma + 2*16,
1978 .result_seg = NULL,
1979 },
1980 /* TRB in this ring, but after this wrapped TD */
1981 { .input_seg = xhci->event_ring->first_seg,
1982 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
1983 .end_trb = &xhci->event_ring->first_seg->trbs[1],
1984 .input_dma = xhci->event_ring->first_seg->dma + 2*16,
1985 .result_seg = NULL,
1986 },
1987 /* TRB in this ring, but before this wrapped TD */
1988 { .input_seg = xhci->event_ring->first_seg,
1989 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
1990 .end_trb = &xhci->event_ring->first_seg->trbs[1],
1991 .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
1992 .result_seg = NULL,
1993 },
1994 /* TRB not in this ring, and we have a wrapped TD */
1995 { .input_seg = xhci->event_ring->first_seg,
1996 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
1997 .end_trb = &xhci->event_ring->first_seg->trbs[1],
1998 .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
1999 .result_seg = NULL,
2000 },
2001 };
2002
2003 unsigned int num_tests;
2004 int i, ret;
2005
Kulikov Vasiliye10fa472010-06-28 15:55:46 +04002006 num_tests = ARRAY_SIZE(simple_test_vector);
Sarah Sharp6648f292009-11-09 13:35:23 -08002007 for (i = 0; i < num_tests; i++) {
2008 ret = xhci_test_trb_in_td(xhci,
2009 xhci->event_ring->first_seg,
2010 xhci->event_ring->first_seg->trbs,
2011 &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2012 simple_test_vector[i].input_dma,
2013 simple_test_vector[i].result_seg,
2014 "Simple", i);
2015 if (ret < 0)
2016 return ret;
2017 }
2018
Kulikov Vasiliye10fa472010-06-28 15:55:46 +04002019 num_tests = ARRAY_SIZE(complex_test_vector);
Sarah Sharp6648f292009-11-09 13:35:23 -08002020 for (i = 0; i < num_tests; i++) {
2021 ret = xhci_test_trb_in_td(xhci,
2022 complex_test_vector[i].input_seg,
2023 complex_test_vector[i].start_trb,
2024 complex_test_vector[i].end_trb,
2025 complex_test_vector[i].input_dma,
2026 complex_test_vector[i].result_seg,
2027 "Complex", i);
2028 if (ret < 0)
2029 return ret;
2030 }
2031 xhci_dbg(xhci, "TRB math tests passed.\n");
2032 return 0;
2033}
2034
Sarah Sharp257d5852010-07-29 22:12:56 -07002035static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
2036{
2037 u64 temp;
2038 dma_addr_t deq;
2039
2040 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2041 xhci->event_ring->dequeue);
2042 if (deq == 0 && !in_interrupt())
2043 xhci_warn(xhci, "WARN something wrong with SW event ring "
2044 "dequeue ptr.\n");
2045 /* Update HC event ring dequeue pointer */
2046 temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2047 temp &= ERST_PTR_MASK;
2048 /* Don't clear the EHB bit (which is RW1C) because
2049 * there might be more events to service.
2050 */
2051 temp &= ~ERST_EHB;
2052 xhci_dbg(xhci, "// Write event ring dequeue pointer, "
2053 "preserving EHB bit\n");
2054 xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
2055 &xhci->ir_set->erst_dequeue);
2056}
2057
Sarah Sharpda6699c2010-10-26 16:47:13 -07002058static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
Matt Evans28ccd292011-03-29 13:40:46 +11002059 __le32 __iomem *addr, u8 major_revision)
Sarah Sharpda6699c2010-10-26 16:47:13 -07002060{
2061 u32 temp, port_offset, port_count;
2062 int i;
2063
2064 if (major_revision > 0x03) {
2065 xhci_warn(xhci, "Ignoring unknown port speed, "
2066 "Ext Cap %p, revision = 0x%x\n",
2067 addr, major_revision);
2068 /* Ignoring port protocol we can't understand. FIXME */
2069 return;
2070 }
2071
2072 /* Port offset and count in the third dword, see section 7.2 */
2073 temp = xhci_readl(xhci, addr + 2);
2074 port_offset = XHCI_EXT_PORT_OFF(temp);
2075 port_count = XHCI_EXT_PORT_COUNT(temp);
2076 xhci_dbg(xhci, "Ext Cap %p, port offset = %u, "
2077 "count = %u, revision = 0x%x\n",
2078 addr, port_offset, port_count, major_revision);
2079 /* Port count includes the current port offset */
2080 if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
2081 /* WTF? "Valid values are ‘1’ to MaxPorts" */
2082 return;
Andiry Xufc71ff72011-09-23 14:19:51 -07002083
2084 /* Check the host's USB2 LPM capability */
2085 if ((xhci->hci_version == 0x96) && (major_revision != 0x03) &&
2086 (temp & XHCI_L1C)) {
2087 xhci_dbg(xhci, "xHCI 0.96: support USB2 software lpm\n");
2088 xhci->sw_lpm_support = 1;
2089 }
2090
2091 if ((xhci->hci_version >= 0x100) && (major_revision != 0x03)) {
2092 xhci_dbg(xhci, "xHCI 1.0: support USB2 software lpm\n");
2093 xhci->sw_lpm_support = 1;
2094 if (temp & XHCI_HLC) {
2095 xhci_dbg(xhci, "xHCI 1.0: support USB2 hardware lpm\n");
2096 xhci->hw_lpm_support = 1;
2097 }
2098 }
2099
Sarah Sharpda6699c2010-10-26 16:47:13 -07002100 port_offset--;
2101 for (i = port_offset; i < (port_offset + port_count); i++) {
2102 /* Duplicate entry. Ignore the port if the revisions differ. */
2103 if (xhci->port_array[i] != 0) {
2104 xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
2105 " port %u\n", addr, i);
2106 xhci_warn(xhci, "Port was marked as USB %u, "
2107 "duplicated as USB %u\n",
2108 xhci->port_array[i], major_revision);
2109 /* Only adjust the roothub port counts if we haven't
2110 * found a similar duplicate.
2111 */
2112 if (xhci->port_array[i] != major_revision &&
Dan Carpenter22e04872011-03-17 22:39:49 +03002113 xhci->port_array[i] != DUPLICATE_ENTRY) {
Sarah Sharpda6699c2010-10-26 16:47:13 -07002114 if (xhci->port_array[i] == 0x03)
2115 xhci->num_usb3_ports--;
2116 else
2117 xhci->num_usb2_ports--;
Dan Carpenter22e04872011-03-17 22:39:49 +03002118 xhci->port_array[i] = DUPLICATE_ENTRY;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002119 }
2120 /* FIXME: Should we disable the port? */
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002121 continue;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002122 }
2123 xhci->port_array[i] = major_revision;
2124 if (major_revision == 0x03)
2125 xhci->num_usb3_ports++;
2126 else
2127 xhci->num_usb2_ports++;
2128 }
2129 /* FIXME: Should we disable ports not in the Extended Capabilities? */
2130}
2131
2132/*
2133 * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
2134 * specify what speeds each port is supposed to be. We can't count on the port
2135 * speed bits in the PORTSC register being correct until a device is connected,
2136 * but we need to set up the two fake roothubs with the correct number of USB
2137 * 3.0 and USB 2.0 ports at host controller initialization time.
2138 */
2139static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
2140{
Matt Evans28ccd292011-03-29 13:40:46 +11002141 __le32 __iomem *addr;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002142 u32 offset;
2143 unsigned int num_ports;
Sarah Sharp2e279802011-09-02 11:05:50 -07002144 int i, j, port_index;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002145
2146 addr = &xhci->cap_regs->hcc_params;
2147 offset = XHCI_HCC_EXT_CAPS(xhci_readl(xhci, addr));
2148 if (offset == 0) {
2149 xhci_err(xhci, "No Extended Capability registers, "
2150 "unable to set up roothub.\n");
2151 return -ENODEV;
2152 }
2153
2154 num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
2155 xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
2156 if (!xhci->port_array)
2157 return -ENOMEM;
2158
Sarah Sharp839c8172011-09-02 11:05:47 -07002159 xhci->rh_bw = kzalloc(sizeof(*xhci->rh_bw)*num_ports, flags);
2160 if (!xhci->rh_bw)
2161 return -ENOMEM;
Sarah Sharp2e279802011-09-02 11:05:50 -07002162 for (i = 0; i < num_ports; i++) {
2163 struct xhci_interval_bw_table *bw_table;
2164
Sarah Sharp839c8172011-09-02 11:05:47 -07002165 INIT_LIST_HEAD(&xhci->rh_bw[i].tts);
Sarah Sharp2e279802011-09-02 11:05:50 -07002166 bw_table = &xhci->rh_bw[i].bw_table;
2167 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
2168 INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
2169 }
Sarah Sharp839c8172011-09-02 11:05:47 -07002170
Sarah Sharpda6699c2010-10-26 16:47:13 -07002171 /*
2172 * For whatever reason, the first capability offset is from the
2173 * capability register base, not from the HCCPARAMS register.
2174 * See section 5.3.6 for offset calculation.
2175 */
2176 addr = &xhci->cap_regs->hc_capbase + offset;
2177 while (1) {
2178 u32 cap_id;
2179
2180 cap_id = xhci_readl(xhci, addr);
2181 if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
2182 xhci_add_in_port(xhci, num_ports, addr,
2183 (u8) XHCI_EXT_PORT_MAJOR(cap_id));
2184 offset = XHCI_EXT_CAPS_NEXT(cap_id);
2185 if (!offset || (xhci->num_usb2_ports + xhci->num_usb3_ports)
2186 == num_ports)
2187 break;
2188 /*
2189 * Once you're into the Extended Capabilities, the offset is
2190 * always relative to the register holding the offset.
2191 */
2192 addr += offset;
2193 }
2194
2195 if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
2196 xhci_warn(xhci, "No ports on the roothubs?\n");
2197 return -ENODEV;
2198 }
2199 xhci_dbg(xhci, "Found %u USB 2.0 ports and %u USB 3.0 ports.\n",
2200 xhci->num_usb2_ports, xhci->num_usb3_ports);
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002201
2202 /* Place limits on the number of roothub ports so that the hub
2203 * descriptors aren't longer than the USB core will allocate.
2204 */
2205 if (xhci->num_usb3_ports > 15) {
2206 xhci_dbg(xhci, "Limiting USB 3.0 roothub ports to 15.\n");
2207 xhci->num_usb3_ports = 15;
2208 }
2209 if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
2210 xhci_dbg(xhci, "Limiting USB 2.0 roothub ports to %u.\n",
2211 USB_MAXCHILDREN);
2212 xhci->num_usb2_ports = USB_MAXCHILDREN;
2213 }
2214
Sarah Sharpda6699c2010-10-26 16:47:13 -07002215 /*
2216 * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
2217 * Not sure how the USB core will handle a hub with no ports...
2218 */
2219 if (xhci->num_usb2_ports) {
2220 xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
2221 xhci->num_usb2_ports, flags);
2222 if (!xhci->usb2_ports)
2223 return -ENOMEM;
2224
2225 port_index = 0;
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002226 for (i = 0; i < num_ports; i++) {
2227 if (xhci->port_array[i] == 0x03 ||
2228 xhci->port_array[i] == 0 ||
Dan Carpenter22e04872011-03-17 22:39:49 +03002229 xhci->port_array[i] == DUPLICATE_ENTRY)
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002230 continue;
2231
2232 xhci->usb2_ports[port_index] =
2233 &xhci->op_regs->port_status_base +
2234 NUM_PORT_REGS*i;
2235 xhci_dbg(xhci, "USB 2.0 port at index %u, "
2236 "addr = %p\n", i,
2237 xhci->usb2_ports[port_index]);
2238 port_index++;
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002239 if (port_index == xhci->num_usb2_ports)
2240 break;
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002241 }
Sarah Sharpda6699c2010-10-26 16:47:13 -07002242 }
2243 if (xhci->num_usb3_ports) {
2244 xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
2245 xhci->num_usb3_ports, flags);
2246 if (!xhci->usb3_ports)
2247 return -ENOMEM;
2248
2249 port_index = 0;
2250 for (i = 0; i < num_ports; i++)
2251 if (xhci->port_array[i] == 0x03) {
2252 xhci->usb3_ports[port_index] =
2253 &xhci->op_regs->port_status_base +
2254 NUM_PORT_REGS*i;
2255 xhci_dbg(xhci, "USB 3.0 port at index %u, "
2256 "addr = %p\n", i,
2257 xhci->usb3_ports[port_index]);
2258 port_index++;
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002259 if (port_index == xhci->num_usb3_ports)
2260 break;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002261 }
2262 }
2263 return 0;
2264}
Sarah Sharp6648f292009-11-09 13:35:23 -08002265
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002266int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
2267{
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002268 dma_addr_t dma;
2269 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002270 unsigned int val, val2;
Sarah Sharp8e595a52009-07-27 12:03:31 -07002271 u64 val_64;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002272 struct xhci_segment *seg;
Sarah Sharp623bef92011-11-11 14:57:33 -08002273 u32 page_size, temp;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002274 int i;
2275
2276 page_size = xhci_readl(xhci, &xhci->op_regs->page_size);
2277 xhci_dbg(xhci, "Supported page size register = 0x%x\n", page_size);
2278 for (i = 0; i < 16; i++) {
2279 if ((0x1 & page_size) != 0)
2280 break;
2281 page_size = page_size >> 1;
2282 }
2283 if (i < 16)
2284 xhci_dbg(xhci, "Supported page size of %iK\n", (1 << (i+12)) / 1024);
2285 else
2286 xhci_warn(xhci, "WARN: no supported page size\n");
2287 /* Use 4K pages, since that's common and the minimum the HC supports */
2288 xhci->page_shift = 12;
2289 xhci->page_size = 1 << xhci->page_shift;
2290 xhci_dbg(xhci, "HCD page size set to %iK\n", xhci->page_size / 1024);
2291
2292 /*
2293 * Program the Number of Device Slots Enabled field in the CONFIG
2294 * register with the max value of slots the HC can handle.
2295 */
2296 val = HCS_MAX_SLOTS(xhci_readl(xhci, &xhci->cap_regs->hcs_params1));
2297 xhci_dbg(xhci, "// xHC can handle at most %d device slots.\n",
2298 (unsigned int) val);
2299 val2 = xhci_readl(xhci, &xhci->op_regs->config_reg);
2300 val |= (val2 & ~HCS_SLOTS_MASK);
2301 xhci_dbg(xhci, "// Setting Max device slots reg = 0x%x.\n",
2302 (unsigned int) val);
2303 xhci_writel(xhci, val, &xhci->op_regs->config_reg);
2304
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002305 /*
Sarah Sharpa74588f2009-04-27 19:53:42 -07002306 * Section 5.4.8 - doorbell array must be
2307 * "physically contiguous and 64-byte (cache line) aligned".
2308 */
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07002309 xhci->dcbaa = dma_alloc_coherent(dev, sizeof(*xhci->dcbaa), &dma,
2310 GFP_KERNEL);
Sarah Sharpa74588f2009-04-27 19:53:42 -07002311 if (!xhci->dcbaa)
2312 goto fail;
2313 memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
2314 xhci->dcbaa->dma = dma;
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002315 xhci_dbg(xhci, "// Device context base array address = 0x%llx (DMA), %p (virt)\n",
2316 (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
Sarah Sharp8e595a52009-07-27 12:03:31 -07002317 xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
Sarah Sharpa74588f2009-04-27 19:53:42 -07002318
2319 /*
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002320 * Initialize the ring segment pool. The ring must be a contiguous
2321 * structure comprised of TRBs. The TRBs must be 16 byte aligned,
2322 * however, the command ring segment needs 64-byte aligned segments,
2323 * so we pick the greater alignment need.
2324 */
2325 xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
2326 SEGMENT_SIZE, 64, xhci->page_size);
John Yound115b042009-07-27 12:05:15 -07002327
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002328 /* See Table 46 and Note on Figure 55 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002329 xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
John Yound115b042009-07-27 12:05:15 -07002330 2112, 64, xhci->page_size);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002331 if (!xhci->segment_pool || !xhci->device_pool)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002332 goto fail;
2333
Sarah Sharp8df75f42010-04-02 15:34:16 -07002334 /* Linear stream context arrays don't have any boundary restrictions,
2335 * and only need to be 16-byte aligned.
2336 */
2337 xhci->small_streams_pool =
2338 dma_pool_create("xHCI 256 byte stream ctx arrays",
2339 dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
2340 xhci->medium_streams_pool =
2341 dma_pool_create("xHCI 1KB stream ctx arrays",
2342 dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
2343 /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07002344 * will be allocated with dma_alloc_coherent()
Sarah Sharp8df75f42010-04-02 15:34:16 -07002345 */
2346
2347 if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
2348 goto fail;
2349
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002350 /* Set up the command ring to have one segments for now. */
Andiry Xu186a7ef2012-03-05 17:49:36 +08002351 xhci->cmd_ring = xhci_ring_alloc(xhci, 1, 1, TYPE_COMMAND, flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002352 if (!xhci->cmd_ring)
2353 goto fail;
Elric Fub92cc662012-06-27 16:31:12 +08002354 INIT_LIST_HEAD(&xhci->cancel_cmd_list);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002355 xhci_dbg(xhci, "Allocated command ring at %p\n", xhci->cmd_ring);
2356 xhci_dbg(xhci, "First segment DMA is 0x%llx\n",
2357 (unsigned long long)xhci->cmd_ring->first_seg->dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002358
2359 /* Set the address in the Command Ring Control register */
Sarah Sharp8e595a52009-07-27 12:03:31 -07002360 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
2361 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
2362 (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002363 xhci->cmd_ring->cycle_state;
Sarah Sharp8e595a52009-07-27 12:03:31 -07002364 xhci_dbg(xhci, "// Setting command ring address to 0x%x\n", val);
2365 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002366 xhci_dbg_cmd_ptrs(xhci);
2367
Sarah Sharpdbc33302012-05-08 07:32:03 -07002368 xhci->lpm_command = xhci_alloc_command(xhci, true, true, flags);
2369 if (!xhci->lpm_command)
2370 goto fail;
2371
2372 /* Reserve one command ring TRB for disabling LPM.
2373 * Since the USB core grabs the shared usb_bus bandwidth mutex before
2374 * disabling LPM, we only need to reserve one TRB for all devices.
2375 */
2376 xhci->cmd_ring_reserved_trbs++;
2377
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002378 val = xhci_readl(xhci, &xhci->cap_regs->db_off);
2379 val &= DBOFF_MASK;
2380 xhci_dbg(xhci, "// Doorbell array is located at offset 0x%x"
2381 " from cap regs base addr\n", val);
Dmitry Torokhovc50a00f2011-02-08 16:29:34 -08002382 xhci->dba = (void __iomem *) xhci->cap_regs + val;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002383 xhci_dbg_regs(xhci);
2384 xhci_print_run_regs(xhci);
2385 /* Set ir_set to interrupt register set 0 */
Dmitry Torokhovc50a00f2011-02-08 16:29:34 -08002386 xhci->ir_set = &xhci->run_regs->ir_set[0];
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002387
2388 /*
2389 * Event ring setup: Allocate a normal ring, but also setup
2390 * the event ring segment table (ERST). Section 4.9.3.
2391 */
2392 xhci_dbg(xhci, "// Allocating event ring\n");
Andiry Xu186a7ef2012-03-05 17:49:36 +08002393 xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, 1, TYPE_EVENT,
Andiry Xu7e393a82011-09-23 14:19:54 -07002394 flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002395 if (!xhci->event_ring)
2396 goto fail;
Sarah Sharp6648f292009-11-09 13:35:23 -08002397 if (xhci_check_trb_in_td_math(xhci, flags) < 0)
2398 goto fail;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002399
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07002400 xhci->erst.entries = dma_alloc_coherent(dev,
2401 sizeof(struct xhci_erst_entry) * ERST_NUM_SEGS, &dma,
2402 GFP_KERNEL);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002403 if (!xhci->erst.entries)
2404 goto fail;
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002405 xhci_dbg(xhci, "// Allocated event ring segment table at 0x%llx\n",
2406 (unsigned long long)dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002407
2408 memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
2409 xhci->erst.num_entries = ERST_NUM_SEGS;
2410 xhci->erst.erst_dma_addr = dma;
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002411 xhci_dbg(xhci, "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx\n",
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002412 xhci->erst.num_entries,
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002413 xhci->erst.entries,
2414 (unsigned long long)xhci->erst.erst_dma_addr);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002415
2416 /* set ring base address and size for each segment table entry */
2417 for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
2418 struct xhci_erst_entry *entry = &xhci->erst.entries[val];
Matt Evans28ccd292011-03-29 13:40:46 +11002419 entry->seg_addr = cpu_to_le64(seg->dma);
2420 entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002421 entry->rsvd = 0;
2422 seg = seg->next;
2423 }
2424
2425 /* set ERST count with the number of entries in the segment table */
2426 val = xhci_readl(xhci, &xhci->ir_set->erst_size);
2427 val &= ERST_SIZE_MASK;
2428 val |= ERST_NUM_SEGS;
2429 xhci_dbg(xhci, "// Write ERST size = %i to ir_set 0 (some bits preserved)\n",
2430 val);
2431 xhci_writel(xhci, val, &xhci->ir_set->erst_size);
2432
2433 xhci_dbg(xhci, "// Set ERST entries to point to event ring.\n");
2434 /* set the segment table base address */
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002435 xhci_dbg(xhci, "// Set ERST base address for ir_set 0 = 0x%llx\n",
2436 (unsigned long long)xhci->erst.erst_dma_addr);
Sarah Sharp8e595a52009-07-27 12:03:31 -07002437 val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
2438 val_64 &= ERST_PTR_MASK;
2439 val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
2440 xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002441
2442 /* Set the event ring dequeue address */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002443 xhci_set_hc_event_deq(xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002444 xhci_dbg(xhci, "Wrote ERST address to ir_set 0.\n");
Dmitry Torokhov09ece302011-02-08 16:29:33 -08002445 xhci_print_ir_set(xhci, 0);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002446
2447 /*
2448 * XXX: Might need to set the Interrupter Moderation Register to
2449 * something other than the default (~1ms minimum between interrupts).
2450 * See section 5.5.1.2.
2451 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002452 init_completion(&xhci->addr_dev);
2453 for (i = 0; i < MAX_HC_SLOTS; ++i)
Randy Dunlap326b4812010-04-19 08:53:50 -07002454 xhci->devs[i] = NULL;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08002455 for (i = 0; i < USB_MAXCHILDREN; ++i) {
Sarah Sharp20b67cf2010-12-15 12:47:14 -08002456 xhci->bus_state[0].resume_done[i] = 0;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08002457 xhci->bus_state[1].resume_done[i] = 0;
2458 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002459
John Youn254c80a2009-07-27 12:05:03 -07002460 if (scratchpad_alloc(xhci, flags))
2461 goto fail;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002462 if (xhci_setup_port_arrays(xhci, flags))
2463 goto fail;
John Youn254c80a2009-07-27 12:05:03 -07002464
Andiry Xu95743232011-09-23 14:19:51 -07002465 INIT_LIST_HEAD(&xhci->lpm_failed_devs);
2466
Sarah Sharp623bef92011-11-11 14:57:33 -08002467 /* Enable USB 3.0 device notifications for function remote wake, which
2468 * is necessary for allowing USB 3.0 devices to do remote wakeup from
2469 * U3 (device suspend).
2470 */
2471 temp = xhci_readl(xhci, &xhci->op_regs->dev_notification);
2472 temp &= ~DEV_NOTE_MASK;
2473 temp |= DEV_NOTE_FWAKE;
2474 xhci_writel(xhci, temp, &xhci->op_regs->dev_notification);
2475
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002476 return 0;
John Youn254c80a2009-07-27 12:05:03 -07002477
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002478fail:
2479 xhci_warn(xhci, "Couldn't initialize memory\n");
Sarah Sharp159e1fc2012-03-16 13:09:39 -07002480 xhci_halt(xhci);
2481 xhci_reset(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002482 xhci_mem_cleanup(xhci);
2483 return -ENOMEM;
2484}