blob: dabfa16fa2670cce9b24199603aaca798a766f3f [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbifc8bb912016-05-16 13:14:48 +030050#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030051
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070052/**
53 * dwc3_get_dr_mode - Validates and sets dr_mode
54 * @dwc: pointer to our context structure
55 */
56static int dwc3_get_dr_mode(struct dwc3 *dwc)
57{
58 enum usb_dr_mode mode;
59 struct device *dev = dwc->dev;
60 unsigned int hw_mode;
61
62 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
63 dwc->dr_mode = USB_DR_MODE_OTG;
64
65 mode = dwc->dr_mode;
66 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
67
68 switch (hw_mode) {
69 case DWC3_GHWPARAMS0_MODE_GADGET:
70 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
71 dev_err(dev,
72 "Controller does not support host mode.\n");
73 return -EINVAL;
74 }
75 mode = USB_DR_MODE_PERIPHERAL;
76 break;
77 case DWC3_GHWPARAMS0_MODE_HOST:
78 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
79 dev_err(dev,
80 "Controller does not support device mode.\n");
81 return -EINVAL;
82 }
83 mode = USB_DR_MODE_HOST;
84 break;
85 default:
86 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
87 mode = USB_DR_MODE_HOST;
88 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
89 mode = USB_DR_MODE_PERIPHERAL;
90 }
91
92 if (mode != dwc->dr_mode) {
93 dev_warn(dev,
94 "Configuration mismatch. dr_mode forced to %s\n",
95 mode == USB_DR_MODE_HOST ? "host" : "gadget");
96
97 dwc->dr_mode = mode;
98 }
99
100 return 0;
101}
102
Roger Quadros41ce1452017-04-04 12:49:18 +0300103static void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
104static int dwc3_event_buffers_setup(struct dwc3 *dwc);
105
106static void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode)
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100107{
108 u32 reg;
109
110 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
111 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
112 reg |= DWC3_GCTL_PRTCAPDIR(mode);
113 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Roger Quadros41ce1452017-04-04 12:49:18 +0300114}
Roger Quadros6b3261a2017-04-04 11:25:27 +0300115
Roger Quadros41ce1452017-04-04 12:49:18 +0300116static void __dwc3_set_mode(struct work_struct *work)
117{
118 struct dwc3 *dwc = work_to_dwc(work);
119 unsigned long flags;
120 int ret;
121
122 if (!dwc->desired_dr_role)
123 return;
124
125 if (dwc->desired_dr_role == dwc->current_dr_role)
126 return;
127
128 if (dwc->dr_mode != USB_DR_MODE_OTG)
129 return;
130
131 switch (dwc->current_dr_role) {
132 case DWC3_GCTL_PRTCAP_HOST:
133 dwc3_host_exit(dwc);
134 break;
135 case DWC3_GCTL_PRTCAP_DEVICE:
136 dwc3_gadget_exit(dwc);
137 dwc3_event_buffers_cleanup(dwc);
138 break;
139 default:
140 break;
141 }
142
143 spin_lock_irqsave(&dwc->lock, flags);
144
145 dwc3_set_prtcap(dwc, dwc->desired_dr_role);
146
147 dwc->current_dr_role = dwc->desired_dr_role;
148
149 spin_unlock_irqrestore(&dwc->lock, flags);
150
151 switch (dwc->desired_dr_role) {
152 case DWC3_GCTL_PRTCAP_HOST:
153 ret = dwc3_host_init(dwc);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300154 if (ret) {
Roger Quadros41ce1452017-04-04 12:49:18 +0300155 dev_err(dwc->dev, "failed to initialize host\n");
Felipe Balbi958d1a42017-06-05 17:22:10 +0300156 } else {
157 if (dwc->usb2_phy)
158 otg_set_vbus(dwc->usb2_phy->otg, true);
Manu Gautam644cbbc2017-09-27 16:49:22 +0530159 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
160 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300161 }
Roger Quadros41ce1452017-04-04 12:49:18 +0300162 break;
163 case DWC3_GCTL_PRTCAP_DEVICE:
164 dwc3_event_buffers_setup(dwc);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300165
166 if (dwc->usb2_phy)
167 otg_set_vbus(dwc->usb2_phy->otg, false);
Manu Gautam644cbbc2017-09-27 16:49:22 +0530168 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
169 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300170
Roger Quadros41ce1452017-04-04 12:49:18 +0300171 ret = dwc3_gadget_init(dwc);
172 if (ret)
173 dev_err(dwc->dev, "failed to initialize peripheral\n");
174 break;
175 default:
176 break;
177 }
178}
179
180void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
181{
182 unsigned long flags;
183
184 spin_lock_irqsave(&dwc->lock, flags);
185 dwc->desired_dr_role = mode;
186 spin_unlock_irqrestore(&dwc->lock, flags);
187
188 queue_work(system_power_efficient_wq, &dwc->drd_work);
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100189}
Felipe Balbi8300dd22011-10-18 13:54:01 +0300190
Felipe Balbicf6d8672016-04-14 15:03:39 +0300191u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
192{
193 struct dwc3 *dwc = dep->dwc;
194 u32 reg;
195
196 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
197 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
198 DWC3_GDBGFIFOSPACE_TYPE(type));
199
200 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
201
202 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
203}
204
Felipe Balbi72246da2011-08-19 18:10:58 +0300205/**
206 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
207 * @dwc: pointer to our context structure
208 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530209static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300210{
211 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +0200212 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530213 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300214
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300215 usb_phy_init(dwc->usb2_phy);
216 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530217 ret = phy_init(dwc->usb2_generic_phy);
218 if (ret < 0)
219 return ret;
220
221 ret = phy_init(dwc->usb3_generic_phy);
222 if (ret < 0) {
223 phy_exit(dwc->usb2_generic_phy);
224 return ret;
225 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300226
Felipe Balbif59dcab2016-03-11 10:51:52 +0200227 /*
228 * We're resetting only the device side because, if we're in host mode,
229 * XHCI driver will reset the host block. If dwc3 was configured for
230 * host-only mode, then we can return early.
231 */
232 if (dwc->dr_mode == USB_DR_MODE_HOST)
233 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300234
Felipe Balbif59dcab2016-03-11 10:51:52 +0200235 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
236 reg |= DWC3_DCTL_CSFTRST;
237 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300238
Felipe Balbif59dcab2016-03-11 10:51:52 +0200239 do {
240 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
241 if (!(reg & DWC3_DCTL_CSFTRST))
242 return 0;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530243
Felipe Balbif59dcab2016-03-11 10:51:52 +0200244 udelay(1);
245 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530246
Felipe Balbif59dcab2016-03-11 10:51:52 +0200247 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +0300248}
249
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530250/*
251 * dwc3_frame_length_adjustment - Adjusts frame length if required
252 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530253 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300254static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530255{
256 u32 reg;
257 u32 dft;
258
259 if (dwc->revision < DWC3_REVISION_250A)
260 return;
261
Felipe Balbibcdb3272016-05-16 10:42:23 +0300262 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530263 return;
264
265 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
266 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300267 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530268 "request value same as default, ignoring\n")) {
269 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300270 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530271 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
272 }
273}
274
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300275/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300276 * dwc3_free_one_event_buffer - Frees one event buffer
277 * @dwc: Pointer to our controller context structure
278 * @evt: Pointer to event buffer to be freed
279 */
280static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
281 struct dwc3_event_buffer *evt)
282{
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530283 dma_free_coherent(dwc->sysdev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300284}
285
286/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800287 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300288 * @dwc: Pointer to our controller context structure
289 * @length: size of the event buffer
290 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800291 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300292 * otherwise ERR_PTR(errno).
293 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200294static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
295 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300296{
297 struct dwc3_event_buffer *evt;
298
Felipe Balbi380f0d22012-10-11 13:48:36 +0300299 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 if (!evt)
301 return ERR_PTR(-ENOMEM);
302
303 evt->dwc = dwc;
304 evt->length = length;
John Yound9fa4c62016-11-15 12:54:15 +0200305 evt->cache = devm_kzalloc(dwc->dev, length, GFP_KERNEL);
306 if (!evt->cache)
307 return ERR_PTR(-ENOMEM);
308
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530309 evt->buf = dma_alloc_coherent(dwc->sysdev, length,
Felipe Balbi72246da2011-08-19 18:10:58 +0300310 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200311 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300312 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300313
314 return evt;
315}
316
317/**
318 * dwc3_free_event_buffers - frees all allocated event buffers
319 * @dwc: Pointer to our controller context structure
320 */
321static void dwc3_free_event_buffers(struct dwc3 *dwc)
322{
323 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300324
Felipe Balbi696c8b12016-03-30 09:37:03 +0300325 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300326 if (evt)
327 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300328}
329
330/**
331 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800332 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300333 * @length: size of event buffer
334 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800335 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300336 * may contain some buffers allocated but not all which were requested.
337 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500338static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300339{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300340 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300341
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300342 evt = dwc3_alloc_one_event_buffer(dwc, length);
343 if (IS_ERR(evt)) {
344 dev_err(dwc->dev, "can't allocate event buffer\n");
345 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300346 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300347 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300348
349 return 0;
350}
351
352/**
353 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800354 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300355 *
356 * Returns 0 on success otherwise negative errno.
357 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300358static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300359{
360 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300361
Felipe Balbi696c8b12016-03-30 09:37:03 +0300362 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300363 evt->lpos = 0;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300364 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
365 lower_32_bits(evt->dma));
366 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
367 upper_32_bits(evt->dma));
368 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
369 DWC3_GEVNTSIZ_SIZE(evt->length));
370 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300371
372 return 0;
373}
374
375static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
376{
377 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300378
Felipe Balbi696c8b12016-03-30 09:37:03 +0300379 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300380
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300381 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300382
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300383 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
384 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
385 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
386 | DWC3_GEVNTSIZ_SIZE(0));
387 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300388}
389
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600390static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
391{
392 if (!dwc->has_hibernation)
393 return 0;
394
395 if (!dwc->nr_scratch)
396 return 0;
397
398 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
399 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
400 if (!dwc->scratchbuf)
401 return -ENOMEM;
402
403 return 0;
404}
405
406static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
407{
408 dma_addr_t scratch_addr;
409 u32 param;
410 int ret;
411
412 if (!dwc->has_hibernation)
413 return 0;
414
415 if (!dwc->nr_scratch)
416 return 0;
417
418 /* should never fall here */
419 if (!WARN_ON(dwc->scratchbuf))
420 return 0;
421
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530422 scratch_addr = dma_map_single(dwc->sysdev, dwc->scratchbuf,
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600423 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
424 DMA_BIDIRECTIONAL);
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530425 if (dma_mapping_error(dwc->sysdev, scratch_addr)) {
426 dev_err(dwc->sysdev, "failed to map scratch buffer\n");
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600427 ret = -EFAULT;
428 goto err0;
429 }
430
431 dwc->scratch_addr = scratch_addr;
432
433 param = lower_32_bits(scratch_addr);
434
435 ret = dwc3_send_gadget_generic_command(dwc,
436 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
437 if (ret < 0)
438 goto err1;
439
440 param = upper_32_bits(scratch_addr);
441
442 ret = dwc3_send_gadget_generic_command(dwc,
443 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
444 if (ret < 0)
445 goto err1;
446
447 return 0;
448
449err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530450 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600451 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
452
453err0:
454 return ret;
455}
456
457static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
458{
459 if (!dwc->has_hibernation)
460 return;
461
462 if (!dwc->nr_scratch)
463 return;
464
465 /* should never fall here */
466 if (!WARN_ON(dwc->scratchbuf))
467 return;
468
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530469 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600470 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
471 kfree(dwc->scratchbuf);
472}
473
Felipe Balbi789451f62011-05-05 15:53:10 +0300474static void dwc3_core_num_eps(struct dwc3 *dwc)
475{
476 struct dwc3_hwparams *parms = &dwc->hwparams;
477
Bryan O'Donoghue47d39462017-01-31 20:58:10 +0000478 dwc->num_eps = DWC3_NUM_EPS(parms);
Felipe Balbi789451f62011-05-05 15:53:10 +0300479}
480
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500481static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300482{
483 struct dwc3_hwparams *parms = &dwc->hwparams;
484
485 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
486 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
487 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
488 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
489 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
490 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
491 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
492 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
493 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
494}
495
Felipe Balbi72246da2011-08-19 18:10:58 +0300496/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800497 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
498 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300499 *
500 * Returns 0 on success. The USB PHY interfaces are configured but not
501 * initialized. The PHY interfaces and the PHYs get initialized together with
502 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800503 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300504static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800505{
506 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300507 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800508
509 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
510
Huang Rui2164a472014-10-28 19:54:35 +0800511 /*
Felipe Balbi1966b862016-08-03 14:16:15 +0300512 * Make sure UX_EXIT_PX is cleared as that causes issues with some
513 * PHYs. Also, this bit is not supposed to be used in normal operation.
514 */
515 reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
516
517 /*
Huang Rui2164a472014-10-28 19:54:35 +0800518 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
519 * to '0' during coreConsultant configuration. So default value
520 * will be '0' when the core is reset. Application needs to set it
521 * to '1' after the core initialization is completed.
522 */
523 if (dwc->revision > DWC3_REVISION_194A)
524 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
525
Huang Ruib5a65c42014-10-28 19:54:28 +0800526 if (dwc->u2ss_inp3_quirk)
527 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
528
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530529 if (dwc->dis_rxdet_inp3_quirk)
530 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
531
Huang Ruidf31f5b2014-10-28 19:54:29 +0800532 if (dwc->req_p1p2p3_quirk)
533 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
534
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800535 if (dwc->del_p1p2p3_quirk)
536 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
537
Huang Rui41c06ff2014-10-28 19:54:31 +0800538 if (dwc->del_phy_power_chg_quirk)
539 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
540
Huang Ruifb67afc2014-10-28 19:54:32 +0800541 if (dwc->lfps_filter_quirk)
542 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
543
Huang Rui14f4ac52014-10-28 19:54:33 +0800544 if (dwc->rx_detect_poll_quirk)
545 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
546
Huang Rui6b6a0c92014-10-31 11:11:12 +0800547 if (dwc->tx_de_emphasis_quirk)
548 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
549
Felipe Balbicd72f892014-11-06 11:31:00 -0600550 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800551 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
552
William Wu00fe0812016-08-16 22:44:39 +0800553 if (dwc->dis_del_phy_power_chg_quirk)
554 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
555
Huang Ruib5a65c42014-10-28 19:54:28 +0800556 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
557
Huang Rui2164a472014-10-28 19:54:35 +0800558 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
559
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300560 /* Select the HS PHY interface */
561 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
562 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500563 if (dwc->hsphy_interface &&
564 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300565 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300566 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500567 } else if (dwc->hsphy_interface &&
568 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300569 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300570 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300571 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300572 /* Relying on default value. */
573 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
574 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300575 }
576 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300577 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300578 ret = dwc3_ulpi_init(dwc);
579 if (ret)
580 return ret;
581 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300582 default:
583 break;
584 }
585
William Wu32f2ed82016-08-16 22:44:38 +0800586 switch (dwc->hsphy_mode) {
587 case USBPHY_INTERFACE_MODE_UTMI:
588 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
589 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
590 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
591 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
592 break;
593 case USBPHY_INTERFACE_MODE_UTMIW:
594 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
595 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
596 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
597 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
598 break;
599 default:
600 break;
601 }
602
Huang Rui2164a472014-10-28 19:54:35 +0800603 /*
604 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
605 * '0' during coreConsultant configuration. So default value will
606 * be '0' when the core is reset. Application needs to set it to
607 * '1' after the core initialization is completed.
608 */
609 if (dwc->revision > DWC3_REVISION_194A)
610 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
611
Felipe Balbicd72f892014-11-06 11:31:00 -0600612 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800613 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
614
John Younec791d12015-10-02 20:30:57 -0700615 if (dwc->dis_enblslpm_quirk)
616 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
617
William Wu16199f32016-08-16 22:44:37 +0800618 if (dwc->dis_u2_freeclk_exists_quirk)
619 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
620
Huang Rui2164a472014-10-28 19:54:35 +0800621 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300622
623 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800624}
625
Felipe Balbic499ff72016-05-16 10:49:01 +0300626static void dwc3_core_exit(struct dwc3 *dwc)
627{
628 dwc3_event_buffers_cleanup(dwc);
629
630 usb_phy_shutdown(dwc->usb2_phy);
631 usb_phy_shutdown(dwc->usb3_phy);
632 phy_exit(dwc->usb2_generic_phy);
633 phy_exit(dwc->usb3_generic_phy);
634
635 usb_phy_set_suspend(dwc->usb2_phy, 1);
636 usb_phy_set_suspend(dwc->usb3_phy, 1);
637 phy_power_off(dwc->usb2_generic_phy);
638 phy_power_off(dwc->usb3_generic_phy);
639}
640
Felipe Balbi07599562016-10-14 16:19:01 +0300641static bool dwc3_core_is_valid(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300642{
Felipe Balbi07599562016-10-14 16:19:01 +0300643 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300644
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200645 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
Felipe Balbi07599562016-10-14 16:19:01 +0300646
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200647 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700648 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
649 /* Detected DWC_usb3 IP */
650 dwc->revision = reg;
651 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
652 /* Detected DWC_usb31 IP */
653 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
654 dwc->revision |= DWC3_REVISION_IS_DWC31;
655 } else {
Felipe Balbi07599562016-10-14 16:19:01 +0300656 return false;
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200657 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200658
Felipe Balbi07599562016-10-14 16:19:01 +0300659 return true;
660}
Felipe Balbifa0ea132014-09-19 15:51:11 -0500661
Felipe Balbi941f9182016-10-14 16:23:24 +0300662static void dwc3_core_setup_global_control(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300663{
Felipe Balbi941f9182016-10-14 16:23:24 +0300664 u32 hwparams4 = dwc->hwparams.hwparams4;
665 u32 reg;
Felipe Balbic499ff72016-05-16 10:49:01 +0300666
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100667 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800668 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100669
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100670 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100671 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600672 /**
673 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
674 * issue which would cause xHCI compliance tests to fail.
675 *
676 * Because of that we cannot enable clock gating on such
677 * configurations.
678 *
679 * Refers to:
680 *
681 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
682 * SOF/ITP Mode Used
683 */
684 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
685 dwc->dr_mode == USB_DR_MODE_OTG) &&
686 (dwc->revision >= DWC3_REVISION_210A &&
687 dwc->revision <= DWC3_REVISION_250A))
688 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
689 else
690 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100691 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600692 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
693 /* enable hibernation here */
694 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800695
696 /*
697 * REVISIT Enabling this bit so that host-mode hibernation
698 * will work. Device-mode hibernation is not yet implemented.
699 */
700 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600701 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100702 default:
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200703 /* nothing */
704 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100705 }
706
Huang Rui946bd572014-10-28 19:54:23 +0800707 /* check if current dwc3 is on simulation board */
708 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200709 dev_info(dwc->dev, "Running with FPGA optmizations\n");
Huang Rui946bd572014-10-28 19:54:23 +0800710 dwc->is_fpga = true;
711 }
712
Huang Rui3b812212014-10-28 19:54:25 +0800713 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
714 "disable_scramble cannot be used on non-FPGA builds\n");
715
716 if (dwc->disable_scramble_quirk && dwc->is_fpga)
717 reg |= DWC3_GCTL_DISSCRAMBLE;
718 else
719 reg &= ~DWC3_GCTL_DISSCRAMBLE;
720
Huang Rui9a5b2f32014-10-28 19:54:27 +0800721 if (dwc->u2exit_lfps_quirk)
722 reg |= DWC3_GCTL_U2EXIT_LFPS;
723
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100724 /*
725 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800726 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100727 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800728 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100729 */
730 if (dwc->revision < DWC3_REVISION_190A)
731 reg |= DWC3_GCTL_U2RSTECN;
732
733 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Felipe Balbi941f9182016-10-14 16:23:24 +0300734}
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100735
Felipe Balbif54edb52017-06-05 17:03:18 +0300736static int dwc3_core_get_phy(struct dwc3 *dwc);
737
Felipe Balbi941f9182016-10-14 16:23:24 +0300738/**
739 * dwc3_core_init - Low-level initialization of DWC3 Core
740 * @dwc: Pointer to our controller context structure
741 *
742 * Returns 0 on success otherwise negative errno.
743 */
744static int dwc3_core_init(struct dwc3 *dwc)
745{
746 u32 reg;
747 int ret;
748
749 if (!dwc3_core_is_valid(dwc)) {
750 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
751 ret = -ENODEV;
752 goto err0;
753 }
754
755 /*
756 * Write Linux Version Code to our GUID register so it's easy to figure
757 * out which kernel version a bug was found.
758 */
759 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
760
761 /* Handle USB2.0-only core configuration */
762 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
763 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
764 if (dwc->maximum_speed == USB_SPEED_SUPER)
765 dwc->maximum_speed = USB_SPEED_HIGH;
766 }
767
Vignesh R541768b2017-06-29 10:55:14 +0530768 ret = dwc3_core_get_phy(dwc);
769 if (ret)
770 goto err0;
771
Felipe Balbi941f9182016-10-14 16:23:24 +0300772 ret = dwc3_core_soft_reset(dwc);
773 if (ret)
774 goto err0;
775
776 ret = dwc3_phy_setup(dwc);
777 if (ret)
778 goto err0;
779
780 dwc3_core_setup_global_control(dwc);
Felipe Balbic499ff72016-05-16 10:49:01 +0300781 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600782
783 ret = dwc3_setup_scratch_buffers(dwc);
784 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300785 goto err1;
786
787 /* Adjust Frame Length */
788 dwc3_frame_length_adjustment(dwc);
789
790 usb_phy_set_suspend(dwc->usb2_phy, 0);
791 usb_phy_set_suspend(dwc->usb3_phy, 0);
792 ret = phy_power_on(dwc->usb2_generic_phy);
793 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600794 goto err2;
795
Felipe Balbic499ff72016-05-16 10:49:01 +0300796 ret = phy_power_on(dwc->usb3_generic_phy);
797 if (ret < 0)
798 goto err3;
799
800 ret = dwc3_event_buffers_setup(dwc);
801 if (ret) {
802 dev_err(dwc->dev, "failed to setup event buffers\n");
803 goto err4;
804 }
805
John Youn06281d42016-08-22 15:39:13 -0700806 /*
807 * ENDXFER polling is available on version 3.10a and later of
808 * the DWC_usb3 controller. It is NOT available in the
809 * DWC_usb31 controller.
810 */
811 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
812 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
813 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
814 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
815 }
816
William Wu65db7a02017-04-19 20:11:38 +0800817 if (dwc->revision >= DWC3_REVISION_250A) {
John Youn0bb39ca2016-10-12 18:00:55 -0700818 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
William Wu65db7a02017-04-19 20:11:38 +0800819
820 /*
821 * Enable hardware control of sending remote wakeup
822 * in HS when the device is in the L1 state.
823 */
824 if (dwc->revision >= DWC3_REVISION_290A)
825 reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
826
827 if (dwc->dis_tx_ipgap_linecheck_quirk)
828 reg |= DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS;
829
John Youn0bb39ca2016-10-12 18:00:55 -0700830 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
831 }
832
Felipe Balbi72246da2011-08-19 18:10:58 +0300833 return 0;
834
Felipe Balbic499ff72016-05-16 10:49:01 +0300835err4:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530836 phy_power_off(dwc->usb3_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300837
838err3:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530839 phy_power_off(dwc->usb2_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300840
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600841err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300842 usb_phy_set_suspend(dwc->usb2_phy, 1);
843 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600844
845err1:
846 usb_phy_shutdown(dwc->usb2_phy);
847 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530848 phy_exit(dwc->usb2_generic_phy);
849 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600850
Felipe Balbi72246da2011-08-19 18:10:58 +0300851err0:
852 return ret;
853}
854
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500855static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300856{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500857 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300858 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500859 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300860
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530861 if (node) {
862 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
863 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500864 } else {
865 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
866 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530867 }
868
Felipe Balbid105e7f2013-03-15 10:52:08 +0200869 if (IS_ERR(dwc->usb2_phy)) {
870 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530871 if (ret == -ENXIO || ret == -ENODEV) {
872 dwc->usb2_phy = NULL;
873 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200874 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530875 } else {
876 dev_err(dev, "no usb2 phy configured\n");
877 return ret;
878 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300879 }
880
Felipe Balbid105e7f2013-03-15 10:52:08 +0200881 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500882 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530883 if (ret == -ENXIO || ret == -ENODEV) {
884 dwc->usb3_phy = NULL;
885 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200886 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530887 } else {
888 dev_err(dev, "no usb3 phy configured\n");
889 return ret;
890 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300891 }
892
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530893 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
894 if (IS_ERR(dwc->usb2_generic_phy)) {
895 ret = PTR_ERR(dwc->usb2_generic_phy);
896 if (ret == -ENOSYS || ret == -ENODEV) {
897 dwc->usb2_generic_phy = NULL;
898 } else if (ret == -EPROBE_DEFER) {
899 return ret;
900 } else {
901 dev_err(dev, "no usb2 phy configured\n");
902 return ret;
903 }
904 }
905
906 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
907 if (IS_ERR(dwc->usb3_generic_phy)) {
908 ret = PTR_ERR(dwc->usb3_generic_phy);
909 if (ret == -ENOSYS || ret == -ENODEV) {
910 dwc->usb3_generic_phy = NULL;
911 } else if (ret == -EPROBE_DEFER) {
912 return ret;
913 } else {
914 dev_err(dev, "no usb3 phy configured\n");
915 return ret;
916 }
917 }
918
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500919 return 0;
920}
921
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500922static int dwc3_core_init_mode(struct dwc3 *dwc)
923{
924 struct device *dev = dwc->dev;
925 int ret;
926
927 switch (dwc->dr_mode) {
928 case USB_DR_MODE_PERIPHERAL:
Manu Gautam689bf722017-09-27 16:49:20 +0530929 dwc->current_dr_role = DWC3_GCTL_PRTCAP_DEVICE;
Roger Quadros41ce1452017-04-04 12:49:18 +0300930 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300931
932 if (dwc->usb2_phy)
933 otg_set_vbus(dwc->usb2_phy->otg, false);
Manu Gautam644cbbc2017-09-27 16:49:22 +0530934 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
935 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300936
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500937 ret = dwc3_gadget_init(dwc);
938 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300939 if (ret != -EPROBE_DEFER)
940 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500941 return ret;
942 }
943 break;
944 case USB_DR_MODE_HOST:
Manu Gautam689bf722017-09-27 16:49:20 +0530945 dwc->current_dr_role = DWC3_GCTL_PRTCAP_HOST;
Roger Quadros41ce1452017-04-04 12:49:18 +0300946 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300947
948 if (dwc->usb2_phy)
949 otg_set_vbus(dwc->usb2_phy->otg, true);
Manu Gautam644cbbc2017-09-27 16:49:22 +0530950 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
951 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300952
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500953 ret = dwc3_host_init(dwc);
954 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300955 if (ret != -EPROBE_DEFER)
956 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500957 return ret;
958 }
959 break;
960 case USB_DR_MODE_OTG:
Roger Quadros41ce1452017-04-04 12:49:18 +0300961 INIT_WORK(&dwc->drd_work, __dwc3_set_mode);
Roger Quadros98403542017-04-05 13:39:31 +0300962 ret = dwc3_drd_init(dwc);
963 if (ret) {
964 if (ret != -EPROBE_DEFER)
965 dev_err(dev, "failed to initialize dual-role\n");
966 return ret;
967 }
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500968 break;
969 default:
970 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
971 return -EINVAL;
972 }
973
974 return 0;
975}
976
977static void dwc3_core_exit_mode(struct dwc3 *dwc)
978{
979 switch (dwc->dr_mode) {
980 case USB_DR_MODE_PERIPHERAL:
981 dwc3_gadget_exit(dwc);
982 break;
983 case USB_DR_MODE_HOST:
984 dwc3_host_exit(dwc);
985 break;
986 case USB_DR_MODE_OTG:
Roger Quadros98403542017-04-05 13:39:31 +0300987 dwc3_drd_exit(dwc);
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500988 break;
989 default:
990 /* do nothing */
991 break;
992 }
993}
994
Felipe Balbic5ac6112016-10-14 16:30:52 +0300995static void dwc3_get_properties(struct dwc3 *dwc)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500996{
Felipe Balbic5ac6112016-10-14 16:30:52 +0300997 struct device *dev = dwc->dev;
Huang Rui80caf7d2014-10-28 19:54:26 +0800998 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800999 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +08001000 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001001
Huang Rui80caf7d2014-10-28 19:54:26 +08001002 /* default to highest possible threshold */
1003 lpm_nyet_threshold = 0xff;
1004
Huang Rui6b6a0c92014-10-31 11:11:12 +08001005 /* default to -3.5dB de-emphasis */
1006 tx_de_emphasis = 1;
1007
Huang Rui460d0982014-10-31 11:11:18 +08001008 /*
1009 * default to assert utmi_sleep_n and use maximum allowed HIRD
1010 * threshold value of 0b1100
1011 */
1012 hird_threshold = 12;
1013
Heikki Krogerus63863b92015-09-21 11:14:32 +03001014 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +03001015 dwc->dr_mode = usb_get_dr_mode(dev);
William Wu32f2ed82016-08-16 22:44:38 +08001016 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +03001017
Arnd Bergmannd64ff402016-11-17 17:13:47 +05301018 dwc->sysdev_is_parent = device_property_read_bool(dev,
1019 "linux,sysdev_is_parent");
1020 if (dwc->sysdev_is_parent)
1021 dwc->sysdev = dwc->dev->parent;
1022 else
1023 dwc->sysdev = dwc->dev;
1024
Heikki Krogerus3d128912015-09-21 11:14:35 +03001025 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +08001026 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001027 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +08001028 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001029 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +08001030 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001031 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +08001032 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001033 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +01001034 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001035
Heikki Krogerus3d128912015-09-21 11:14:35 +03001036 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +08001037 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001038 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +08001039 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001040 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +08001041 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001042 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +08001043 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001044 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +08001045 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001046 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +08001047 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001048 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +08001049 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001050 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +08001051 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001052 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +08001053 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001054 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +08001055 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -07001056 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1057 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301058 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1059 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +08001060 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1061 "snps,dis-u2-freeclk-exists-quirk");
William Wu00fe0812016-08-16 22:44:39 +08001062 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1063 "snps,dis-del-phy-power-chg-quirk");
William Wu65db7a02017-04-19 20:11:38 +08001064 dwc->dis_tx_ipgap_linecheck_quirk = device_property_read_bool(dev,
1065 "snps,dis-tx-ipgap-linecheck-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +08001066
Heikki Krogerus3d128912015-09-21 11:14:35 +03001067 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +08001068 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001069 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +08001070 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001071 device_property_read_string(dev, "snps,hsphy_interface",
1072 &dwc->hsphy_interface);
1073 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +03001074 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001075
Huang Rui80caf7d2014-10-28 19:54:26 +08001076 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001077 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +08001078
Huang Rui460d0982014-10-31 11:11:18 +08001079 dwc->hird_threshold = hird_threshold
1080 | (dwc->is_utmi_l1_suspend << 4);
1081
John Youncf40b862016-11-14 12:32:43 -08001082 dwc->imod_interval = 0;
1083}
1084
1085/* check whether the core supports IMOD */
1086bool dwc3_has_imod(struct dwc3 *dwc)
1087{
1088 return ((dwc3_is_usb3(dwc) &&
1089 dwc->revision >= DWC3_REVISION_300A) ||
1090 (dwc3_is_usb31(dwc) &&
1091 dwc->revision >= DWC3_USB31_REVISION_120A));
Felipe Balbic5ac6112016-10-14 16:30:52 +03001092}
1093
John Youn7ac51a12016-11-10 17:08:51 -08001094static void dwc3_check_params(struct dwc3 *dwc)
1095{
1096 struct device *dev = dwc->dev;
1097
John Youncf40b862016-11-14 12:32:43 -08001098 /* Check for proper value of imod_interval */
1099 if (dwc->imod_interval && !dwc3_has_imod(dwc)) {
1100 dev_warn(dwc->dev, "Interrupt moderation not supported\n");
1101 dwc->imod_interval = 0;
1102 }
1103
John Youn28632b42016-11-14 12:32:45 -08001104 /*
1105 * Workaround for STAR 9000961433 which affects only version
1106 * 3.00a of the DWC_usb3 core. This prevents the controller
1107 * interrupt from being masked while handling events. IMOD
1108 * allows us to work around this issue. Enable it for the
1109 * affected version.
1110 */
1111 if (!dwc->imod_interval &&
1112 (dwc->revision == DWC3_REVISION_300A))
1113 dwc->imod_interval = 1;
1114
John Youn7ac51a12016-11-10 17:08:51 -08001115 /* Check the maximum_speed parameter */
1116 switch (dwc->maximum_speed) {
1117 case USB_SPEED_LOW:
1118 case USB_SPEED_FULL:
1119 case USB_SPEED_HIGH:
1120 case USB_SPEED_SUPER:
1121 case USB_SPEED_SUPER_PLUS:
1122 break;
1123 default:
1124 dev_err(dev, "invalid maximum_speed parameter %d\n",
1125 dwc->maximum_speed);
1126 /* fall through */
1127 case USB_SPEED_UNKNOWN:
1128 /* default to superspeed */
1129 dwc->maximum_speed = USB_SPEED_SUPER;
1130
1131 /*
1132 * default to superspeed plus if we are capable.
1133 */
1134 if (dwc3_is_usb31(dwc) &&
1135 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1136 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1137 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1138
1139 break;
1140 }
1141}
1142
Felipe Balbic5ac6112016-10-14 16:30:52 +03001143static int dwc3_probe(struct platform_device *pdev)
1144{
1145 struct device *dev = &pdev->dev;
1146 struct resource *res;
1147 struct dwc3 *dwc;
1148
1149 int ret;
1150
1151 void __iomem *regs;
1152
1153 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
1154 if (!dwc)
1155 return -ENOMEM;
1156
1157 dwc->dev = dev;
1158
1159 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1160 if (!res) {
1161 dev_err(dev, "missing memory resource\n");
1162 return -ENODEV;
1163 }
1164
1165 dwc->xhci_resources[0].start = res->start;
1166 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1167 DWC3_XHCI_REGS_END;
1168 dwc->xhci_resources[0].flags = res->flags;
1169 dwc->xhci_resources[0].name = res->name;
1170
1171 res->start += DWC3_GLOBALS_REGS_START;
1172
1173 /*
1174 * Request memory region but exclude xHCI regs,
1175 * since it will be requested by the xhci-plat driver.
1176 */
1177 regs = devm_ioremap_resource(dev, res);
1178 if (IS_ERR(regs)) {
1179 ret = PTR_ERR(regs);
1180 goto err0;
1181 }
1182
1183 dwc->regs = regs;
1184 dwc->regs_size = resource_size(res);
1185
1186 dwc3_get_properties(dwc);
1187
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001188 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +03001189 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001190
Felipe Balbi72246da2011-08-19 18:10:58 +03001191 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001192
Felipe Balbifc8bb912016-05-16 13:14:48 +03001193 pm_runtime_set_active(dev);
1194 pm_runtime_use_autosuspend(dev);
1195 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +09001196 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +03001197 ret = pm_runtime_get_sync(dev);
1198 if (ret < 0)
1199 goto err1;
1200
Chanho Park802ca852012-02-15 18:27:55 +09001201 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001202
Felipe Balbi39214262012-10-11 13:54:36 +03001203 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1204 if (ret) {
1205 dev_err(dwc->dev, "failed to allocate event buffers\n");
1206 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +03001207 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +03001208 }
1209
Thinh Nguyen9d6173e2016-09-06 19:22:03 -07001210 ret = dwc3_get_dr_mode(dwc);
1211 if (ret)
1212 goto err3;
Felipe Balbi32a4a132014-02-25 14:00:13 -06001213
Felipe Balbic499ff72016-05-16 10:49:01 +03001214 ret = dwc3_alloc_scratch_buffers(dwc);
1215 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001216 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +03001217
Felipe Balbi72246da2011-08-19 18:10:58 +03001218 ret = dwc3_core_init(dwc);
1219 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001220 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +03001221 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001222 }
1223
John Youn7ac51a12016-11-10 17:08:51 -08001224 dwc3_check_params(dwc);
John Youn2c7f1bd2016-02-05 17:08:59 -08001225
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001226 ret = dwc3_core_init_mode(dwc);
1227 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001228 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001229
Du, Changbin4e9f3112016-04-12 19:10:18 +08001230 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001231 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001232
1233 return 0;
1234
Roger Quadros32808232016-06-10 14:38:02 +03001235err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001236 dwc3_event_buffers_cleanup(dwc);
1237
Roger Quadros32808232016-06-10 14:38:02 +03001238err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001239 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001240
Roger Quadros32808232016-06-10 14:38:02 +03001241err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001242 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001243 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001244
Roger Quadros32808232016-06-10 14:38:02 +03001245err2:
1246 pm_runtime_allow(&pdev->dev);
1247
1248err1:
1249 pm_runtime_put_sync(&pdev->dev);
1250 pm_runtime_disable(&pdev->dev);
1251
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001252err0:
1253 /*
1254 * restore res->start back to its original value so that, in case the
1255 * probe is deferred, we don't end up getting error in request the
1256 * memory region the next time probe is called.
1257 */
1258 res->start -= DWC3_GLOBALS_REGS_START;
1259
Felipe Balbi72246da2011-08-19 18:10:58 +03001260 return ret;
1261}
1262
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001263static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001264{
Felipe Balbi72246da2011-08-19 18:10:58 +03001265 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001266 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1267
Felipe Balbifc8bb912016-05-16 13:14:48 +03001268 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001269 /*
1270 * restore res->start back to its original value so that, in case the
1271 * probe is deferred, we don't end up getting error in request the
1272 * memory region the next time probe is called.
1273 */
1274 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001275
Felipe Balbidc99f162014-09-03 16:13:37 -05001276 dwc3_debugfs_exit(dwc);
1277 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301278
Felipe Balbi72246da2011-08-19 18:10:58 +03001279 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001280 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001281
Felipe Balbifc8bb912016-05-16 13:14:48 +03001282 pm_runtime_put_sync(&pdev->dev);
1283 pm_runtime_allow(&pdev->dev);
1284 pm_runtime_disable(&pdev->dev);
1285
Felipe Balbic499ff72016-05-16 10:49:01 +03001286 dwc3_free_event_buffers(dwc);
1287 dwc3_free_scratch_buffers(dwc);
1288
Felipe Balbi72246da2011-08-19 18:10:58 +03001289 return 0;
1290}
1291
Felipe Balbifc8bb912016-05-16 13:14:48 +03001292#ifdef CONFIG_PM
1293static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001294{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001295 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001296
Manu Gautam689bf722017-09-27 16:49:20 +05301297 switch (dwc->current_dr_role) {
1298 case DWC3_GCTL_PRTCAP_DEVICE:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001299 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001300 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001301 spin_unlock_irqrestore(&dwc->lock, flags);
Manu Gautam689bf722017-09-27 16:49:20 +05301302 dwc3_core_exit(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001303 break;
Manu Gautam689bf722017-09-27 16:49:20 +05301304 case DWC3_GCTL_PRTCAP_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001305 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001306 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001307 break;
1308 }
1309
Felipe Balbifc8bb912016-05-16 13:14:48 +03001310 return 0;
1311}
1312
1313static int dwc3_resume_common(struct dwc3 *dwc)
1314{
1315 unsigned long flags;
1316 int ret;
1317
Manu Gautam689bf722017-09-27 16:49:20 +05301318 switch (dwc->current_dr_role) {
1319 case DWC3_GCTL_PRTCAP_DEVICE:
1320 ret = dwc3_core_init(dwc);
1321 if (ret)
1322 return ret;
Felipe Balbifc8bb912016-05-16 13:14:48 +03001323
Felipe Balbifc8bb912016-05-16 13:14:48 +03001324 spin_lock_irqsave(&dwc->lock, flags);
1325 dwc3_gadget_resume(dwc);
1326 spin_unlock_irqrestore(&dwc->lock, flags);
Manu Gautam689bf722017-09-27 16:49:20 +05301327 break;
1328 case DWC3_GCTL_PRTCAP_HOST:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001329 default:
1330 /* do nothing */
1331 break;
1332 }
1333
1334 return 0;
1335}
1336
1337static int dwc3_runtime_checks(struct dwc3 *dwc)
1338{
Manu Gautam689bf722017-09-27 16:49:20 +05301339 switch (dwc->current_dr_role) {
Felipe Balbifc8bb912016-05-16 13:14:48 +03001340 case USB_DR_MODE_PERIPHERAL:
1341 case USB_DR_MODE_OTG:
1342 if (dwc->connected)
1343 return -EBUSY;
1344 break;
1345 case USB_DR_MODE_HOST:
1346 default:
1347 /* do nothing */
1348 break;
1349 }
1350
1351 return 0;
1352}
1353
1354static int dwc3_runtime_suspend(struct device *dev)
1355{
1356 struct dwc3 *dwc = dev_get_drvdata(dev);
1357 int ret;
1358
1359 if (dwc3_runtime_checks(dwc))
1360 return -EBUSY;
1361
1362 ret = dwc3_suspend_common(dwc);
1363 if (ret)
1364 return ret;
1365
1366 device_init_wakeup(dev, true);
1367
1368 return 0;
1369}
1370
1371static int dwc3_runtime_resume(struct device *dev)
1372{
1373 struct dwc3 *dwc = dev_get_drvdata(dev);
1374 int ret;
1375
1376 device_init_wakeup(dev, false);
1377
1378 ret = dwc3_resume_common(dwc);
1379 if (ret)
1380 return ret;
1381
Manu Gautam689bf722017-09-27 16:49:20 +05301382 switch (dwc->current_dr_role) {
1383 case DWC3_GCTL_PRTCAP_DEVICE:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001384 dwc3_gadget_process_pending_events(dwc);
1385 break;
Manu Gautam689bf722017-09-27 16:49:20 +05301386 case DWC3_GCTL_PRTCAP_HOST:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001387 default:
1388 /* do nothing */
1389 break;
1390 }
1391
1392 pm_runtime_mark_last_busy(dev);
1393
1394 return 0;
1395}
1396
1397static int dwc3_runtime_idle(struct device *dev)
1398{
1399 struct dwc3 *dwc = dev_get_drvdata(dev);
1400
Manu Gautam689bf722017-09-27 16:49:20 +05301401 switch (dwc->current_dr_role) {
1402 case DWC3_GCTL_PRTCAP_DEVICE:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001403 if (dwc3_runtime_checks(dwc))
1404 return -EBUSY;
1405 break;
Manu Gautam689bf722017-09-27 16:49:20 +05301406 case DWC3_GCTL_PRTCAP_HOST:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001407 default:
1408 /* do nothing */
1409 break;
1410 }
1411
1412 pm_runtime_mark_last_busy(dev);
1413 pm_runtime_autosuspend(dev);
1414
1415 return 0;
1416}
1417#endif /* CONFIG_PM */
1418
1419#ifdef CONFIG_PM_SLEEP
1420static int dwc3_suspend(struct device *dev)
1421{
1422 struct dwc3 *dwc = dev_get_drvdata(dev);
1423 int ret;
1424
1425 ret = dwc3_suspend_common(dwc);
1426 if (ret)
1427 return ret;
1428
Sekhar Nori63444752015-08-31 21:09:08 +05301429 pinctrl_pm_select_sleep_state(dev);
1430
Felipe Balbi7415f172012-04-30 14:56:33 +03001431 return 0;
1432}
1433
1434static int dwc3_resume(struct device *dev)
1435{
1436 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301437 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001438
Sekhar Nori63444752015-08-31 21:09:08 +05301439 pinctrl_pm_select_default_state(dev);
1440
Felipe Balbifc8bb912016-05-16 13:14:48 +03001441 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001442 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001443 return ret;
1444
Felipe Balbi7415f172012-04-30 14:56:33 +03001445 pm_runtime_disable(dev);
1446 pm_runtime_set_active(dev);
1447 pm_runtime_enable(dev);
1448
1449 return 0;
1450}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001451#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001452
1453static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001454 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001455 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1456 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001457};
1458
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301459#ifdef CONFIG_OF
1460static const struct of_device_id of_dwc3_match[] = {
1461 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001462 .compatible = "snps,dwc3"
1463 },
1464 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301465 .compatible = "synopsys,dwc3"
1466 },
1467 { },
1468};
1469MODULE_DEVICE_TABLE(of, of_dwc3_match);
1470#endif
1471
Heikki Krogerus404905a2014-09-25 10:57:02 +03001472#ifdef CONFIG_ACPI
1473
1474#define ACPI_ID_INTEL_BSW "808622B7"
1475
1476static const struct acpi_device_id dwc3_acpi_match[] = {
1477 { ACPI_ID_INTEL_BSW, 0 },
1478 { },
1479};
1480MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1481#endif
1482
Felipe Balbi72246da2011-08-19 18:10:58 +03001483static struct platform_driver dwc3_driver = {
1484 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001485 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001486 .driver = {
1487 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301488 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001489 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001490 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001491 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001492};
1493
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001494module_platform_driver(dwc3_driver);
1495
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001496MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001497MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001498MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001499MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");