blob: 9498e78b90d7a4714b36736d3658f17bc4746ecd [file] [log] [blame]
Alex Deuchera2e73f52015-04-20 17:09:27 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/firmware.h>
25#include "drmP.h"
26#include "amdgpu.h"
27#include "amdgpu_pm.h"
28#include "amdgpu_ucode.h"
29#include "cikd.h"
30#include "amdgpu_dpm.h"
31#include "ci_dpm.h"
32#include "gfx_v7_0.h"
33#include "atom.h"
Alex Deucher50171eb2016-02-04 10:44:04 -050034#include "amd_pcie.h"
Alex Deuchera2e73f52015-04-20 17:09:27 -040035#include <linux/seq_file.h>
36
37#include "smu/smu_7_0_1_d.h"
38#include "smu/smu_7_0_1_sh_mask.h"
39
40#include "dce/dce_8_0_d.h"
41#include "dce/dce_8_0_sh_mask.h"
42
43#include "bif/bif_4_1_d.h"
44#include "bif/bif_4_1_sh_mask.h"
45
46#include "gca/gfx_7_2_d.h"
47#include "gca/gfx_7_2_sh_mask.h"
48
49#include "gmc/gmc_7_1_d.h"
50#include "gmc/gmc_7_1_sh_mask.h"
51
52MODULE_FIRMWARE("radeon/bonaire_smc.bin");
Alex Deucher2254c212015-12-10 00:49:32 -050053MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
Alex Deuchera2e73f52015-04-20 17:09:27 -040054MODULE_FIRMWARE("radeon/hawaii_smc.bin");
Alex Deucher2254c212015-12-10 00:49:32 -050055MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
Alex Deuchera2e73f52015-04-20 17:09:27 -040056
57#define MC_CG_ARB_FREQ_F0 0x0a
58#define MC_CG_ARB_FREQ_F1 0x0b
59#define MC_CG_ARB_FREQ_F2 0x0c
60#define MC_CG_ARB_FREQ_F3 0x0d
61
62#define SMC_RAM_END 0x40000
63
64#define VOLTAGE_SCALE 4
65#define VOLTAGE_VID_OFFSET_SCALE1 625
66#define VOLTAGE_VID_OFFSET_SCALE2 100
67
68static const struct ci_pt_defaults defaults_hawaii_xt =
69{
70 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
71 { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
72 { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
73};
74
75static const struct ci_pt_defaults defaults_hawaii_pro =
76{
77 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
78 { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
79 { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
80};
81
82static const struct ci_pt_defaults defaults_bonaire_xt =
83{
84 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
85 { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
86 { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
87};
88
Slava Grigorev5ef82922016-07-15 11:29:14 -040089#if 0
Alex Deuchera2e73f52015-04-20 17:09:27 -040090static const struct ci_pt_defaults defaults_bonaire_pro =
91{
92 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
93 { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
94 { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
95};
Slava Grigorev5ef82922016-07-15 11:29:14 -040096#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -040097
98static const struct ci_pt_defaults defaults_saturn_xt =
99{
100 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
101 { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
102 { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
103};
104
Slava Grigorev529d8c52016-07-19 00:24:10 -0400105#if 0
Alex Deuchera2e73f52015-04-20 17:09:27 -0400106static const struct ci_pt_defaults defaults_saturn_pro =
107{
108 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
109 { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
110 { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
111};
Slava Grigorev529d8c52016-07-19 00:24:10 -0400112#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -0400113
114static const struct ci_pt_config_reg didt_config_ci[] =
115{
116 { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
117 { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
118 { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
119 { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
120 { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
121 { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
122 { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
123 { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
124 { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
125 { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
126 { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
127 { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
128 { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
129 { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
130 { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
131 { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
132 { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
133 { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
134 { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
135 { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
136 { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
137 { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
138 { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
139 { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
140 { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
141 { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
142 { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
143 { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
144 { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
145 { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
146 { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
147 { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
148 { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
149 { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
150 { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
151 { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
152 { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
153 { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
154 { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
155 { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
156 { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
157 { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
158 { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
159 { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
160 { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
161 { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
162 { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
163 { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
164 { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
165 { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
166 { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
167 { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
168 { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
169 { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
170 { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
171 { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
172 { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
173 { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
174 { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
175 { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
176 { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
177 { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
178 { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
179 { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
180 { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
181 { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
182 { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
183 { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
184 { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
185 { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
186 { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
187 { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
188 { 0xFFFFFFFF }
189};
190
191static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
192{
193 return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
194}
195
196#define MC_CG_ARB_FREQ_F0 0x0a
197#define MC_CG_ARB_FREQ_F1 0x0b
198#define MC_CG_ARB_FREQ_F2 0x0c
199#define MC_CG_ARB_FREQ_F3 0x0d
200
201static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
202 u32 arb_freq_src, u32 arb_freq_dest)
203{
204 u32 mc_arb_dram_timing;
205 u32 mc_arb_dram_timing2;
206 u32 burst_time;
207 u32 mc_cg_config;
208
209 switch (arb_freq_src) {
210 case MC_CG_ARB_FREQ_F0:
211 mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
212 mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
213 burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
214 MC_ARB_BURST_TIME__STATE0__SHIFT;
215 break;
216 case MC_CG_ARB_FREQ_F1:
217 mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
218 mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
219 burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
220 MC_ARB_BURST_TIME__STATE1__SHIFT;
221 break;
222 default:
223 return -EINVAL;
224 }
225
226 switch (arb_freq_dest) {
227 case MC_CG_ARB_FREQ_F0:
228 WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
229 WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
230 WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
231 ~MC_ARB_BURST_TIME__STATE0_MASK);
232 break;
233 case MC_CG_ARB_FREQ_F1:
234 WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
235 WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
236 WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
237 ~MC_ARB_BURST_TIME__STATE1_MASK);
238 break;
239 default:
240 return -EINVAL;
241 }
242
243 mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
244 WREG32(mmMC_CG_CONFIG, mc_cg_config);
245 WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
246 ~MC_ARB_CG__CG_ARB_REQ_MASK);
247
248 return 0;
249}
250
251static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
252{
253 u8 mc_para_index;
254
255 if (memory_clock < 10000)
256 mc_para_index = 0;
257 else if (memory_clock >= 80000)
258 mc_para_index = 0x0f;
259 else
260 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
261 return mc_para_index;
262}
263
264static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
265{
266 u8 mc_para_index;
267
268 if (strobe_mode) {
269 if (memory_clock < 12500)
270 mc_para_index = 0x00;
271 else if (memory_clock > 47500)
272 mc_para_index = 0x0f;
273 else
274 mc_para_index = (u8)((memory_clock - 10000) / 2500);
275 } else {
276 if (memory_clock < 65000)
277 mc_para_index = 0x00;
278 else if (memory_clock > 135000)
279 mc_para_index = 0x0f;
280 else
281 mc_para_index = (u8)((memory_clock - 60000) / 5000);
282 }
283 return mc_para_index;
284}
285
286static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
287 u32 max_voltage_steps,
288 struct atom_voltage_table *voltage_table)
289{
290 unsigned int i, diff;
291
292 if (voltage_table->count <= max_voltage_steps)
293 return;
294
295 diff = voltage_table->count - max_voltage_steps;
296
297 for (i = 0; i < max_voltage_steps; i++)
298 voltage_table->entries[i] = voltage_table->entries[i + diff];
299
300 voltage_table->count = max_voltage_steps;
301}
302
303static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
304 struct atom_voltage_table_entry *voltage_table,
305 u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
306static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
307static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
308 u32 target_tdp);
309static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
310static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev);
311static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
312
313static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
314 PPSMC_Msg msg, u32 parameter);
315static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
316static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
317
318static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
319{
320 struct ci_power_info *pi = adev->pm.dpm.priv;
321
322 return pi;
323}
324
325static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
326{
327 struct ci_ps *ps = rps->ps_priv;
328
329 return ps;
330}
331
332static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
333{
334 struct ci_power_info *pi = ci_get_pi(adev);
335
336 switch (adev->pdev->device) {
337 case 0x6649:
338 case 0x6650:
339 case 0x6651:
340 case 0x6658:
341 case 0x665C:
342 case 0x665D:
343 default:
344 pi->powertune_defaults = &defaults_bonaire_xt;
345 break;
346 case 0x6640:
347 case 0x6641:
348 case 0x6646:
349 case 0x6647:
350 pi->powertune_defaults = &defaults_saturn_xt;
351 break;
352 case 0x67B8:
353 case 0x67B0:
354 pi->powertune_defaults = &defaults_hawaii_xt;
355 break;
356 case 0x67BA:
357 case 0x67B1:
358 pi->powertune_defaults = &defaults_hawaii_pro;
359 break;
360 case 0x67A0:
361 case 0x67A1:
362 case 0x67A2:
363 case 0x67A8:
364 case 0x67A9:
365 case 0x67AA:
366 case 0x67B9:
367 case 0x67BE:
368 pi->powertune_defaults = &defaults_bonaire_xt;
369 break;
370 }
371
372 pi->dte_tj_offset = 0;
373
374 pi->caps_power_containment = true;
375 pi->caps_cac = false;
376 pi->caps_sq_ramping = false;
377 pi->caps_db_ramping = false;
378 pi->caps_td_ramping = false;
379 pi->caps_tcp_ramping = false;
380
381 if (pi->caps_power_containment) {
382 pi->caps_cac = true;
383 if (adev->asic_type == CHIP_HAWAII)
384 pi->enable_bapm_feature = false;
385 else
386 pi->enable_bapm_feature = true;
387 pi->enable_tdc_limit_feature = true;
388 pi->enable_pkg_pwr_tracking_feature = true;
389 }
390}
391
392static u8 ci_convert_to_vid(u16 vddc)
393{
394 return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
395}
396
397static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
398{
399 struct ci_power_info *pi = ci_get_pi(adev);
400 u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
401 u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
402 u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
403 u32 i;
404
405 if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
406 return -EINVAL;
407 if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
408 return -EINVAL;
409 if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
410 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
411 return -EINVAL;
412
413 for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
414 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
415 lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
416 hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
417 hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
418 } else {
419 lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
420 hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
421 }
422 }
423 return 0;
424}
425
426static int ci_populate_vddc_vid(struct amdgpu_device *adev)
427{
428 struct ci_power_info *pi = ci_get_pi(adev);
429 u8 *vid = pi->smc_powertune_table.VddCVid;
430 u32 i;
431
432 if (pi->vddc_voltage_table.count > 8)
433 return -EINVAL;
434
435 for (i = 0; i < pi->vddc_voltage_table.count; i++)
436 vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
437
438 return 0;
439}
440
441static int ci_populate_svi_load_line(struct amdgpu_device *adev)
442{
443 struct ci_power_info *pi = ci_get_pi(adev);
444 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
445
446 pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
447 pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
448 pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
449 pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
450
451 return 0;
452}
453
454static int ci_populate_tdc_limit(struct amdgpu_device *adev)
455{
456 struct ci_power_info *pi = ci_get_pi(adev);
457 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
458 u16 tdc_limit;
459
460 tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
461 pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
462 pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
463 pt_defaults->tdc_vddc_throttle_release_limit_perc;
464 pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
465
466 return 0;
467}
468
469static int ci_populate_dw8(struct amdgpu_device *adev)
470{
471 struct ci_power_info *pi = ci_get_pi(adev);
472 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
473 int ret;
474
475 ret = amdgpu_ci_read_smc_sram_dword(adev,
476 SMU7_FIRMWARE_HEADER_LOCATION +
477 offsetof(SMU7_Firmware_Header, PmFuseTable) +
478 offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
479 (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
480 pi->sram_end);
481 if (ret)
482 return -EINVAL;
483 else
484 pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
485
486 return 0;
487}
488
489static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
490{
491 struct ci_power_info *pi = ci_get_pi(adev);
492
493 if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
494 (adev->pm.dpm.fan.fan_output_sensitivity == 0))
495 adev->pm.dpm.fan.fan_output_sensitivity =
496 adev->pm.dpm.fan.default_fan_output_sensitivity;
497
498 pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
499 cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
500
501 return 0;
502}
503
504static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
505{
506 struct ci_power_info *pi = ci_get_pi(adev);
507 u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
508 u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
509 int i, min, max;
510
511 min = max = hi_vid[0];
512 for (i = 0; i < 8; i++) {
513 if (0 != hi_vid[i]) {
514 if (min > hi_vid[i])
515 min = hi_vid[i];
516 if (max < hi_vid[i])
517 max = hi_vid[i];
518 }
519
520 if (0 != lo_vid[i]) {
521 if (min > lo_vid[i])
522 min = lo_vid[i];
523 if (max < lo_vid[i])
524 max = lo_vid[i];
525 }
526 }
527
528 if ((min == 0) || (max == 0))
529 return -EINVAL;
530 pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
531 pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
532
533 return 0;
534}
535
536static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
537{
538 struct ci_power_info *pi = ci_get_pi(adev);
539 u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
540 u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
541 struct amdgpu_cac_tdp_table *cac_tdp_table =
542 adev->pm.dpm.dyn_state.cac_tdp_table;
543
544 hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
545 lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
546
547 pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
548 pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
549
550 return 0;
551}
552
553static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
554{
555 struct ci_power_info *pi = ci_get_pi(adev);
556 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
557 SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
558 struct amdgpu_cac_tdp_table *cac_tdp_table =
559 adev->pm.dpm.dyn_state.cac_tdp_table;
560 struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
561 int i, j, k;
562 const u16 *def1;
563 const u16 *def2;
564
565 dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
566 dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
567
568 dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
569 dpm_table->GpuTjMax =
570 (u8)(pi->thermal_temp_setting.temperature_high / 1000);
571 dpm_table->GpuTjHyst = 8;
572
573 dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
574
575 if (ppm) {
576 dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
577 dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
578 } else {
579 dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
580 dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
581 }
582
583 dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
584 def1 = pt_defaults->bapmti_r;
585 def2 = pt_defaults->bapmti_rc;
586
587 for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
588 for (j = 0; j < SMU7_DTE_SOURCES; j++) {
589 for (k = 0; k < SMU7_DTE_SINKS; k++) {
590 dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
591 dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
592 def1++;
593 def2++;
594 }
595 }
596 }
597
598 return 0;
599}
600
601static int ci_populate_pm_base(struct amdgpu_device *adev)
602{
603 struct ci_power_info *pi = ci_get_pi(adev);
604 u32 pm_fuse_table_offset;
605 int ret;
606
607 if (pi->caps_power_containment) {
608 ret = amdgpu_ci_read_smc_sram_dword(adev,
609 SMU7_FIRMWARE_HEADER_LOCATION +
610 offsetof(SMU7_Firmware_Header, PmFuseTable),
611 &pm_fuse_table_offset, pi->sram_end);
612 if (ret)
613 return ret;
614 ret = ci_populate_bapm_vddc_vid_sidd(adev);
615 if (ret)
616 return ret;
617 ret = ci_populate_vddc_vid(adev);
618 if (ret)
619 return ret;
620 ret = ci_populate_svi_load_line(adev);
621 if (ret)
622 return ret;
623 ret = ci_populate_tdc_limit(adev);
624 if (ret)
625 return ret;
626 ret = ci_populate_dw8(adev);
627 if (ret)
628 return ret;
629 ret = ci_populate_fuzzy_fan(adev);
630 if (ret)
631 return ret;
632 ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
633 if (ret)
634 return ret;
635 ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
636 if (ret)
637 return ret;
638 ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
639 (u8 *)&pi->smc_powertune_table,
640 sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
641 if (ret)
642 return ret;
643 }
644
645 return 0;
646}
647
648static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
649{
650 struct ci_power_info *pi = ci_get_pi(adev);
651 u32 data;
652
653 if (pi->caps_sq_ramping) {
654 data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
655 if (enable)
656 data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
657 else
658 data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
659 WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
660 }
661
662 if (pi->caps_db_ramping) {
663 data = RREG32_DIDT(ixDIDT_DB_CTRL0);
664 if (enable)
665 data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
666 else
667 data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
668 WREG32_DIDT(ixDIDT_DB_CTRL0, data);
669 }
670
671 if (pi->caps_td_ramping) {
672 data = RREG32_DIDT(ixDIDT_TD_CTRL0);
673 if (enable)
674 data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
675 else
676 data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
677 WREG32_DIDT(ixDIDT_TD_CTRL0, data);
678 }
679
680 if (pi->caps_tcp_ramping) {
681 data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
682 if (enable)
683 data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
684 else
685 data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
686 WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
687 }
688}
689
690static int ci_program_pt_config_registers(struct amdgpu_device *adev,
691 const struct ci_pt_config_reg *cac_config_regs)
692{
693 const struct ci_pt_config_reg *config_regs = cac_config_regs;
694 u32 data;
695 u32 cache = 0;
696
697 if (config_regs == NULL)
698 return -EINVAL;
699
700 while (config_regs->offset != 0xFFFFFFFF) {
701 if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
702 cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
703 } else {
704 switch (config_regs->type) {
705 case CISLANDS_CONFIGREG_SMC_IND:
706 data = RREG32_SMC(config_regs->offset);
707 break;
708 case CISLANDS_CONFIGREG_DIDT_IND:
709 data = RREG32_DIDT(config_regs->offset);
710 break;
711 default:
712 data = RREG32(config_regs->offset);
713 break;
714 }
715
716 data &= ~config_regs->mask;
717 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
718 data |= cache;
719
720 switch (config_regs->type) {
721 case CISLANDS_CONFIGREG_SMC_IND:
722 WREG32_SMC(config_regs->offset, data);
723 break;
724 case CISLANDS_CONFIGREG_DIDT_IND:
725 WREG32_DIDT(config_regs->offset, data);
726 break;
727 default:
728 WREG32(config_regs->offset, data);
729 break;
730 }
731 cache = 0;
732 }
733 config_regs++;
734 }
735 return 0;
736}
737
738static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
739{
740 struct ci_power_info *pi = ci_get_pi(adev);
741 int ret;
742
743 if (pi->caps_sq_ramping || pi->caps_db_ramping ||
744 pi->caps_td_ramping || pi->caps_tcp_ramping) {
Alex Deucher06120a12016-06-21 12:16:30 -0400745 adev->gfx.rlc.funcs->enter_safe_mode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400746
747 if (enable) {
748 ret = ci_program_pt_config_registers(adev, didt_config_ci);
749 if (ret) {
Alex Deucher06120a12016-06-21 12:16:30 -0400750 adev->gfx.rlc.funcs->exit_safe_mode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400751 return ret;
752 }
753 }
754
755 ci_do_enable_didt(adev, enable);
756
Alex Deucher06120a12016-06-21 12:16:30 -0400757 adev->gfx.rlc.funcs->exit_safe_mode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400758 }
759
760 return 0;
761}
762
763static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
764{
765 struct ci_power_info *pi = ci_get_pi(adev);
766 PPSMC_Result smc_result;
767 int ret = 0;
768
769 if (enable) {
770 pi->power_containment_features = 0;
771 if (pi->caps_power_containment) {
772 if (pi->enable_bapm_feature) {
773 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
774 if (smc_result != PPSMC_Result_OK)
775 ret = -EINVAL;
776 else
777 pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
778 }
779
780 if (pi->enable_tdc_limit_feature) {
781 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
782 if (smc_result != PPSMC_Result_OK)
783 ret = -EINVAL;
784 else
785 pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
786 }
787
788 if (pi->enable_pkg_pwr_tracking_feature) {
789 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
790 if (smc_result != PPSMC_Result_OK) {
791 ret = -EINVAL;
792 } else {
793 struct amdgpu_cac_tdp_table *cac_tdp_table =
794 adev->pm.dpm.dyn_state.cac_tdp_table;
795 u32 default_pwr_limit =
796 (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
797
798 pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
799
800 ci_set_power_limit(adev, default_pwr_limit);
801 }
802 }
803 }
804 } else {
805 if (pi->caps_power_containment && pi->power_containment_features) {
806 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
807 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
808
809 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
810 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
811
812 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
813 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
814 pi->power_containment_features = 0;
815 }
816 }
817
818 return ret;
819}
820
821static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
822{
823 struct ci_power_info *pi = ci_get_pi(adev);
824 PPSMC_Result smc_result;
825 int ret = 0;
826
827 if (pi->caps_cac) {
828 if (enable) {
829 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
830 if (smc_result != PPSMC_Result_OK) {
831 ret = -EINVAL;
832 pi->cac_enabled = false;
833 } else {
834 pi->cac_enabled = true;
835 }
836 } else if (pi->cac_enabled) {
837 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
838 pi->cac_enabled = false;
839 }
840 }
841
842 return ret;
843}
844
845static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
846 bool enable)
847{
848 struct ci_power_info *pi = ci_get_pi(adev);
849 PPSMC_Result smc_result = PPSMC_Result_OK;
850
851 if (pi->thermal_sclk_dpm_enabled) {
852 if (enable)
853 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
854 else
855 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
856 }
857
858 if (smc_result == PPSMC_Result_OK)
859 return 0;
860 else
861 return -EINVAL;
862}
863
864static int ci_power_control_set_level(struct amdgpu_device *adev)
865{
866 struct ci_power_info *pi = ci_get_pi(adev);
867 struct amdgpu_cac_tdp_table *cac_tdp_table =
868 adev->pm.dpm.dyn_state.cac_tdp_table;
869 s32 adjust_percent;
870 s32 target_tdp;
871 int ret = 0;
872 bool adjust_polarity = false; /* ??? */
873
874 if (pi->caps_power_containment) {
875 adjust_percent = adjust_polarity ?
876 adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
877 target_tdp = ((100 + adjust_percent) *
878 (s32)cac_tdp_table->configurable_tdp) / 100;
879
880 ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
881 }
882
883 return ret;
884}
885
886static void ci_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
887{
888 struct ci_power_info *pi = ci_get_pi(adev);
889
Alex Deuchera2e73f52015-04-20 17:09:27 -0400890 pi->uvd_power_gated = gate;
891
Rex Zhua1970a62017-01-12 21:50:18 +0800892 if (gate) {
893 /* stop the UVD block */
894 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
895 AMD_PG_STATE_GATE);
896 ci_update_uvd_dpm(adev, gate);
897 } else {
898 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
899 AMD_PG_STATE_UNGATE);
900 ci_update_uvd_dpm(adev, gate);
901 }
Alex Deuchera2e73f52015-04-20 17:09:27 -0400902}
903
904static bool ci_dpm_vblank_too_short(struct amdgpu_device *adev)
905{
906 u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
Ken Wang81c59f52015-06-03 21:02:01 +0800907 u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400908
909 if (vblank_time < switch_limit)
910 return true;
911 else
912 return false;
913
914}
915
916static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
917 struct amdgpu_ps *rps)
918{
919 struct ci_ps *ps = ci_get_ps(rps);
920 struct ci_power_info *pi = ci_get_pi(adev);
921 struct amdgpu_clock_and_voltage_limits *max_limits;
922 bool disable_mclk_switching;
923 u32 sclk, mclk;
924 int i;
925
926 if (rps->vce_active) {
927 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
928 rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
929 } else {
930 rps->evclk = 0;
931 rps->ecclk = 0;
932 }
933
934 if ((adev->pm.dpm.new_active_crtc_count > 1) ||
935 ci_dpm_vblank_too_short(adev))
936 disable_mclk_switching = true;
937 else
938 disable_mclk_switching = false;
939
940 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
941 pi->battery_state = true;
942 else
943 pi->battery_state = false;
944
945 if (adev->pm.dpm.ac_power)
946 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
947 else
948 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
949
950 if (adev->pm.dpm.ac_power == false) {
951 for (i = 0; i < ps->performance_level_count; i++) {
952 if (ps->performance_levels[i].mclk > max_limits->mclk)
953 ps->performance_levels[i].mclk = max_limits->mclk;
954 if (ps->performance_levels[i].sclk > max_limits->sclk)
955 ps->performance_levels[i].sclk = max_limits->sclk;
956 }
957 }
958
959 /* XXX validate the min clocks required for display */
960
961 if (disable_mclk_switching) {
962 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
963 sclk = ps->performance_levels[0].sclk;
964 } else {
965 mclk = ps->performance_levels[0].mclk;
966 sclk = ps->performance_levels[0].sclk;
967 }
968
Rex Zhudb82b672016-10-12 20:05:03 +0800969 if (adev->pm.pm_display_cfg.min_core_set_clock > sclk)
970 sclk = adev->pm.pm_display_cfg.min_core_set_clock;
971
972 if (adev->pm.pm_display_cfg.min_mem_set_clock > mclk)
973 mclk = adev->pm.pm_display_cfg.min_mem_set_clock;
974
Alex Deuchera2e73f52015-04-20 17:09:27 -0400975 if (rps->vce_active) {
976 if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
977 sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
978 if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
979 mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
980 }
981
982 ps->performance_levels[0].sclk = sclk;
983 ps->performance_levels[0].mclk = mclk;
984
985 if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
986 ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
987
988 if (disable_mclk_switching) {
989 if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
990 ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
991 } else {
992 if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
993 ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
994 }
995}
996
997static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
998 int min_temp, int max_temp)
999{
1000 int low_temp = 0 * 1000;
1001 int high_temp = 255 * 1000;
1002 u32 tmp;
1003
1004 if (low_temp < min_temp)
1005 low_temp = min_temp;
1006 if (high_temp > max_temp)
1007 high_temp = max_temp;
1008 if (high_temp < low_temp) {
1009 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
1010 return -EINVAL;
1011 }
1012
1013 tmp = RREG32_SMC(ixCG_THERMAL_INT);
1014 tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
1015 tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
1016 ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
1017 WREG32_SMC(ixCG_THERMAL_INT, tmp);
1018
1019#if 0
1020 /* XXX: need to figure out how to handle this properly */
1021 tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
1022 tmp &= DIG_THERM_DPM_MASK;
1023 tmp |= DIG_THERM_DPM(high_temp / 1000);
1024 WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
1025#endif
1026
1027 adev->pm.dpm.thermal.min_temp = low_temp;
1028 adev->pm.dpm.thermal.max_temp = high_temp;
1029 return 0;
1030}
1031
1032static int ci_thermal_enable_alert(struct amdgpu_device *adev,
1033 bool enable)
1034{
1035 u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
1036 PPSMC_Result result;
1037
1038 if (enable) {
1039 thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
1040 CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
1041 WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
1042 result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
1043 if (result != PPSMC_Result_OK) {
1044 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
1045 return -EINVAL;
1046 }
1047 } else {
1048 thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
1049 CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
1050 WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
1051 result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
1052 if (result != PPSMC_Result_OK) {
1053 DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
1054 return -EINVAL;
1055 }
1056 }
1057
1058 return 0;
1059}
1060
1061static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
1062{
1063 struct ci_power_info *pi = ci_get_pi(adev);
1064 u32 tmp;
1065
1066 if (pi->fan_ctrl_is_in_default_mode) {
1067 tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
1068 >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
1069 pi->fan_ctrl_default_mode = tmp;
1070 tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
1071 >> CG_FDO_CTRL2__TMIN__SHIFT;
1072 pi->t_min = tmp;
1073 pi->fan_ctrl_is_in_default_mode = false;
1074 }
1075
1076 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
1077 tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
1078 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1079
1080 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
1081 tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
1082 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1083}
1084
1085static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
1086{
1087 struct ci_power_info *pi = ci_get_pi(adev);
1088 SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
1089 u32 duty100;
1090 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
1091 u16 fdo_min, slope1, slope2;
1092 u32 reference_clock, tmp;
1093 int ret;
1094 u64 tmp64;
1095
1096 if (!pi->fan_table_start) {
1097 adev->pm.dpm.fan.ucode_fan_control = false;
1098 return 0;
1099 }
1100
1101 duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
1102 >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
1103
1104 if (duty100 == 0) {
1105 adev->pm.dpm.fan.ucode_fan_control = false;
1106 return 0;
1107 }
1108
1109 tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
1110 do_div(tmp64, 10000);
1111 fdo_min = (u16)tmp64;
1112
1113 t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
1114 t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
1115
1116 pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
1117 pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
1118
1119 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
1120 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
1121
1122 fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
1123 fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
1124 fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
1125
1126 fan_table.Slope1 = cpu_to_be16(slope1);
1127 fan_table.Slope2 = cpu_to_be16(slope2);
1128
1129 fan_table.FdoMin = cpu_to_be16(fdo_min);
1130
1131 fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
1132
1133 fan_table.HystUp = cpu_to_be16(1);
1134
1135 fan_table.HystSlope = cpu_to_be16(1);
1136
1137 fan_table.TempRespLim = cpu_to_be16(5);
1138
1139 reference_clock = amdgpu_asic_get_xclk(adev);
1140
1141 fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
1142 reference_clock) / 1600);
1143
1144 fan_table.FdoMax = cpu_to_be16((u16)duty100);
1145
1146 tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
1147 >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
1148 fan_table.TempSrc = (uint8_t)tmp;
1149
1150 ret = amdgpu_ci_copy_bytes_to_smc(adev,
1151 pi->fan_table_start,
1152 (u8 *)(&fan_table),
1153 sizeof(fan_table),
1154 pi->sram_end);
1155
1156 if (ret) {
1157 DRM_ERROR("Failed to load fan table to the SMC.");
1158 adev->pm.dpm.fan.ucode_fan_control = false;
1159 }
1160
1161 return 0;
1162}
1163
1164static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
1165{
1166 struct ci_power_info *pi = ci_get_pi(adev);
1167 PPSMC_Result ret;
1168
1169 if (pi->caps_od_fuzzy_fan_control_support) {
1170 ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
1171 PPSMC_StartFanControl,
1172 FAN_CONTROL_FUZZY);
1173 if (ret != PPSMC_Result_OK)
1174 return -EINVAL;
1175 ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
1176 PPSMC_MSG_SetFanPwmMax,
1177 adev->pm.dpm.fan.default_max_fan_pwm);
1178 if (ret != PPSMC_Result_OK)
1179 return -EINVAL;
1180 } else {
1181 ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
1182 PPSMC_StartFanControl,
1183 FAN_CONTROL_TABLE);
1184 if (ret != PPSMC_Result_OK)
1185 return -EINVAL;
1186 }
1187
1188 pi->fan_is_controlled_by_smc = true;
1189 return 0;
1190}
1191
1192
1193static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
1194{
1195 PPSMC_Result ret;
1196 struct ci_power_info *pi = ci_get_pi(adev);
1197
1198 ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
1199 if (ret == PPSMC_Result_OK) {
1200 pi->fan_is_controlled_by_smc = false;
1201 return 0;
1202 } else {
1203 return -EINVAL;
1204 }
1205}
1206
1207static int ci_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
1208 u32 *speed)
1209{
1210 u32 duty, duty100;
1211 u64 tmp64;
1212
1213 if (adev->pm.no_fan)
1214 return -ENOENT;
1215
1216 duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
1217 >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
1218 duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
1219 >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
1220
1221 if (duty100 == 0)
1222 return -EINVAL;
1223
1224 tmp64 = (u64)duty * 100;
1225 do_div(tmp64, duty100);
1226 *speed = (u32)tmp64;
1227
1228 if (*speed > 100)
1229 *speed = 100;
1230
1231 return 0;
1232}
1233
1234static int ci_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
1235 u32 speed)
1236{
1237 u32 tmp;
1238 u32 duty, duty100;
1239 u64 tmp64;
1240 struct ci_power_info *pi = ci_get_pi(adev);
1241
1242 if (adev->pm.no_fan)
1243 return -ENOENT;
1244
1245 if (pi->fan_is_controlled_by_smc)
1246 return -EINVAL;
1247
1248 if (speed > 100)
1249 return -EINVAL;
1250
1251 duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
1252 >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
1253
1254 if (duty100 == 0)
1255 return -EINVAL;
1256
1257 tmp64 = (u64)speed * duty100;
1258 do_div(tmp64, 100);
1259 duty = (u32)tmp64;
1260
1261 tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
1262 tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
1263 WREG32_SMC(ixCG_FDO_CTRL0, tmp);
1264
1265 return 0;
1266}
1267
1268static void ci_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
1269{
1270 if (mode) {
1271 /* stop auto-manage */
1272 if (adev->pm.dpm.fan.ucode_fan_control)
1273 ci_fan_ctrl_stop_smc_fan_control(adev);
1274 ci_fan_ctrl_set_static_mode(adev, mode);
1275 } else {
1276 /* restart auto-manage */
1277 if (adev->pm.dpm.fan.ucode_fan_control)
1278 ci_thermal_start_smc_fan_control(adev);
1279 else
1280 ci_fan_ctrl_set_default_mode(adev);
1281 }
1282}
1283
1284static u32 ci_dpm_get_fan_control_mode(struct amdgpu_device *adev)
1285{
1286 struct ci_power_info *pi = ci_get_pi(adev);
1287 u32 tmp;
1288
1289 if (pi->fan_is_controlled_by_smc)
1290 return 0;
1291
1292 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
1293 return (tmp >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT);
1294}
1295
1296#if 0
1297static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
1298 u32 *speed)
1299{
1300 u32 tach_period;
1301 u32 xclk = amdgpu_asic_get_xclk(adev);
1302
1303 if (adev->pm.no_fan)
1304 return -ENOENT;
1305
1306 if (adev->pm.fan_pulses_per_revolution == 0)
1307 return -ENOENT;
1308
1309 tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
1310 >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
1311 if (tach_period == 0)
1312 return -ENOENT;
1313
1314 *speed = 60 * xclk * 10000 / tach_period;
1315
1316 return 0;
1317}
1318
1319static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
1320 u32 speed)
1321{
1322 u32 tach_period, tmp;
1323 u32 xclk = amdgpu_asic_get_xclk(adev);
1324
1325 if (adev->pm.no_fan)
1326 return -ENOENT;
1327
1328 if (adev->pm.fan_pulses_per_revolution == 0)
1329 return -ENOENT;
1330
1331 if ((speed < adev->pm.fan_min_rpm) ||
1332 (speed > adev->pm.fan_max_rpm))
1333 return -EINVAL;
1334
1335 if (adev->pm.dpm.fan.ucode_fan_control)
1336 ci_fan_ctrl_stop_smc_fan_control(adev);
1337
1338 tach_period = 60 * xclk * 10000 / (8 * speed);
1339 tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
1340 tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
1341 WREG32_SMC(CG_TACH_CTRL, tmp);
1342
1343 ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
1344
1345 return 0;
1346}
1347#endif
1348
1349static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
1350{
1351 struct ci_power_info *pi = ci_get_pi(adev);
1352 u32 tmp;
1353
1354 if (!pi->fan_ctrl_is_in_default_mode) {
1355 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
1356 tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
1357 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1358
1359 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
1360 tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
1361 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1362 pi->fan_ctrl_is_in_default_mode = true;
1363 }
1364}
1365
1366static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
1367{
1368 if (adev->pm.dpm.fan.ucode_fan_control) {
1369 ci_fan_ctrl_start_smc_fan_control(adev);
1370 ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
1371 }
1372}
1373
1374static void ci_thermal_initialize(struct amdgpu_device *adev)
1375{
1376 u32 tmp;
1377
1378 if (adev->pm.fan_pulses_per_revolution) {
1379 tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
1380 tmp |= (adev->pm.fan_pulses_per_revolution - 1)
1381 << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
1382 WREG32_SMC(ixCG_TACH_CTRL, tmp);
1383 }
1384
1385 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
1386 tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
1387 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1388}
1389
1390static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
1391{
1392 int ret;
1393
1394 ci_thermal_initialize(adev);
1395 ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
1396 if (ret)
1397 return ret;
1398 ret = ci_thermal_enable_alert(adev, true);
1399 if (ret)
1400 return ret;
1401 if (adev->pm.dpm.fan.ucode_fan_control) {
1402 ret = ci_thermal_setup_fan_table(adev);
1403 if (ret)
1404 return ret;
1405 ci_thermal_start_smc_fan_control(adev);
1406 }
1407
1408 return 0;
1409}
1410
1411static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
1412{
1413 if (!adev->pm.no_fan)
1414 ci_fan_ctrl_set_default_mode(adev);
1415}
1416
Alex Deuchera2e73f52015-04-20 17:09:27 -04001417static int ci_read_smc_soft_register(struct amdgpu_device *adev,
1418 u16 reg_offset, u32 *value)
1419{
1420 struct ci_power_info *pi = ci_get_pi(adev);
1421
1422 return amdgpu_ci_read_smc_sram_dword(adev,
1423 pi->soft_regs_start + reg_offset,
1424 value, pi->sram_end);
1425}
Alex Deuchera2e73f52015-04-20 17:09:27 -04001426
1427static int ci_write_smc_soft_register(struct amdgpu_device *adev,
1428 u16 reg_offset, u32 value)
1429{
1430 struct ci_power_info *pi = ci_get_pi(adev);
1431
1432 return amdgpu_ci_write_smc_sram_dword(adev,
1433 pi->soft_regs_start + reg_offset,
1434 value, pi->sram_end);
1435}
1436
1437static void ci_init_fps_limits(struct amdgpu_device *adev)
1438{
1439 struct ci_power_info *pi = ci_get_pi(adev);
1440 SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
1441
1442 if (pi->caps_fps) {
1443 u16 tmp;
1444
1445 tmp = 45;
1446 table->FpsHighT = cpu_to_be16(tmp);
1447
1448 tmp = 30;
1449 table->FpsLowT = cpu_to_be16(tmp);
1450 }
1451}
1452
1453static int ci_update_sclk_t(struct amdgpu_device *adev)
1454{
1455 struct ci_power_info *pi = ci_get_pi(adev);
1456 int ret = 0;
1457 u32 low_sclk_interrupt_t = 0;
1458
1459 if (pi->caps_sclk_throttle_low_notification) {
1460 low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
1461
1462 ret = amdgpu_ci_copy_bytes_to_smc(adev,
1463 pi->dpm_table_start +
1464 offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
1465 (u8 *)&low_sclk_interrupt_t,
1466 sizeof(u32), pi->sram_end);
1467
1468 }
1469
1470 return ret;
1471}
1472
1473static void ci_get_leakage_voltages(struct amdgpu_device *adev)
1474{
1475 struct ci_power_info *pi = ci_get_pi(adev);
1476 u16 leakage_id, virtual_voltage_id;
1477 u16 vddc, vddci;
1478 int i;
1479
1480 pi->vddc_leakage.count = 0;
1481 pi->vddci_leakage.count = 0;
1482
1483 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
1484 for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
1485 virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
1486 if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
1487 continue;
1488 if (vddc != 0 && vddc != virtual_voltage_id) {
1489 pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
1490 pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
1491 pi->vddc_leakage.count++;
1492 }
1493 }
1494 } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
1495 for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
1496 virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
1497 if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
1498 virtual_voltage_id,
1499 leakage_id) == 0) {
1500 if (vddc != 0 && vddc != virtual_voltage_id) {
1501 pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
1502 pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
1503 pi->vddc_leakage.count++;
1504 }
1505 if (vddci != 0 && vddci != virtual_voltage_id) {
1506 pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
1507 pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
1508 pi->vddci_leakage.count++;
1509 }
1510 }
1511 }
1512 }
1513}
1514
1515static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
1516{
1517 struct ci_power_info *pi = ci_get_pi(adev);
1518 bool want_thermal_protection;
1519 enum amdgpu_dpm_event_src dpm_event_src;
1520 u32 tmp;
1521
1522 switch (sources) {
1523 case 0:
1524 default:
1525 want_thermal_protection = false;
1526 break;
1527 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
1528 want_thermal_protection = true;
1529 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
1530 break;
1531 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
1532 want_thermal_protection = true;
1533 dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
1534 break;
1535 case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
1536 (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
1537 want_thermal_protection = true;
1538 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
1539 break;
1540 }
1541
1542 if (want_thermal_protection) {
1543#if 0
1544 /* XXX: need to figure out how to handle this properly */
1545 tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
1546 tmp &= DPM_EVENT_SRC_MASK;
1547 tmp |= DPM_EVENT_SRC(dpm_event_src);
1548 WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
1549#endif
1550
1551 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1552 if (pi->thermal_protection)
1553 tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
1554 else
1555 tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
1556 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1557 } else {
1558 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1559 tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
1560 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1561 }
1562}
1563
1564static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
1565 enum amdgpu_dpm_auto_throttle_src source,
1566 bool enable)
1567{
1568 struct ci_power_info *pi = ci_get_pi(adev);
1569
1570 if (enable) {
1571 if (!(pi->active_auto_throttle_sources & (1 << source))) {
1572 pi->active_auto_throttle_sources |= 1 << source;
1573 ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
1574 }
1575 } else {
1576 if (pi->active_auto_throttle_sources & (1 << source)) {
1577 pi->active_auto_throttle_sources &= ~(1 << source);
1578 ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
1579 }
1580 }
1581}
1582
1583static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
1584{
1585 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
1586 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
1587}
1588
1589static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
1590{
1591 struct ci_power_info *pi = ci_get_pi(adev);
1592 PPSMC_Result smc_result;
1593
1594 if (!pi->need_update_smu7_dpm_table)
1595 return 0;
1596
1597 if ((!pi->sclk_dpm_key_disabled) &&
1598 (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
1599 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
1600 if (smc_result != PPSMC_Result_OK)
1601 return -EINVAL;
1602 }
1603
1604 if ((!pi->mclk_dpm_key_disabled) &&
1605 (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
1606 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
1607 if (smc_result != PPSMC_Result_OK)
1608 return -EINVAL;
1609 }
1610
1611 pi->need_update_smu7_dpm_table = 0;
1612 return 0;
1613}
1614
1615static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
1616{
1617 struct ci_power_info *pi = ci_get_pi(adev);
1618 PPSMC_Result smc_result;
1619
1620 if (enable) {
1621 if (!pi->sclk_dpm_key_disabled) {
1622 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
1623 if (smc_result != PPSMC_Result_OK)
1624 return -EINVAL;
1625 }
1626
1627 if (!pi->mclk_dpm_key_disabled) {
1628 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
1629 if (smc_result != PPSMC_Result_OK)
1630 return -EINVAL;
1631
1632 WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
1633 ~MC_SEQ_CNTL_3__CAC_EN_MASK);
1634
1635 WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
1636 WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
1637 WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
1638
1639 udelay(10);
1640
1641 WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
1642 WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
1643 WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
1644 }
1645 } else {
1646 if (!pi->sclk_dpm_key_disabled) {
1647 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
1648 if (smc_result != PPSMC_Result_OK)
1649 return -EINVAL;
1650 }
1651
1652 if (!pi->mclk_dpm_key_disabled) {
1653 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
1654 if (smc_result != PPSMC_Result_OK)
1655 return -EINVAL;
1656 }
1657 }
1658
1659 return 0;
1660}
1661
1662static int ci_start_dpm(struct amdgpu_device *adev)
1663{
1664 struct ci_power_info *pi = ci_get_pi(adev);
1665 PPSMC_Result smc_result;
1666 int ret;
1667 u32 tmp;
1668
1669 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1670 tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
1671 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1672
1673 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
1674 tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
1675 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
1676
1677 ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
1678
1679 WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
1680
1681 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
1682 if (smc_result != PPSMC_Result_OK)
1683 return -EINVAL;
1684
1685 ret = ci_enable_sclk_mclk_dpm(adev, true);
1686 if (ret)
1687 return ret;
1688
1689 if (!pi->pcie_dpm_key_disabled) {
1690 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
1691 if (smc_result != PPSMC_Result_OK)
1692 return -EINVAL;
1693 }
1694
1695 return 0;
1696}
1697
1698static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
1699{
1700 struct ci_power_info *pi = ci_get_pi(adev);
1701 PPSMC_Result smc_result;
1702
1703 if (!pi->need_update_smu7_dpm_table)
1704 return 0;
1705
1706 if ((!pi->sclk_dpm_key_disabled) &&
1707 (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
1708 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
1709 if (smc_result != PPSMC_Result_OK)
1710 return -EINVAL;
1711 }
1712
1713 if ((!pi->mclk_dpm_key_disabled) &&
1714 (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
1715 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
1716 if (smc_result != PPSMC_Result_OK)
1717 return -EINVAL;
1718 }
1719
1720 return 0;
1721}
1722
1723static int ci_stop_dpm(struct amdgpu_device *adev)
1724{
1725 struct ci_power_info *pi = ci_get_pi(adev);
1726 PPSMC_Result smc_result;
1727 int ret;
1728 u32 tmp;
1729
1730 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1731 tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
1732 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1733
1734 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
1735 tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
1736 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
1737
1738 if (!pi->pcie_dpm_key_disabled) {
1739 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
1740 if (smc_result != PPSMC_Result_OK)
1741 return -EINVAL;
1742 }
1743
1744 ret = ci_enable_sclk_mclk_dpm(adev, false);
1745 if (ret)
1746 return ret;
1747
1748 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
1749 if (smc_result != PPSMC_Result_OK)
1750 return -EINVAL;
1751
1752 return 0;
1753}
1754
1755static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
1756{
1757 u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
1758
1759 if (enable)
1760 tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
1761 else
1762 tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
1763 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
1764}
1765
1766#if 0
1767static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
1768 bool ac_power)
1769{
1770 struct ci_power_info *pi = ci_get_pi(adev);
1771 struct amdgpu_cac_tdp_table *cac_tdp_table =
1772 adev->pm.dpm.dyn_state.cac_tdp_table;
1773 u32 power_limit;
1774
1775 if (ac_power)
1776 power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
1777 else
1778 power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
1779
1780 ci_set_power_limit(adev, power_limit);
1781
1782 if (pi->caps_automatic_dc_transition) {
1783 if (ac_power)
1784 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
1785 else
1786 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
1787 }
1788
1789 return 0;
1790}
1791#endif
1792
1793static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
1794 PPSMC_Msg msg, u32 parameter)
1795{
1796 WREG32(mmSMC_MSG_ARG_0, parameter);
1797 return amdgpu_ci_send_msg_to_smc(adev, msg);
1798}
1799
1800static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
1801 PPSMC_Msg msg, u32 *parameter)
1802{
1803 PPSMC_Result smc_result;
1804
1805 smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
1806
1807 if ((smc_result == PPSMC_Result_OK) && parameter)
1808 *parameter = RREG32(mmSMC_MSG_ARG_0);
1809
1810 return smc_result;
1811}
1812
1813static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
1814{
1815 struct ci_power_info *pi = ci_get_pi(adev);
1816
1817 if (!pi->sclk_dpm_key_disabled) {
1818 PPSMC_Result smc_result =
1819 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
1820 if (smc_result != PPSMC_Result_OK)
1821 return -EINVAL;
1822 }
1823
1824 return 0;
1825}
1826
1827static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
1828{
1829 struct ci_power_info *pi = ci_get_pi(adev);
1830
1831 if (!pi->mclk_dpm_key_disabled) {
1832 PPSMC_Result smc_result =
1833 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
1834 if (smc_result != PPSMC_Result_OK)
1835 return -EINVAL;
1836 }
1837
1838 return 0;
1839}
1840
1841static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
1842{
1843 struct ci_power_info *pi = ci_get_pi(adev);
1844
1845 if (!pi->pcie_dpm_key_disabled) {
1846 PPSMC_Result smc_result =
1847 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
1848 if (smc_result != PPSMC_Result_OK)
1849 return -EINVAL;
1850 }
1851
1852 return 0;
1853}
1854
1855static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
1856{
1857 struct ci_power_info *pi = ci_get_pi(adev);
1858
1859 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
1860 PPSMC_Result smc_result =
1861 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
1862 if (smc_result != PPSMC_Result_OK)
1863 return -EINVAL;
1864 }
1865
1866 return 0;
1867}
1868
1869static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
1870 u32 target_tdp)
1871{
1872 PPSMC_Result smc_result =
1873 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
1874 if (smc_result != PPSMC_Result_OK)
1875 return -EINVAL;
1876 return 0;
1877}
1878
1879#if 0
1880static int ci_set_boot_state(struct amdgpu_device *adev)
1881{
1882 return ci_enable_sclk_mclk_dpm(adev, false);
1883}
1884#endif
1885
1886static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
1887{
1888 u32 sclk_freq;
1889 PPSMC_Result smc_result =
1890 amdgpu_ci_send_msg_to_smc_return_parameter(adev,
1891 PPSMC_MSG_API_GetSclkFrequency,
1892 &sclk_freq);
1893 if (smc_result != PPSMC_Result_OK)
1894 sclk_freq = 0;
1895
1896 return sclk_freq;
1897}
1898
1899static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
1900{
1901 u32 mclk_freq;
1902 PPSMC_Result smc_result =
1903 amdgpu_ci_send_msg_to_smc_return_parameter(adev,
1904 PPSMC_MSG_API_GetMclkFrequency,
1905 &mclk_freq);
1906 if (smc_result != PPSMC_Result_OK)
1907 mclk_freq = 0;
1908
1909 return mclk_freq;
1910}
1911
1912static void ci_dpm_start_smc(struct amdgpu_device *adev)
1913{
1914 int i;
1915
1916 amdgpu_ci_program_jump_on_start(adev);
1917 amdgpu_ci_start_smc_clock(adev);
1918 amdgpu_ci_start_smc(adev);
1919 for (i = 0; i < adev->usec_timeout; i++) {
1920 if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
1921 break;
1922 }
1923}
1924
1925static void ci_dpm_stop_smc(struct amdgpu_device *adev)
1926{
1927 amdgpu_ci_reset_smc(adev);
1928 amdgpu_ci_stop_smc_clock(adev);
1929}
1930
1931static int ci_process_firmware_header(struct amdgpu_device *adev)
1932{
1933 struct ci_power_info *pi = ci_get_pi(adev);
1934 u32 tmp;
1935 int ret;
1936
1937 ret = amdgpu_ci_read_smc_sram_dword(adev,
1938 SMU7_FIRMWARE_HEADER_LOCATION +
1939 offsetof(SMU7_Firmware_Header, DpmTable),
1940 &tmp, pi->sram_end);
1941 if (ret)
1942 return ret;
1943
1944 pi->dpm_table_start = tmp;
1945
1946 ret = amdgpu_ci_read_smc_sram_dword(adev,
1947 SMU7_FIRMWARE_HEADER_LOCATION +
1948 offsetof(SMU7_Firmware_Header, SoftRegisters),
1949 &tmp, pi->sram_end);
1950 if (ret)
1951 return ret;
1952
1953 pi->soft_regs_start = tmp;
1954
1955 ret = amdgpu_ci_read_smc_sram_dword(adev,
1956 SMU7_FIRMWARE_HEADER_LOCATION +
1957 offsetof(SMU7_Firmware_Header, mcRegisterTable),
1958 &tmp, pi->sram_end);
1959 if (ret)
1960 return ret;
1961
1962 pi->mc_reg_table_start = tmp;
1963
1964 ret = amdgpu_ci_read_smc_sram_dword(adev,
1965 SMU7_FIRMWARE_HEADER_LOCATION +
1966 offsetof(SMU7_Firmware_Header, FanTable),
1967 &tmp, pi->sram_end);
1968 if (ret)
1969 return ret;
1970
1971 pi->fan_table_start = tmp;
1972
1973 ret = amdgpu_ci_read_smc_sram_dword(adev,
1974 SMU7_FIRMWARE_HEADER_LOCATION +
1975 offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
1976 &tmp, pi->sram_end);
1977 if (ret)
1978 return ret;
1979
1980 pi->arb_table_start = tmp;
1981
1982 return 0;
1983}
1984
1985static void ci_read_clock_registers(struct amdgpu_device *adev)
1986{
1987 struct ci_power_info *pi = ci_get_pi(adev);
1988
1989 pi->clock_registers.cg_spll_func_cntl =
1990 RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
1991 pi->clock_registers.cg_spll_func_cntl_2 =
1992 RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
1993 pi->clock_registers.cg_spll_func_cntl_3 =
1994 RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
1995 pi->clock_registers.cg_spll_func_cntl_4 =
1996 RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
1997 pi->clock_registers.cg_spll_spread_spectrum =
1998 RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
1999 pi->clock_registers.cg_spll_spread_spectrum_2 =
2000 RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
2001 pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
2002 pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
2003 pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
2004 pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
2005 pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
2006 pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
2007 pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
2008 pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
2009 pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
2010}
2011
2012static void ci_init_sclk_t(struct amdgpu_device *adev)
2013{
2014 struct ci_power_info *pi = ci_get_pi(adev);
2015
2016 pi->low_sclk_interrupt_t = 0;
2017}
2018
2019static void ci_enable_thermal_protection(struct amdgpu_device *adev,
2020 bool enable)
2021{
2022 u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2023
2024 if (enable)
2025 tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
2026 else
2027 tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
2028 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2029}
2030
2031static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
2032{
2033 u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2034
2035 tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
2036
2037 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2038}
2039
2040#if 0
2041static int ci_enter_ulp_state(struct amdgpu_device *adev)
2042{
2043
2044 WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
2045
2046 udelay(25000);
2047
2048 return 0;
2049}
2050
2051static int ci_exit_ulp_state(struct amdgpu_device *adev)
2052{
2053 int i;
2054
2055 WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
2056
2057 udelay(7000);
2058
2059 for (i = 0; i < adev->usec_timeout; i++) {
2060 if (RREG32(mmSMC_RESP_0) == 1)
2061 break;
2062 udelay(1000);
2063 }
2064
2065 return 0;
2066}
2067#endif
2068
2069static int ci_notify_smc_display_change(struct amdgpu_device *adev,
2070 bool has_display)
2071{
2072 PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
2073
2074 return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
2075}
2076
2077static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
2078 bool enable)
2079{
2080 struct ci_power_info *pi = ci_get_pi(adev);
2081
2082 if (enable) {
2083 if (pi->caps_sclk_ds) {
2084 if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
2085 return -EINVAL;
2086 } else {
2087 if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
2088 return -EINVAL;
2089 }
2090 } else {
2091 if (pi->caps_sclk_ds) {
2092 if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
2093 return -EINVAL;
2094 }
2095 }
2096
2097 return 0;
2098}
2099
2100static void ci_program_display_gap(struct amdgpu_device *adev)
2101{
2102 u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
2103 u32 pre_vbi_time_in_us;
2104 u32 frame_time_in_us;
2105 u32 ref_clock = adev->clock.spll.reference_freq;
2106 u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
2107 u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
2108
2109 tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
2110 if (adev->pm.dpm.new_active_crtc_count > 0)
2111 tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
2112 else
2113 tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
2114 WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
2115
2116 if (refresh_rate == 0)
2117 refresh_rate = 60;
2118 if (vblank_time == 0xffffffff)
2119 vblank_time = 500;
2120 frame_time_in_us = 1000000 / refresh_rate;
2121 pre_vbi_time_in_us =
2122 frame_time_in_us - 200 - vblank_time;
2123 tmp = pre_vbi_time_in_us * (ref_clock / 100);
2124
2125 WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
2126 ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
2127 ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
2128
2129
2130 ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
2131
2132}
2133
2134static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
2135{
2136 struct ci_power_info *pi = ci_get_pi(adev);
2137 u32 tmp;
2138
2139 if (enable) {
2140 if (pi->caps_sclk_ss_support) {
2141 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2142 tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
2143 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2144 }
2145 } else {
2146 tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
2147 tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
2148 WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
2149
2150 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2151 tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
2152 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2153 }
2154}
2155
2156static void ci_program_sstp(struct amdgpu_device *adev)
2157{
2158 WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
2159 ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
2160 (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
2161}
2162
2163static void ci_enable_display_gap(struct amdgpu_device *adev)
2164{
2165 u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
2166
2167 tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
2168 CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
2169 tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
2170 (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
2171
2172 WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
2173}
2174
2175static void ci_program_vc(struct amdgpu_device *adev)
2176{
2177 u32 tmp;
2178
2179 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
2180 tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
2181 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
2182
2183 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
2184 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
2185 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
2186 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
2187 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
2188 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
2189 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
2190 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
2191}
2192
2193static void ci_clear_vc(struct amdgpu_device *adev)
2194{
2195 u32 tmp;
2196
2197 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
2198 tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
2199 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
2200
2201 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
2202 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
2203 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
2204 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
2205 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
2206 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
2207 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
2208 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
2209}
2210
2211static int ci_upload_firmware(struct amdgpu_device *adev)
2212{
2213 struct ci_power_info *pi = ci_get_pi(adev);
2214 int i, ret;
2215
Rex Zhu3f767e32016-10-26 13:44:12 +08002216 if (amdgpu_ci_is_smc_running(adev)) {
2217 DRM_INFO("smc is running, no need to load smc firmware\n");
2218 return 0;
2219 }
2220
Alex Deuchera2e73f52015-04-20 17:09:27 -04002221 for (i = 0; i < adev->usec_timeout; i++) {
2222 if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
2223 break;
2224 }
2225 WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
2226
2227 amdgpu_ci_stop_smc_clock(adev);
2228 amdgpu_ci_reset_smc(adev);
2229
2230 ret = amdgpu_ci_load_smc_ucode(adev, pi->sram_end);
2231
2232 return ret;
2233
2234}
2235
2236static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
2237 struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
2238 struct atom_voltage_table *voltage_table)
2239{
2240 u32 i;
2241
2242 if (voltage_dependency_table == NULL)
2243 return -EINVAL;
2244
2245 voltage_table->mask_low = 0;
2246 voltage_table->phase_delay = 0;
2247
2248 voltage_table->count = voltage_dependency_table->count;
2249 for (i = 0; i < voltage_table->count; i++) {
2250 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
2251 voltage_table->entries[i].smio_low = 0;
2252 }
2253
2254 return 0;
2255}
2256
2257static int ci_construct_voltage_tables(struct amdgpu_device *adev)
2258{
2259 struct ci_power_info *pi = ci_get_pi(adev);
2260 int ret;
2261
2262 if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
2263 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
2264 VOLTAGE_OBJ_GPIO_LUT,
2265 &pi->vddc_voltage_table);
2266 if (ret)
2267 return ret;
2268 } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
2269 ret = ci_get_svi2_voltage_table(adev,
2270 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
2271 &pi->vddc_voltage_table);
2272 if (ret)
2273 return ret;
2274 }
2275
2276 if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
2277 ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
2278 &pi->vddc_voltage_table);
2279
2280 if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
2281 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
2282 VOLTAGE_OBJ_GPIO_LUT,
2283 &pi->vddci_voltage_table);
2284 if (ret)
2285 return ret;
2286 } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
2287 ret = ci_get_svi2_voltage_table(adev,
2288 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
2289 &pi->vddci_voltage_table);
2290 if (ret)
2291 return ret;
2292 }
2293
2294 if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
2295 ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
2296 &pi->vddci_voltage_table);
2297
2298 if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
2299 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
2300 VOLTAGE_OBJ_GPIO_LUT,
2301 &pi->mvdd_voltage_table);
2302 if (ret)
2303 return ret;
2304 } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
2305 ret = ci_get_svi2_voltage_table(adev,
2306 &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
2307 &pi->mvdd_voltage_table);
2308 if (ret)
2309 return ret;
2310 }
2311
2312 if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
2313 ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
2314 &pi->mvdd_voltage_table);
2315
2316 return 0;
2317}
2318
2319static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
2320 struct atom_voltage_table_entry *voltage_table,
2321 SMU7_Discrete_VoltageLevel *smc_voltage_table)
2322{
2323 int ret;
2324
2325 ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
2326 &smc_voltage_table->StdVoltageHiSidd,
2327 &smc_voltage_table->StdVoltageLoSidd);
2328
2329 if (ret) {
2330 smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
2331 smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
2332 }
2333
2334 smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
2335 smc_voltage_table->StdVoltageHiSidd =
2336 cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
2337 smc_voltage_table->StdVoltageLoSidd =
2338 cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
2339}
2340
2341static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
2342 SMU7_Discrete_DpmTable *table)
2343{
2344 struct ci_power_info *pi = ci_get_pi(adev);
2345 unsigned int count;
2346
2347 table->VddcLevelCount = pi->vddc_voltage_table.count;
2348 for (count = 0; count < table->VddcLevelCount; count++) {
2349 ci_populate_smc_voltage_table(adev,
2350 &pi->vddc_voltage_table.entries[count],
2351 &table->VddcLevel[count]);
2352
2353 if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
2354 table->VddcLevel[count].Smio |=
2355 pi->vddc_voltage_table.entries[count].smio_low;
2356 else
2357 table->VddcLevel[count].Smio = 0;
2358 }
2359 table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
2360
2361 return 0;
2362}
2363
2364static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
2365 SMU7_Discrete_DpmTable *table)
2366{
2367 unsigned int count;
2368 struct ci_power_info *pi = ci_get_pi(adev);
2369
2370 table->VddciLevelCount = pi->vddci_voltage_table.count;
2371 for (count = 0; count < table->VddciLevelCount; count++) {
2372 ci_populate_smc_voltage_table(adev,
2373 &pi->vddci_voltage_table.entries[count],
2374 &table->VddciLevel[count]);
2375
2376 if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
2377 table->VddciLevel[count].Smio |=
2378 pi->vddci_voltage_table.entries[count].smio_low;
2379 else
2380 table->VddciLevel[count].Smio = 0;
2381 }
2382 table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
2383
2384 return 0;
2385}
2386
2387static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
2388 SMU7_Discrete_DpmTable *table)
2389{
2390 struct ci_power_info *pi = ci_get_pi(adev);
2391 unsigned int count;
2392
2393 table->MvddLevelCount = pi->mvdd_voltage_table.count;
2394 for (count = 0; count < table->MvddLevelCount; count++) {
2395 ci_populate_smc_voltage_table(adev,
2396 &pi->mvdd_voltage_table.entries[count],
2397 &table->MvddLevel[count]);
2398
2399 if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
2400 table->MvddLevel[count].Smio |=
2401 pi->mvdd_voltage_table.entries[count].smio_low;
2402 else
2403 table->MvddLevel[count].Smio = 0;
2404 }
2405 table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
2406
2407 return 0;
2408}
2409
2410static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
2411 SMU7_Discrete_DpmTable *table)
2412{
2413 int ret;
2414
2415 ret = ci_populate_smc_vddc_table(adev, table);
2416 if (ret)
2417 return ret;
2418
2419 ret = ci_populate_smc_vddci_table(adev, table);
2420 if (ret)
2421 return ret;
2422
2423 ret = ci_populate_smc_mvdd_table(adev, table);
2424 if (ret)
2425 return ret;
2426
2427 return 0;
2428}
2429
2430static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
2431 SMU7_Discrete_VoltageLevel *voltage)
2432{
2433 struct ci_power_info *pi = ci_get_pi(adev);
2434 u32 i = 0;
2435
2436 if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
2437 for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
2438 if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
2439 voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
2440 break;
2441 }
2442 }
2443
2444 if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
2445 return -EINVAL;
2446 }
2447
2448 return -EINVAL;
2449}
2450
2451static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
2452 struct atom_voltage_table_entry *voltage_table,
2453 u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
2454{
2455 u16 v_index, idx;
2456 bool voltage_found = false;
2457 *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
2458 *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
2459
2460 if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
2461 return -EINVAL;
2462
2463 if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
2464 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
2465 if (voltage_table->value ==
2466 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
2467 voltage_found = true;
2468 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
2469 idx = v_index;
2470 else
2471 idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
2472 *std_voltage_lo_sidd =
2473 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
2474 *std_voltage_hi_sidd =
2475 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
2476 break;
2477 }
2478 }
2479
2480 if (!voltage_found) {
2481 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
2482 if (voltage_table->value <=
2483 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
2484 voltage_found = true;
2485 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
2486 idx = v_index;
2487 else
2488 idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
2489 *std_voltage_lo_sidd =
2490 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
2491 *std_voltage_hi_sidd =
2492 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
2493 break;
2494 }
2495 }
2496 }
2497 }
2498
2499 return 0;
2500}
2501
2502static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
2503 const struct amdgpu_phase_shedding_limits_table *limits,
2504 u32 sclk,
2505 u32 *phase_shedding)
2506{
2507 unsigned int i;
2508
2509 *phase_shedding = 1;
2510
2511 for (i = 0; i < limits->count; i++) {
2512 if (sclk < limits->entries[i].sclk) {
2513 *phase_shedding = i;
2514 break;
2515 }
2516 }
2517}
2518
2519static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
2520 const struct amdgpu_phase_shedding_limits_table *limits,
2521 u32 mclk,
2522 u32 *phase_shedding)
2523{
2524 unsigned int i;
2525
2526 *phase_shedding = 1;
2527
2528 for (i = 0; i < limits->count; i++) {
2529 if (mclk < limits->entries[i].mclk) {
2530 *phase_shedding = i;
2531 break;
2532 }
2533 }
2534}
2535
2536static int ci_init_arb_table_index(struct amdgpu_device *adev)
2537{
2538 struct ci_power_info *pi = ci_get_pi(adev);
2539 u32 tmp;
2540 int ret;
2541
2542 ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
2543 &tmp, pi->sram_end);
2544 if (ret)
2545 return ret;
2546
2547 tmp &= 0x00FFFFFF;
2548 tmp |= MC_CG_ARB_FREQ_F1 << 24;
2549
2550 return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
2551 tmp, pi->sram_end);
2552}
2553
2554static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
2555 struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
2556 u32 clock, u32 *voltage)
2557{
2558 u32 i = 0;
2559
2560 if (allowed_clock_voltage_table->count == 0)
2561 return -EINVAL;
2562
2563 for (i = 0; i < allowed_clock_voltage_table->count; i++) {
2564 if (allowed_clock_voltage_table->entries[i].clk >= clock) {
2565 *voltage = allowed_clock_voltage_table->entries[i].v;
2566 return 0;
2567 }
2568 }
2569
2570 *voltage = allowed_clock_voltage_table->entries[i-1].v;
2571
2572 return 0;
2573}
2574
Nils Wallménius438498a2016-05-05 09:07:48 +02002575static u8 ci_get_sleep_divider_id_from_clock(u32 sclk, u32 min_sclk_in_sr)
Alex Deuchera2e73f52015-04-20 17:09:27 -04002576{
2577 u32 i;
2578 u32 tmp;
Nils Wallménius9887e422016-05-05 09:07:46 +02002579 u32 min = max(min_sclk_in_sr, (u32)CISLAND_MINIMUM_ENGINE_CLOCK);
Alex Deuchera2e73f52015-04-20 17:09:27 -04002580
2581 if (sclk < min)
2582 return 0;
2583
2584 for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
Nils Wallménius354ef922016-05-05 09:07:47 +02002585 tmp = sclk >> i;
Alex Deuchera2e73f52015-04-20 17:09:27 -04002586 if (tmp >= min || i == 0)
2587 break;
2588 }
2589
2590 return (u8)i;
2591}
2592
2593static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
2594{
2595 return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
2596}
2597
2598static int ci_reset_to_default(struct amdgpu_device *adev)
2599{
2600 return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
2601 0 : -EINVAL;
2602}
2603
2604static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
2605{
2606 u32 tmp;
2607
2608 tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
2609
2610 if (tmp == MC_CG_ARB_FREQ_F0)
2611 return 0;
2612
2613 return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
2614}
2615
2616static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
2617 const u32 engine_clock,
2618 const u32 memory_clock,
2619 u32 *dram_timimg2)
2620{
2621 bool patch;
2622 u32 tmp, tmp2;
2623
2624 tmp = RREG32(mmMC_SEQ_MISC0);
2625 patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
2626
2627 if (patch &&
2628 ((adev->pdev->device == 0x67B0) ||
2629 (adev->pdev->device == 0x67B1))) {
2630 if ((memory_clock > 100000) && (memory_clock <= 125000)) {
2631 tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
2632 *dram_timimg2 &= ~0x00ff0000;
2633 *dram_timimg2 |= tmp2 << 16;
2634 } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
2635 tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
2636 *dram_timimg2 &= ~0x00ff0000;
2637 *dram_timimg2 |= tmp2 << 16;
2638 }
2639 }
2640}
2641
2642static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
2643 u32 sclk,
2644 u32 mclk,
2645 SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
2646{
2647 u32 dram_timing;
2648 u32 dram_timing2;
2649 u32 burst_time;
2650
2651 amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
2652
2653 dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
2654 dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
2655 burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
2656
2657 ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
2658
2659 arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
2660 arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
2661 arb_regs->McArbBurstTime = (u8)burst_time;
2662
2663 return 0;
2664}
2665
2666static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
2667{
2668 struct ci_power_info *pi = ci_get_pi(adev);
2669 SMU7_Discrete_MCArbDramTimingTable arb_regs;
2670 u32 i, j;
2671 int ret = 0;
2672
2673 memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
2674
2675 for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
2676 for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
2677 ret = ci_populate_memory_timing_parameters(adev,
2678 pi->dpm_table.sclk_table.dpm_levels[i].value,
2679 pi->dpm_table.mclk_table.dpm_levels[j].value,
2680 &arb_regs.entries[i][j]);
2681 if (ret)
2682 break;
2683 }
2684 }
2685
2686 if (ret == 0)
2687 ret = amdgpu_ci_copy_bytes_to_smc(adev,
2688 pi->arb_table_start,
2689 (u8 *)&arb_regs,
2690 sizeof(SMU7_Discrete_MCArbDramTimingTable),
2691 pi->sram_end);
2692
2693 return ret;
2694}
2695
2696static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
2697{
2698 struct ci_power_info *pi = ci_get_pi(adev);
2699
2700 if (pi->need_update_smu7_dpm_table == 0)
2701 return 0;
2702
2703 return ci_do_program_memory_timing_parameters(adev);
2704}
2705
2706static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
2707 struct amdgpu_ps *amdgpu_boot_state)
2708{
2709 struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
2710 struct ci_power_info *pi = ci_get_pi(adev);
2711 u32 level = 0;
2712
2713 for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
2714 if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
2715 boot_state->performance_levels[0].sclk) {
2716 pi->smc_state_table.GraphicsBootLevel = level;
2717 break;
2718 }
2719 }
2720
2721 for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
2722 if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
2723 boot_state->performance_levels[0].mclk) {
2724 pi->smc_state_table.MemoryBootLevel = level;
2725 break;
2726 }
2727 }
2728}
2729
2730static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
2731{
2732 u32 i;
2733 u32 mask_value = 0;
2734
2735 for (i = dpm_table->count; i > 0; i--) {
2736 mask_value = mask_value << 1;
2737 if (dpm_table->dpm_levels[i-1].enabled)
2738 mask_value |= 0x1;
2739 else
2740 mask_value &= 0xFFFFFFFE;
2741 }
2742
2743 return mask_value;
2744}
2745
2746static void ci_populate_smc_link_level(struct amdgpu_device *adev,
2747 SMU7_Discrete_DpmTable *table)
2748{
2749 struct ci_power_info *pi = ci_get_pi(adev);
2750 struct ci_dpm_table *dpm_table = &pi->dpm_table;
2751 u32 i;
2752
2753 for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
2754 table->LinkLevel[i].PcieGenSpeed =
2755 (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
2756 table->LinkLevel[i].PcieLaneCount =
2757 amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
2758 table->LinkLevel[i].EnabledForActivity = 1;
2759 table->LinkLevel[i].DownT = cpu_to_be32(5);
2760 table->LinkLevel[i].UpT = cpu_to_be32(30);
2761 }
2762
2763 pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
2764 pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
2765 ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
2766}
2767
2768static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
2769 SMU7_Discrete_DpmTable *table)
2770{
2771 u32 count;
2772 struct atom_clock_dividers dividers;
2773 int ret = -EINVAL;
2774
2775 table->UvdLevelCount =
2776 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
2777
2778 for (count = 0; count < table->UvdLevelCount; count++) {
2779 table->UvdLevel[count].VclkFrequency =
2780 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
2781 table->UvdLevel[count].DclkFrequency =
2782 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
2783 table->UvdLevel[count].MinVddc =
2784 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
2785 table->UvdLevel[count].MinVddcPhases = 1;
2786
2787 ret = amdgpu_atombios_get_clock_dividers(adev,
2788 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2789 table->UvdLevel[count].VclkFrequency, false, &dividers);
2790 if (ret)
2791 return ret;
2792
2793 table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
2794
2795 ret = amdgpu_atombios_get_clock_dividers(adev,
2796 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2797 table->UvdLevel[count].DclkFrequency, false, &dividers);
2798 if (ret)
2799 return ret;
2800
2801 table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
2802
2803 table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
2804 table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
2805 table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
2806 }
2807
2808 return ret;
2809}
2810
2811static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
2812 SMU7_Discrete_DpmTable *table)
2813{
2814 u32 count;
2815 struct atom_clock_dividers dividers;
2816 int ret = -EINVAL;
2817
2818 table->VceLevelCount =
2819 adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
2820
2821 for (count = 0; count < table->VceLevelCount; count++) {
2822 table->VceLevel[count].Frequency =
2823 adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
2824 table->VceLevel[count].MinVoltage =
2825 (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
2826 table->VceLevel[count].MinPhases = 1;
2827
2828 ret = amdgpu_atombios_get_clock_dividers(adev,
2829 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2830 table->VceLevel[count].Frequency, false, &dividers);
2831 if (ret)
2832 return ret;
2833
2834 table->VceLevel[count].Divider = (u8)dividers.post_divider;
2835
2836 table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
2837 table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
2838 }
2839
2840 return ret;
2841
2842}
2843
2844static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
2845 SMU7_Discrete_DpmTable *table)
2846{
2847 u32 count;
2848 struct atom_clock_dividers dividers;
2849 int ret = -EINVAL;
2850
2851 table->AcpLevelCount = (u8)
2852 (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
2853
2854 for (count = 0; count < table->AcpLevelCount; count++) {
2855 table->AcpLevel[count].Frequency =
2856 adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
2857 table->AcpLevel[count].MinVoltage =
2858 adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
2859 table->AcpLevel[count].MinPhases = 1;
2860
2861 ret = amdgpu_atombios_get_clock_dividers(adev,
2862 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2863 table->AcpLevel[count].Frequency, false, &dividers);
2864 if (ret)
2865 return ret;
2866
2867 table->AcpLevel[count].Divider = (u8)dividers.post_divider;
2868
2869 table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
2870 table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
2871 }
2872
2873 return ret;
2874}
2875
2876static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
2877 SMU7_Discrete_DpmTable *table)
2878{
2879 u32 count;
2880 struct atom_clock_dividers dividers;
2881 int ret = -EINVAL;
2882
2883 table->SamuLevelCount =
2884 adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
2885
2886 for (count = 0; count < table->SamuLevelCount; count++) {
2887 table->SamuLevel[count].Frequency =
2888 adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
2889 table->SamuLevel[count].MinVoltage =
2890 adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
2891 table->SamuLevel[count].MinPhases = 1;
2892
2893 ret = amdgpu_atombios_get_clock_dividers(adev,
2894 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2895 table->SamuLevel[count].Frequency, false, &dividers);
2896 if (ret)
2897 return ret;
2898
2899 table->SamuLevel[count].Divider = (u8)dividers.post_divider;
2900
2901 table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
2902 table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
2903 }
2904
2905 return ret;
2906}
2907
2908static int ci_calculate_mclk_params(struct amdgpu_device *adev,
2909 u32 memory_clock,
2910 SMU7_Discrete_MemoryLevel *mclk,
2911 bool strobe_mode,
2912 bool dll_state_on)
2913{
2914 struct ci_power_info *pi = ci_get_pi(adev);
2915 u32 dll_cntl = pi->clock_registers.dll_cntl;
2916 u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
2917 u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
2918 u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
2919 u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
2920 u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
2921 u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
2922 u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
2923 u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
2924 struct atom_mpll_param mpll_param;
2925 int ret;
2926
2927 ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
2928 if (ret)
2929 return ret;
2930
2931 mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
2932 mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
2933
2934 mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
2935 MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
2936 mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
2937 (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
2938 (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
2939
2940 mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
2941 mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
2942
Ken Wang81c59f52015-06-03 21:02:01 +08002943 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04002944 mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
2945 MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
2946 mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
2947 (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
2948 }
2949
2950 if (pi->caps_mclk_ss_support) {
2951 struct amdgpu_atom_ss ss;
2952 u32 freq_nom;
2953 u32 tmp;
2954 u32 reference_clock = adev->clock.mpll.reference_freq;
2955
2956 if (mpll_param.qdr == 1)
2957 freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
2958 else
2959 freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
2960
2961 tmp = (freq_nom / reference_clock);
2962 tmp = tmp * tmp;
2963 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
2964 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
2965 u32 clks = reference_clock * 5 / ss.rate;
2966 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
2967
2968 mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
2969 mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
2970
2971 mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
2972 mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
2973 }
2974 }
2975
2976 mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
2977 mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
2978
2979 if (dll_state_on)
2980 mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
2981 MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
2982 else
2983 mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
2984 MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
2985
2986 mclk->MclkFrequency = memory_clock;
2987 mclk->MpllFuncCntl = mpll_func_cntl;
2988 mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
2989 mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
2990 mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
2991 mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
2992 mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
2993 mclk->DllCntl = dll_cntl;
2994 mclk->MpllSs1 = mpll_ss1;
2995 mclk->MpllSs2 = mpll_ss2;
2996
2997 return 0;
2998}
2999
3000static int ci_populate_single_memory_level(struct amdgpu_device *adev,
3001 u32 memory_clock,
3002 SMU7_Discrete_MemoryLevel *memory_level)
3003{
3004 struct ci_power_info *pi = ci_get_pi(adev);
3005 int ret;
3006 bool dll_state_on;
3007
3008 if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
3009 ret = ci_get_dependency_volt_by_clk(adev,
3010 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3011 memory_clock, &memory_level->MinVddc);
3012 if (ret)
3013 return ret;
3014 }
3015
3016 if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
3017 ret = ci_get_dependency_volt_by_clk(adev,
3018 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3019 memory_clock, &memory_level->MinVddci);
3020 if (ret)
3021 return ret;
3022 }
3023
3024 if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
3025 ret = ci_get_dependency_volt_by_clk(adev,
3026 &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
3027 memory_clock, &memory_level->MinMvdd);
3028 if (ret)
3029 return ret;
3030 }
3031
3032 memory_level->MinVddcPhases = 1;
3033
3034 if (pi->vddc_phase_shed_control)
3035 ci_populate_phase_value_based_on_mclk(adev,
3036 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
3037 memory_clock,
3038 &memory_level->MinVddcPhases);
3039
3040 memory_level->EnabledForThrottle = 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -04003041 memory_level->UpH = 0;
3042 memory_level->DownH = 100;
3043 memory_level->VoltageDownH = 0;
3044 memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
3045
3046 memory_level->StutterEnable = false;
3047 memory_level->StrobeEnable = false;
3048 memory_level->EdcReadEnable = false;
3049 memory_level->EdcWriteEnable = false;
3050 memory_level->RttEnable = false;
3051
3052 memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
3053
3054 if (pi->mclk_stutter_mode_threshold &&
3055 (memory_clock <= pi->mclk_stutter_mode_threshold) &&
Edward O'Callaghan004e29c2016-07-12 10:17:53 +10003056 (!pi->uvd_enabled) &&
Alex Deuchera2e73f52015-04-20 17:09:27 -04003057 (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
3058 (adev->pm.dpm.new_active_crtc_count <= 2))
3059 memory_level->StutterEnable = true;
3060
3061 if (pi->mclk_strobe_mode_threshold &&
3062 (memory_clock <= pi->mclk_strobe_mode_threshold))
3063 memory_level->StrobeEnable = 1;
3064
Ken Wang81c59f52015-06-03 21:02:01 +08003065 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04003066 memory_level->StrobeRatio =
3067 ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
3068 if (pi->mclk_edc_enable_threshold &&
3069 (memory_clock > pi->mclk_edc_enable_threshold))
3070 memory_level->EdcReadEnable = true;
3071
3072 if (pi->mclk_edc_wr_enable_threshold &&
3073 (memory_clock > pi->mclk_edc_wr_enable_threshold))
3074 memory_level->EdcWriteEnable = true;
3075
3076 if (memory_level->StrobeEnable) {
3077 if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
3078 ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
3079 dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
3080 else
3081 dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
3082 } else {
3083 dll_state_on = pi->dll_default_on;
3084 }
3085 } else {
3086 memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
3087 dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
3088 }
3089
3090 ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
3091 if (ret)
3092 return ret;
3093
3094 memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
3095 memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
3096 memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
3097 memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
3098
3099 memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
3100 memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
3101 memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
3102 memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
3103 memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
3104 memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
3105 memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
3106 memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
3107 memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
3108 memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
3109 memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
3110
3111 return 0;
3112}
3113
3114static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
3115 SMU7_Discrete_DpmTable *table)
3116{
3117 struct ci_power_info *pi = ci_get_pi(adev);
3118 struct atom_clock_dividers dividers;
3119 SMU7_Discrete_VoltageLevel voltage_level;
3120 u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
3121 u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
3122 u32 dll_cntl = pi->clock_registers.dll_cntl;
3123 u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
3124 int ret;
3125
3126 table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
3127
3128 if (pi->acpi_vddc)
3129 table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
3130 else
3131 table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
3132
3133 table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
3134
3135 table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
3136
3137 ret = amdgpu_atombios_get_clock_dividers(adev,
3138 COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
3139 table->ACPILevel.SclkFrequency, false, &dividers);
3140 if (ret)
3141 return ret;
3142
3143 table->ACPILevel.SclkDid = (u8)dividers.post_divider;
3144 table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
3145 table->ACPILevel.DeepSleepDivId = 0;
3146
3147 spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
3148 spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
3149
3150 spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
3151 spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
3152
3153 table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
3154 table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
3155 table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
3156 table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
3157 table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
3158 table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
3159 table->ACPILevel.CcPwrDynRm = 0;
3160 table->ACPILevel.CcPwrDynRm1 = 0;
3161
3162 table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
3163 table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
3164 table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
3165 table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
3166 table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
3167 table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
3168 table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
3169 table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
3170 table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
3171 table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
3172 table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
3173
3174 table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
3175 table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
3176
3177 if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
3178 if (pi->acpi_vddci)
3179 table->MemoryACPILevel.MinVddci =
3180 cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
3181 else
3182 table->MemoryACPILevel.MinVddci =
3183 cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
3184 }
3185
3186 if (ci_populate_mvdd_value(adev, 0, &voltage_level))
3187 table->MemoryACPILevel.MinMvdd = 0;
3188 else
3189 table->MemoryACPILevel.MinMvdd =
3190 cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
3191
3192 mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
3193 MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
3194 mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
3195 MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
3196
3197 dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
3198
3199 table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
3200 table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
3201 table->MemoryACPILevel.MpllAdFuncCntl =
3202 cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
3203 table->MemoryACPILevel.MpllDqFuncCntl =
3204 cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
3205 table->MemoryACPILevel.MpllFuncCntl =
3206 cpu_to_be32(pi->clock_registers.mpll_func_cntl);
3207 table->MemoryACPILevel.MpllFuncCntl_1 =
3208 cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
3209 table->MemoryACPILevel.MpllFuncCntl_2 =
3210 cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
3211 table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
3212 table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
3213
3214 table->MemoryACPILevel.EnabledForThrottle = 0;
3215 table->MemoryACPILevel.EnabledForActivity = 0;
3216 table->MemoryACPILevel.UpH = 0;
3217 table->MemoryACPILevel.DownH = 100;
3218 table->MemoryACPILevel.VoltageDownH = 0;
3219 table->MemoryACPILevel.ActivityLevel =
3220 cpu_to_be16((u16)pi->mclk_activity_target);
3221
3222 table->MemoryACPILevel.StutterEnable = false;
3223 table->MemoryACPILevel.StrobeEnable = false;
3224 table->MemoryACPILevel.EdcReadEnable = false;
3225 table->MemoryACPILevel.EdcWriteEnable = false;
3226 table->MemoryACPILevel.RttEnable = false;
3227
3228 return 0;
3229}
3230
3231
3232static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
3233{
3234 struct ci_power_info *pi = ci_get_pi(adev);
3235 struct ci_ulv_parm *ulv = &pi->ulv;
3236
3237 if (ulv->supported) {
3238 if (enable)
3239 return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
3240 0 : -EINVAL;
3241 else
3242 return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
3243 0 : -EINVAL;
3244 }
3245
3246 return 0;
3247}
3248
3249static int ci_populate_ulv_level(struct amdgpu_device *adev,
3250 SMU7_Discrete_Ulv *state)
3251{
3252 struct ci_power_info *pi = ci_get_pi(adev);
3253 u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
3254
3255 state->CcPwrDynRm = 0;
3256 state->CcPwrDynRm1 = 0;
3257
3258 if (ulv_voltage == 0) {
3259 pi->ulv.supported = false;
3260 return 0;
3261 }
3262
3263 if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
3264 if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
3265 state->VddcOffset = 0;
3266 else
3267 state->VddcOffset =
3268 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
3269 } else {
3270 if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
3271 state->VddcOffsetVid = 0;
3272 else
3273 state->VddcOffsetVid = (u8)
3274 ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
3275 VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
3276 }
3277 state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
3278
3279 state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
3280 state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
3281 state->VddcOffset = cpu_to_be16(state->VddcOffset);
3282
3283 return 0;
3284}
3285
3286static int ci_calculate_sclk_params(struct amdgpu_device *adev,
3287 u32 engine_clock,
3288 SMU7_Discrete_GraphicsLevel *sclk)
3289{
3290 struct ci_power_info *pi = ci_get_pi(adev);
3291 struct atom_clock_dividers dividers;
3292 u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
3293 u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
3294 u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
3295 u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
3296 u32 reference_clock = adev->clock.spll.reference_freq;
3297 u32 reference_divider;
3298 u32 fbdiv;
3299 int ret;
3300
3301 ret = amdgpu_atombios_get_clock_dividers(adev,
3302 COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
3303 engine_clock, false, &dividers);
3304 if (ret)
3305 return ret;
3306
3307 reference_divider = 1 + dividers.ref_div;
3308 fbdiv = dividers.fb_div & 0x3FFFFFF;
3309
3310 spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
3311 spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
3312 spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
3313
3314 if (pi->caps_sclk_ss_support) {
3315 struct amdgpu_atom_ss ss;
3316 u32 vco_freq = engine_clock * dividers.post_div;
3317
3318 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
3319 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
3320 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
3321 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
3322
3323 cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
3324 cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
3325 cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
3326
3327 cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
3328 cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
3329 }
3330 }
3331
3332 sclk->SclkFrequency = engine_clock;
3333 sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
3334 sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
3335 sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
3336 sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
3337 sclk->SclkDid = (u8)dividers.post_divider;
3338
3339 return 0;
3340}
3341
3342static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
3343 u32 engine_clock,
3344 u16 sclk_activity_level_t,
3345 SMU7_Discrete_GraphicsLevel *graphic_level)
3346{
3347 struct ci_power_info *pi = ci_get_pi(adev);
3348 int ret;
3349
3350 ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
3351 if (ret)
3352 return ret;
3353
3354 ret = ci_get_dependency_volt_by_clk(adev,
3355 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3356 engine_clock, &graphic_level->MinVddc);
3357 if (ret)
3358 return ret;
3359
3360 graphic_level->SclkFrequency = engine_clock;
3361
3362 graphic_level->Flags = 0;
3363 graphic_level->MinVddcPhases = 1;
3364
3365 if (pi->vddc_phase_shed_control)
3366 ci_populate_phase_value_based_on_sclk(adev,
3367 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
3368 engine_clock,
3369 &graphic_level->MinVddcPhases);
3370
3371 graphic_level->ActivityLevel = sclk_activity_level_t;
3372
3373 graphic_level->CcPwrDynRm = 0;
3374 graphic_level->CcPwrDynRm1 = 0;
3375 graphic_level->EnabledForThrottle = 1;
3376 graphic_level->UpH = 0;
3377 graphic_level->DownH = 0;
3378 graphic_level->VoltageDownH = 0;
3379 graphic_level->PowerThrottle = 0;
3380
3381 if (pi->caps_sclk_ds)
Nils Wallménius438498a2016-05-05 09:07:48 +02003382 graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(engine_clock,
Alex Deuchera2e73f52015-04-20 17:09:27 -04003383 CISLAND_MINIMUM_ENGINE_CLOCK);
3384
3385 graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
3386
3387 graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
3388 graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
3389 graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
3390 graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
3391 graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
3392 graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
3393 graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
3394 graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
3395 graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
3396 graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
3397 graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
Alex Deuchera2e73f52015-04-20 17:09:27 -04003398
3399 return 0;
3400}
3401
3402static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
3403{
3404 struct ci_power_info *pi = ci_get_pi(adev);
3405 struct ci_dpm_table *dpm_table = &pi->dpm_table;
3406 u32 level_array_address = pi->dpm_table_start +
3407 offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
3408 u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
3409 SMU7_MAX_LEVELS_GRAPHICS;
3410 SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
3411 u32 i, ret;
3412
3413 memset(levels, 0, level_array_size);
3414
3415 for (i = 0; i < dpm_table->sclk_table.count; i++) {
3416 ret = ci_populate_single_graphic_level(adev,
3417 dpm_table->sclk_table.dpm_levels[i].value,
3418 (u16)pi->activity_target[i],
3419 &pi->smc_state_table.GraphicsLevel[i]);
3420 if (ret)
3421 return ret;
3422 if (i > 1)
3423 pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
3424 if (i == (dpm_table->sclk_table.count - 1))
3425 pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
3426 PPSMC_DISPLAY_WATERMARK_HIGH;
3427 }
Alex Deucher4223cc3d2016-03-03 12:27:46 -05003428 pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -04003429
3430 pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
3431 pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
3432 ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
3433
3434 ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
3435 (u8 *)levels, level_array_size,
3436 pi->sram_end);
3437 if (ret)
3438 return ret;
3439
3440 return 0;
3441}
3442
3443static int ci_populate_ulv_state(struct amdgpu_device *adev,
3444 SMU7_Discrete_Ulv *ulv_level)
3445{
3446 return ci_populate_ulv_level(adev, ulv_level);
3447}
3448
3449static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
3450{
3451 struct ci_power_info *pi = ci_get_pi(adev);
3452 struct ci_dpm_table *dpm_table = &pi->dpm_table;
3453 u32 level_array_address = pi->dpm_table_start +
3454 offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
3455 u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
3456 SMU7_MAX_LEVELS_MEMORY;
3457 SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
3458 u32 i, ret;
3459
3460 memset(levels, 0, level_array_size);
3461
3462 for (i = 0; i < dpm_table->mclk_table.count; i++) {
3463 if (dpm_table->mclk_table.dpm_levels[i].value == 0)
3464 return -EINVAL;
3465 ret = ci_populate_single_memory_level(adev,
3466 dpm_table->mclk_table.dpm_levels[i].value,
3467 &pi->smc_state_table.MemoryLevel[i]);
3468 if (ret)
3469 return ret;
3470 }
3471
Alex Deucher4223cc3d2016-03-03 12:27:46 -05003472 pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
3473
Alex Deuchera2e73f52015-04-20 17:09:27 -04003474 if ((dpm_table->mclk_table.count >= 2) &&
3475 ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
3476 pi->smc_state_table.MemoryLevel[1].MinVddc =
3477 pi->smc_state_table.MemoryLevel[0].MinVddc;
3478 pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
3479 pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
3480 }
3481
3482 pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
3483
3484 pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
3485 pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
3486 ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
3487
3488 pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
3489 PPSMC_DISPLAY_WATERMARK_HIGH;
3490
3491 ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
3492 (u8 *)levels, level_array_size,
3493 pi->sram_end);
3494 if (ret)
3495 return ret;
3496
3497 return 0;
3498}
3499
3500static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
3501 struct ci_single_dpm_table* dpm_table,
3502 u32 count)
3503{
3504 u32 i;
3505
3506 dpm_table->count = count;
3507 for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
3508 dpm_table->dpm_levels[i].enabled = false;
3509}
3510
3511static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
3512 u32 index, u32 pcie_gen, u32 pcie_lanes)
3513{
3514 dpm_table->dpm_levels[index].value = pcie_gen;
3515 dpm_table->dpm_levels[index].param1 = pcie_lanes;
3516 dpm_table->dpm_levels[index].enabled = true;
3517}
3518
3519static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
3520{
3521 struct ci_power_info *pi = ci_get_pi(adev);
3522
3523 if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
3524 return -EINVAL;
3525
3526 if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
3527 pi->pcie_gen_powersaving = pi->pcie_gen_performance;
3528 pi->pcie_lane_powersaving = pi->pcie_lane_performance;
3529 } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
3530 pi->pcie_gen_performance = pi->pcie_gen_powersaving;
3531 pi->pcie_lane_performance = pi->pcie_lane_powersaving;
3532 }
3533
3534 ci_reset_single_dpm_table(adev,
3535 &pi->dpm_table.pcie_speed_table,
3536 SMU7_MAX_LEVELS_LINK);
3537
3538 if (adev->asic_type == CHIP_BONAIRE)
3539 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
3540 pi->pcie_gen_powersaving.min,
3541 pi->pcie_lane_powersaving.max);
3542 else
3543 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
3544 pi->pcie_gen_powersaving.min,
3545 pi->pcie_lane_powersaving.min);
3546 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
3547 pi->pcie_gen_performance.min,
3548 pi->pcie_lane_performance.min);
3549 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
3550 pi->pcie_gen_powersaving.min,
3551 pi->pcie_lane_powersaving.max);
3552 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
3553 pi->pcie_gen_performance.min,
3554 pi->pcie_lane_performance.max);
3555 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
3556 pi->pcie_gen_powersaving.max,
3557 pi->pcie_lane_powersaving.max);
3558 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
3559 pi->pcie_gen_performance.max,
3560 pi->pcie_lane_performance.max);
3561
3562 pi->dpm_table.pcie_speed_table.count = 6;
3563
3564 return 0;
3565}
3566
3567static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
3568{
3569 struct ci_power_info *pi = ci_get_pi(adev);
3570 struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
3571 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
3572 struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
3573 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
3574 struct amdgpu_cac_leakage_table *std_voltage_table =
3575 &adev->pm.dpm.dyn_state.cac_leakage_table;
3576 u32 i;
3577
3578 if (allowed_sclk_vddc_table == NULL)
3579 return -EINVAL;
3580 if (allowed_sclk_vddc_table->count < 1)
3581 return -EINVAL;
3582 if (allowed_mclk_table == NULL)
3583 return -EINVAL;
3584 if (allowed_mclk_table->count < 1)
3585 return -EINVAL;
3586
3587 memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
3588
3589 ci_reset_single_dpm_table(adev,
3590 &pi->dpm_table.sclk_table,
3591 SMU7_MAX_LEVELS_GRAPHICS);
3592 ci_reset_single_dpm_table(adev,
3593 &pi->dpm_table.mclk_table,
3594 SMU7_MAX_LEVELS_MEMORY);
3595 ci_reset_single_dpm_table(adev,
3596 &pi->dpm_table.vddc_table,
3597 SMU7_MAX_LEVELS_VDDC);
3598 ci_reset_single_dpm_table(adev,
3599 &pi->dpm_table.vddci_table,
3600 SMU7_MAX_LEVELS_VDDCI);
3601 ci_reset_single_dpm_table(adev,
3602 &pi->dpm_table.mvdd_table,
3603 SMU7_MAX_LEVELS_MVDD);
3604
3605 pi->dpm_table.sclk_table.count = 0;
3606 for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
3607 if ((i == 0) ||
3608 (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
3609 allowed_sclk_vddc_table->entries[i].clk)) {
3610 pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
3611 allowed_sclk_vddc_table->entries[i].clk;
3612 pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
3613 (i == 0) ? true : false;
3614 pi->dpm_table.sclk_table.count++;
3615 }
3616 }
3617
3618 pi->dpm_table.mclk_table.count = 0;
3619 for (i = 0; i < allowed_mclk_table->count; i++) {
3620 if ((i == 0) ||
3621 (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
3622 allowed_mclk_table->entries[i].clk)) {
3623 pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
3624 allowed_mclk_table->entries[i].clk;
3625 pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
3626 (i == 0) ? true : false;
3627 pi->dpm_table.mclk_table.count++;
3628 }
3629 }
3630
3631 for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
3632 pi->dpm_table.vddc_table.dpm_levels[i].value =
3633 allowed_sclk_vddc_table->entries[i].v;
3634 pi->dpm_table.vddc_table.dpm_levels[i].param1 =
3635 std_voltage_table->entries[i].leakage;
3636 pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
3637 }
3638 pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
3639
3640 allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
3641 if (allowed_mclk_table) {
3642 for (i = 0; i < allowed_mclk_table->count; i++) {
3643 pi->dpm_table.vddci_table.dpm_levels[i].value =
3644 allowed_mclk_table->entries[i].v;
3645 pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
3646 }
3647 pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
3648 }
3649
3650 allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
3651 if (allowed_mclk_table) {
3652 for (i = 0; i < allowed_mclk_table->count; i++) {
3653 pi->dpm_table.mvdd_table.dpm_levels[i].value =
3654 allowed_mclk_table->entries[i].v;
3655 pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
3656 }
3657 pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
3658 }
3659
3660 ci_setup_default_pcie_tables(adev);
3661
Eric Huang3cc25912016-05-19 15:54:35 -04003662 /* save a copy of the default DPM table */
3663 memcpy(&(pi->golden_dpm_table), &(pi->dpm_table),
3664 sizeof(struct ci_dpm_table));
3665
Alex Deuchera2e73f52015-04-20 17:09:27 -04003666 return 0;
3667}
3668
3669static int ci_find_boot_level(struct ci_single_dpm_table *table,
3670 u32 value, u32 *boot_level)
3671{
3672 u32 i;
3673 int ret = -EINVAL;
3674
3675 for(i = 0; i < table->count; i++) {
3676 if (value == table->dpm_levels[i].value) {
3677 *boot_level = i;
3678 ret = 0;
3679 }
3680 }
3681
3682 return ret;
3683}
3684
3685static int ci_init_smc_table(struct amdgpu_device *adev)
3686{
3687 struct ci_power_info *pi = ci_get_pi(adev);
3688 struct ci_ulv_parm *ulv = &pi->ulv;
3689 struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
3690 SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
3691 int ret;
3692
3693 ret = ci_setup_default_dpm_tables(adev);
3694 if (ret)
3695 return ret;
3696
3697 if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
3698 ci_populate_smc_voltage_tables(adev, table);
3699
3700 ci_init_fps_limits(adev);
3701
3702 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
3703 table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
3704
3705 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
3706 table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
3707
Ken Wang81c59f52015-06-03 21:02:01 +08003708 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
Alex Deuchera2e73f52015-04-20 17:09:27 -04003709 table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
3710
3711 if (ulv->supported) {
3712 ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
3713 if (ret)
3714 return ret;
3715 WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
3716 }
3717
3718 ret = ci_populate_all_graphic_levels(adev);
3719 if (ret)
3720 return ret;
3721
3722 ret = ci_populate_all_memory_levels(adev);
3723 if (ret)
3724 return ret;
3725
3726 ci_populate_smc_link_level(adev, table);
3727
3728 ret = ci_populate_smc_acpi_level(adev, table);
3729 if (ret)
3730 return ret;
3731
3732 ret = ci_populate_smc_vce_level(adev, table);
3733 if (ret)
3734 return ret;
3735
3736 ret = ci_populate_smc_acp_level(adev, table);
3737 if (ret)
3738 return ret;
3739
3740 ret = ci_populate_smc_samu_level(adev, table);
3741 if (ret)
3742 return ret;
3743
3744 ret = ci_do_program_memory_timing_parameters(adev);
3745 if (ret)
3746 return ret;
3747
3748 ret = ci_populate_smc_uvd_level(adev, table);
3749 if (ret)
3750 return ret;
3751
3752 table->UvdBootLevel = 0;
3753 table->VceBootLevel = 0;
3754 table->AcpBootLevel = 0;
3755 table->SamuBootLevel = 0;
3756 table->GraphicsBootLevel = 0;
3757 table->MemoryBootLevel = 0;
3758
3759 ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
3760 pi->vbios_boot_state.sclk_bootup_value,
3761 (u32 *)&pi->smc_state_table.GraphicsBootLevel);
3762
3763 ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
3764 pi->vbios_boot_state.mclk_bootup_value,
3765 (u32 *)&pi->smc_state_table.MemoryBootLevel);
3766
3767 table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
3768 table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
3769 table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
3770
3771 ci_populate_smc_initial_state(adev, amdgpu_boot_state);
3772
3773 ret = ci_populate_bapm_parameters_in_dpm_table(adev);
3774 if (ret)
3775 return ret;
3776
3777 table->UVDInterval = 1;
3778 table->VCEInterval = 1;
3779 table->ACPInterval = 1;
3780 table->SAMUInterval = 1;
3781 table->GraphicsVoltageChangeEnable = 1;
3782 table->GraphicsThermThrottleEnable = 1;
3783 table->GraphicsInterval = 1;
3784 table->VoltageInterval = 1;
3785 table->ThermalInterval = 1;
3786 table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
3787 CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
3788 table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
3789 CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
3790 table->MemoryVoltageChangeEnable = 1;
3791 table->MemoryInterval = 1;
3792 table->VoltageResponseTime = 0;
3793 table->VddcVddciDelta = 4000;
3794 table->PhaseResponseTime = 0;
3795 table->MemoryThermThrottleEnable = 1;
3796 table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
3797 table->PCIeGenInterval = 1;
3798 if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
3799 table->SVI2Enable = 1;
3800 else
3801 table->SVI2Enable = 0;
3802
3803 table->ThermGpio = 17;
3804 table->SclkStepSize = 0x4000;
3805
3806 table->SystemFlags = cpu_to_be32(table->SystemFlags);
3807 table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
3808 table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
3809 table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
3810 table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
3811 table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
3812 table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
3813 table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
3814 table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
3815 table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
3816 table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
3817 table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
3818 table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
3819 table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
3820
3821 ret = amdgpu_ci_copy_bytes_to_smc(adev,
3822 pi->dpm_table_start +
3823 offsetof(SMU7_Discrete_DpmTable, SystemFlags),
3824 (u8 *)&table->SystemFlags,
3825 sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
3826 pi->sram_end);
3827 if (ret)
3828 return ret;
3829
3830 return 0;
3831}
3832
3833static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
3834 struct ci_single_dpm_table *dpm_table,
3835 u32 low_limit, u32 high_limit)
3836{
3837 u32 i;
3838
3839 for (i = 0; i < dpm_table->count; i++) {
3840 if ((dpm_table->dpm_levels[i].value < low_limit) ||
3841 (dpm_table->dpm_levels[i].value > high_limit))
3842 dpm_table->dpm_levels[i].enabled = false;
3843 else
3844 dpm_table->dpm_levels[i].enabled = true;
3845 }
3846}
3847
3848static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
3849 u32 speed_low, u32 lanes_low,
3850 u32 speed_high, u32 lanes_high)
3851{
3852 struct ci_power_info *pi = ci_get_pi(adev);
3853 struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
3854 u32 i, j;
3855
3856 for (i = 0; i < pcie_table->count; i++) {
3857 if ((pcie_table->dpm_levels[i].value < speed_low) ||
3858 (pcie_table->dpm_levels[i].param1 < lanes_low) ||
3859 (pcie_table->dpm_levels[i].value > speed_high) ||
3860 (pcie_table->dpm_levels[i].param1 > lanes_high))
3861 pcie_table->dpm_levels[i].enabled = false;
3862 else
3863 pcie_table->dpm_levels[i].enabled = true;
3864 }
3865
3866 for (i = 0; i < pcie_table->count; i++) {
3867 if (pcie_table->dpm_levels[i].enabled) {
3868 for (j = i + 1; j < pcie_table->count; j++) {
3869 if (pcie_table->dpm_levels[j].enabled) {
3870 if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
3871 (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
3872 pcie_table->dpm_levels[j].enabled = false;
3873 }
3874 }
3875 }
3876 }
3877}
3878
3879static int ci_trim_dpm_states(struct amdgpu_device *adev,
3880 struct amdgpu_ps *amdgpu_state)
3881{
3882 struct ci_ps *state = ci_get_ps(amdgpu_state);
3883 struct ci_power_info *pi = ci_get_pi(adev);
3884 u32 high_limit_count;
3885
3886 if (state->performance_level_count < 1)
3887 return -EINVAL;
3888
3889 if (state->performance_level_count == 1)
3890 high_limit_count = 0;
3891 else
3892 high_limit_count = 1;
3893
3894 ci_trim_single_dpm_states(adev,
3895 &pi->dpm_table.sclk_table,
3896 state->performance_levels[0].sclk,
3897 state->performance_levels[high_limit_count].sclk);
3898
3899 ci_trim_single_dpm_states(adev,
3900 &pi->dpm_table.mclk_table,
3901 state->performance_levels[0].mclk,
3902 state->performance_levels[high_limit_count].mclk);
3903
3904 ci_trim_pcie_dpm_states(adev,
3905 state->performance_levels[0].pcie_gen,
3906 state->performance_levels[0].pcie_lane,
3907 state->performance_levels[high_limit_count].pcie_gen,
3908 state->performance_levels[high_limit_count].pcie_lane);
3909
3910 return 0;
3911}
3912
3913static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
3914{
3915 struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
3916 &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
3917 struct amdgpu_clock_voltage_dependency_table *vddc_table =
3918 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
3919 u32 requested_voltage = 0;
3920 u32 i;
3921
3922 if (disp_voltage_table == NULL)
3923 return -EINVAL;
3924 if (!disp_voltage_table->count)
3925 return -EINVAL;
3926
3927 for (i = 0; i < disp_voltage_table->count; i++) {
3928 if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
3929 requested_voltage = disp_voltage_table->entries[i].v;
3930 }
3931
3932 for (i = 0; i < vddc_table->count; i++) {
3933 if (requested_voltage <= vddc_table->entries[i].v) {
3934 requested_voltage = vddc_table->entries[i].v;
3935 return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3936 PPSMC_MSG_VddC_Request,
3937 requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
3938 0 : -EINVAL;
3939 }
3940 }
3941
3942 return -EINVAL;
3943}
3944
3945static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
3946{
3947 struct ci_power_info *pi = ci_get_pi(adev);
3948 PPSMC_Result result;
3949
3950 ci_apply_disp_minimum_voltage_request(adev);
3951
3952 if (!pi->sclk_dpm_key_disabled) {
3953 if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
3954 result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3955 PPSMC_MSG_SCLKDPM_SetEnabledMask,
3956 pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
3957 if (result != PPSMC_Result_OK)
3958 return -EINVAL;
3959 }
3960 }
3961
3962 if (!pi->mclk_dpm_key_disabled) {
3963 if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
3964 result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3965 PPSMC_MSG_MCLKDPM_SetEnabledMask,
3966 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
3967 if (result != PPSMC_Result_OK)
3968 return -EINVAL;
3969 }
3970 }
3971
3972#if 0
3973 if (!pi->pcie_dpm_key_disabled) {
3974 if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
3975 result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3976 PPSMC_MSG_PCIeDPM_SetEnabledMask,
3977 pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
3978 if (result != PPSMC_Result_OK)
3979 return -EINVAL;
3980 }
3981 }
3982#endif
3983
3984 return 0;
3985}
3986
3987static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
3988 struct amdgpu_ps *amdgpu_state)
3989{
3990 struct ci_power_info *pi = ci_get_pi(adev);
3991 struct ci_ps *state = ci_get_ps(amdgpu_state);
3992 struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
3993 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
3994 struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
3995 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
3996 u32 i;
3997
3998 pi->need_update_smu7_dpm_table = 0;
3999
4000 for (i = 0; i < sclk_table->count; i++) {
4001 if (sclk == sclk_table->dpm_levels[i].value)
4002 break;
4003 }
4004
4005 if (i >= sclk_table->count) {
4006 pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
4007 } else {
4008 /* XXX check display min clock requirements */
4009 if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
4010 pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
4011 }
4012
4013 for (i = 0; i < mclk_table->count; i++) {
4014 if (mclk == mclk_table->dpm_levels[i].value)
4015 break;
4016 }
4017
4018 if (i >= mclk_table->count)
4019 pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
4020
4021 if (adev->pm.dpm.current_active_crtc_count !=
4022 adev->pm.dpm.new_active_crtc_count)
4023 pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
4024}
4025
4026static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
4027 struct amdgpu_ps *amdgpu_state)
4028{
4029 struct ci_power_info *pi = ci_get_pi(adev);
4030 struct ci_ps *state = ci_get_ps(amdgpu_state);
4031 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
4032 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
4033 struct ci_dpm_table *dpm_table = &pi->dpm_table;
4034 int ret;
4035
4036 if (!pi->need_update_smu7_dpm_table)
4037 return 0;
4038
4039 if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
4040 dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
4041
4042 if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
4043 dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
4044
4045 if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
4046 ret = ci_populate_all_graphic_levels(adev);
4047 if (ret)
4048 return ret;
4049 }
4050
4051 if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
4052 ret = ci_populate_all_memory_levels(adev);
4053 if (ret)
4054 return ret;
4055 }
4056
4057 return 0;
4058}
4059
4060static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
4061{
4062 struct ci_power_info *pi = ci_get_pi(adev);
4063 const struct amdgpu_clock_and_voltage_limits *max_limits;
4064 int i;
4065
4066 if (adev->pm.dpm.ac_power)
4067 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4068 else
4069 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4070
4071 if (enable) {
4072 pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
4073
4074 for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4075 if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4076 pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
4077
4078 if (!pi->caps_uvd_dpm)
4079 break;
4080 }
4081 }
4082
4083 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4084 PPSMC_MSG_UVDDPM_SetEnabledMask,
4085 pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
4086
4087 if (pi->last_mclk_dpm_enable_mask & 0x1) {
4088 pi->uvd_enabled = true;
4089 pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
4090 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4091 PPSMC_MSG_MCLKDPM_SetEnabledMask,
4092 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
4093 }
4094 } else {
Rex Zhu49a5d732016-10-21 16:55:02 +08004095 if (pi->uvd_enabled) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004096 pi->uvd_enabled = false;
4097 pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
4098 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4099 PPSMC_MSG_MCLKDPM_SetEnabledMask,
4100 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
4101 }
4102 }
4103
4104 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4105 PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
4106 0 : -EINVAL;
4107}
4108
4109static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
4110{
4111 struct ci_power_info *pi = ci_get_pi(adev);
4112 const struct amdgpu_clock_and_voltage_limits *max_limits;
4113 int i;
4114
4115 if (adev->pm.dpm.ac_power)
4116 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4117 else
4118 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4119
4120 if (enable) {
4121 pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
4122 for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4123 if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4124 pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
4125
4126 if (!pi->caps_vce_dpm)
4127 break;
4128 }
4129 }
4130
4131 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4132 PPSMC_MSG_VCEDPM_SetEnabledMask,
4133 pi->dpm_level_enable_mask.vce_dpm_enable_mask);
4134 }
4135
4136 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4137 PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
4138 0 : -EINVAL;
4139}
4140
4141#if 0
4142static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
4143{
4144 struct ci_power_info *pi = ci_get_pi(adev);
4145 const struct amdgpu_clock_and_voltage_limits *max_limits;
4146 int i;
4147
4148 if (adev->pm.dpm.ac_power)
4149 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4150 else
4151 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4152
4153 if (enable) {
4154 pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
4155 for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4156 if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4157 pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
4158
4159 if (!pi->caps_samu_dpm)
4160 break;
4161 }
4162 }
4163
4164 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4165 PPSMC_MSG_SAMUDPM_SetEnabledMask,
4166 pi->dpm_level_enable_mask.samu_dpm_enable_mask);
4167 }
4168 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4169 PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
4170 0 : -EINVAL;
4171}
4172
4173static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
4174{
4175 struct ci_power_info *pi = ci_get_pi(adev);
4176 const struct amdgpu_clock_and_voltage_limits *max_limits;
4177 int i;
4178
4179 if (adev->pm.dpm.ac_power)
4180 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4181 else
4182 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4183
4184 if (enable) {
4185 pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
4186 for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4187 if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4188 pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
4189
4190 if (!pi->caps_acp_dpm)
4191 break;
4192 }
4193 }
4194
4195 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4196 PPSMC_MSG_ACPDPM_SetEnabledMask,
4197 pi->dpm_level_enable_mask.acp_dpm_enable_mask);
4198 }
4199
4200 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4201 PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
4202 0 : -EINVAL;
4203}
4204#endif
4205
4206static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
4207{
4208 struct ci_power_info *pi = ci_get_pi(adev);
4209 u32 tmp;
Rex Zhu3495a102016-10-26 18:05:00 +08004210 int ret = 0;
Alex Deuchera2e73f52015-04-20 17:09:27 -04004211
4212 if (!gate) {
Rex Zhu3495a102016-10-26 18:05:00 +08004213 /* turn the clocks on when decoding */
Alex Deuchera2e73f52015-04-20 17:09:27 -04004214 if (pi->caps_uvd_dpm ||
4215 (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
4216 pi->smc_state_table.UvdBootLevel = 0;
4217 else
4218 pi->smc_state_table.UvdBootLevel =
4219 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
4220
4221 tmp = RREG32_SMC(ixDPM_TABLE_475);
4222 tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
4223 tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
4224 WREG32_SMC(ixDPM_TABLE_475, tmp);
Rex Zhu3495a102016-10-26 18:05:00 +08004225 ret = ci_enable_uvd_dpm(adev, true);
4226 } else {
4227 ret = ci_enable_uvd_dpm(adev, false);
4228 if (ret)
4229 return ret;
Alex Deuchera2e73f52015-04-20 17:09:27 -04004230 }
4231
Rex Zhu3495a102016-10-26 18:05:00 +08004232 return ret;
Alex Deuchera2e73f52015-04-20 17:09:27 -04004233}
4234
4235static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
4236{
4237 u8 i;
4238 u32 min_evclk = 30000; /* ??? */
4239 struct amdgpu_vce_clock_voltage_dependency_table *table =
4240 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
4241
4242 for (i = 0; i < table->count; i++) {
4243 if (table->entries[i].evclk >= min_evclk)
4244 return i;
4245 }
4246
4247 return table->count - 1;
4248}
4249
4250static int ci_update_vce_dpm(struct amdgpu_device *adev,
4251 struct amdgpu_ps *amdgpu_new_state,
4252 struct amdgpu_ps *amdgpu_current_state)
4253{
4254 struct ci_power_info *pi = ci_get_pi(adev);
4255 int ret = 0;
4256 u32 tmp;
4257
4258 if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
4259 if (amdgpu_new_state->evclk) {
4260 /* turn the clocks on when encoding */
yanyang15fc3aee2015-05-22 14:39:35 -04004261 ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
4262 AMD_CG_STATE_UNGATE);
Alex Deuchera2e73f52015-04-20 17:09:27 -04004263 if (ret)
4264 return ret;
4265
4266 pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
4267 tmp = RREG32_SMC(ixDPM_TABLE_475);
4268 tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
4269 tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
4270 WREG32_SMC(ixDPM_TABLE_475, tmp);
4271
4272 ret = ci_enable_vce_dpm(adev, true);
4273 } else {
Rex Zhu415282b2016-10-26 17:05:30 +08004274 ret = ci_enable_vce_dpm(adev, false);
4275 if (ret)
4276 return ret;
Alex Deuchera2e73f52015-04-20 17:09:27 -04004277 /* turn the clocks off when not encoding */
yanyang15fc3aee2015-05-22 14:39:35 -04004278 ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
4279 AMD_CG_STATE_GATE);
Alex Deuchera2e73f52015-04-20 17:09:27 -04004280 }
4281 }
4282 return ret;
4283}
4284
4285#if 0
4286static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
4287{
4288 return ci_enable_samu_dpm(adev, gate);
4289}
4290
4291static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
4292{
4293 struct ci_power_info *pi = ci_get_pi(adev);
4294 u32 tmp;
4295
4296 if (!gate) {
4297 pi->smc_state_table.AcpBootLevel = 0;
4298
4299 tmp = RREG32_SMC(ixDPM_TABLE_475);
4300 tmp &= ~AcpBootLevel_MASK;
4301 tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
4302 WREG32_SMC(ixDPM_TABLE_475, tmp);
4303 }
4304
4305 return ci_enable_acp_dpm(adev, !gate);
4306}
4307#endif
4308
4309static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
4310 struct amdgpu_ps *amdgpu_state)
4311{
4312 struct ci_power_info *pi = ci_get_pi(adev);
4313 int ret;
4314
4315 ret = ci_trim_dpm_states(adev, amdgpu_state);
4316 if (ret)
4317 return ret;
4318
4319 pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
4320 ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
4321 pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
4322 ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
4323 pi->last_mclk_dpm_enable_mask =
4324 pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
4325 if (pi->uvd_enabled) {
4326 if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
4327 pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
4328 }
4329 pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
4330 ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
4331
4332 return 0;
4333}
4334
4335static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
4336 u32 level_mask)
4337{
4338 u32 level = 0;
4339
4340 while ((level_mask & (1 << level)) == 0)
4341 level++;
4342
4343 return level;
4344}
4345
4346
4347static int ci_dpm_force_performance_level(struct amdgpu_device *adev,
Rex Zhue5d03ac2016-12-23 14:39:41 +08004348 enum amd_dpm_forced_level level)
Alex Deuchera2e73f52015-04-20 17:09:27 -04004349{
4350 struct ci_power_info *pi = ci_get_pi(adev);
4351 u32 tmp, levels, i;
4352 int ret;
4353
Rex Zhue5d03ac2016-12-23 14:39:41 +08004354 if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004355 if ((!pi->pcie_dpm_key_disabled) &&
4356 pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
4357 levels = 0;
4358 tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
4359 while (tmp >>= 1)
4360 levels++;
4361 if (levels) {
4362 ret = ci_dpm_force_state_pcie(adev, level);
4363 if (ret)
4364 return ret;
4365 for (i = 0; i < adev->usec_timeout; i++) {
4366 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
4367 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
4368 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
4369 if (tmp == levels)
4370 break;
4371 udelay(1);
4372 }
4373 }
4374 }
4375 if ((!pi->sclk_dpm_key_disabled) &&
4376 pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
4377 levels = 0;
4378 tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
4379 while (tmp >>= 1)
4380 levels++;
4381 if (levels) {
4382 ret = ci_dpm_force_state_sclk(adev, levels);
4383 if (ret)
4384 return ret;
4385 for (i = 0; i < adev->usec_timeout; i++) {
4386 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4387 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
4388 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
4389 if (tmp == levels)
4390 break;
4391 udelay(1);
4392 }
4393 }
4394 }
4395 if ((!pi->mclk_dpm_key_disabled) &&
4396 pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
4397 levels = 0;
4398 tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
4399 while (tmp >>= 1)
4400 levels++;
4401 if (levels) {
4402 ret = ci_dpm_force_state_mclk(adev, levels);
4403 if (ret)
4404 return ret;
4405 for (i = 0; i < adev->usec_timeout; i++) {
4406 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4407 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
4408 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
4409 if (tmp == levels)
4410 break;
4411 udelay(1);
4412 }
4413 }
4414 }
Rex Zhue5d03ac2016-12-23 14:39:41 +08004415 } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004416 if ((!pi->sclk_dpm_key_disabled) &&
4417 pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
4418 levels = ci_get_lowest_enabled_level(adev,
4419 pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
4420 ret = ci_dpm_force_state_sclk(adev, levels);
4421 if (ret)
4422 return ret;
4423 for (i = 0; i < adev->usec_timeout; i++) {
4424 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4425 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
4426 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
4427 if (tmp == levels)
4428 break;
4429 udelay(1);
4430 }
4431 }
4432 if ((!pi->mclk_dpm_key_disabled) &&
4433 pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
4434 levels = ci_get_lowest_enabled_level(adev,
4435 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
4436 ret = ci_dpm_force_state_mclk(adev, levels);
4437 if (ret)
4438 return ret;
4439 for (i = 0; i < adev->usec_timeout; i++) {
4440 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4441 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
4442 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
4443 if (tmp == levels)
4444 break;
4445 udelay(1);
4446 }
4447 }
4448 if ((!pi->pcie_dpm_key_disabled) &&
4449 pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
4450 levels = ci_get_lowest_enabled_level(adev,
4451 pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
4452 ret = ci_dpm_force_state_pcie(adev, levels);
4453 if (ret)
4454 return ret;
4455 for (i = 0; i < adev->usec_timeout; i++) {
4456 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
4457 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
4458 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
4459 if (tmp == levels)
4460 break;
4461 udelay(1);
4462 }
4463 }
Rex Zhue5d03ac2016-12-23 14:39:41 +08004464 } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004465 if (!pi->pcie_dpm_key_disabled) {
4466 PPSMC_Result smc_result;
4467
4468 smc_result = amdgpu_ci_send_msg_to_smc(adev,
4469 PPSMC_MSG_PCIeDPM_UnForceLevel);
4470 if (smc_result != PPSMC_Result_OK)
4471 return -EINVAL;
4472 }
4473 ret = ci_upload_dpm_level_enable_mask(adev);
4474 if (ret)
4475 return ret;
4476 }
4477
4478 adev->pm.dpm.forced_level = level;
4479
4480 return 0;
4481}
4482
4483static int ci_set_mc_special_registers(struct amdgpu_device *adev,
4484 struct ci_mc_reg_table *table)
4485{
4486 u8 i, j, k;
4487 u32 temp_reg;
4488
4489 for (i = 0, j = table->last; i < table->last; i++) {
4490 if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4491 return -EINVAL;
4492 switch(table->mc_reg_address[i].s1) {
4493 case mmMC_SEQ_MISC1:
4494 temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
4495 table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
4496 table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
4497 for (k = 0; k < table->num_entries; k++) {
4498 table->mc_reg_table_entry[k].mc_data[j] =
4499 ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
4500 }
4501 j++;
4502 if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4503 return -EINVAL;
4504
4505 temp_reg = RREG32(mmMC_PMG_CMD_MRS);
4506 table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
4507 table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
4508 for (k = 0; k < table->num_entries; k++) {
4509 table->mc_reg_table_entry[k].mc_data[j] =
4510 (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
Ken Wang81c59f52015-06-03 21:02:01 +08004511 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
Alex Deuchera2e73f52015-04-20 17:09:27 -04004512 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
4513 }
4514 j++;
4515 if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4516 return -EINVAL;
4517
Ken Wang81c59f52015-06-03 21:02:01 +08004518 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004519 table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
4520 table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
4521 for (k = 0; k < table->num_entries; k++) {
4522 table->mc_reg_table_entry[k].mc_data[j] =
4523 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
4524 }
4525 j++;
4526 if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4527 return -EINVAL;
4528 }
4529 break;
4530 case mmMC_SEQ_RESERVE_M:
4531 temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
4532 table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
4533 table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
4534 for (k = 0; k < table->num_entries; k++) {
4535 table->mc_reg_table_entry[k].mc_data[j] =
4536 (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
4537 }
4538 j++;
4539 if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4540 return -EINVAL;
4541 break;
4542 default:
4543 break;
4544 }
4545
4546 }
4547
4548 table->last = j;
4549
4550 return 0;
4551}
4552
4553static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
4554{
4555 bool result = true;
4556
4557 switch(in_reg) {
4558 case mmMC_SEQ_RAS_TIMING:
4559 *out_reg = mmMC_SEQ_RAS_TIMING_LP;
4560 break;
4561 case mmMC_SEQ_DLL_STBY:
4562 *out_reg = mmMC_SEQ_DLL_STBY_LP;
4563 break;
4564 case mmMC_SEQ_G5PDX_CMD0:
4565 *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
4566 break;
4567 case mmMC_SEQ_G5PDX_CMD1:
4568 *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
4569 break;
4570 case mmMC_SEQ_G5PDX_CTRL:
4571 *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
4572 break;
4573 case mmMC_SEQ_CAS_TIMING:
4574 *out_reg = mmMC_SEQ_CAS_TIMING_LP;
4575 break;
4576 case mmMC_SEQ_MISC_TIMING:
4577 *out_reg = mmMC_SEQ_MISC_TIMING_LP;
4578 break;
4579 case mmMC_SEQ_MISC_TIMING2:
4580 *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
4581 break;
4582 case mmMC_SEQ_PMG_DVS_CMD:
4583 *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
4584 break;
4585 case mmMC_SEQ_PMG_DVS_CTL:
4586 *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
4587 break;
4588 case mmMC_SEQ_RD_CTL_D0:
4589 *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
4590 break;
4591 case mmMC_SEQ_RD_CTL_D1:
4592 *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
4593 break;
4594 case mmMC_SEQ_WR_CTL_D0:
4595 *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
4596 break;
4597 case mmMC_SEQ_WR_CTL_D1:
4598 *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
4599 break;
4600 case mmMC_PMG_CMD_EMRS:
4601 *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
4602 break;
4603 case mmMC_PMG_CMD_MRS:
4604 *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
4605 break;
4606 case mmMC_PMG_CMD_MRS1:
4607 *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
4608 break;
4609 case mmMC_SEQ_PMG_TIMING:
4610 *out_reg = mmMC_SEQ_PMG_TIMING_LP;
4611 break;
4612 case mmMC_PMG_CMD_MRS2:
4613 *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
4614 break;
4615 case mmMC_SEQ_WR_CTL_2:
4616 *out_reg = mmMC_SEQ_WR_CTL_2_LP;
4617 break;
4618 default:
4619 result = false;
4620 break;
4621 }
4622
4623 return result;
4624}
4625
4626static void ci_set_valid_flag(struct ci_mc_reg_table *table)
4627{
4628 u8 i, j;
4629
4630 for (i = 0; i < table->last; i++) {
4631 for (j = 1; j < table->num_entries; j++) {
4632 if (table->mc_reg_table_entry[j-1].mc_data[i] !=
4633 table->mc_reg_table_entry[j].mc_data[i]) {
4634 table->valid_flag |= 1 << i;
4635 break;
4636 }
4637 }
4638 }
4639}
4640
4641static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
4642{
4643 u32 i;
4644 u16 address;
4645
4646 for (i = 0; i < table->last; i++) {
4647 table->mc_reg_address[i].s0 =
4648 ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
4649 address : table->mc_reg_address[i].s1;
4650 }
4651}
4652
4653static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
4654 struct ci_mc_reg_table *ci_table)
4655{
4656 u8 i, j;
4657
4658 if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4659 return -EINVAL;
4660 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
4661 return -EINVAL;
4662
4663 for (i = 0; i < table->last; i++)
4664 ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
4665
4666 ci_table->last = table->last;
4667
4668 for (i = 0; i < table->num_entries; i++) {
4669 ci_table->mc_reg_table_entry[i].mclk_max =
4670 table->mc_reg_table_entry[i].mclk_max;
4671 for (j = 0; j < table->last; j++)
4672 ci_table->mc_reg_table_entry[i].mc_data[j] =
4673 table->mc_reg_table_entry[i].mc_data[j];
4674 }
4675 ci_table->num_entries = table->num_entries;
4676
4677 return 0;
4678}
4679
4680static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
4681 struct ci_mc_reg_table *table)
4682{
4683 u8 i, k;
4684 u32 tmp;
4685 bool patch;
4686
4687 tmp = RREG32(mmMC_SEQ_MISC0);
4688 patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
4689
4690 if (patch &&
4691 ((adev->pdev->device == 0x67B0) ||
4692 (adev->pdev->device == 0x67B1))) {
4693 for (i = 0; i < table->last; i++) {
4694 if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4695 return -EINVAL;
4696 switch (table->mc_reg_address[i].s1) {
4697 case mmMC_SEQ_MISC1:
4698 for (k = 0; k < table->num_entries; k++) {
4699 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4700 (table->mc_reg_table_entry[k].mclk_max == 137500))
4701 table->mc_reg_table_entry[k].mc_data[i] =
4702 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
4703 0x00000007;
4704 }
4705 break;
4706 case mmMC_SEQ_WR_CTL_D0:
4707 for (k = 0; k < table->num_entries; k++) {
4708 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4709 (table->mc_reg_table_entry[k].mclk_max == 137500))
4710 table->mc_reg_table_entry[k].mc_data[i] =
4711 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
4712 0x0000D0DD;
4713 }
4714 break;
4715 case mmMC_SEQ_WR_CTL_D1:
4716 for (k = 0; k < table->num_entries; k++) {
4717 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4718 (table->mc_reg_table_entry[k].mclk_max == 137500))
4719 table->mc_reg_table_entry[k].mc_data[i] =
4720 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
4721 0x0000D0DD;
4722 }
4723 break;
4724 case mmMC_SEQ_WR_CTL_2:
4725 for (k = 0; k < table->num_entries; k++) {
4726 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4727 (table->mc_reg_table_entry[k].mclk_max == 137500))
4728 table->mc_reg_table_entry[k].mc_data[i] = 0;
4729 }
4730 break;
4731 case mmMC_SEQ_CAS_TIMING:
4732 for (k = 0; k < table->num_entries; k++) {
4733 if (table->mc_reg_table_entry[k].mclk_max == 125000)
4734 table->mc_reg_table_entry[k].mc_data[i] =
4735 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
4736 0x000C0140;
4737 else if (table->mc_reg_table_entry[k].mclk_max == 137500)
4738 table->mc_reg_table_entry[k].mc_data[i] =
4739 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
4740 0x000C0150;
4741 }
4742 break;
4743 case mmMC_SEQ_MISC_TIMING:
4744 for (k = 0; k < table->num_entries; k++) {
4745 if (table->mc_reg_table_entry[k].mclk_max == 125000)
4746 table->mc_reg_table_entry[k].mc_data[i] =
4747 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
4748 0x00000030;
4749 else if (table->mc_reg_table_entry[k].mclk_max == 137500)
4750 table->mc_reg_table_entry[k].mc_data[i] =
4751 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
4752 0x00000035;
4753 }
4754 break;
4755 default:
4756 break;
4757 }
4758 }
4759
4760 WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
4761 tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
4762 tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
4763 WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
4764 WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
4765 }
4766
4767 return 0;
4768}
4769
4770static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
4771{
4772 struct ci_power_info *pi = ci_get_pi(adev);
4773 struct atom_mc_reg_table *table;
4774 struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
4775 u8 module_index = ci_get_memory_module_index(adev);
4776 int ret;
4777
4778 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
4779 if (!table)
4780 return -ENOMEM;
4781
4782 WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
4783 WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
4784 WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
4785 WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
4786 WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
4787 WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
4788 WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
4789 WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
4790 WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
4791 WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
4792 WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
4793 WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
4794 WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
4795 WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
4796 WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
4797 WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
4798 WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
4799 WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
4800 WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
4801 WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
4802
4803 ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
4804 if (ret)
4805 goto init_mc_done;
4806
4807 ret = ci_copy_vbios_mc_reg_table(table, ci_table);
4808 if (ret)
4809 goto init_mc_done;
4810
4811 ci_set_s0_mc_reg_index(ci_table);
4812
4813 ret = ci_register_patching_mc_seq(adev, ci_table);
4814 if (ret)
4815 goto init_mc_done;
4816
4817 ret = ci_set_mc_special_registers(adev, ci_table);
4818 if (ret)
4819 goto init_mc_done;
4820
4821 ci_set_valid_flag(ci_table);
4822
4823init_mc_done:
4824 kfree(table);
4825
4826 return ret;
4827}
4828
4829static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
4830 SMU7_Discrete_MCRegisters *mc_reg_table)
4831{
4832 struct ci_power_info *pi = ci_get_pi(adev);
4833 u32 i, j;
4834
4835 for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
4836 if (pi->mc_reg_table.valid_flag & (1 << j)) {
4837 if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4838 return -EINVAL;
4839 mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
4840 mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
4841 i++;
4842 }
4843 }
4844
4845 mc_reg_table->last = (u8)i;
4846
4847 return 0;
4848}
4849
4850static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
4851 SMU7_Discrete_MCRegisterSet *data,
4852 u32 num_entries, u32 valid_flag)
4853{
4854 u32 i, j;
4855
4856 for (i = 0, j = 0; j < num_entries; j++) {
4857 if (valid_flag & (1 << j)) {
4858 data->value[i] = cpu_to_be32(entry->mc_data[j]);
4859 i++;
4860 }
4861 }
4862}
4863
4864static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
4865 const u32 memory_clock,
4866 SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
4867{
4868 struct ci_power_info *pi = ci_get_pi(adev);
4869 u32 i = 0;
4870
4871 for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
4872 if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
4873 break;
4874 }
4875
4876 if ((i == pi->mc_reg_table.num_entries) && (i > 0))
4877 --i;
4878
4879 ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
4880 mc_reg_table_data, pi->mc_reg_table.last,
4881 pi->mc_reg_table.valid_flag);
4882}
4883
4884static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
4885 SMU7_Discrete_MCRegisters *mc_reg_table)
4886{
4887 struct ci_power_info *pi = ci_get_pi(adev);
4888 u32 i;
4889
4890 for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
4891 ci_convert_mc_reg_table_entry_to_smc(adev,
4892 pi->dpm_table.mclk_table.dpm_levels[i].value,
4893 &mc_reg_table->data[i]);
4894}
4895
4896static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
4897{
4898 struct ci_power_info *pi = ci_get_pi(adev);
4899 int ret;
4900
4901 memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
4902
4903 ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
4904 if (ret)
4905 return ret;
4906 ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
4907
4908 return amdgpu_ci_copy_bytes_to_smc(adev,
4909 pi->mc_reg_table_start,
4910 (u8 *)&pi->smc_mc_reg_table,
4911 sizeof(SMU7_Discrete_MCRegisters),
4912 pi->sram_end);
4913}
4914
4915static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
4916{
4917 struct ci_power_info *pi = ci_get_pi(adev);
4918
4919 if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
4920 return 0;
4921
4922 memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
4923
4924 ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
4925
4926 return amdgpu_ci_copy_bytes_to_smc(adev,
4927 pi->mc_reg_table_start +
4928 offsetof(SMU7_Discrete_MCRegisters, data[0]),
4929 (u8 *)&pi->smc_mc_reg_table.data[0],
4930 sizeof(SMU7_Discrete_MCRegisterSet) *
4931 pi->dpm_table.mclk_table.count,
4932 pi->sram_end);
4933}
4934
4935static void ci_enable_voltage_control(struct amdgpu_device *adev)
4936{
4937 u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
4938
4939 tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
4940 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
4941}
4942
4943static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
4944 struct amdgpu_ps *amdgpu_state)
4945{
4946 struct ci_ps *state = ci_get_ps(amdgpu_state);
4947 int i;
4948 u16 pcie_speed, max_speed = 0;
4949
4950 for (i = 0; i < state->performance_level_count; i++) {
4951 pcie_speed = state->performance_levels[i].pcie_gen;
4952 if (max_speed < pcie_speed)
4953 max_speed = pcie_speed;
4954 }
4955
4956 return max_speed;
4957}
4958
4959static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
4960{
4961 u32 speed_cntl = 0;
4962
4963 speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
4964 PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
4965 speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
4966
4967 return (u16)speed_cntl;
4968}
4969
4970static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
4971{
4972 u32 link_width = 0;
4973
4974 link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
4975 PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
4976 link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
4977
4978 switch (link_width) {
4979 case 1:
4980 return 1;
4981 case 2:
4982 return 2;
4983 case 3:
4984 return 4;
4985 case 4:
4986 return 8;
4987 case 0:
4988 case 6:
4989 default:
4990 return 16;
4991 }
4992}
4993
4994static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
4995 struct amdgpu_ps *amdgpu_new_state,
4996 struct amdgpu_ps *amdgpu_current_state)
4997{
4998 struct ci_power_info *pi = ci_get_pi(adev);
4999 enum amdgpu_pcie_gen target_link_speed =
5000 ci_get_maximum_link_speed(adev, amdgpu_new_state);
5001 enum amdgpu_pcie_gen current_link_speed;
5002
5003 if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
5004 current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
5005 else
5006 current_link_speed = pi->force_pcie_gen;
5007
5008 pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
5009 pi->pspp_notify_required = false;
5010 if (target_link_speed > current_link_speed) {
5011 switch (target_link_speed) {
5012#ifdef CONFIG_ACPI
5013 case AMDGPU_PCIE_GEN3:
5014 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5015 break;
5016 pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
5017 if (current_link_speed == AMDGPU_PCIE_GEN2)
5018 break;
5019 case AMDGPU_PCIE_GEN2:
5020 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5021 break;
5022#endif
5023 default:
5024 pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
5025 break;
5026 }
5027 } else {
5028 if (target_link_speed < current_link_speed)
5029 pi->pspp_notify_required = true;
5030 }
5031}
5032
5033static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
5034 struct amdgpu_ps *amdgpu_new_state,
5035 struct amdgpu_ps *amdgpu_current_state)
5036{
5037 struct ci_power_info *pi = ci_get_pi(adev);
5038 enum amdgpu_pcie_gen target_link_speed =
5039 ci_get_maximum_link_speed(adev, amdgpu_new_state);
5040 u8 request;
5041
5042 if (pi->pspp_notify_required) {
5043 if (target_link_speed == AMDGPU_PCIE_GEN3)
5044 request = PCIE_PERF_REQ_PECI_GEN3;
5045 else if (target_link_speed == AMDGPU_PCIE_GEN2)
5046 request = PCIE_PERF_REQ_PECI_GEN2;
5047 else
5048 request = PCIE_PERF_REQ_PECI_GEN1;
5049
5050 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5051 (ci_get_current_pcie_speed(adev) > 0))
5052 return;
5053
5054#ifdef CONFIG_ACPI
5055 amdgpu_acpi_pcie_performance_request(adev, request, false);
5056#endif
5057 }
5058}
5059
5060static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
5061{
5062 struct ci_power_info *pi = ci_get_pi(adev);
5063 struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
5064 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
5065 struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
5066 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
5067 struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
5068 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
5069
5070 if (allowed_sclk_vddc_table == NULL)
5071 return -EINVAL;
5072 if (allowed_sclk_vddc_table->count < 1)
5073 return -EINVAL;
5074 if (allowed_mclk_vddc_table == NULL)
5075 return -EINVAL;
5076 if (allowed_mclk_vddc_table->count < 1)
5077 return -EINVAL;
5078 if (allowed_mclk_vddci_table == NULL)
5079 return -EINVAL;
5080 if (allowed_mclk_vddci_table->count < 1)
5081 return -EINVAL;
5082
5083 pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
5084 pi->max_vddc_in_pp_table =
5085 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
5086
5087 pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
5088 pi->max_vddci_in_pp_table =
5089 allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
5090
5091 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
5092 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
5093 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
5094 allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
5095 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
5096 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
5097 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
5098 allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
5099
5100 return 0;
5101}
5102
5103static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
5104{
5105 struct ci_power_info *pi = ci_get_pi(adev);
5106 struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
5107 u32 leakage_index;
5108
5109 for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
5110 if (leakage_table->leakage_id[leakage_index] == *vddc) {
5111 *vddc = leakage_table->actual_voltage[leakage_index];
5112 break;
5113 }
5114 }
5115}
5116
5117static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
5118{
5119 struct ci_power_info *pi = ci_get_pi(adev);
5120 struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
5121 u32 leakage_index;
5122
5123 for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
5124 if (leakage_table->leakage_id[leakage_index] == *vddci) {
5125 *vddci = leakage_table->actual_voltage[leakage_index];
5126 break;
5127 }
5128 }
5129}
5130
5131static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
5132 struct amdgpu_clock_voltage_dependency_table *table)
5133{
5134 u32 i;
5135
5136 if (table) {
5137 for (i = 0; i < table->count; i++)
5138 ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
5139 }
5140}
5141
5142static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
5143 struct amdgpu_clock_voltage_dependency_table *table)
5144{
5145 u32 i;
5146
5147 if (table) {
5148 for (i = 0; i < table->count; i++)
5149 ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
5150 }
5151}
5152
5153static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
5154 struct amdgpu_vce_clock_voltage_dependency_table *table)
5155{
5156 u32 i;
5157
5158 if (table) {
5159 for (i = 0; i < table->count; i++)
5160 ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
5161 }
5162}
5163
5164static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
5165 struct amdgpu_uvd_clock_voltage_dependency_table *table)
5166{
5167 u32 i;
5168
5169 if (table) {
5170 for (i = 0; i < table->count; i++)
5171 ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
5172 }
5173}
5174
5175static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
5176 struct amdgpu_phase_shedding_limits_table *table)
5177{
5178 u32 i;
5179
5180 if (table) {
5181 for (i = 0; i < table->count; i++)
5182 ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
5183 }
5184}
5185
5186static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
5187 struct amdgpu_clock_and_voltage_limits *table)
5188{
5189 if (table) {
5190 ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
5191 ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
5192 }
5193}
5194
5195static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
5196 struct amdgpu_cac_leakage_table *table)
5197{
5198 u32 i;
5199
5200 if (table) {
5201 for (i = 0; i < table->count; i++)
5202 ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
5203 }
5204}
5205
5206static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
5207{
5208
5209 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5210 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5211 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5212 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5213 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5214 &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
5215 ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
5216 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5217 ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
5218 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
5219 ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
5220 &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
5221 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5222 &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
5223 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5224 &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
5225 ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
5226 &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
5227 ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
5228 &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
5229 ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
5230 &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
5231 ci_patch_cac_leakage_table_with_vddc_leakage(adev,
5232 &adev->pm.dpm.dyn_state.cac_leakage_table);
5233
5234}
5235
5236static void ci_update_current_ps(struct amdgpu_device *adev,
5237 struct amdgpu_ps *rps)
5238{
5239 struct ci_ps *new_ps = ci_get_ps(rps);
5240 struct ci_power_info *pi = ci_get_pi(adev);
5241
5242 pi->current_rps = *rps;
5243 pi->current_ps = *new_ps;
5244 pi->current_rps.ps_priv = &pi->current_ps;
Rex Zhu8c8e2c32016-10-14 19:29:02 +08005245 adev->pm.dpm.current_ps = &pi->current_rps;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005246}
5247
5248static void ci_update_requested_ps(struct amdgpu_device *adev,
5249 struct amdgpu_ps *rps)
5250{
5251 struct ci_ps *new_ps = ci_get_ps(rps);
5252 struct ci_power_info *pi = ci_get_pi(adev);
5253
5254 pi->requested_rps = *rps;
5255 pi->requested_ps = *new_ps;
5256 pi->requested_rps.ps_priv = &pi->requested_ps;
Rex Zhu8c8e2c32016-10-14 19:29:02 +08005257 adev->pm.dpm.requested_ps = &pi->requested_rps;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005258}
5259
5260static int ci_dpm_pre_set_power_state(struct amdgpu_device *adev)
5261{
5262 struct ci_power_info *pi = ci_get_pi(adev);
5263 struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
5264 struct amdgpu_ps *new_ps = &requested_ps;
5265
5266 ci_update_requested_ps(adev, new_ps);
5267
5268 ci_apply_state_adjust_rules(adev, &pi->requested_rps);
5269
5270 return 0;
5271}
5272
5273static void ci_dpm_post_set_power_state(struct amdgpu_device *adev)
5274{
5275 struct ci_power_info *pi = ci_get_pi(adev);
5276 struct amdgpu_ps *new_ps = &pi->requested_rps;
5277
5278 ci_update_current_ps(adev, new_ps);
5279}
5280
5281
5282static void ci_dpm_setup_asic(struct amdgpu_device *adev)
5283{
5284 ci_read_clock_registers(adev);
5285 ci_enable_acpi_power_management(adev);
5286 ci_init_sclk_t(adev);
5287}
5288
5289static int ci_dpm_enable(struct amdgpu_device *adev)
5290{
5291 struct ci_power_info *pi = ci_get_pi(adev);
5292 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
5293 int ret;
5294
Alex Deuchera2e73f52015-04-20 17:09:27 -04005295 if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
5296 ci_enable_voltage_control(adev);
5297 ret = ci_construct_voltage_tables(adev);
5298 if (ret) {
5299 DRM_ERROR("ci_construct_voltage_tables failed\n");
5300 return ret;
5301 }
5302 }
5303 if (pi->caps_dynamic_ac_timing) {
5304 ret = ci_initialize_mc_reg_table(adev);
5305 if (ret)
5306 pi->caps_dynamic_ac_timing = false;
5307 }
5308 if (pi->dynamic_ss)
5309 ci_enable_spread_spectrum(adev, true);
5310 if (pi->thermal_protection)
5311 ci_enable_thermal_protection(adev, true);
5312 ci_program_sstp(adev);
5313 ci_enable_display_gap(adev);
5314 ci_program_vc(adev);
5315 ret = ci_upload_firmware(adev);
5316 if (ret) {
5317 DRM_ERROR("ci_upload_firmware failed\n");
5318 return ret;
5319 }
5320 ret = ci_process_firmware_header(adev);
5321 if (ret) {
5322 DRM_ERROR("ci_process_firmware_header failed\n");
5323 return ret;
5324 }
5325 ret = ci_initial_switch_from_arb_f0_to_f1(adev);
5326 if (ret) {
5327 DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
5328 return ret;
5329 }
5330 ret = ci_init_smc_table(adev);
5331 if (ret) {
5332 DRM_ERROR("ci_init_smc_table failed\n");
5333 return ret;
5334 }
5335 ret = ci_init_arb_table_index(adev);
5336 if (ret) {
5337 DRM_ERROR("ci_init_arb_table_index failed\n");
5338 return ret;
5339 }
5340 if (pi->caps_dynamic_ac_timing) {
5341 ret = ci_populate_initial_mc_reg_table(adev);
5342 if (ret) {
5343 DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
5344 return ret;
5345 }
5346 }
5347 ret = ci_populate_pm_base(adev);
5348 if (ret) {
5349 DRM_ERROR("ci_populate_pm_base failed\n");
5350 return ret;
5351 }
5352 ci_dpm_start_smc(adev);
5353 ci_enable_vr_hot_gpio_interrupt(adev);
5354 ret = ci_notify_smc_display_change(adev, false);
5355 if (ret) {
5356 DRM_ERROR("ci_notify_smc_display_change failed\n");
5357 return ret;
5358 }
5359 ci_enable_sclk_control(adev, true);
5360 ret = ci_enable_ulv(adev, true);
5361 if (ret) {
5362 DRM_ERROR("ci_enable_ulv failed\n");
5363 return ret;
5364 }
5365 ret = ci_enable_ds_master_switch(adev, true);
5366 if (ret) {
5367 DRM_ERROR("ci_enable_ds_master_switch failed\n");
5368 return ret;
5369 }
5370 ret = ci_start_dpm(adev);
5371 if (ret) {
5372 DRM_ERROR("ci_start_dpm failed\n");
5373 return ret;
5374 }
5375 ret = ci_enable_didt(adev, true);
5376 if (ret) {
5377 DRM_ERROR("ci_enable_didt failed\n");
5378 return ret;
5379 }
5380 ret = ci_enable_smc_cac(adev, true);
5381 if (ret) {
5382 DRM_ERROR("ci_enable_smc_cac failed\n");
5383 return ret;
5384 }
5385 ret = ci_enable_power_containment(adev, true);
5386 if (ret) {
5387 DRM_ERROR("ci_enable_power_containment failed\n");
5388 return ret;
5389 }
5390
5391 ret = ci_power_control_set_level(adev);
5392 if (ret) {
5393 DRM_ERROR("ci_power_control_set_level failed\n");
5394 return ret;
5395 }
5396
5397 ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
5398
5399 ret = ci_enable_thermal_based_sclk_dpm(adev, true);
5400 if (ret) {
5401 DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
5402 return ret;
5403 }
5404
5405 ci_thermal_start_thermal_controller(adev);
5406
5407 ci_update_current_ps(adev, boot_ps);
5408
Alex Deuchera2e73f52015-04-20 17:09:27 -04005409 return 0;
5410}
5411
5412static void ci_dpm_disable(struct amdgpu_device *adev)
5413{
5414 struct ci_power_info *pi = ci_get_pi(adev);
5415 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
5416
5417 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
5418 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
5419 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
5420 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
5421
Rex Zhuc08770e2016-08-24 19:39:06 +08005422 ci_dpm_powergate_uvd(adev, true);
Alex Deuchera2e73f52015-04-20 17:09:27 -04005423
5424 if (!amdgpu_ci_is_smc_running(adev))
5425 return;
5426
5427 ci_thermal_stop_thermal_controller(adev);
5428
5429 if (pi->thermal_protection)
5430 ci_enable_thermal_protection(adev, false);
5431 ci_enable_power_containment(adev, false);
5432 ci_enable_smc_cac(adev, false);
5433 ci_enable_didt(adev, false);
5434 ci_enable_spread_spectrum(adev, false);
5435 ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
5436 ci_stop_dpm(adev);
5437 ci_enable_ds_master_switch(adev, false);
5438 ci_enable_ulv(adev, false);
5439 ci_clear_vc(adev);
5440 ci_reset_to_default(adev);
5441 ci_dpm_stop_smc(adev);
5442 ci_force_switch_to_arb_f0(adev);
5443 ci_enable_thermal_based_sclk_dpm(adev, false);
5444
5445 ci_update_current_ps(adev, boot_ps);
5446}
5447
5448static int ci_dpm_set_power_state(struct amdgpu_device *adev)
5449{
5450 struct ci_power_info *pi = ci_get_pi(adev);
5451 struct amdgpu_ps *new_ps = &pi->requested_rps;
5452 struct amdgpu_ps *old_ps = &pi->current_rps;
5453 int ret;
5454
5455 ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
5456 if (pi->pcie_performance_request)
5457 ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
5458 ret = ci_freeze_sclk_mclk_dpm(adev);
5459 if (ret) {
5460 DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
5461 return ret;
5462 }
5463 ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
5464 if (ret) {
5465 DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
5466 return ret;
5467 }
5468 ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
5469 if (ret) {
5470 DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
5471 return ret;
5472 }
5473
5474 ret = ci_update_vce_dpm(adev, new_ps, old_ps);
5475 if (ret) {
5476 DRM_ERROR("ci_update_vce_dpm failed\n");
5477 return ret;
5478 }
5479
5480 ret = ci_update_sclk_t(adev);
5481 if (ret) {
5482 DRM_ERROR("ci_update_sclk_t failed\n");
5483 return ret;
5484 }
5485 if (pi->caps_dynamic_ac_timing) {
5486 ret = ci_update_and_upload_mc_reg_table(adev);
5487 if (ret) {
5488 DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
5489 return ret;
5490 }
5491 }
5492 ret = ci_program_memory_timing_parameters(adev);
5493 if (ret) {
5494 DRM_ERROR("ci_program_memory_timing_parameters failed\n");
5495 return ret;
5496 }
5497 ret = ci_unfreeze_sclk_mclk_dpm(adev);
5498 if (ret) {
5499 DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
5500 return ret;
5501 }
5502 ret = ci_upload_dpm_level_enable_mask(adev);
5503 if (ret) {
5504 DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
5505 return ret;
5506 }
5507 if (pi->pcie_performance_request)
5508 ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
5509
5510 return 0;
5511}
5512
5513#if 0
5514static void ci_dpm_reset_asic(struct amdgpu_device *adev)
5515{
5516 ci_set_boot_state(adev);
5517}
5518#endif
5519
5520static void ci_dpm_display_configuration_changed(struct amdgpu_device *adev)
5521{
5522 ci_program_display_gap(adev);
5523}
5524
5525union power_info {
5526 struct _ATOM_POWERPLAY_INFO info;
5527 struct _ATOM_POWERPLAY_INFO_V2 info_2;
5528 struct _ATOM_POWERPLAY_INFO_V3 info_3;
5529 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
5530 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
5531 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
5532};
5533
5534union pplib_clock_info {
5535 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
5536 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
5537 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
5538 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
5539 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
5540 struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
5541};
5542
5543union pplib_power_state {
5544 struct _ATOM_PPLIB_STATE v1;
5545 struct _ATOM_PPLIB_STATE_V2 v2;
5546};
5547
5548static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
5549 struct amdgpu_ps *rps,
5550 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
5551 u8 table_rev)
5552{
5553 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
5554 rps->class = le16_to_cpu(non_clock_info->usClassification);
5555 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
5556
5557 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
5558 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
5559 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
5560 } else {
5561 rps->vclk = 0;
5562 rps->dclk = 0;
5563 }
5564
5565 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
5566 adev->pm.dpm.boot_ps = rps;
5567 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
5568 adev->pm.dpm.uvd_ps = rps;
5569}
5570
5571static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
5572 struct amdgpu_ps *rps, int index,
5573 union pplib_clock_info *clock_info)
5574{
5575 struct ci_power_info *pi = ci_get_pi(adev);
5576 struct ci_ps *ps = ci_get_ps(rps);
5577 struct ci_pl *pl = &ps->performance_levels[index];
5578
5579 ps->performance_level_count = index + 1;
5580
5581 pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
5582 pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
5583 pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
5584 pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
5585
5586 pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
5587 pi->sys_pcie_mask,
5588 pi->vbios_boot_state.pcie_gen_bootup_value,
5589 clock_info->ci.ucPCIEGen);
5590 pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
5591 pi->vbios_boot_state.pcie_lane_bootup_value,
5592 le16_to_cpu(clock_info->ci.usPCIELane));
5593
5594 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
5595 pi->acpi_pcie_gen = pl->pcie_gen;
5596 }
5597
5598 if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
5599 pi->ulv.supported = true;
5600 pi->ulv.pl = *pl;
5601 pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
5602 }
5603
5604 /* patch up boot state */
5605 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
5606 pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
5607 pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
5608 pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
5609 pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
5610 }
5611
5612 switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
5613 case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
5614 pi->use_pcie_powersaving_levels = true;
5615 if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
5616 pi->pcie_gen_powersaving.max = pl->pcie_gen;
5617 if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
5618 pi->pcie_gen_powersaving.min = pl->pcie_gen;
5619 if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
5620 pi->pcie_lane_powersaving.max = pl->pcie_lane;
5621 if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
5622 pi->pcie_lane_powersaving.min = pl->pcie_lane;
5623 break;
5624 case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
5625 pi->use_pcie_performance_levels = true;
5626 if (pi->pcie_gen_performance.max < pl->pcie_gen)
5627 pi->pcie_gen_performance.max = pl->pcie_gen;
5628 if (pi->pcie_gen_performance.min > pl->pcie_gen)
5629 pi->pcie_gen_performance.min = pl->pcie_gen;
5630 if (pi->pcie_lane_performance.max < pl->pcie_lane)
5631 pi->pcie_lane_performance.max = pl->pcie_lane;
5632 if (pi->pcie_lane_performance.min > pl->pcie_lane)
5633 pi->pcie_lane_performance.min = pl->pcie_lane;
5634 break;
5635 default:
5636 break;
5637 }
5638}
5639
5640static int ci_parse_power_table(struct amdgpu_device *adev)
5641{
5642 struct amdgpu_mode_info *mode_info = &adev->mode_info;
5643 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
5644 union pplib_power_state *power_state;
5645 int i, j, k, non_clock_array_index, clock_array_index;
5646 union pplib_clock_info *clock_info;
5647 struct _StateArray *state_array;
5648 struct _ClockInfoArray *clock_info_array;
5649 struct _NonClockInfoArray *non_clock_info_array;
5650 union power_info *power_info;
5651 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
5652 u16 data_offset;
5653 u8 frev, crev;
5654 u8 *power_state_offset;
5655 struct ci_ps *ps;
5656
5657 if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
5658 &frev, &crev, &data_offset))
5659 return -EINVAL;
5660 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
5661
5662 amdgpu_add_thermal_controller(adev);
5663
5664 state_array = (struct _StateArray *)
5665 (mode_info->atom_context->bios + data_offset +
5666 le16_to_cpu(power_info->pplib.usStateArrayOffset));
5667 clock_info_array = (struct _ClockInfoArray *)
5668 (mode_info->atom_context->bios + data_offset +
5669 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
5670 non_clock_info_array = (struct _NonClockInfoArray *)
5671 (mode_info->atom_context->bios + data_offset +
5672 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
5673
5674 adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
5675 state_array->ucNumEntries, GFP_KERNEL);
5676 if (!adev->pm.dpm.ps)
5677 return -ENOMEM;
5678 power_state_offset = (u8 *)state_array->states;
5679 for (i = 0; i < state_array->ucNumEntries; i++) {
5680 u8 *idx;
5681 power_state = (union pplib_power_state *)power_state_offset;
5682 non_clock_array_index = power_state->v2.nonClockInfoIndex;
5683 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
5684 &non_clock_info_array->nonClockInfo[non_clock_array_index];
5685 ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
5686 if (ps == NULL) {
5687 kfree(adev->pm.dpm.ps);
5688 return -ENOMEM;
5689 }
5690 adev->pm.dpm.ps[i].ps_priv = ps;
5691 ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
5692 non_clock_info,
5693 non_clock_info_array->ucEntrySize);
5694 k = 0;
5695 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
5696 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
5697 clock_array_index = idx[j];
5698 if (clock_array_index >= clock_info_array->ucNumEntries)
5699 continue;
5700 if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
5701 break;
5702 clock_info = (union pplib_clock_info *)
5703 ((u8 *)&clock_info_array->clockInfo[0] +
5704 (clock_array_index * clock_info_array->ucEntrySize));
5705 ci_parse_pplib_clock_info(adev,
5706 &adev->pm.dpm.ps[i], k,
5707 clock_info);
5708 k++;
5709 }
5710 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
5711 }
5712 adev->pm.dpm.num_ps = state_array->ucNumEntries;
5713
5714 /* fill in the vce power states */
Rex Zhu66ba1af2016-10-12 15:38:56 +08005715 for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04005716 u32 sclk, mclk;
5717 clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
5718 clock_info = (union pplib_clock_info *)
5719 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
5720 sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
5721 sclk |= clock_info->ci.ucEngineClockHigh << 16;
5722 mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
5723 mclk |= clock_info->ci.ucMemoryClockHigh << 16;
5724 adev->pm.dpm.vce_states[i].sclk = sclk;
5725 adev->pm.dpm.vce_states[i].mclk = mclk;
5726 }
5727
5728 return 0;
5729}
5730
5731static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
5732 struct ci_vbios_boot_state *boot_state)
5733{
5734 struct amdgpu_mode_info *mode_info = &adev->mode_info;
5735 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
5736 ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
5737 u8 frev, crev;
5738 u16 data_offset;
5739
5740 if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
5741 &frev, &crev, &data_offset)) {
5742 firmware_info =
5743 (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
5744 data_offset);
5745 boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
5746 boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
5747 boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
5748 boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
5749 boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
5750 boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
5751 boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
5752
5753 return 0;
5754 }
5755 return -EINVAL;
5756}
5757
5758static void ci_dpm_fini(struct amdgpu_device *adev)
5759{
5760 int i;
5761
5762 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
5763 kfree(adev->pm.dpm.ps[i].ps_priv);
5764 }
5765 kfree(adev->pm.dpm.ps);
5766 kfree(adev->pm.dpm.priv);
5767 kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
5768 amdgpu_free_extended_power_table(adev);
5769}
5770
5771/**
5772 * ci_dpm_init_microcode - load ucode images from disk
5773 *
5774 * @adev: amdgpu_device pointer
5775 *
5776 * Use the firmware interface to load the ucode images into
5777 * the driver (not loaded into hw).
5778 * Returns 0 on success, error on failure.
5779 */
5780static int ci_dpm_init_microcode(struct amdgpu_device *adev)
5781{
5782 const char *chip_name;
5783 char fw_name[30];
5784 int err;
5785
5786 DRM_DEBUG("\n");
5787
5788 switch (adev->asic_type) {
5789 case CHIP_BONAIRE:
Alex Deucher2254c212015-12-10 00:49:32 -05005790 if ((adev->pdev->revision == 0x80) ||
5791 (adev->pdev->revision == 0x81) ||
5792 (adev->pdev->device == 0x665f))
5793 chip_name = "bonaire_k";
5794 else
5795 chip_name = "bonaire";
Alex Deuchera2e73f52015-04-20 17:09:27 -04005796 break;
5797 case CHIP_HAWAII:
Alex Deucher2254c212015-12-10 00:49:32 -05005798 if (adev->pdev->revision == 0x80)
5799 chip_name = "hawaii_k";
5800 else
5801 chip_name = "hawaii";
Alex Deuchera2e73f52015-04-20 17:09:27 -04005802 break;
5803 case CHIP_KAVERI:
5804 case CHIP_KABINI:
Alex Deucherb9a8be92016-07-29 18:14:39 -04005805 case CHIP_MULLINS:
Alex Deuchera2e73f52015-04-20 17:09:27 -04005806 default: BUG();
5807 }
5808
5809 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
5810 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
5811 if (err)
5812 goto out;
5813 err = amdgpu_ucode_validate(adev->pm.fw);
5814
5815out:
5816 if (err) {
5817 printk(KERN_ERR
5818 "cik_smc: Failed to load firmware \"%s\"\n",
5819 fw_name);
5820 release_firmware(adev->pm.fw);
5821 adev->pm.fw = NULL;
5822 }
5823 return err;
5824}
5825
5826static int ci_dpm_init(struct amdgpu_device *adev)
5827{
5828 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
5829 SMU7_Discrete_DpmTable *dpm_table;
5830 struct amdgpu_gpio_rec gpio;
5831 u16 data_offset, size;
5832 u8 frev, crev;
5833 struct ci_power_info *pi;
5834 int ret;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005835
Alex Deuchera2e73f52015-04-20 17:09:27 -04005836 pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
5837 if (pi == NULL)
5838 return -ENOMEM;
5839 adev->pm.dpm.priv = pi;
5840
Alex Deucher50171eb2016-02-04 10:44:04 -05005841 pi->sys_pcie_mask =
5842 (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
5843 CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
5844
Alex Deuchera2e73f52015-04-20 17:09:27 -04005845 pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
5846
5847 pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
5848 pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
5849 pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
5850 pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
5851
5852 pi->pcie_lane_performance.max = 0;
5853 pi->pcie_lane_performance.min = 16;
5854 pi->pcie_lane_powersaving.max = 0;
5855 pi->pcie_lane_powersaving.min = 16;
5856
5857 ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
5858 if (ret) {
5859 ci_dpm_fini(adev);
5860 return ret;
5861 }
5862
5863 ret = amdgpu_get_platform_caps(adev);
5864 if (ret) {
5865 ci_dpm_fini(adev);
5866 return ret;
5867 }
5868
5869 ret = amdgpu_parse_extended_power_table(adev);
5870 if (ret) {
5871 ci_dpm_fini(adev);
5872 return ret;
5873 }
5874
5875 ret = ci_parse_power_table(adev);
5876 if (ret) {
5877 ci_dpm_fini(adev);
5878 return ret;
5879 }
5880
5881 pi->dll_default_on = false;
5882 pi->sram_end = SMC_RAM_END;
5883
5884 pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
5885 pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
5886 pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
5887 pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
5888 pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
5889 pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
5890 pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
5891 pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
5892
5893 pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
5894
5895 pi->sclk_dpm_key_disabled = 0;
5896 pi->mclk_dpm_key_disabled = 0;
5897 pi->pcie_dpm_key_disabled = 0;
5898 pi->thermal_sclk_dpm_enabled = 0;
5899
Rex Zhu801caaf2016-11-02 13:35:15 +08005900 if (amdgpu_pp_feature_mask & SCLK_DEEP_SLEEP_MASK)
Rex Zhu66bc3f72016-07-28 17:36:35 +08005901 pi->caps_sclk_ds = true;
5902 else
5903 pi->caps_sclk_ds = false;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005904
5905 pi->mclk_strobe_mode_threshold = 40000;
5906 pi->mclk_stutter_mode_threshold = 40000;
5907 pi->mclk_edc_enable_threshold = 40000;
5908 pi->mclk_edc_wr_enable_threshold = 40000;
5909
5910 ci_initialize_powertune_defaults(adev);
5911
5912 pi->caps_fps = false;
5913
5914 pi->caps_sclk_throttle_low_notification = false;
5915
5916 pi->caps_uvd_dpm = true;
5917 pi->caps_vce_dpm = true;
5918
5919 ci_get_leakage_voltages(adev);
5920 ci_patch_dependency_tables_with_leakage(adev);
5921 ci_set_private_data_variables_based_on_pptable(adev);
5922
5923 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
5924 kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
5925 if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
5926 ci_dpm_fini(adev);
5927 return -ENOMEM;
5928 }
5929 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
5930 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
5931 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
5932 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
5933 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
5934 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
5935 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
5936 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
5937 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
5938
5939 adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
5940 adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
5941 adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
5942
5943 adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
5944 adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
5945 adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
5946 adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
5947
5948 if (adev->asic_type == CHIP_HAWAII) {
5949 pi->thermal_temp_setting.temperature_low = 94500;
5950 pi->thermal_temp_setting.temperature_high = 95000;
5951 pi->thermal_temp_setting.temperature_shutdown = 104000;
5952 } else {
5953 pi->thermal_temp_setting.temperature_low = 99500;
5954 pi->thermal_temp_setting.temperature_high = 100000;
5955 pi->thermal_temp_setting.temperature_shutdown = 104000;
5956 }
5957
5958 pi->uvd_enabled = false;
5959
5960 dpm_table = &pi->smc_state_table;
5961
5962 gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
5963 if (gpio.valid) {
5964 dpm_table->VRHotGpio = gpio.shift;
5965 adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
5966 } else {
5967 dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
5968 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
5969 }
5970
5971 gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
5972 if (gpio.valid) {
5973 dpm_table->AcDcGpio = gpio.shift;
5974 adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
5975 } else {
5976 dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
5977 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
5978 }
5979
5980 gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
5981 if (gpio.valid) {
5982 u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
5983
5984 switch (gpio.shift) {
5985 case 0:
5986 tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
5987 tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
5988 break;
5989 case 1:
5990 tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
5991 tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
5992 break;
5993 case 2:
5994 tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
5995 break;
5996 case 3:
5997 tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
5998 break;
5999 case 4:
6000 tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
6001 break;
6002 default:
Rex Zhu58a6a7d2016-11-09 17:27:59 +08006003 DRM_INFO("Invalid PCC GPIO: %u!\n", gpio.shift);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006004 break;
6005 }
6006 WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
6007 }
6008
6009 pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
6010 pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
6011 pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
6012 if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
6013 pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
6014 else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
6015 pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
6016
6017 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
6018 if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
6019 pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
6020 else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
6021 pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
6022 else
6023 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
6024 }
6025
6026 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
6027 if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
6028 pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
6029 else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
6030 pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
6031 else
6032 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
6033 }
6034
6035 pi->vddc_phase_shed_control = true;
6036
6037#if defined(CONFIG_ACPI)
6038 pi->pcie_performance_request =
6039 amdgpu_acpi_is_pcie_performance_request_supported(adev);
6040#else
6041 pi->pcie_performance_request = false;
6042#endif
6043
6044 if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
6045 &frev, &crev, &data_offset)) {
6046 pi->caps_sclk_ss_support = true;
6047 pi->caps_mclk_ss_support = true;
6048 pi->dynamic_ss = true;
6049 } else {
6050 pi->caps_sclk_ss_support = false;
6051 pi->caps_mclk_ss_support = false;
6052 pi->dynamic_ss = true;
6053 }
6054
6055 if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
6056 pi->thermal_protection = true;
6057 else
6058 pi->thermal_protection = false;
6059
6060 pi->caps_dynamic_ac_timing = true;
6061
Rex Zhuc08770e2016-08-24 19:39:06 +08006062 pi->uvd_power_gated = true;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006063
6064 /* make sure dc limits are valid */
6065 if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
6066 (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
6067 adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
6068 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
6069
6070 pi->fan_ctrl_is_in_default_mode = true;
6071
6072 return 0;
6073}
6074
6075static void
6076ci_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
6077 struct seq_file *m)
6078{
6079 struct ci_power_info *pi = ci_get_pi(adev);
6080 struct amdgpu_ps *rps = &pi->current_rps;
6081 u32 sclk = ci_get_average_sclk_freq(adev);
6082 u32 mclk = ci_get_average_mclk_freq(adev);
Rex Zhu93545732016-01-06 17:08:46 +08006083 u32 activity_percent = 50;
6084 int ret;
6085
6086 ret = ci_read_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, AverageGraphicsA),
6087 &activity_percent);
6088
6089 if (ret == 0) {
6090 activity_percent += 0x80;
6091 activity_percent >>= 8;
6092 activity_percent = activity_percent > 100 ? 100 : activity_percent;
6093 }
Alex Deuchera2e73f52015-04-20 17:09:27 -04006094
Rex Zhuddbc2592016-11-25 19:23:06 +08006095 seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
Alex Deuchera2e73f52015-04-20 17:09:27 -04006096 seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
6097 seq_printf(m, "power level avg sclk: %u mclk: %u\n",
6098 sclk, mclk);
Rex Zhu93545732016-01-06 17:08:46 +08006099 seq_printf(m, "GPU load: %u %%\n", activity_percent);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006100}
6101
6102static void ci_dpm_print_power_state(struct amdgpu_device *adev,
6103 struct amdgpu_ps *rps)
6104{
6105 struct ci_ps *ps = ci_get_ps(rps);
6106 struct ci_pl *pl;
6107 int i;
6108
6109 amdgpu_dpm_print_class_info(rps->class, rps->class2);
6110 amdgpu_dpm_print_cap_info(rps->caps);
6111 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
6112 for (i = 0; i < ps->performance_level_count; i++) {
6113 pl = &ps->performance_levels[i];
6114 printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
6115 i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
6116 }
6117 amdgpu_dpm_print_ps_status(adev, rps);
6118}
6119
Rex Zhu1d516c42016-10-14 19:16:54 +08006120static inline bool ci_are_power_levels_equal(const struct ci_pl *ci_cpl1,
6121 const struct ci_pl *ci_cpl2)
6122{
6123 return ((ci_cpl1->mclk == ci_cpl2->mclk) &&
6124 (ci_cpl1->sclk == ci_cpl2->sclk) &&
6125 (ci_cpl1->pcie_gen == ci_cpl2->pcie_gen) &&
6126 (ci_cpl1->pcie_lane == ci_cpl2->pcie_lane));
6127}
6128
6129static int ci_check_state_equal(struct amdgpu_device *adev,
6130 struct amdgpu_ps *cps,
6131 struct amdgpu_ps *rps,
6132 bool *equal)
6133{
6134 struct ci_ps *ci_cps;
6135 struct ci_ps *ci_rps;
6136 int i;
6137
6138 if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
6139 return -EINVAL;
6140
6141 ci_cps = ci_get_ps(cps);
6142 ci_rps = ci_get_ps(rps);
6143
6144 if (ci_cps == NULL) {
6145 *equal = false;
6146 return 0;
6147 }
6148
6149 if (ci_cps->performance_level_count != ci_rps->performance_level_count) {
6150
6151 *equal = false;
6152 return 0;
6153 }
6154
6155 for (i = 0; i < ci_cps->performance_level_count; i++) {
6156 if (!ci_are_power_levels_equal(&(ci_cps->performance_levels[i]),
6157 &(ci_rps->performance_levels[i]))) {
6158 *equal = false;
6159 return 0;
6160 }
6161 }
6162
6163 /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
6164 *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
6165 *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
6166
6167 return 0;
6168}
6169
Alex Deuchera2e73f52015-04-20 17:09:27 -04006170static u32 ci_dpm_get_sclk(struct amdgpu_device *adev, bool low)
6171{
6172 struct ci_power_info *pi = ci_get_pi(adev);
6173 struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
6174
6175 if (low)
6176 return requested_state->performance_levels[0].sclk;
6177 else
6178 return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
6179}
6180
6181static u32 ci_dpm_get_mclk(struct amdgpu_device *adev, bool low)
6182{
6183 struct ci_power_info *pi = ci_get_pi(adev);
6184 struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
6185
6186 if (low)
6187 return requested_state->performance_levels[0].mclk;
6188 else
6189 return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
6190}
6191
6192/* get temperature in millidegrees */
6193static int ci_dpm_get_temp(struct amdgpu_device *adev)
6194{
6195 u32 temp;
6196 int actual_temp = 0;
6197
6198 temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
6199 CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
6200
6201 if (temp & 0x200)
6202 actual_temp = 255;
6203 else
6204 actual_temp = temp & 0x1ff;
6205
6206 actual_temp = actual_temp * 1000;
6207
6208 return actual_temp;
6209}
6210
6211static int ci_set_temperature_range(struct amdgpu_device *adev)
6212{
6213 int ret;
6214
6215 ret = ci_thermal_enable_alert(adev, false);
6216 if (ret)
6217 return ret;
6218 ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
6219 CISLANDS_TEMP_RANGE_MAX);
6220 if (ret)
6221 return ret;
6222 ret = ci_thermal_enable_alert(adev, true);
6223 if (ret)
6224 return ret;
6225 return ret;
6226}
6227
yanyang15fc3aee2015-05-22 14:39:35 -04006228static int ci_dpm_early_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006229{
yanyang15fc3aee2015-05-22 14:39:35 -04006230 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6231
Alex Deuchera2e73f52015-04-20 17:09:27 -04006232 ci_dpm_set_dpm_funcs(adev);
6233 ci_dpm_set_irq_funcs(adev);
6234
6235 return 0;
6236}
6237
yanyang15fc3aee2015-05-22 14:39:35 -04006238static int ci_dpm_late_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006239{
6240 int ret;
yanyang15fc3aee2015-05-22 14:39:35 -04006241 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006242
6243 if (!amdgpu_dpm)
6244 return 0;
6245
Alex Deucherfa022a92015-09-30 17:05:40 -04006246 /* init the sysfs and debugfs files late */
6247 ret = amdgpu_pm_sysfs_init(adev);
6248 if (ret)
6249 return ret;
6250
Alex Deuchera2e73f52015-04-20 17:09:27 -04006251 ret = ci_set_temperature_range(adev);
6252 if (ret)
6253 return ret;
6254
Alex Deuchera2e73f52015-04-20 17:09:27 -04006255 return 0;
6256}
6257
yanyang15fc3aee2015-05-22 14:39:35 -04006258static int ci_dpm_sw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006259{
6260 int ret;
yanyang15fc3aee2015-05-22 14:39:35 -04006261 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006262
6263 ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
6264 if (ret)
6265 return ret;
6266
6267 ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
6268 if (ret)
6269 return ret;
6270
6271 /* default to balanced state */
6272 adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
6273 adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
Rex Zhue5d03ac2016-12-23 14:39:41 +08006274 adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006275 adev->pm.default_sclk = adev->clock.default_sclk;
6276 adev->pm.default_mclk = adev->clock.default_mclk;
6277 adev->pm.current_sclk = adev->clock.default_sclk;
6278 adev->pm.current_mclk = adev->clock.default_mclk;
6279 adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
6280
6281 if (amdgpu_dpm == 0)
6282 return 0;
6283
Christian Königfaad24c2015-05-28 22:02:26 +02006284 ret = ci_dpm_init_microcode(adev);
6285 if (ret)
6286 return ret;
6287
Alex Deuchera2e73f52015-04-20 17:09:27 -04006288 INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
6289 mutex_lock(&adev->pm.mutex);
6290 ret = ci_dpm_init(adev);
6291 if (ret)
6292 goto dpm_failed;
6293 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
6294 if (amdgpu_dpm == 1)
6295 amdgpu_pm_print_power_states(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006296 mutex_unlock(&adev->pm.mutex);
6297 DRM_INFO("amdgpu: dpm initialized\n");
6298
6299 return 0;
6300
6301dpm_failed:
6302 ci_dpm_fini(adev);
6303 mutex_unlock(&adev->pm.mutex);
6304 DRM_ERROR("amdgpu: dpm initialization failed\n");
6305 return ret;
6306}
6307
yanyang15fc3aee2015-05-22 14:39:35 -04006308static int ci_dpm_sw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006309{
yanyang15fc3aee2015-05-22 14:39:35 -04006310 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6311
Alex Deucher45607382016-10-21 16:30:10 -04006312 flush_work(&adev->pm.dpm.thermal.work);
6313
Alex Deuchera2e73f52015-04-20 17:09:27 -04006314 mutex_lock(&adev->pm.mutex);
6315 amdgpu_pm_sysfs_fini(adev);
6316 ci_dpm_fini(adev);
6317 mutex_unlock(&adev->pm.mutex);
6318
Alex Deucher768c95e2016-06-01 11:09:01 -04006319 release_firmware(adev->pm.fw);
6320 adev->pm.fw = NULL;
6321
Alex Deuchera2e73f52015-04-20 17:09:27 -04006322 return 0;
6323}
6324
yanyang15fc3aee2015-05-22 14:39:35 -04006325static int ci_dpm_hw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006326{
6327 int ret;
6328
yanyang15fc3aee2015-05-22 14:39:35 -04006329 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6330
Alex Deuchera2e73f52015-04-20 17:09:27 -04006331 if (!amdgpu_dpm)
6332 return 0;
6333
6334 mutex_lock(&adev->pm.mutex);
6335 ci_dpm_setup_asic(adev);
6336 ret = ci_dpm_enable(adev);
6337 if (ret)
6338 adev->pm.dpm_enabled = false;
6339 else
6340 adev->pm.dpm_enabled = true;
6341 mutex_unlock(&adev->pm.mutex);
6342
6343 return ret;
6344}
6345
yanyang15fc3aee2015-05-22 14:39:35 -04006346static int ci_dpm_hw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006347{
yanyang15fc3aee2015-05-22 14:39:35 -04006348 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6349
Alex Deuchera2e73f52015-04-20 17:09:27 -04006350 if (adev->pm.dpm_enabled) {
6351 mutex_lock(&adev->pm.mutex);
6352 ci_dpm_disable(adev);
6353 mutex_unlock(&adev->pm.mutex);
6354 }
6355
6356 return 0;
6357}
6358
yanyang15fc3aee2015-05-22 14:39:35 -04006359static int ci_dpm_suspend(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006360{
yanyang15fc3aee2015-05-22 14:39:35 -04006361 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6362
Alex Deuchera2e73f52015-04-20 17:09:27 -04006363 if (adev->pm.dpm_enabled) {
6364 mutex_lock(&adev->pm.mutex);
Rex Zhu86f8c592016-10-03 20:46:36 +08006365 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
6366 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
6367 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
6368 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
6369 adev->pm.dpm.last_user_state = adev->pm.dpm.user_state;
6370 adev->pm.dpm.last_state = adev->pm.dpm.state;
6371 adev->pm.dpm.user_state = POWER_STATE_TYPE_INTERNAL_BOOT;
6372 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_BOOT;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006373 mutex_unlock(&adev->pm.mutex);
Rex Zhu86f8c592016-10-03 20:46:36 +08006374 amdgpu_pm_compute_clocks(adev);
6375
Alex Deuchera2e73f52015-04-20 17:09:27 -04006376 }
Rex Zhu86f8c592016-10-03 20:46:36 +08006377
Alex Deuchera2e73f52015-04-20 17:09:27 -04006378 return 0;
6379}
6380
yanyang15fc3aee2015-05-22 14:39:35 -04006381static int ci_dpm_resume(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006382{
6383 int ret;
yanyang15fc3aee2015-05-22 14:39:35 -04006384 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006385
6386 if (adev->pm.dpm_enabled) {
6387 /* asic init will reset to the boot state */
6388 mutex_lock(&adev->pm.mutex);
6389 ci_dpm_setup_asic(adev);
6390 ret = ci_dpm_enable(adev);
6391 if (ret)
6392 adev->pm.dpm_enabled = false;
6393 else
6394 adev->pm.dpm_enabled = true;
Rex Zhu86f8c592016-10-03 20:46:36 +08006395 adev->pm.dpm.user_state = adev->pm.dpm.last_user_state;
6396 adev->pm.dpm.state = adev->pm.dpm.last_state;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006397 mutex_unlock(&adev->pm.mutex);
6398 if (adev->pm.dpm_enabled)
6399 amdgpu_pm_compute_clocks(adev);
6400 }
6401 return 0;
6402}
6403
yanyang15fc3aee2015-05-22 14:39:35 -04006404static bool ci_dpm_is_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006405{
6406 /* XXX */
6407 return true;
6408}
6409
yanyang15fc3aee2015-05-22 14:39:35 -04006410static int ci_dpm_wait_for_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006411{
6412 /* XXX */
6413 return 0;
6414}
6415
yanyang15fc3aee2015-05-22 14:39:35 -04006416static int ci_dpm_soft_reset(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006417{
6418 return 0;
6419}
6420
6421static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
6422 struct amdgpu_irq_src *source,
6423 unsigned type,
6424 enum amdgpu_interrupt_state state)
6425{
6426 u32 cg_thermal_int;
6427
6428 switch (type) {
6429 case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
6430 switch (state) {
6431 case AMDGPU_IRQ_STATE_DISABLE:
6432 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006433 cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006434 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6435 break;
6436 case AMDGPU_IRQ_STATE_ENABLE:
6437 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006438 cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006439 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6440 break;
6441 default:
6442 break;
6443 }
6444 break;
6445
6446 case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
6447 switch (state) {
6448 case AMDGPU_IRQ_STATE_DISABLE:
6449 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006450 cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006451 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6452 break;
6453 case AMDGPU_IRQ_STATE_ENABLE:
6454 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006455 cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006456 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6457 break;
6458 default:
6459 break;
6460 }
6461 break;
6462
6463 default:
6464 break;
6465 }
6466 return 0;
6467}
6468
6469static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
Christian Königedf600d2016-05-03 15:54:54 +02006470 struct amdgpu_irq_src *source,
Alex Deuchera2e73f52015-04-20 17:09:27 -04006471 struct amdgpu_iv_entry *entry)
6472{
6473 bool queue_thermal = false;
6474
6475 if (entry == NULL)
6476 return -EINVAL;
6477
6478 switch (entry->src_id) {
6479 case 230: /* thermal low to high */
6480 DRM_DEBUG("IH: thermal low to high\n");
6481 adev->pm.dpm.thermal.high_to_low = false;
6482 queue_thermal = true;
6483 break;
6484 case 231: /* thermal high to low */
6485 DRM_DEBUG("IH: thermal high to low\n");
6486 adev->pm.dpm.thermal.high_to_low = true;
6487 queue_thermal = true;
6488 break;
6489 default:
6490 break;
6491 }
6492
6493 if (queue_thermal)
6494 schedule_work(&adev->pm.dpm.thermal.work);
6495
6496 return 0;
6497}
6498
yanyang15fc3aee2015-05-22 14:39:35 -04006499static int ci_dpm_set_clockgating_state(void *handle,
6500 enum amd_clockgating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006501{
6502 return 0;
6503}
6504
yanyang15fc3aee2015-05-22 14:39:35 -04006505static int ci_dpm_set_powergating_state(void *handle,
6506 enum amd_powergating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006507{
6508 return 0;
6509}
6510
Eric Huang19fbc432016-05-19 15:50:09 -04006511static int ci_dpm_print_clock_levels(struct amdgpu_device *adev,
6512 enum pp_clock_type type, char *buf)
6513{
6514 struct ci_power_info *pi = ci_get_pi(adev);
6515 struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
6516 struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
6517 struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
6518
6519 int i, now, size = 0;
6520 uint32_t clock, pcie_speed;
6521
6522 switch (type) {
6523 case PP_SCLK:
6524 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetSclkFrequency);
6525 clock = RREG32(mmSMC_MSG_ARG_0);
6526
6527 for (i = 0; i < sclk_table->count; i++) {
6528 if (clock > sclk_table->dpm_levels[i].value)
6529 continue;
6530 break;
6531 }
6532 now = i;
6533
6534 for (i = 0; i < sclk_table->count; i++)
6535 size += sprintf(buf + size, "%d: %uMhz %s\n",
6536 i, sclk_table->dpm_levels[i].value / 100,
6537 (i == now) ? "*" : "");
6538 break;
6539 case PP_MCLK:
6540 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetMclkFrequency);
6541 clock = RREG32(mmSMC_MSG_ARG_0);
6542
6543 for (i = 0; i < mclk_table->count; i++) {
6544 if (clock > mclk_table->dpm_levels[i].value)
6545 continue;
6546 break;
6547 }
6548 now = i;
6549
6550 for (i = 0; i < mclk_table->count; i++)
6551 size += sprintf(buf + size, "%d: %uMhz %s\n",
6552 i, mclk_table->dpm_levels[i].value / 100,
6553 (i == now) ? "*" : "");
6554 break;
6555 case PP_PCIE:
6556 pcie_speed = ci_get_current_pcie_speed(adev);
6557 for (i = 0; i < pcie_table->count; i++) {
6558 if (pcie_speed != pcie_table->dpm_levels[i].value)
6559 continue;
6560 break;
6561 }
6562 now = i;
6563
6564 for (i = 0; i < pcie_table->count; i++)
6565 size += sprintf(buf + size, "%d: %s %s\n", i,
6566 (pcie_table->dpm_levels[i].value == 0) ? "2.5GB, x1" :
6567 (pcie_table->dpm_levels[i].value == 1) ? "5.0GB, x16" :
6568 (pcie_table->dpm_levels[i].value == 2) ? "8.0GB, x16" : "",
6569 (i == now) ? "*" : "");
6570 break;
6571 default:
6572 break;
6573 }
6574
6575 return size;
6576}
6577
6578static int ci_dpm_force_clock_level(struct amdgpu_device *adev,
6579 enum pp_clock_type type, uint32_t mask)
6580{
6581 struct ci_power_info *pi = ci_get_pi(adev);
6582
Rex Zhu570272d2017-01-06 13:32:49 +08006583 if (adev->pm.dpm.forced_level & (AMD_DPM_FORCED_LEVEL_AUTO |
6584 AMD_DPM_FORCED_LEVEL_LOW |
6585 AMD_DPM_FORCED_LEVEL_HIGH))
Eric Huang19fbc432016-05-19 15:50:09 -04006586 return -EINVAL;
6587
6588 switch (type) {
6589 case PP_SCLK:
6590 if (!pi->sclk_dpm_key_disabled)
6591 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
6592 PPSMC_MSG_SCLKDPM_SetEnabledMask,
6593 pi->dpm_level_enable_mask.sclk_dpm_enable_mask & mask);
6594 break;
6595
6596 case PP_MCLK:
6597 if (!pi->mclk_dpm_key_disabled)
6598 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
6599 PPSMC_MSG_MCLKDPM_SetEnabledMask,
6600 pi->dpm_level_enable_mask.mclk_dpm_enable_mask & mask);
6601 break;
6602
6603 case PP_PCIE:
6604 {
6605 uint32_t tmp = mask & pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
6606 uint32_t level = 0;
6607
6608 while (tmp >>= 1)
6609 level++;
6610
6611 if (!pi->pcie_dpm_key_disabled)
6612 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
6613 PPSMC_MSG_PCIeDPM_ForceLevel,
6614 level);
6615 break;
6616 }
6617 default:
6618 break;
6619 }
6620
6621 return 0;
6622}
6623
Eric Huang3cc25912016-05-19 15:54:35 -04006624static int ci_dpm_get_sclk_od(struct amdgpu_device *adev)
6625{
6626 struct ci_power_info *pi = ci_get_pi(adev);
6627 struct ci_single_dpm_table *sclk_table = &(pi->dpm_table.sclk_table);
6628 struct ci_single_dpm_table *golden_sclk_table =
6629 &(pi->golden_dpm_table.sclk_table);
6630 int value;
6631
6632 value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
6633 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
6634 100 /
6635 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
6636
6637 return value;
6638}
6639
6640static int ci_dpm_set_sclk_od(struct amdgpu_device *adev, uint32_t value)
6641{
6642 struct ci_power_info *pi = ci_get_pi(adev);
6643 struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
6644 struct ci_single_dpm_table *golden_sclk_table =
6645 &(pi->golden_dpm_table.sclk_table);
6646
6647 if (value > 20)
6648 value = 20;
6649
6650 ps->performance_levels[ps->performance_level_count - 1].sclk =
6651 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value *
6652 value / 100 +
6653 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
6654
6655 return 0;
6656}
6657
Eric Huang40899d52016-05-24 15:43:53 -04006658static int ci_dpm_get_mclk_od(struct amdgpu_device *adev)
6659{
6660 struct ci_power_info *pi = ci_get_pi(adev);
6661 struct ci_single_dpm_table *mclk_table = &(pi->dpm_table.mclk_table);
6662 struct ci_single_dpm_table *golden_mclk_table =
6663 &(pi->golden_dpm_table.mclk_table);
6664 int value;
6665
6666 value = (mclk_table->dpm_levels[mclk_table->count - 1].value -
6667 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value) *
6668 100 /
6669 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
6670
6671 return value;
6672}
6673
6674static int ci_dpm_set_mclk_od(struct amdgpu_device *adev, uint32_t value)
6675{
6676 struct ci_power_info *pi = ci_get_pi(adev);
6677 struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
6678 struct ci_single_dpm_table *golden_mclk_table =
6679 &(pi->golden_dpm_table.mclk_table);
6680
6681 if (value > 20)
6682 value = 20;
6683
6684 ps->performance_levels[ps->performance_level_count - 1].mclk =
6685 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value *
6686 value / 100 +
6687 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
6688
6689 return 0;
6690}
6691
yanyang15fc3aee2015-05-22 14:39:35 -04006692const struct amd_ip_funcs ci_dpm_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04006693 .name = "ci_dpm",
Alex Deuchera2e73f52015-04-20 17:09:27 -04006694 .early_init = ci_dpm_early_init,
6695 .late_init = ci_dpm_late_init,
6696 .sw_init = ci_dpm_sw_init,
6697 .sw_fini = ci_dpm_sw_fini,
6698 .hw_init = ci_dpm_hw_init,
6699 .hw_fini = ci_dpm_hw_fini,
6700 .suspend = ci_dpm_suspend,
6701 .resume = ci_dpm_resume,
6702 .is_idle = ci_dpm_is_idle,
6703 .wait_for_idle = ci_dpm_wait_for_idle,
6704 .soft_reset = ci_dpm_soft_reset,
Alex Deuchera2e73f52015-04-20 17:09:27 -04006705 .set_clockgating_state = ci_dpm_set_clockgating_state,
6706 .set_powergating_state = ci_dpm_set_powergating_state,
6707};
6708
6709static const struct amdgpu_dpm_funcs ci_dpm_funcs = {
6710 .get_temperature = &ci_dpm_get_temp,
6711 .pre_set_power_state = &ci_dpm_pre_set_power_state,
6712 .set_power_state = &ci_dpm_set_power_state,
6713 .post_set_power_state = &ci_dpm_post_set_power_state,
6714 .display_configuration_changed = &ci_dpm_display_configuration_changed,
6715 .get_sclk = &ci_dpm_get_sclk,
6716 .get_mclk = &ci_dpm_get_mclk,
6717 .print_power_state = &ci_dpm_print_power_state,
6718 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
6719 .force_performance_level = &ci_dpm_force_performance_level,
6720 .vblank_too_short = &ci_dpm_vblank_too_short,
6721 .powergate_uvd = &ci_dpm_powergate_uvd,
6722 .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
6723 .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
6724 .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
6725 .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
Eric Huang19fbc432016-05-19 15:50:09 -04006726 .print_clock_levels = ci_dpm_print_clock_levels,
6727 .force_clock_level = ci_dpm_force_clock_level,
Eric Huang3cc25912016-05-19 15:54:35 -04006728 .get_sclk_od = ci_dpm_get_sclk_od,
6729 .set_sclk_od = ci_dpm_set_sclk_od,
Eric Huang40899d52016-05-24 15:43:53 -04006730 .get_mclk_od = ci_dpm_get_mclk_od,
6731 .set_mclk_od = ci_dpm_set_mclk_od,
Rex Zhu1d516c42016-10-14 19:16:54 +08006732 .check_state_equal = ci_check_state_equal,
Alex Deucher825cc992016-10-07 12:38:04 -04006733 .get_vce_clock_state = amdgpu_get_vce_clock_state,
Alex Deuchera2e73f52015-04-20 17:09:27 -04006734};
6735
6736static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev)
6737{
6738 if (adev->pm.funcs == NULL)
6739 adev->pm.funcs = &ci_dpm_funcs;
6740}
6741
6742static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
6743 .set = ci_dpm_set_interrupt_state,
6744 .process = ci_dpm_process_interrupt,
6745};
6746
6747static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
6748{
6749 adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
6750 adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
6751}