blob: 6b91ebb158fe19216c4b093d0b3a2c25ed74eb9e [file] [log] [blame]
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2010-2011 Atheros Communications Inc.
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Paul Gortmakeree40fa02011-05-27 16:14:23 -040017#include <linux/export.h>
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040018#include "hw.h"
Felix Fietkauda6f1d72010-04-15 17:38:31 -040019#include "ar9003_phy.h"
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040020
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040021static const int firstep_table[] =
22/* level: 0 1 2 3 4 5 6 7 8 */
23 { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
24
25static const int cycpwrThr1_table[] =
26/* level: 0 1 2 3 4 5 6 7 8 */
27 { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
28
29/*
30 * register values to turn OFDM weak signal detection OFF
31 */
32static const int m1ThreshLow_off = 127;
33static const int m2ThreshLow_off = 127;
34static const int m1Thresh_off = 127;
35static const int m2Thresh_off = 127;
36static const int m2CountThr_off = 31;
37static const int m2CountThrLow_off = 63;
38static const int m1ThreshLowExt_off = 127;
39static const int m2ThreshLowExt_off = 127;
40static const int m1ThreshExt_off = 127;
41static const int m2ThreshExt_off = 127;
42
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040043/**
44 * ar9003_hw_set_channel - set channel on single-chip device
45 * @ah: atheros hardware structure
46 * @chan:
47 *
48 * This is the function to change channel on single-chip devices, that is
Mohammed Shafi Shajakhane4922f22012-01-07 21:06:02 +053049 * for AR9300 family of chipsets.
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040050 *
51 * This function takes the channel value in MHz and sets
52 * hardware channel value. Assumes writes have been enabled to analog bus.
53 *
54 * Actual Expression,
55 *
56 * For 2GHz channel,
57 * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
58 * (freq_ref = 40MHz)
59 *
60 * For 5GHz channel,
61 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
62 * (freq_ref = 40MHz/(24>>amodeRefSel))
63 *
64 * For 5GHz channels which are 5MHz spaced,
65 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
66 * (freq_ref = 40MHz)
67 */
68static int ar9003_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
69{
Felix Fietkauf7abf0c2010-04-15 17:38:33 -040070 u16 bMode, fracMode = 0, aModeRefSel = 0;
71 u32 freq, channelSel = 0, reg32 = 0;
72 struct chan_centers centers;
73 int loadSynthChannel;
74
75 ath9k_hw_get_channel_centers(ah, chan, &centers);
76 freq = centers.synth_center;
77
78 if (freq < 4800) { /* 2 GHz, fractional mode */
Gabor Juhos5acb4b932011-06-21 11:23:34 +020079 if (AR_SREV_9330(ah)) {
80 u32 chan_frac;
81 u32 div;
82
83 if (ah->is_clk_25mhz)
84 div = 75;
85 else
86 div = 120;
87
88 channelSel = (freq * 4) / div;
89 chan_frac = (((freq * 4) % div) * 0x20000) / div;
90 channelSel = (channelSel << 17) | chan_frac;
91 } else if (AR_SREV_9485(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +053092 u32 chan_frac;
93
94 /*
95 * freq_ref = 40 / (refdiva >> amoderefsel); where refdiva=1 and amoderefsel=0
96 * ndiv = ((chan_mhz * 4) / 3) / freq_ref;
97 * chansel = int(ndiv), chanfrac = (ndiv - chansel) * 0x20000
98 */
99 channelSel = (freq * 4) / 120;
100 chan_frac = (((freq * 4) % 120) * 0x20000) / 120;
101 channelSel = (channelSel << 17) | chan_frac;
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530102 } else if (AR_SREV_9340(ah)) {
103 if (ah->is_clk_25mhz) {
104 u32 chan_frac;
105
106 channelSel = (freq * 2) / 75;
107 chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
108 channelSel = (channelSel << 17) | chan_frac;
109 } else
110 channelSel = CHANSEL_2G(freq) >> 1;
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530111 } else
Vasanthakumar Thiagarajan85dd0922010-12-06 04:27:45 -0800112 channelSel = CHANSEL_2G(freq);
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400113 /* Set to 2G mode */
114 bMode = 1;
115 } else {
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530116 if (AR_SREV_9340(ah) && ah->is_clk_25mhz) {
117 u32 chan_frac;
118
119 channelSel = (freq * 2) / 75;
Gabor Juhosdbb204e2011-06-21 11:23:33 +0200120 chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530121 channelSel = (channelSel << 17) | chan_frac;
122 } else {
123 channelSel = CHANSEL_5G(freq);
124 /* Doubler is ON, so, divide channelSel by 2. */
125 channelSel >>= 1;
126 }
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400127 /* Set to 5G mode */
128 bMode = 0;
129 }
130
131 /* Enable fractional mode for all channels */
132 fracMode = 1;
133 aModeRefSel = 0;
134 loadSynthChannel = 0;
135
136 reg32 = (bMode << 29);
137 REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
138
139 /* Enable Long shift Select for Synthesizer */
140 REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_SYNTH4,
141 AR_PHY_SYNTH4_LONG_SHIFT_SELECT, 1);
142
143 /* Program Synth. setting */
144 reg32 = (channelSel << 2) | (fracMode << 30) |
145 (aModeRefSel << 28) | (loadSynthChannel << 31);
146 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
147
148 /* Toggle Load Synth channel bit */
149 loadSynthChannel = 1;
150 reg32 = (channelSel << 2) | (fracMode << 30) |
151 (aModeRefSel << 28) | (loadSynthChannel << 31);
152 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
153
154 ah->curchan = chan;
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400155
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400156 return 0;
157}
158
159/**
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400160 * ar9003_hw_spur_mitigate_mrc_cck - convert baseband spur frequency
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400161 * @ah: atheros hardware structure
162 * @chan:
163 *
164 * For single-chip solutions. Converts to baseband spur frequency given the
165 * input channel frequency and compute register settings below.
166 *
167 * Spur mitigation for MRC CCK
168 */
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400169static void ar9003_hw_spur_mitigate_mrc_cck(struct ath_hw *ah,
170 struct ath9k_channel *chan)
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400171{
Joe Perches07b2fa52010-11-20 18:38:53 -0800172 static const u32 spur_freq[4] = { 2420, 2440, 2464, 2480 };
Felix Fietkauca375552010-04-15 17:38:35 -0400173 int cur_bb_spur, negative = 0, cck_spur_freq;
174 int i;
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800175 int range, max_spur_cnts, synth_freq;
Rajkumar Manoharan4b5237c2012-06-21 20:34:00 +0530176 u8 *spur_fbin_ptr = ar9003_get_spur_chan_ptr(ah, IS_CHAN_2GHZ(chan));
Felix Fietkauca375552010-04-15 17:38:35 -0400177
178 /*
179 * Need to verify range +/- 10 MHz in control channel, otherwise spur
180 * is out-of-band and can be ignored.
181 */
182
Gabor Juhosc1acfbe2011-06-21 11:23:32 +0200183 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah)) {
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800184 if (spur_fbin_ptr[0] == 0) /* No spur */
185 return;
186 max_spur_cnts = 5;
187 if (IS_CHAN_HT40(chan)) {
188 range = 19;
189 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
190 AR_PHY_GC_DYN2040_PRI_CH) == 0)
191 synth_freq = chan->channel + 10;
192 else
193 synth_freq = chan->channel - 10;
194 } else {
195 range = 10;
196 synth_freq = chan->channel;
197 }
198 } else {
Rajkumar Manoharan38df2f02011-10-24 18:14:39 +0530199 range = AR_SREV_9462(ah) ? 5 : 10;
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800200 max_spur_cnts = 4;
201 synth_freq = chan->channel;
202 }
203
204 for (i = 0; i < max_spur_cnts; i++) {
Rajkumar Manoharan38df2f02011-10-24 18:14:39 +0530205 if (AR_SREV_9462(ah) && (i == 0 || i == 3))
206 continue;
Felix Fietkauca375552010-04-15 17:38:35 -0400207 negative = 0;
Gabor Juhosc1acfbe2011-06-21 11:23:32 +0200208 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Gabor Juhos8edb2542012-04-16 22:46:32 +0200209 cur_bb_spur = ath9k_hw_fbin2freq(spur_fbin_ptr[i],
210 IS_CHAN_2GHZ(chan));
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800211 else
Gabor Juhos8edb2542012-04-16 22:46:32 +0200212 cur_bb_spur = spur_freq[i];
Felix Fietkauca375552010-04-15 17:38:35 -0400213
Gabor Juhos8edb2542012-04-16 22:46:32 +0200214 cur_bb_spur -= synth_freq;
Felix Fietkauca375552010-04-15 17:38:35 -0400215 if (cur_bb_spur < 0) {
216 negative = 1;
217 cur_bb_spur = -cur_bb_spur;
218 }
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800219 if (cur_bb_spur < range) {
Felix Fietkauca375552010-04-15 17:38:35 -0400220 cck_spur_freq = (int)((cur_bb_spur << 19) / 11);
221
222 if (negative == 1)
223 cck_spur_freq = -cck_spur_freq;
224
225 cck_spur_freq = cck_spur_freq & 0xfffff;
226
227 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
228 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x7);
229 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
230 AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR, 0x7f);
231 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
232 AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE,
233 0x2);
234 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
235 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT,
236 0x1);
237 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
238 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ,
239 cck_spur_freq);
240
241 return;
242 }
243 }
244
245 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
246 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x5);
247 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
248 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT, 0x0);
249 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
250 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, 0x0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400251}
252
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400253/* Clean all spur register fields */
254static void ar9003_hw_spur_ofdm_clear(struct ath_hw *ah)
255{
256 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
257 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0);
258 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
259 AR_PHY_TIMING11_SPUR_FREQ_SD, 0);
260 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
261 AR_PHY_TIMING11_SPUR_DELTA_PHASE, 0);
262 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
263 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, 0);
264 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
265 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0);
266 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
267 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0);
268 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
269 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0);
270 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
271 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 0);
272 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
273 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 0);
274
275 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
276 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0);
277 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
278 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0);
279 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
280 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0);
281 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
282 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, 0);
283 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
284 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, 0);
285 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
286 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, 0);
287 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
288 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0);
289 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
290 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0);
291 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
292 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0);
293 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
294 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0);
295}
296
297static void ar9003_hw_spur_ofdm(struct ath_hw *ah,
298 int freq_offset,
299 int spur_freq_sd,
300 int spur_delta_phase,
301 int spur_subchannel_sd)
302{
303 int mask_index = 0;
304
305 /* OFDM Spur mitigation */
306 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
307 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0x1);
308 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
309 AR_PHY_TIMING11_SPUR_FREQ_SD, spur_freq_sd);
310 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
311 AR_PHY_TIMING11_SPUR_DELTA_PHASE, spur_delta_phase);
312 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
313 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, spur_subchannel_sd);
314 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
315 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0x1);
316 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
317 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0x1);
318 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
319 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0x1);
320 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
321 AR_PHY_SPUR_REG_SPUR_RSSI_THRESH, 34);
322 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
323 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 1);
324
325 if (REG_READ_FIELD(ah, AR_PHY_MODE,
326 AR_PHY_MODE_DYNAMIC) == 0x1)
327 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
328 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 1);
329
330 mask_index = (freq_offset << 4) / 5;
331 if (mask_index < 0)
332 mask_index = mask_index - 1;
333
334 mask_index = mask_index & 0x7f;
335
336 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
337 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0x1);
338 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
339 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0x1);
340 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
341 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0x1);
342 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
343 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, mask_index);
344 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
345 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, mask_index);
346 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
347 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, mask_index);
348 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
349 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0xc);
350 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
351 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0xc);
352 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
353 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
354 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
355 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0xff);
356}
357
358static void ar9003_hw_spur_ofdm_work(struct ath_hw *ah,
359 struct ath9k_channel *chan,
360 int freq_offset)
361{
362 int spur_freq_sd = 0;
363 int spur_subchannel_sd = 0;
364 int spur_delta_phase = 0;
365
366 if (IS_CHAN_HT40(chan)) {
367 if (freq_offset < 0) {
368 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
369 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
370 spur_subchannel_sd = 1;
371 else
372 spur_subchannel_sd = 0;
373
Rajkumar Manoharan9d1ceac2012-05-01 09:12:24 +0530374 spur_freq_sd = ((freq_offset + 10) << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400375
376 } else {
377 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
378 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
379 spur_subchannel_sd = 0;
380 else
381 spur_subchannel_sd = 1;
382
Rajkumar Manoharan9d1ceac2012-05-01 09:12:24 +0530383 spur_freq_sd = ((freq_offset - 10) << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400384
385 }
386
387 spur_delta_phase = (freq_offset << 17) / 5;
388
389 } else {
390 spur_subchannel_sd = 0;
391 spur_freq_sd = (freq_offset << 9) /11;
392 spur_delta_phase = (freq_offset << 18) / 5;
393 }
394
395 spur_freq_sd = spur_freq_sd & 0x3ff;
396 spur_delta_phase = spur_delta_phase & 0xfffff;
397
398 ar9003_hw_spur_ofdm(ah,
399 freq_offset,
400 spur_freq_sd,
401 spur_delta_phase,
402 spur_subchannel_sd);
403}
404
405/* Spur mitigation for OFDM */
406static void ar9003_hw_spur_mitigate_ofdm(struct ath_hw *ah,
407 struct ath9k_channel *chan)
408{
409 int synth_freq;
410 int range = 10;
411 int freq_offset = 0;
412 int mode;
413 u8* spurChansPtr;
414 unsigned int i;
415 struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
416
417 if (IS_CHAN_5GHZ(chan)) {
418 spurChansPtr = &(eep->modalHeader5G.spurChans[0]);
419 mode = 0;
420 }
421 else {
422 spurChansPtr = &(eep->modalHeader2G.spurChans[0]);
423 mode = 1;
424 }
425
426 if (spurChansPtr[0] == 0)
427 return; /* No spur in the mode */
428
429 if (IS_CHAN_HT40(chan)) {
430 range = 19;
431 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
432 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
433 synth_freq = chan->channel - 10;
434 else
435 synth_freq = chan->channel + 10;
436 } else {
437 range = 10;
438 synth_freq = chan->channel;
439 }
440
441 ar9003_hw_spur_ofdm_clear(ah);
442
roel0f8e94d2011-04-10 21:09:50 +0200443 for (i = 0; i < AR_EEPROM_MODAL_SPURS && spurChansPtr[i]; i++) {
Gabor Juhos8edb2542012-04-16 22:46:32 +0200444 freq_offset = ath9k_hw_fbin2freq(spurChansPtr[i], mode);
445 freq_offset -= synth_freq;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400446 if (abs(freq_offset) < range) {
447 ar9003_hw_spur_ofdm_work(ah, chan, freq_offset);
448 break;
449 }
450 }
451}
452
453static void ar9003_hw_spur_mitigate(struct ath_hw *ah,
454 struct ath9k_channel *chan)
455{
456 ar9003_hw_spur_mitigate_mrc_cck(ah, chan);
457 ar9003_hw_spur_mitigate_ofdm(ah, chan);
458}
459
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400460static u32 ar9003_hw_compute_pll_control(struct ath_hw *ah,
461 struct ath9k_channel *chan)
462{
Felix Fietkau317d3322010-04-15 17:38:34 -0400463 u32 pll;
464
465 pll = SM(0x5, AR_RTC_9300_PLL_REFDIV);
466
467 if (chan && IS_CHAN_HALF_RATE(chan))
468 pll |= SM(0x1, AR_RTC_9300_PLL_CLKSEL);
469 else if (chan && IS_CHAN_QUARTER_RATE(chan))
470 pll |= SM(0x2, AR_RTC_9300_PLL_CLKSEL);
471
Felix Fietkau14bc1102010-04-26 15:04:30 -0400472 pll |= SM(0x2c, AR_RTC_9300_PLL_DIV);
Felix Fietkau317d3322010-04-15 17:38:34 -0400473
474 return pll;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400475}
476
477static void ar9003_hw_set_channel_regs(struct ath_hw *ah,
478 struct ath9k_channel *chan)
479{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400480 u32 phymode;
481 u32 enableDacFifo = 0;
482
483 enableDacFifo =
484 (REG_READ(ah, AR_PHY_GEN_CTRL) & AR_PHY_GC_ENABLE_DAC_FIFO);
485
486 /* Enable 11n HT, 20 MHz */
Rajkumar Manoharan8ad38d22011-08-20 17:34:19 +0530487 phymode = AR_PHY_GC_HT_EN | AR_PHY_GC_SINGLE_HT_LTF1 |
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400488 AR_PHY_GC_SHORT_GI_40 | enableDacFifo;
489
490 /* Configure baseband for dynamic 20/40 operation */
491 if (IS_CHAN_HT40(chan)) {
492 phymode |= AR_PHY_GC_DYN2040_EN;
493 /* Configure control (primary) channel at +-10MHz */
494 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
495 (chan->chanmode == CHANNEL_G_HT40PLUS))
496 phymode |= AR_PHY_GC_DYN2040_PRI_CH;
497
498 }
499
500 /* make sure we preserve INI settings */
501 phymode |= REG_READ(ah, AR_PHY_GEN_CTRL);
502 /* turn off Green Field detection for STA for now */
503 phymode &= ~AR_PHY_GC_GF_DETECT_EN;
504
505 REG_WRITE(ah, AR_PHY_GEN_CTRL, phymode);
506
507 /* Configure MAC for 20/40 operation */
508 ath9k_hw_set11nmac2040(ah);
509
510 /* global transmit timeout (25 TUs default)*/
511 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
512 /* carrier sense timeout */
513 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400514}
515
516static void ar9003_hw_init_bb(struct ath_hw *ah,
517 struct ath9k_channel *chan)
518{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400519 u32 synthDelay;
520
521 /*
522 * Wait for the frequency synth to settle (synth goes on
523 * via AR_PHY_ACTIVE_EN). Read the phy active delay register.
524 * Value is in 100ns increments.
525 */
526 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400527
528 /* Activate the PHY (includes baseband activate + synthesizer on) */
529 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200530 ath9k_hw_synth_delay(ah, chan, synthDelay);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400531}
532
Rajkumar Manoharan56266bf2011-08-13 10:28:13 +0530533static void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx)
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400534{
535 switch (rx) {
536 case 0x5:
537 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
538 AR_PHY_SWAP_ALT_CHAIN);
539 case 0x3:
540 case 0x1:
541 case 0x2:
542 case 0x7:
543 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx);
544 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx);
545 break;
546 default:
547 break;
548 }
549
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530550 if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && (tx == 0x7))
551 REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530552 else if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530553 /* xxx only when MCI support is enabled */
554 REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530555 else
556 REG_WRITE(ah, AR_SELFGEN_MASK, tx);
557
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400558 if (tx == 0x5) {
559 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
560 AR_PHY_SWAP_ALT_CHAIN);
561 }
562}
563
564/*
565 * Override INI values with chip specific configuration.
566 */
567static void ar9003_hw_override_ini(struct ath_hw *ah)
568{
569 u32 val;
570
571 /*
572 * Set the RX_ABORT and RX_DIS and clear it only after
573 * RXE is set for MAC. This prevents frames with
574 * corrupted descriptor status.
575 */
576 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
577
578 /*
579 * For AR9280 and above, there is a new feature that allows
580 * Multicast search based on both MAC Address and Key ID. By default,
581 * this feature is enabled. But since the driver is not using this
582 * feature, we switch it off; otherwise multicast search based on
583 * MAC addr only will fail.
584 */
585 val = REG_READ(ah, AR_PCU_MISC_MODE2) & (~AR_ADHOC_MCAST_KEYID_ENABLE);
586 REG_WRITE(ah, AR_PCU_MISC_MODE2,
587 val | AR_AGG_WEP_ENABLE_FIX | AR_AGG_WEP_ENABLE);
Felix Fietkaubf3f2042011-09-15 14:25:37 +0200588
589 REG_SET_BIT(ah, AR_PHY_CCK_DETECT,
590 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400591}
592
593static void ar9003_hw_prog_ini(struct ath_hw *ah,
594 struct ar5416IniArray *iniArr,
595 int column)
596{
597 unsigned int i, regWrites = 0;
598
599 /* New INI format: Array may be undefined (pre, core, post arrays) */
600 if (!iniArr->ia_array)
601 return;
602
603 /*
604 * New INI format: Pre, core, and post arrays for a given subsystem
605 * may be modal (> 2 columns) or non-modal (2 columns). Determine if
606 * the array is non-modal and force the column to 1.
607 */
608 if (column >= iniArr->ia_columns)
609 column = 1;
610
611 for (i = 0; i < iniArr->ia_rows; i++) {
612 u32 reg = INI_RA(iniArr, i, 0);
613 u32 val = INI_RA(iniArr, i, column);
614
Vasanthakumar Thiagarajan7e68b742010-12-15 07:30:47 -0800615 REG_WRITE(ah, reg, val);
Felix Fietkaub2ccc502010-07-30 21:02:12 +0200616
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400617 DO_DELAY(regWrites);
618 }
619}
620
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400621static int ar9003_hw_process_ini(struct ath_hw *ah,
622 struct ath9k_channel *chan)
623{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400624 unsigned int regWrites = 0, i;
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +0530625 u32 modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400626
627 switch (chan->chanmode) {
628 case CHANNEL_A:
629 case CHANNEL_A_HT20:
630 modesIndex = 1;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400631 break;
632 case CHANNEL_A_HT40PLUS:
633 case CHANNEL_A_HT40MINUS:
634 modesIndex = 2;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400635 break;
636 case CHANNEL_G:
637 case CHANNEL_G_HT20:
638 case CHANNEL_B:
639 modesIndex = 4;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400640 break;
641 case CHANNEL_G_HT40PLUS:
642 case CHANNEL_G_HT40MINUS:
643 modesIndex = 3;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400644 break;
645
646 default:
647 return -EINVAL;
648 }
649
650 for (i = 0; i < ATH_INI_NUM_SPLIT; i++) {
651 ar9003_hw_prog_ini(ah, &ah->iniSOC[i], modesIndex);
652 ar9003_hw_prog_ini(ah, &ah->iniMac[i], modesIndex);
653 ar9003_hw_prog_ini(ah, &ah->iniBB[i], modesIndex);
654 ar9003_hw_prog_ini(ah, &ah->iniRadio[i], modesIndex);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530655 if (i == ATH_INI_POST && AR_SREV_9462_20(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530656 ar9003_hw_prog_ini(ah,
657 &ah->ini_radio_post_sys2ant,
658 modesIndex);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400659 }
660
661 REG_WRITE_ARRAY(&ah->iniModesRxGain, 1, regWrites);
662 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
663
664 /*
665 * For 5GHz channels requiring Fast Clock, apply
666 * different modal values.
667 */
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400668 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100669 REG_WRITE_ARRAY(&ah->iniModesFastClock,
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400670 modesIndex, regWrites);
671
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100672 REG_WRITE_ARRAY(&ah->iniAdditional, 1, regWrites);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530673
Felix Fietkau9951c4d2012-03-14 16:40:30 +0100674 if (chan->channel == 2484)
675 ar9003_hw_prog_ini(ah, &ah->ini_japan2484, 1);
676
Rajkumar Manoharanc8b6fbe2012-06-04 16:28:25 +0530677 if (AR_SREV_9462(ah))
678 REG_WRITE(ah, AR_GLB_SWREG_DISCONT_MODE,
679 AR_GLB_SWREG_DISCONT_EN_BT_WLAN);
680
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530681 ah->modes_index = modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400682 ar9003_hw_override_ini(ah);
683 ar9003_hw_set_channel_regs(ah, chan);
684 ar9003_hw_set_chain_masks(ah, ah->rxchainmask, ah->txchainmask);
Gabor Juhos64ea57d2012-04-15 20:38:05 +0200685 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400686
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530687 if (AR_SREV_9462(ah)) {
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530688 if (REG_READ_FIELD(ah, AR_PHY_TX_IQCAL_CONTROL_0,
689 AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL))
690 ah->enabled_cals |= TX_IQ_CAL;
691 else
692 ah->enabled_cals &= ~TX_IQ_CAL;
693
694 if (REG_READ(ah, AR_PHY_CL_CAL_CTL) & AR_PHY_CL_CAL_ENABLE)
695 ah->enabled_cals |= TX_CL_CAL;
696 else
697 ah->enabled_cals &= ~TX_CL_CAL;
698 }
699
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400700 return 0;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400701}
702
703static void ar9003_hw_set_rfmode(struct ath_hw *ah,
704 struct ath9k_channel *chan)
705{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400706 u32 rfMode = 0;
707
708 if (chan == NULL)
709 return;
710
711 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
712 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
713
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400714 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400715 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
Felix Fietkau08685ce2012-04-19 21:18:24 +0200716 if (IS_CHAN_QUARTER_RATE(chan))
717 rfMode |= AR_PHY_MODE_QUARTER;
718 if (IS_CHAN_HALF_RATE(chan))
719 rfMode |= AR_PHY_MODE_HALF;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400720
Felix Fietkau3e61d3f2012-04-19 21:18:25 +0200721 if (rfMode & (AR_PHY_MODE_QUARTER | AR_PHY_MODE_HALF))
722 REG_RMW_FIELD(ah, AR_PHY_FRAME_CTL,
723 AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW, 3);
724
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400725 REG_WRITE(ah, AR_PHY_MODE, rfMode);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400726}
727
728static void ar9003_hw_mark_phy_inactive(struct ath_hw *ah)
729{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400730 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400731}
732
733static void ar9003_hw_set_delta_slope(struct ath_hw *ah,
734 struct ath9k_channel *chan)
735{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400736 u32 coef_scaled, ds_coef_exp, ds_coef_man;
737 u32 clockMhzScaled = 0x64000000;
738 struct chan_centers centers;
739
740 /*
741 * half and quarter rate can divide the scaled clock by 2 or 4
742 * scale for selected channel bandwidth
743 */
744 if (IS_CHAN_HALF_RATE(chan))
745 clockMhzScaled = clockMhzScaled >> 1;
746 else if (IS_CHAN_QUARTER_RATE(chan))
747 clockMhzScaled = clockMhzScaled >> 2;
748
749 /*
750 * ALGO -> coef = 1e8/fcarrier*fclock/40;
751 * scaled coef to provide precision for this floating calculation
752 */
753 ath9k_hw_get_channel_centers(ah, chan, &centers);
754 coef_scaled = clockMhzScaled / centers.synth_center;
755
756 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
757 &ds_coef_exp);
758
759 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
760 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
761 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
762 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
763
764 /*
765 * For Short GI,
766 * scaled coeff is 9/10 that of normal coeff
767 */
768 coef_scaled = (9 * coef_scaled) / 10;
769
770 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
771 &ds_coef_exp);
772
773 /* for short gi */
774 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
775 AR_PHY_SGI_DSC_MAN, ds_coef_man);
776 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
777 AR_PHY_SGI_DSC_EXP, ds_coef_exp);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400778}
779
780static bool ar9003_hw_rfbus_req(struct ath_hw *ah)
781{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400782 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
783 return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
784 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400785}
786
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400787/*
788 * Wait for the frequency synth to settle (synth goes on via PHY_ACTIVE_EN).
789 * Read the phy active delay register. Value is in 100ns increments.
790 */
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400791static void ar9003_hw_rfbus_done(struct ath_hw *ah)
792{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400793 u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400794
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200795 ath9k_hw_synth_delay(ah, ah->curchan, synthDelay);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400796
797 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400798}
799
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400800static bool ar9003_hw_ani_control(struct ath_hw *ah,
801 enum ath9k_ani_cmd cmd, int param)
802{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400803 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400804 struct ath9k_channel *chan = ah->curchan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200805 struct ar5416AniState *aniState = &chan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400806 s32 value, value2;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400807
808 switch (cmd & ah->ani_function) {
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400809 case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400810 /*
811 * on == 1 means ofdm weak signal detection is ON
812 * on == 1 is the default, for less noise immunity
813 *
814 * on == 0 means ofdm weak signal detection is OFF
815 * on == 0 means more noise imm
816 */
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400817 u32 on = param ? 1 : 0;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400818
819 if (on)
820 REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
821 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
822 else
823 REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
824 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
825
Felix Fietkau7067e702012-06-15 15:25:21 +0200826 if (on != aniState->ofdmWeakSigDetect) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800827 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800828 "** ch %d: ofdm weak signal: %s=>%s\n",
829 chan->channel,
Felix Fietkau7067e702012-06-15 15:25:21 +0200830 aniState->ofdmWeakSigDetect ?
Joe Perches226afe62010-12-02 19:12:37 -0800831 "on" : "off",
832 on ? "on" : "off");
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400833 if (on)
834 ah->stats.ast_ani_ofdmon++;
835 else
836 ah->stats.ast_ani_ofdmoff++;
Felix Fietkau7067e702012-06-15 15:25:21 +0200837 aniState->ofdmWeakSigDetect = on;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400838 }
839 break;
840 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400841 case ATH9K_ANI_FIRSTEP_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400842 u32 level = param;
843
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400844 if (level >= ARRAY_SIZE(firstep_table)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800845 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800846 "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
847 level, ARRAY_SIZE(firstep_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400848 return false;
849 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400850
851 /*
852 * make register setting relative to default
853 * from INI file & cap value
854 */
855 value = firstep_table[level] -
Felix Fietkau465dce62012-06-15 15:25:24 +0200856 firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400857 aniState->iniDef.firstep;
858 if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
859 value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
860 if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
861 value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400862 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
863 AR_PHY_FIND_SIG_FIRSTEP,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400864 value);
865 /*
866 * we need to set first step low register too
867 * make register setting relative to default
868 * from INI file & cap value
869 */
870 value2 = firstep_table[level] -
Felix Fietkau465dce62012-06-15 15:25:24 +0200871 firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400872 aniState->iniDef.firstepLow;
873 if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
874 value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
875 if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
876 value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
877
878 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
879 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW, value2);
880
881 if (level != aniState->firstepLevel) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800882 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800883 "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
884 chan->channel,
885 aniState->firstepLevel,
886 level,
Felix Fietkau465dce62012-06-15 15:25:24 +0200887 ATH9K_ANI_FIRSTEP_LVL,
Joe Perches226afe62010-12-02 19:12:37 -0800888 value,
889 aniState->iniDef.firstep);
Joe Perchesd2182b62011-12-15 14:55:53 -0800890 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800891 "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
892 chan->channel,
893 aniState->firstepLevel,
894 level,
Felix Fietkau465dce62012-06-15 15:25:24 +0200895 ATH9K_ANI_FIRSTEP_LVL,
Joe Perches226afe62010-12-02 19:12:37 -0800896 value2,
897 aniState->iniDef.firstepLow);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400898 if (level > aniState->firstepLevel)
899 ah->stats.ast_ani_stepup++;
900 else if (level < aniState->firstepLevel)
901 ah->stats.ast_ani_stepdown++;
902 aniState->firstepLevel = level;
903 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400904 break;
905 }
906 case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400907 u32 level = param;
908
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400909 if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800910 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800911 "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
912 level, ARRAY_SIZE(cycpwrThr1_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400913 return false;
914 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400915 /*
916 * make register setting relative to default
917 * from INI file & cap value
918 */
919 value = cycpwrThr1_table[level] -
Felix Fietkau465dce62012-06-15 15:25:24 +0200920 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400921 aniState->iniDef.cycpwrThr1;
922 if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
923 value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
924 if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
925 value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400926 REG_RMW_FIELD(ah, AR_PHY_TIMING5,
927 AR_PHY_TIMING5_CYCPWR_THR1,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400928 value);
929
930 /*
931 * set AR_PHY_EXT_CCA for extension channel
932 * make register setting relative to default
933 * from INI file & cap value
934 */
935 value2 = cycpwrThr1_table[level] -
Felix Fietkau465dce62012-06-15 15:25:24 +0200936 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400937 aniState->iniDef.cycpwrThr1Ext;
938 if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
939 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
940 if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
941 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
942 REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
943 AR_PHY_EXT_CYCPWR_THR1, value2);
944
945 if (level != aniState->spurImmunityLevel) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800946 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800947 "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
948 chan->channel,
949 aniState->spurImmunityLevel,
950 level,
Felix Fietkau465dce62012-06-15 15:25:24 +0200951 ATH9K_ANI_SPUR_IMMUNE_LVL,
Joe Perches226afe62010-12-02 19:12:37 -0800952 value,
953 aniState->iniDef.cycpwrThr1);
Joe Perchesd2182b62011-12-15 14:55:53 -0800954 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800955 "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
956 chan->channel,
957 aniState->spurImmunityLevel,
958 level,
Felix Fietkau465dce62012-06-15 15:25:24 +0200959 ATH9K_ANI_SPUR_IMMUNE_LVL,
Joe Perches226afe62010-12-02 19:12:37 -0800960 value2,
961 aniState->iniDef.cycpwrThr1Ext);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400962 if (level > aniState->spurImmunityLevel)
963 ah->stats.ast_ani_spurup++;
964 else if (level < aniState->spurImmunityLevel)
965 ah->stats.ast_ani_spurdown++;
966 aniState->spurImmunityLevel = level;
967 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400968 break;
969 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400970 case ATH9K_ANI_MRC_CCK:{
971 /*
972 * is_on == 1 means MRC CCK ON (default, less noise imm)
973 * is_on == 0 means MRC CCK is OFF (more noise imm)
974 */
975 bool is_on = param ? 1 : 0;
976 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
977 AR_PHY_MRC_CCK_ENABLE, is_on);
978 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
979 AR_PHY_MRC_CCK_MUX_REG, is_on);
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +0530980 if (is_on != aniState->mrcCCK) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800981 ath_dbg(common, ANI, "** ch %d: MRC CCK: %s=>%s\n",
Joe Perches226afe62010-12-02 19:12:37 -0800982 chan->channel,
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +0530983 aniState->mrcCCK ? "on" : "off",
Joe Perches226afe62010-12-02 19:12:37 -0800984 is_on ? "on" : "off");
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400985 if (is_on)
986 ah->stats.ast_ani_ccklow++;
987 else
988 ah->stats.ast_ani_cckhigh++;
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +0530989 aniState->mrcCCK = is_on;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400990 }
991 break;
992 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400993 case ATH9K_ANI_PRESENT:
994 break;
995 default:
Joe Perchesd2182b62011-12-15 14:55:53 -0800996 ath_dbg(common, ANI, "invalid cmd %u\n", cmd);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400997 return false;
998 }
999
Joe Perchesd2182b62011-12-15 14:55:53 -08001000 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001001 "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
1002 aniState->spurImmunityLevel,
Felix Fietkau7067e702012-06-15 15:25:21 +02001003 aniState->ofdmWeakSigDetect ? "on" : "off",
Joe Perches226afe62010-12-02 19:12:37 -08001004 aniState->firstepLevel,
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +05301005 aniState->mrcCCK ? "on" : "off",
Joe Perches226afe62010-12-02 19:12:37 -08001006 aniState->listenTime,
1007 aniState->ofdmPhyErrCount,
1008 aniState->cckPhyErrCount);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001009 return true;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001010}
1011
Felix Fietkau641d9922010-04-15 17:38:49 -04001012static void ar9003_hw_do_getnf(struct ath_hw *ah,
1013 int16_t nfarray[NUM_NF_READINGS])
1014{
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001015#define AR_PHY_CH_MINCCA_PWR 0x1FF00000
1016#define AR_PHY_CH_MINCCA_PWR_S 20
1017#define AR_PHY_CH_EXT_MINCCA_PWR 0x01FF0000
1018#define AR_PHY_CH_EXT_MINCCA_PWR_S 16
1019
Felix Fietkau641d9922010-04-15 17:38:49 -04001020 int16_t nf;
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001021 int i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001022
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001023 for (i = 0; i < AR9300_MAX_CHAINS; i++) {
1024 if (ah->rxchainmask & BIT(i)) {
1025 nf = MS(REG_READ(ah, ah->nf_regs[i]),
1026 AR_PHY_CH_MINCCA_PWR);
1027 nfarray[i] = sign_extend32(nf, 8);
Felix Fietkau641d9922010-04-15 17:38:49 -04001028
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001029 if (IS_CHAN_HT40(ah->curchan)) {
1030 u8 ext_idx = AR9300_MAX_CHAINS + i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001031
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001032 nf = MS(REG_READ(ah, ah->nf_regs[ext_idx]),
1033 AR_PHY_CH_EXT_MINCCA_PWR);
1034 nfarray[ext_idx] = sign_extend32(nf, 8);
1035 }
1036 }
1037 }
Felix Fietkau641d9922010-04-15 17:38:49 -04001038}
1039
Felix Fietkauf2552e22010-07-02 00:09:50 +02001040static void ar9003_hw_set_nf_limits(struct ath_hw *ah)
Felix Fietkau641d9922010-04-15 17:38:49 -04001041{
Felix Fietkauf2552e22010-07-02 00:09:50 +02001042 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ;
1043 ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ;
Sujith Manoharanae245cd2012-02-16 11:52:44 +05301044 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9300_2GHZ;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001045 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ;
1046 ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ;
1047 ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9300_5GHZ;
Sujith Manoharanae245cd2012-02-16 11:52:44 +05301048
1049 if (AR_SREV_9330(ah))
1050 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9330_2GHZ;
1051
1052 if (AR_SREV_9462(ah)) {
1053 ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_2GHZ;
1054 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9462_2GHZ;
1055 ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_5GHZ;
1056 ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9462_5GHZ;
1057 }
Felix Fietkau641d9922010-04-15 17:38:49 -04001058}
1059
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -04001060/*
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001061 * Initialize the ANI register values with default (ini) values.
1062 * This routine is called during a (full) hardware reset after
1063 * all the registers are initialised from the INI.
1064 */
1065static void ar9003_hw_ani_cache_ini_regs(struct ath_hw *ah)
1066{
1067 struct ar5416AniState *aniState;
1068 struct ath_common *common = ath9k_hw_common(ah);
1069 struct ath9k_channel *chan = ah->curchan;
1070 struct ath9k_ani_default *iniDef;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001071 u32 val;
1072
Felix Fietkau093115b2010-10-04 20:09:47 +02001073 aniState = &ah->curchan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001074 iniDef = &aniState->iniDef;
1075
Joe Perchesd2182b62011-12-15 14:55:53 -08001076 ath_dbg(common, ANI, "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001077 ah->hw_version.macVersion,
1078 ah->hw_version.macRev,
1079 ah->opmode,
1080 chan->channel,
1081 chan->channelFlags);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001082
1083 val = REG_READ(ah, AR_PHY_SFCORR);
1084 iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
1085 iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
1086 iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
1087
1088 val = REG_READ(ah, AR_PHY_SFCORR_LOW);
1089 iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
1090 iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
1091 iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
1092
1093 val = REG_READ(ah, AR_PHY_SFCORR_EXT);
1094 iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
1095 iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
1096 iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
1097 iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
1098 iniDef->firstep = REG_READ_FIELD(ah,
1099 AR_PHY_FIND_SIG,
1100 AR_PHY_FIND_SIG_FIRSTEP);
1101 iniDef->firstepLow = REG_READ_FIELD(ah,
1102 AR_PHY_FIND_SIG_LOW,
1103 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW);
1104 iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
1105 AR_PHY_TIMING5,
1106 AR_PHY_TIMING5_CYCPWR_THR1);
1107 iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
1108 AR_PHY_EXT_CCA,
1109 AR_PHY_EXT_CYCPWR_THR1);
1110
1111 /* these levels just got reset to defaults by the INI */
Felix Fietkau465dce62012-06-15 15:25:24 +02001112 aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
1113 aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
Felix Fietkau7067e702012-06-15 15:25:21 +02001114 aniState->ofdmWeakSigDetect = ATH9K_ANI_USE_OFDM_WEAK_SIG;
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +05301115 aniState->mrcCCK = true;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001116}
1117
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001118static void ar9003_hw_set_radar_params(struct ath_hw *ah,
1119 struct ath_hw_radar_conf *conf)
1120{
1121 u32 radar_0 = 0, radar_1 = 0;
1122
1123 if (!conf) {
1124 REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
1125 return;
1126 }
1127
1128 radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
1129 radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
1130 radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
1131 radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
1132 radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
1133 radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
1134
1135 radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
1136 radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
1137 radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
1138 radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
1139 radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
1140
1141 REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
1142 REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
1143 if (conf->ext_channel)
1144 REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1145 else
1146 REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1147}
1148
Felix Fietkauc5d08552010-11-13 20:22:41 +01001149static void ar9003_hw_set_radar_conf(struct ath_hw *ah)
1150{
1151 struct ath_hw_radar_conf *conf = &ah->radar_conf;
1152
1153 conf->fir_power = -28;
1154 conf->radar_rssi = 0;
1155 conf->pulse_height = 10;
1156 conf->pulse_rssi = 24;
1157 conf->pulse_inband = 8;
1158 conf->pulse_maxlen = 255;
1159 conf->pulse_inband_step = 12;
1160 conf->radar_inband = 8;
1161}
1162
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301163static void ar9003_hw_antdiv_comb_conf_get(struct ath_hw *ah,
1164 struct ath_hw_antcomb_conf *antconf)
1165{
1166 u32 regval;
1167
1168 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1169 antconf->main_lna_conf = (regval & AR_PHY_9485_ANT_DIV_MAIN_LNACONF) >>
1170 AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S;
1171 antconf->alt_lna_conf = (regval & AR_PHY_9485_ANT_DIV_ALT_LNACONF) >>
1172 AR_PHY_9485_ANT_DIV_ALT_LNACONF_S;
1173 antconf->fast_div_bias = (regval & AR_PHY_9485_ANT_FAST_DIV_BIAS) >>
1174 AR_PHY_9485_ANT_FAST_DIV_BIAS_S;
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001175
Gabor Juhosc4cf2c52011-06-21 11:23:47 +02001176 if (AR_SREV_9330_11(ah)) {
1177 antconf->lna1_lna2_delta = -9;
1178 antconf->div_group = 1;
1179 } else if (AR_SREV_9485(ah)) {
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001180 antconf->lna1_lna2_delta = -9;
1181 antconf->div_group = 2;
1182 } else {
1183 antconf->lna1_lna2_delta = -3;
1184 antconf->div_group = 0;
1185 }
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301186}
1187
1188static void ar9003_hw_antdiv_comb_conf_set(struct ath_hw *ah,
1189 struct ath_hw_antcomb_conf *antconf)
1190{
1191 u32 regval;
1192
1193 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1194 regval &= ~(AR_PHY_9485_ANT_DIV_MAIN_LNACONF |
1195 AR_PHY_9485_ANT_DIV_ALT_LNACONF |
1196 AR_PHY_9485_ANT_FAST_DIV_BIAS |
1197 AR_PHY_9485_ANT_DIV_MAIN_GAINTB |
1198 AR_PHY_9485_ANT_DIV_ALT_GAINTB);
1199 regval |= ((antconf->main_lna_conf <<
1200 AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S)
1201 & AR_PHY_9485_ANT_DIV_MAIN_LNACONF);
1202 regval |= ((antconf->alt_lna_conf << AR_PHY_9485_ANT_DIV_ALT_LNACONF_S)
1203 & AR_PHY_9485_ANT_DIV_ALT_LNACONF);
1204 regval |= ((antconf->fast_div_bias << AR_PHY_9485_ANT_FAST_DIV_BIAS_S)
1205 & AR_PHY_9485_ANT_FAST_DIV_BIAS);
1206 regval |= ((antconf->main_gaintb << AR_PHY_9485_ANT_DIV_MAIN_GAINTB_S)
1207 & AR_PHY_9485_ANT_DIV_MAIN_GAINTB);
1208 regval |= ((antconf->alt_gaintb << AR_PHY_9485_ANT_DIV_ALT_GAINTB_S)
1209 & AR_PHY_9485_ANT_DIV_ALT_GAINTB);
1210
1211 REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1212}
1213
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301214static int ar9003_hw_fast_chan_change(struct ath_hw *ah,
1215 struct ath9k_channel *chan,
1216 u8 *ini_reloaded)
1217{
1218 unsigned int regWrites = 0;
1219 u32 modesIndex;
1220
1221 switch (chan->chanmode) {
1222 case CHANNEL_A:
1223 case CHANNEL_A_HT20:
1224 modesIndex = 1;
1225 break;
1226 case CHANNEL_A_HT40PLUS:
1227 case CHANNEL_A_HT40MINUS:
1228 modesIndex = 2;
1229 break;
1230 case CHANNEL_G:
1231 case CHANNEL_G_HT20:
1232 case CHANNEL_B:
1233 modesIndex = 4;
1234 break;
1235 case CHANNEL_G_HT40PLUS:
1236 case CHANNEL_G_HT40MINUS:
1237 modesIndex = 3;
1238 break;
1239
1240 default:
1241 return -EINVAL;
1242 }
1243
1244 if (modesIndex == ah->modes_index) {
1245 *ini_reloaded = false;
1246 goto set_rfmode;
1247 }
1248
1249 ar9003_hw_prog_ini(ah, &ah->iniSOC[ATH_INI_POST], modesIndex);
1250 ar9003_hw_prog_ini(ah, &ah->iniMac[ATH_INI_POST], modesIndex);
1251 ar9003_hw_prog_ini(ah, &ah->iniBB[ATH_INI_POST], modesIndex);
1252 ar9003_hw_prog_ini(ah, &ah->iniRadio[ATH_INI_POST], modesIndex);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05301253 if (AR_SREV_9462_20(ah))
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301254 ar9003_hw_prog_ini(ah,
1255 &ah->ini_radio_post_sys2ant,
1256 modesIndex);
1257
1258 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1259
1260 /*
1261 * For 5GHz channels requiring Fast Clock, apply
1262 * different modal values.
1263 */
1264 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Felix Fietkauc7d36f92012-03-14 16:40:31 +01001265 REG_WRITE_ARRAY(&ah->iniModesFastClock, modesIndex, regWrites);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301266
Felix Fietkauc7d36f92012-03-14 16:40:31 +01001267 REG_WRITE_ARRAY(&ah->iniAdditional, 1, regWrites);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301268
1269 ah->modes_index = modesIndex;
1270 *ini_reloaded = true;
1271
1272set_rfmode:
1273 ar9003_hw_set_rfmode(ah, chan);
1274 return 0;
1275}
1276
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001277void ar9003_hw_attach_phy_ops(struct ath_hw *ah)
1278{
1279 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301280 struct ath_hw_ops *ops = ath9k_hw_ops(ah);
Joe Perches07b2fa52010-11-20 18:38:53 -08001281 static const u32 ar9300_cca_regs[6] = {
Felix Fietkaubbacee12010-07-11 15:44:42 +02001282 AR_PHY_CCA_0,
1283 AR_PHY_CCA_1,
1284 AR_PHY_CCA_2,
1285 AR_PHY_EXT_CCA,
1286 AR_PHY_EXT_CCA_1,
1287 AR_PHY_EXT_CCA_2,
1288 };
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001289
1290 priv_ops->rf_set_freq = ar9003_hw_set_channel;
1291 priv_ops->spur_mitigate_freq = ar9003_hw_spur_mitigate;
1292 priv_ops->compute_pll_control = ar9003_hw_compute_pll_control;
1293 priv_ops->set_channel_regs = ar9003_hw_set_channel_regs;
1294 priv_ops->init_bb = ar9003_hw_init_bb;
1295 priv_ops->process_ini = ar9003_hw_process_ini;
1296 priv_ops->set_rfmode = ar9003_hw_set_rfmode;
1297 priv_ops->mark_phy_inactive = ar9003_hw_mark_phy_inactive;
1298 priv_ops->set_delta_slope = ar9003_hw_set_delta_slope;
1299 priv_ops->rfbus_req = ar9003_hw_rfbus_req;
1300 priv_ops->rfbus_done = ar9003_hw_rfbus_done;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001301 priv_ops->ani_control = ar9003_hw_ani_control;
Felix Fietkau641d9922010-04-15 17:38:49 -04001302 priv_ops->do_getnf = ar9003_hw_do_getnf;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001303 priv_ops->ani_cache_ini_regs = ar9003_hw_ani_cache_ini_regs;
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001304 priv_ops->set_radar_params = ar9003_hw_set_radar_params;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301305 priv_ops->fast_chan_change = ar9003_hw_fast_chan_change;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001306
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301307 ops->antdiv_comb_conf_get = ar9003_hw_antdiv_comb_conf_get;
1308 ops->antdiv_comb_conf_set = ar9003_hw_antdiv_comb_conf_set;
1309
Felix Fietkauf2552e22010-07-02 00:09:50 +02001310 ar9003_hw_set_nf_limits(ah);
Felix Fietkauc5d08552010-11-13 20:22:41 +01001311 ar9003_hw_set_radar_conf(ah);
Felix Fietkaubbacee12010-07-11 15:44:42 +02001312 memcpy(ah->nf_regs, ar9300_cca_regs, sizeof(ah->nf_regs));
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001313}
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001314
1315void ar9003_hw_bb_watchdog_config(struct ath_hw *ah)
1316{
1317 struct ath_common *common = ath9k_hw_common(ah);
1318 u32 idle_tmo_ms = ah->bb_watchdog_timeout_ms;
1319 u32 val, idle_count;
1320
1321 if (!idle_tmo_ms) {
1322 /* disable IRQ, disable chip-reset for BB panic */
1323 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1324 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) &
1325 ~(AR_PHY_WATCHDOG_RST_ENABLE |
1326 AR_PHY_WATCHDOG_IRQ_ENABLE));
1327
1328 /* disable watchdog in non-IDLE mode, disable in IDLE mode */
1329 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1330 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1) &
1331 ~(AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1332 AR_PHY_WATCHDOG_IDLE_ENABLE));
1333
Joe Perchesd2182b62011-12-15 14:55:53 -08001334 ath_dbg(common, RESET, "Disabled BB Watchdog\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001335 return;
1336 }
1337
1338 /* enable IRQ, disable chip-reset for BB watchdog */
1339 val = REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) & AR_PHY_WATCHDOG_CNTL2_MASK;
1340 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1341 (val | AR_PHY_WATCHDOG_IRQ_ENABLE) &
1342 ~AR_PHY_WATCHDOG_RST_ENABLE);
1343
1344 /* bound limit to 10 secs */
1345 if (idle_tmo_ms > 10000)
1346 idle_tmo_ms = 10000;
1347
1348 /*
1349 * The time unit for watchdog event is 2^15 44/88MHz cycles.
1350 *
1351 * For HT20 we have a time unit of 2^15/44 MHz = .74 ms per tick
1352 * For HT40 we have a time unit of 2^15/88 MHz = .37 ms per tick
1353 *
1354 * Given we use fast clock now in 5 GHz, these time units should
1355 * be common for both 2 GHz and 5 GHz.
1356 */
1357 idle_count = (100 * idle_tmo_ms) / 74;
1358 if (ah->curchan && IS_CHAN_HT40(ah->curchan))
1359 idle_count = (100 * idle_tmo_ms) / 37;
1360
1361 /*
1362 * enable watchdog in non-IDLE mode, disable in IDLE mode,
1363 * set idle time-out.
1364 */
1365 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1366 AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1367 AR_PHY_WATCHDOG_IDLE_MASK |
1368 (AR_PHY_WATCHDOG_NON_IDLE_MASK & (idle_count << 2)));
1369
Joe Perchesd2182b62011-12-15 14:55:53 -08001370 ath_dbg(common, RESET, "Enabled BB Watchdog timeout (%u ms)\n",
Joe Perches226afe62010-12-02 19:12:37 -08001371 idle_tmo_ms);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001372}
1373
1374void ar9003_hw_bb_watchdog_read(struct ath_hw *ah)
1375{
1376 /*
1377 * we want to avoid printing in ISR context so we save the
1378 * watchdog status to be printed later in bottom half context.
1379 */
1380 ah->bb_watchdog_last_status = REG_READ(ah, AR_PHY_WATCHDOG_STATUS);
1381
1382 /*
1383 * the watchdog timer should reset on status read but to be sure
1384 * sure we write 0 to the watchdog status bit.
1385 */
1386 REG_WRITE(ah, AR_PHY_WATCHDOG_STATUS,
1387 ah->bb_watchdog_last_status & ~AR_PHY_WATCHDOG_STATUS_CLR);
1388}
1389
1390void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah)
1391{
1392 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau9dbebc72010-10-03 19:07:17 +02001393 u32 status;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001394
1395 if (likely(!(common->debug_mask & ATH_DBG_RESET)))
1396 return;
1397
1398 status = ah->bb_watchdog_last_status;
Joe Perchesd2182b62011-12-15 14:55:53 -08001399 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001400 "\n==== BB update: BB status=0x%08x ====\n", status);
Joe Perchesd2182b62011-12-15 14:55:53 -08001401 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001402 "** BB state: wd=%u det=%u rdar=%u rOFDM=%d rCCK=%u tOFDM=%u tCCK=%u agc=%u src=%u **\n",
1403 MS(status, AR_PHY_WATCHDOG_INFO),
1404 MS(status, AR_PHY_WATCHDOG_DET_HANG),
1405 MS(status, AR_PHY_WATCHDOG_RADAR_SM),
1406 MS(status, AR_PHY_WATCHDOG_RX_OFDM_SM),
1407 MS(status, AR_PHY_WATCHDOG_RX_CCK_SM),
1408 MS(status, AR_PHY_WATCHDOG_TX_OFDM_SM),
1409 MS(status, AR_PHY_WATCHDOG_TX_CCK_SM),
1410 MS(status, AR_PHY_WATCHDOG_AGC_SM),
1411 MS(status, AR_PHY_WATCHDOG_SRCH_SM));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001412
Joe Perchesd2182b62011-12-15 14:55:53 -08001413 ath_dbg(common, RESET, "** BB WD cntl: cntl1=0x%08x cntl2=0x%08x **\n",
Joe Perches226afe62010-12-02 19:12:37 -08001414 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1),
1415 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2));
Joe Perchesd2182b62011-12-15 14:55:53 -08001416 ath_dbg(common, RESET, "** BB mode: BB_gen_controls=0x%08x **\n",
Joe Perches226afe62010-12-02 19:12:37 -08001417 REG_READ(ah, AR_PHY_GEN_CTRL));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001418
Felix Fietkaub5bfc562010-10-08 22:13:53 +02001419#define PCT(_field) (common->cc_survey._field * 100 / common->cc_survey.cycles)
1420 if (common->cc_survey.cycles)
Joe Perchesd2182b62011-12-15 14:55:53 -08001421 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001422 "** BB busy times: rx_clear=%d%%, rx_frame=%d%%, tx_frame=%d%% **\n",
1423 PCT(rx_busy), PCT(rx_frame), PCT(tx_frame));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001424
Joe Perchesd2182b62011-12-15 14:55:53 -08001425 ath_dbg(common, RESET, "==== BB update: done ====\n\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001426}
1427EXPORT_SYMBOL(ar9003_hw_bb_watchdog_dbg_info);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301428
1429void ar9003_hw_disable_phy_restart(struct ath_hw *ah)
1430{
1431 u32 val;
1432
1433 /* While receiving unsupported rate frame rx state machine
1434 * gets into a state 0xb and if phy_restart happens in that
1435 * state, BB would go hang. If RXSM is in 0xb state after
1436 * first bb panic, ensure to disable the phy_restart.
1437 */
1438 if (!((MS(ah->bb_watchdog_last_status,
1439 AR_PHY_WATCHDOG_RX_OFDM_SM) == 0xb) ||
1440 ah->bb_hang_rx_ofdm))
1441 return;
1442
1443 ah->bb_hang_rx_ofdm = true;
1444 val = REG_READ(ah, AR_PHY_RESTART);
1445 val &= ~AR_PHY_RESTART_ENA;
1446
1447 REG_WRITE(ah, AR_PHY_RESTART, val);
1448}
1449EXPORT_SYMBOL(ar9003_hw_disable_phy_restart);