blob: bf62e429f7fcc1902d2275677d41cebca8ff5cb5 [file] [log] [blame]
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001/*
2 * Atmel MultiMedia Card Interface driver
3 *
4 * Copyright (C) 2004-2008 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/blkdev.h>
11#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020012#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020013#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020014#include <linux/dmaengine.h>
15#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100016#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070017#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
Pramod Gurav7bca6462014-09-23 18:21:48 +053020#include <linux/io.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020021#include <linux/ioport.h>
22#include <linux/module.h>
Ludovic Desrochese919fd22012-07-24 15:30:03 +020023#include <linux/of.h>
24#include <linux/of_device.h>
25#include <linux/of_gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020026#include <linux/platform_device.h>
27#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020028#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020030#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053031#include <linux/types.h>
Alexandre Belloni9cbef732014-10-17 10:26:36 +020032#include <linux/platform_data/mmc-atmel-mci.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020033
34#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010035#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080036
Nicolas Ferrec42aa772008-11-20 15:59:12 +010037#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000038#include <linux/atmel_pdc.h>
Wenyou Yangae552ab2014-10-30 12:00:41 +080039#include <linux/pm.h>
40#include <linux/pm_runtime.h>
Wenyou Yangb5b64fa2014-11-07 08:48:13 +080041#include <linux/pinctrl/consumer.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020042
Arnd Bergmannbf614c72014-06-05 23:14:38 +020043#include <asm/cacheflush.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020044#include <asm/io.h>
45#include <asm/unaligned.h>
46
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020047#include "atmel-mci-regs.h"
48
Wenyou Yangae552ab2014-10-30 12:00:41 +080049#define AUTOSUSPEND_DELAY 50
50
Ludovic Desroches2c96a292011-08-11 15:25:41 +000051#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020052#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020053
54enum {
Ludovic Desrochesf5177542012-05-16 15:25:59 +020055 EVENT_CMD_RDY = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020056 EVENT_XFER_COMPLETE,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020057 EVENT_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020058 EVENT_DATA_ERROR,
59};
60
61enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020062 STATE_IDLE = 0,
63 STATE_SENDING_CMD,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020064 STATE_DATA_XFER,
65 STATE_WAITING_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020066 STATE_SENDING_STOP,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020067 STATE_END_REQUEST,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020068};
69
Ludovic Desroches796211b2011-08-11 15:25:44 +000070enum atmci_xfer_dir {
71 XFER_RECEIVE = 0,
72 XFER_TRANSMIT,
73};
74
75enum atmci_pdc_buf {
76 PDC_FIRST_BUF = 0,
77 PDC_SECOND_BUF,
78};
79
80struct atmel_mci_caps {
Hein_Tiboschccdfe612012-08-30 16:34:38 +000081 bool has_dma_conf_reg;
Ludovic Desroches796211b2011-08-11 15:25:44 +000082 bool has_pdc;
83 bool has_cfg_reg;
84 bool has_cstor_reg;
85 bool has_highspeed;
86 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +010087 bool has_odd_clk_div;
Ludovic Desroches24011f32012-05-16 15:26:00 +020088 bool has_bad_data_ordering;
89 bool need_reset_after_xfer;
90 bool need_blksz_mul_4;
Ludovic Desroches077d4072012-07-24 11:42:04 +020091 bool need_notbusy_for_read_ops;
Ludovic Desroches796211b2011-08-11 15:25:44 +000092};
93
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020094struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020095 struct dma_chan *chan;
96 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020097};
98
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020099/**
100 * struct atmel_mci - MMC controller state shared between all slots
101 * @lock: Spinlock protecting the queue and associated data.
102 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000103 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200104 * @pio_offset: Offset into the current scatterlist entry.
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200105 * @buffer: Buffer used if we don't have the r/w proof capability. We
106 * don't have the time to switch pdc buffers so we have to use only
107 * one buffer for the full transaction.
108 * @buf_size: size of the buffer.
109 * @phys_buf_addr: buffer address needed for pdc.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200110 * @cur_slot: The slot which is currently using the controller.
111 * @mrq: The request currently being processed on @cur_slot,
112 * or NULL if the controller is idle.
113 * @cmd: The command currently being sent to the card, or NULL.
114 * @data: The data currently being transferred, or NULL if no data
115 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000116 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200117 * @dma: DMA client state.
118 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200119 * @cmd_status: Snapshot of SR taken upon completion of the current
120 * command. Only valid when EVENT_CMD_COMPLETE is pending.
121 * @data_status: Snapshot of SR taken upon completion of the current
122 * data transfer. Only valid when EVENT_DATA_COMPLETE or
123 * EVENT_DATA_ERROR is pending.
124 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
125 * to be sent.
126 * @tasklet: Tasklet running the request state machine.
127 * @pending_events: Bitmask of events flagged by the interrupt handler
128 * to be processed by the tasklet.
129 * @completed_events: Bitmask of events which the state machine has
130 * processed.
131 * @state: Tasklet state.
132 * @queue: List of slots waiting for access to the controller.
133 * @need_clock_update: Update the clock rate before the next request.
134 * @need_reset: Reset controller before next request.
Ludovic Desroches24011f32012-05-16 15:26:00 +0200135 * @timer: Timer to balance the data timeout error flag which cannot rise.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200136 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800137 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200138 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
139 * rate and timeout calculations.
140 * @mapbase: Physical address of the MMIO registers.
141 * @mck: The peripheral bus clock hooked up to the MMC controller.
142 * @pdev: Platform device associated with the MMC controller.
143 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000144 * @caps: MCI capabilities depending on MCI version.
145 * @prepare_data: function to setup MCI before data transfer which
146 * depends on MCI capabilities.
147 * @submit_data: function to start data transfer which depends on MCI
148 * capabilities.
149 * @stop_transfer: function to stop data transfer which depends on MCI
150 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200151 *
152 * Locking
153 * =======
154 *
155 * @lock is a softirq-safe spinlock protecting @queue as well as
156 * @cur_slot, @mrq and @state. These must always be updated
157 * at the same time while holding @lock.
158 *
159 * @lock also protects mode_reg and need_clock_update since these are
160 * used to synchronize mode register updates with the queue
161 * processing.
162 *
163 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
164 * and must always be written at the same time as the slot is added to
165 * @queue.
166 *
167 * @pending_events and @completed_events are accessed using atomic bit
168 * operations, so they don't need any locking.
169 *
170 * None of the fields touched by the interrupt handler need any
171 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
172 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
173 * interrupts must be disabled and @data_status updated with a
174 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300175 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200176 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
177 * bytes_xfered field of @data must be written. This is ensured by
178 * using barriers.
179 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200180struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200181 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200182 void __iomem *regs;
183
184 struct scatterlist *sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400185 unsigned int sg_len;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200186 unsigned int pio_offset;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200187 unsigned int *buffer;
188 unsigned int buf_size;
189 dma_addr_t buf_phys_addr;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200190
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200191 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200192 struct mmc_request *mrq;
193 struct mmc_command *cmd;
194 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000195 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200196
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200197 struct atmel_mci_dma dma;
198 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530199 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200200
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200201 u32 cmd_status;
202 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200203 u32 stop_cmdr;
204
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200205 struct tasklet_struct tasklet;
206 unsigned long pending_events;
207 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200208 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200209 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200210
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200211 bool need_clock_update;
212 bool need_reset;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200213 struct timer_list timer;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200214 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800215 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200216 unsigned long bus_hz;
217 unsigned long mapbase;
218 struct clk *mck;
219 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200220
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000221 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000222
223 struct atmel_mci_caps caps;
224
225 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
226 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
227 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200228};
229
230/**
231 * struct atmel_mci_slot - MMC slot state
232 * @mmc: The mmc_host representing this slot.
233 * @host: The MMC controller this slot is using.
234 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700235 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200236 * @mrq: mmc_request currently being processed or waiting to be
237 * processed, or NULL when the slot is idle.
238 * @queue_node: List node for placing this node in the @queue list of
239 * &struct atmel_mci.
240 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
241 * @flags: Random state bits associated with the slot.
242 * @detect_pin: GPIO pin used for card detection, or negative if not
243 * available.
244 * @wp_pin: GPIO pin used for card write protect sending, or negative
245 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200246 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200247 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
248 */
249struct atmel_mci_slot {
250 struct mmc_host *mmc;
251 struct atmel_mci *host;
252
253 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700254 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200255
256 struct mmc_request *mrq;
257 struct list_head queue_node;
258
259 unsigned int clock;
260 unsigned long flags;
261#define ATMCI_CARD_PRESENT 0
262#define ATMCI_CARD_NEED_INIT 1
263#define ATMCI_SHUTDOWN 2
264
265 int detect_pin;
266 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200267 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200268
269 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200270};
271
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200272#define atmci_test_and_clear_pending(host, event) \
273 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200274#define atmci_set_completed(host, event) \
275 set_bit(event, &host->completed_events)
276#define atmci_set_pending(host, event) \
277 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200278
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200279/*
280 * The debugfs stuff below is mostly optimized away when
281 * CONFIG_DEBUG_FS is not set.
282 */
283static int atmci_req_show(struct seq_file *s, void *v)
284{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200285 struct atmel_mci_slot *slot = s->private;
286 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200287 struct mmc_command *cmd;
288 struct mmc_command *stop;
289 struct mmc_data *data;
290
291 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200292 spin_lock_bh(&slot->host->lock);
293 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200294
295 if (mrq) {
296 cmd = mrq->cmd;
297 data = mrq->data;
298 stop = mrq->stop;
299
300 if (cmd)
301 seq_printf(s,
302 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
303 cmd->opcode, cmd->arg, cmd->flags,
304 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700305 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200306 if (data)
307 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
308 data->bytes_xfered, data->blocks,
309 data->blksz, data->flags, data->error);
310 if (stop)
311 seq_printf(s,
312 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
313 stop->opcode, stop->arg, stop->flags,
314 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700315 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200316 }
317
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200318 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200319
320 return 0;
321}
322
323static int atmci_req_open(struct inode *inode, struct file *file)
324{
325 return single_open(file, atmci_req_show, inode->i_private);
326}
327
328static const struct file_operations atmci_req_fops = {
329 .owner = THIS_MODULE,
330 .open = atmci_req_open,
331 .read = seq_read,
332 .llseek = seq_lseek,
333 .release = single_release,
334};
335
336static void atmci_show_status_reg(struct seq_file *s,
337 const char *regname, u32 value)
338{
339 static const char *sr_bit[] = {
340 [0] = "CMDRDY",
341 [1] = "RXRDY",
342 [2] = "TXRDY",
343 [3] = "BLKE",
344 [4] = "DTIP",
345 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700346 [6] = "ENDRX",
347 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200348 [8] = "SDIOIRQA",
349 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700350 [12] = "SDIOWAIT",
351 [14] = "RXBUFF",
352 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200353 [16] = "RINDE",
354 [17] = "RDIRE",
355 [18] = "RCRCE",
356 [19] = "RENDE",
357 [20] = "RTOE",
358 [21] = "DCRCE",
359 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700360 [23] = "CSTOE",
361 [24] = "BLKOVRE",
362 [25] = "DMADONE",
363 [26] = "FIFOEMPTY",
364 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200365 [30] = "OVRE",
366 [31] = "UNRE",
367 };
368 unsigned int i;
369
370 seq_printf(s, "%s:\t0x%08x", regname, value);
371 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
372 if (value & (1 << i)) {
373 if (sr_bit[i])
374 seq_printf(s, " %s", sr_bit[i]);
375 else
376 seq_puts(s, " UNKNOWN");
377 }
378 }
379 seq_putc(s, '\n');
380}
381
382static int atmci_regs_show(struct seq_file *s, void *v)
383{
384 struct atmel_mci *host = s->private;
385 u32 *buf;
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200386 int ret = 0;
387
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200388
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000389 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200390 if (!buf)
391 return -ENOMEM;
392
Wenyou Yangae552ab2014-10-30 12:00:41 +0800393 pm_runtime_get_sync(&host->pdev->dev);
394
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200395 /*
396 * Grab a more or less consistent snapshot. Note that we're
397 * not disabling interrupts, so IMR and SR may not be
398 * consistent.
399 */
400 spin_lock_bh(&host->lock);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000401 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200402 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200403
Wenyou Yangae552ab2014-10-30 12:00:41 +0800404 pm_runtime_mark_last_busy(&host->pdev->dev);
405 pm_runtime_put_autosuspend(&host->pdev->dev);
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200406
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200407 seq_printf(s, "MR:\t0x%08x%s%s ",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000408 buf[ATMCI_MR / 4],
409 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200410 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
411 if (host->caps.has_odd_clk_div)
412 seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
413 ((buf[ATMCI_MR / 4] & 0xff) << 1)
414 | ((buf[ATMCI_MR / 4] >> 16) & 1));
415 else
416 seq_printf(s, "CLKDIV=%u\n",
417 (buf[ATMCI_MR / 4] & 0xff));
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000418 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
419 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
420 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200421 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000422 buf[ATMCI_BLKR / 4],
423 buf[ATMCI_BLKR / 4] & 0xffff,
424 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000425 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000426 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200427
428 /* Don't read RSPR and RDR; it will consume the data there */
429
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000430 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
431 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200432
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000433 if (host->caps.has_dma_conf_reg) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800434 u32 val;
435
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000436 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800437 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
438 val, val & 3,
439 ((val >> 4) & 3) ?
440 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000441 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000442 }
443 if (host->caps.has_cfg_reg) {
444 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800445
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000446 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800447 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
448 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000449 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
450 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
451 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
452 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800453 }
454
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200455 kfree(buf);
456
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200457 return ret;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200458}
459
460static int atmci_regs_open(struct inode *inode, struct file *file)
461{
462 return single_open(file, atmci_regs_show, inode->i_private);
463}
464
465static const struct file_operations atmci_regs_fops = {
466 .owner = THIS_MODULE,
467 .open = atmci_regs_open,
468 .read = seq_read,
469 .llseek = seq_lseek,
470 .release = single_release,
471};
472
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200473static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200474{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200475 struct mmc_host *mmc = slot->mmc;
476 struct atmel_mci *host = slot->host;
477 struct dentry *root;
478 struct dentry *node;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200479
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200480 root = mmc->debugfs_root;
481 if (!root)
482 return;
483
484 node = debugfs_create_file("regs", S_IRUSR, root, host,
485 &atmci_regs_fops);
486 if (IS_ERR(node))
487 return;
488 if (!node)
489 goto err;
490
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200491 node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200492 if (!node)
493 goto err;
494
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200495 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
496 if (!node)
497 goto err;
498
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200499 node = debugfs_create_x32("pending_events", S_IRUSR, root,
500 (u32 *)&host->pending_events);
501 if (!node)
502 goto err;
503
504 node = debugfs_create_x32("completed_events", S_IRUSR, root,
505 (u32 *)&host->completed_events);
506 if (!node)
507 goto err;
508
509 return;
510
511err:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200512 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200513}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200514
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200515#if defined(CONFIG_OF)
516static const struct of_device_id atmci_dt_ids[] = {
517 { .compatible = "atmel,hsmci" },
518 { /* sentinel */ }
519};
520
521MODULE_DEVICE_TABLE(of, atmci_dt_ids);
522
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500523static struct mci_platform_data*
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200524atmci_of_init(struct platform_device *pdev)
525{
526 struct device_node *np = pdev->dev.of_node;
527 struct device_node *cnp;
528 struct mci_platform_data *pdata;
529 u32 slot_id;
530
531 if (!np) {
532 dev_err(&pdev->dev, "device node not found\n");
533 return ERR_PTR(-EINVAL);
534 }
535
536 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
537 if (!pdata) {
538 dev_err(&pdev->dev, "could not allocate memory for pdata\n");
539 return ERR_PTR(-ENOMEM);
540 }
541
542 for_each_child_of_node(np, cnp) {
543 if (of_property_read_u32(cnp, "reg", &slot_id)) {
544 dev_warn(&pdev->dev, "reg property is missing for %s\n",
545 cnp->full_name);
546 continue;
547 }
548
549 if (slot_id >= ATMCI_MAX_NR_SLOTS) {
550 dev_warn(&pdev->dev, "can't have more than %d slots\n",
551 ATMCI_MAX_NR_SLOTS);
552 break;
553 }
554
555 if (of_property_read_u32(cnp, "bus-width",
556 &pdata->slot[slot_id].bus_width))
557 pdata->slot[slot_id].bus_width = 1;
558
559 pdata->slot[slot_id].detect_pin =
560 of_get_named_gpio(cnp, "cd-gpios", 0);
561
562 pdata->slot[slot_id].detect_is_active_high =
563 of_property_read_bool(cnp, "cd-inverted");
564
Timo Kokkonen76d55562014-11-03 13:12:59 +0200565 pdata->slot[slot_id].non_removable =
566 of_property_read_bool(cnp, "non-removable");
567
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200568 pdata->slot[slot_id].wp_pin =
569 of_get_named_gpio(cnp, "wp-gpios", 0);
570 }
571
572 return pdata;
573}
574#else /* CONFIG_OF */
575static inline struct mci_platform_data*
576atmci_of_init(struct platform_device *dev)
577{
578 return ERR_PTR(-EINVAL);
579}
580#endif
581
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200582static inline unsigned int atmci_get_version(struct atmel_mci *host)
583{
584 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
585}
586
Ludovic Desroches24011f32012-05-16 15:26:00 +0200587static void atmci_timeout_timer(unsigned long data)
588{
589 struct atmel_mci *host;
590
591 host = (struct atmel_mci *)data;
592
593 dev_dbg(&host->pdev->dev, "software timeout\n");
594
595 if (host->mrq->cmd->data) {
596 host->mrq->cmd->data->error = -ETIMEDOUT;
597 host->data = NULL;
Ludovic Desrochesc1fa3422013-09-09 17:29:56 +0200598 /*
599 * With some SDIO modules, sometimes DMA transfer hangs. If
600 * stop_transfer() is not called then the DMA request is not
601 * removed, following ones are queued and never computed.
602 */
603 if (host->state == STATE_DATA_XFER)
604 host->stop_transfer(host);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200605 } else {
606 host->mrq->cmd->error = -ETIMEDOUT;
607 host->cmd = NULL;
608 }
609 host->need_reset = 1;
610 host->state = STATE_END_REQUEST;
611 smp_wmb();
612 tasklet_schedule(&host->tasklet);
613}
614
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000615static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200616 unsigned int ns)
617{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200618 /*
619 * It is easier here to use us instead of ns for the timeout,
620 * it prevents from overflows during calculation.
621 */
622 unsigned int us = DIV_ROUND_UP(ns, 1000);
623
624 /* Maximum clock frequency is host->bus_hz/2 */
625 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200626}
627
628static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200629 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200630{
631 static unsigned dtomul_to_shift[] = {
632 0, 4, 7, 8, 10, 12, 16, 20
633 };
634 unsigned timeout;
635 unsigned dtocyc;
636 unsigned dtomul;
637
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000638 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
639 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200640
641 for (dtomul = 0; dtomul < 8; dtomul++) {
642 unsigned shift = dtomul_to_shift[dtomul];
643 dtocyc = (timeout + (1 << shift) - 1) >> shift;
644 if (dtocyc < 15)
645 break;
646 }
647
648 if (dtomul >= 8) {
649 dtomul = 7;
650 dtocyc = 15;
651 }
652
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200653 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200654 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000655 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200656}
657
658/*
659 * Return mask with command flags to be enabled for this command.
660 */
661static u32 atmci_prepare_command(struct mmc_host *mmc,
662 struct mmc_command *cmd)
663{
664 struct mmc_data *data;
665 u32 cmdr;
666
667 cmd->error = -EINPROGRESS;
668
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000669 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200670
671 if (cmd->flags & MMC_RSP_PRESENT) {
672 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000673 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200674 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000675 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200676 }
677
678 /*
679 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
680 * it's too difficult to determine whether this is an ACMD or
681 * not. Better make it 64.
682 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000683 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200684
685 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000686 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200687
688 data = cmd->data;
689 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000690 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100691
692 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000693 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100694 } else {
695 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000696 cmdr |= ATMCI_CMDR_STREAM;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100697 else if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000698 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100699 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000700 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100701 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200702
703 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000704 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200705 }
706
707 return cmdr;
708}
709
Ludovic Desroches11d14882011-08-11 15:25:45 +0000710static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200711 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200712{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200713 WARN_ON(host->cmd);
714 host->cmd = cmd;
715
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200716 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200717 "start command: ARGR=0x%08x CMDR=0x%08x\n",
718 cmd->arg, cmd_flags);
719
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000720 atmci_writel(host, ATMCI_ARGR, cmd->arg);
721 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200722}
723
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000724static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200725{
Ludovic Desroches6801c412012-05-16 15:26:01 +0200726 dev_dbg(&host->pdev->dev, "send stop command\n");
Ludovic Desroches11d14882011-08-11 15:25:45 +0000727 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000728 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200729}
730
Ludovic Desroches796211b2011-08-11 15:25:44 +0000731/*
732 * Configure given PDC buffer taking care of alignement issues.
733 * Update host->data_size and host->sg.
734 */
735static void atmci_pdc_set_single_buf(struct atmel_mci *host,
736 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200737{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000738 u32 pointer_reg, counter_reg;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200739 unsigned int buf_size;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200740
Ludovic Desroches796211b2011-08-11 15:25:44 +0000741 if (dir == XFER_RECEIVE) {
742 pointer_reg = ATMEL_PDC_RPR;
743 counter_reg = ATMEL_PDC_RCR;
744 } else {
745 pointer_reg = ATMEL_PDC_TPR;
746 counter_reg = ATMEL_PDC_TCR;
747 }
748
749 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000750 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
751 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000752 }
753
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200754 if (!host->caps.has_rwproof) {
755 buf_size = host->buf_size;
756 atmci_writel(host, pointer_reg, host->buf_phys_addr);
757 } else {
758 buf_size = sg_dma_len(host->sg);
759 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
760 }
761
762 if (host->data_size <= buf_size) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000763 if (host->data_size & 0x3) {
764 /* If size is different from modulo 4, transfer bytes */
765 atmci_writel(host, counter_reg, host->data_size);
766 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
767 } else {
768 /* Else transfer 32-bits words */
769 atmci_writel(host, counter_reg, host->data_size / 4);
770 }
771 host->data_size = 0;
772 } else {
773 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000774 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
775 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000776 if (host->data_size)
777 host->sg = sg_next(host->sg);
778 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200779}
780
Ludovic Desroches796211b2011-08-11 15:25:44 +0000781/*
782 * Configure PDC buffer according to the data size ie configuring one or two
783 * buffers. Don't use this function if you want to configure only the second
784 * buffer. In this case, use atmci_pdc_set_single_buf.
785 */
786static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200787{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000788 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
789 if (host->data_size)
790 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
791}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200792
Ludovic Desroches796211b2011-08-11 15:25:44 +0000793/*
794 * Unmap sg lists, called when transfer is finished.
795 */
796static void atmci_pdc_cleanup(struct atmel_mci *host)
797{
798 struct mmc_data *data = host->data;
799
800 if (data)
801 dma_unmap_sg(&host->pdev->dev,
802 data->sg, data->sg_len,
803 ((data->flags & MMC_DATA_WRITE)
804 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
805}
806
807/*
808 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
809 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
810 * interrupt needed for both transfer directions.
811 */
812static void atmci_pdc_complete(struct atmel_mci *host)
813{
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200814 int transfer_size = host->data->blocks * host->data->blksz;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200815 int i;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200816
Ludovic Desroches796211b2011-08-11 15:25:44 +0000817 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200818
819 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200820 && (host->data->flags & MMC_DATA_READ)) {
821 if (host->caps.has_bad_data_ordering)
822 for (i = 0; i < transfer_size; i++)
823 host->buffer[i] = swab32(host->buffer[i]);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200824 sg_copy_from_buffer(host->data->sg, host->data->sg_len,
825 host->buffer, transfer_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200826 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200827
Ludovic Desroches796211b2011-08-11 15:25:44 +0000828 atmci_pdc_cleanup(host);
829
Alexandre Belloni6e9e4062014-05-06 17:43:26 +0200830 dev_dbg(&host->pdev->dev, "(%s) set pending xfer complete\n", __func__);
831 atmci_set_pending(host, EVENT_XFER_COMPLETE);
832 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200833}
834
Ludovic Desroches796211b2011-08-11 15:25:44 +0000835static void atmci_dma_cleanup(struct atmel_mci *host)
836{
837 struct mmc_data *data = host->data;
838
839 if (data)
840 dma_unmap_sg(host->dma.chan->device->dev,
841 data->sg, data->sg_len,
842 ((data->flags & MMC_DATA_WRITE)
843 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
844}
845
846/*
847 * This function is called by the DMA driver from tasklet context.
848 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200849static void atmci_dma_complete(void *arg)
850{
851 struct atmel_mci *host = arg;
852 struct mmc_data *data = host->data;
853
854 dev_vdbg(&host->pdev->dev, "DMA complete\n");
855
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000856 if (host->caps.has_dma_conf_reg)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800857 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000858 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800859
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200860 atmci_dma_cleanup(host);
861
862 /*
863 * If the card was removed, data will be NULL. No point trying
864 * to send the stop command or waiting for NBUSY in this case.
865 */
866 if (data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200867 dev_dbg(&host->pdev->dev,
868 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200869 atmci_set_pending(host, EVENT_XFER_COMPLETE);
870 tasklet_schedule(&host->tasklet);
871
872 /*
873 * Regardless of what the documentation says, we have
874 * to wait for NOTBUSY even after block read
875 * operations.
876 *
877 * When the DMA transfer is complete, the controller
878 * may still be reading the CRC from the card, i.e.
879 * the data transfer is still in progress and we
880 * haven't seen all the potential error bits yet.
881 *
882 * The interrupt handler will schedule a different
883 * tasklet to finish things up when the data transfer
884 * is completely done.
885 *
886 * We may not complete the mmc request here anyway
887 * because the mmc layer may call back and cause us to
888 * violate the "don't submit new operations from the
889 * completion callback" rule of the dma engine
890 * framework.
891 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000892 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200893 }
894}
895
Ludovic Desroches796211b2011-08-11 15:25:44 +0000896/*
897 * Returns a mask of interrupt flags to be enabled after the whole
898 * request has been prepared.
899 */
900static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
901{
902 u32 iflags;
903
904 data->error = -EINPROGRESS;
905
906 host->sg = data->sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400907 host->sg_len = data->sg_len;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000908 host->data = data;
909 host->data_chan = NULL;
910
911 iflags = ATMCI_DATA_ERROR_FLAGS;
912
913 /*
914 * Errata: MMC data write operation with less than 12
915 * bytes is impossible.
916 *
917 * Errata: MCI Transmit Data Register (TDR) FIFO
918 * corruption when length is not multiple of 4.
919 */
920 if (data->blocks * data->blksz < 12
921 || (data->blocks * data->blksz) & 3)
922 host->need_reset = true;
923
924 host->pio_offset = 0;
925 if (data->flags & MMC_DATA_READ)
926 iflags |= ATMCI_RXRDY;
927 else
928 iflags |= ATMCI_TXRDY;
929
930 return iflags;
931}
932
933/*
934 * Set interrupt flags and set block length into the MCI mode register even
935 * if this value is also accessible in the MCI block register. It seems to be
936 * necessary before the High Speed MCI version. It also map sg and configure
937 * PDC registers.
938 */
939static u32
940atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
941{
942 u32 iflags, tmp;
943 unsigned int sg_len;
944 enum dma_data_direction dir;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200945 int i;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000946
947 data->error = -EINPROGRESS;
948
949 host->data = data;
950 host->sg = data->sg;
951 iflags = ATMCI_DATA_ERROR_FLAGS;
952
953 /* Enable pdc mode */
954 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
955
956 if (data->flags & MMC_DATA_READ) {
957 dir = DMA_FROM_DEVICE;
958 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
959 } else {
960 dir = DMA_TO_DEVICE;
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200961 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000962 }
963
964 /* Set BLKLEN */
965 tmp = atmci_readl(host, ATMCI_MR);
966 tmp &= 0x0000ffff;
967 tmp |= ATMCI_BLKLEN(data->blksz);
968 atmci_writel(host, ATMCI_MR, tmp);
969
970 /* Configure PDC */
971 host->data_size = data->blocks * data->blksz;
972 sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200973
974 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200975 && (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200976 sg_copy_to_buffer(host->data->sg, host->data->sg_len,
977 host->buffer, host->data_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200978 if (host->caps.has_bad_data_ordering)
979 for (i = 0; i < host->data_size; i++)
980 host->buffer[i] = swab32(host->buffer[i]);
981 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200982
Ludovic Desroches796211b2011-08-11 15:25:44 +0000983 if (host->data_size)
984 atmci_pdc_set_both_buf(host,
985 ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));
986
987 return iflags;
988}
989
990static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -0800991atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200992{
993 struct dma_chan *chan;
994 struct dma_async_tx_descriptor *desc;
995 struct scatterlist *sg;
996 unsigned int i;
997 enum dma_data_direction direction;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530998 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700999 unsigned int sglen;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001000 u32 maxburst;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001001 u32 iflags;
1002
1003 data->error = -EINPROGRESS;
1004
1005 WARN_ON(host->data);
1006 host->sg = NULL;
1007 host->data = data;
1008
1009 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001010
1011 /*
1012 * We don't do DMA on "complex" transfers, i.e. with
1013 * non-word-aligned buffers or lengths. Also, we don't bother
1014 * with all the DMA setup overhead for short transfers.
1015 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001016 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
1017 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001018 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001019 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001020
1021 for_each_sg(data->sg, sg, data->sg_len, i) {
1022 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001023 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001024 }
1025
1026 /* If we don't have a channel, we can't do DMA */
1027 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -07001028 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001029 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001030
1031 if (!chan)
1032 return -ENODEV;
1033
Vinod Koule0d23ef2011-11-17 14:54:38 +05301034 if (data->flags & MMC_DATA_READ) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001035 direction = DMA_FROM_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301036 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001037 maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301038 } else {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001039 direction = DMA_TO_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301040 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001041 maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301042 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001043
Hein_Tiboschccdfe612012-08-30 16:34:38 +00001044 if (host->caps.has_dma_conf_reg)
1045 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) |
1046 ATMCI_DMAEN);
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001047
Linus Walleij266ac3f2011-02-10 16:08:06 +01001048 sglen = dma_map_sg(chan->device->dev, data->sg,
Ludovic Desroches796211b2011-08-11 15:25:44 +00001049 data->sg_len, direction);
Linus Walleij88ce4db32011-02-10 16:08:16 +01001050
Viresh Kumare2b35f32012-02-01 16:12:27 +05301051 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -05001052 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +05301053 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001054 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1055 if (!desc)
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001056 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001057
1058 host->dma.data_desc = desc;
1059 desc->callback = atmci_dma_complete;
1060 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001061
Ludovic Desroches796211b2011-08-11 15:25:44 +00001062 return iflags;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001063unmap_exit:
Linus Walleij88ce4db32011-02-10 16:08:16 +01001064 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001065 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001066}
1067
Ludovic Desroches796211b2011-08-11 15:25:44 +00001068static void
1069atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
1070{
1071 return;
1072}
1073
1074/*
1075 * Start PDC according to transfer direction.
1076 */
1077static void
1078atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1079{
1080 if (data->flags & MMC_DATA_READ)
1081 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
1082 else
1083 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1084}
1085
1086static void
1087atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -08001088{
1089 struct dma_chan *chan = host->data_chan;
1090 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
1091
1092 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +01001093 dmaengine_submit(desc);
1094 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -08001095 }
1096}
1097
Ludovic Desroches796211b2011-08-11 15:25:44 +00001098static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001099{
Ludovic Desroches6801c412012-05-16 15:26:01 +02001100 dev_dbg(&host->pdev->dev,
1101 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001102 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001103 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001104}
1105
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001106/*
Masanari Iida7122bbb2012-08-05 23:25:40 +09001107 * Stop data transfer because error(s) occurred.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001108 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001109static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001110{
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001111 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001112}
1113
Ludovic Desroches796211b2011-08-11 15:25:44 +00001114static void atmci_stop_transfer_dma(struct atmel_mci *host)
1115{
1116 struct dma_chan *chan = host->data_chan;
1117
1118 if (chan) {
1119 dmaengine_terminate_all(chan);
1120 atmci_dma_cleanup(host);
1121 } else {
1122 /* Data transfer was stopped by the interrupt handler */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001123 dev_dbg(&host->pdev->dev,
1124 "(%s) set pending xfer complete\n", __func__);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001125 atmci_set_pending(host, EVENT_XFER_COMPLETE);
1126 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1127 }
1128}
1129
1130/*
1131 * Start a request: prepare data if needed, prepare the command and activate
1132 * interrupts.
1133 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001134static void atmci_start_request(struct atmel_mci *host,
1135 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001136{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001137 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001138 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001139 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001140 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001141 u32 cmdflags;
1142
1143 mrq = slot->mrq;
1144 host->cur_slot = slot;
1145 host->mrq = mrq;
1146
1147 host->pending_events = 0;
1148 host->completed_events = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001149 host->cmd_status = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001150 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001151
Ludovic Desroches6801c412012-05-16 15:26:01 +02001152 dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);
1153
Ludovic Desroches24011f32012-05-16 15:26:00 +02001154 if (host->need_reset || host->caps.need_reset_after_xfer) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001155 iflags = atmci_readl(host, ATMCI_IMR);
1156 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001157 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1158 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1159 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001160 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001161 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001162 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001163 host->need_reset = false;
1164 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001165 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001166
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001167 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001168 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001169 dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001170 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001171
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001172 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1173 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001174 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1175 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001176 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001177 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001178 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001179 data = mrq->data;
1180 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001181 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001182
1183 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001184 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001185 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001186 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001187 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001188
Ludovic Desroches796211b2011-08-11 15:25:44 +00001189 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001190 }
1191
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001192 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001193 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001194 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001195
1196 /*
1197 * DMA transfer should be started before sending the command to avoid
1198 * unexpected errors especially for read operations in SDIO mode.
1199 * Unfortunately, in PDC mode, command has to be sent before starting
1200 * the transfer.
1201 */
1202 if (host->submit_data != &atmci_submit_data_dma)
1203 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001204
1205 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001206 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001207
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001208 if (host->submit_data == &atmci_submit_data_dma)
1209 atmci_send_command(host, cmd, cmdflags);
1210
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001211 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001212 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001213 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001214 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001215 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001216 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001217 host->stop_cmdr |= ATMCI_CMDR_STREAM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001218 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001219 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001220 }
1221
1222 /*
1223 * We could have enabled interrupts earlier, but I suspect
1224 * that would open up a nice can of interesting race
1225 * conditions (e.g. command and data complete, but stop not
1226 * prepared yet.)
1227 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001228 atmci_writel(host, ATMCI_IER, iflags);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001229
1230 mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001231}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001232
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001233static void atmci_queue_request(struct atmel_mci *host,
1234 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1235{
1236 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1237 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001238
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001239 spin_lock_bh(&host->lock);
1240 slot->mrq = mrq;
1241 if (host->state == STATE_IDLE) {
1242 host->state = STATE_SENDING_CMD;
1243 atmci_start_request(host, slot);
1244 } else {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001245 dev_dbg(&host->pdev->dev, "queue request\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001246 list_add_tail(&slot->queue_node, &host->queue);
1247 }
1248 spin_unlock_bh(&host->lock);
1249}
1250
1251static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1252{
1253 struct atmel_mci_slot *slot = mmc_priv(mmc);
1254 struct atmel_mci *host = slot->host;
1255 struct mmc_data *data;
1256
1257 WARN_ON(slot->mrq);
Ludovic Desroches6801c412012-05-16 15:26:01 +02001258 dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001259
Wenyou Yangae552ab2014-10-30 12:00:41 +08001260 pm_runtime_get_sync(&host->pdev->dev);
1261
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001262 /*
1263 * We may "know" the card is gone even though there's still an
1264 * electrical connection. If so, we really need to communicate
1265 * this to the MMC core since there won't be any more
1266 * interrupts as the card is completely removed. Otherwise,
1267 * the MMC core might believe the card is still there even
1268 * though the card was just removed very slowly.
1269 */
1270 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1271 mrq->cmd->error = -ENOMEDIUM;
1272 mmc_request_done(mmc, mrq);
1273 return;
1274 }
1275
1276 /* We don't support multiple blocks of weird lengths. */
1277 data = mrq->data;
1278 if (data && data->blocks > 1 && data->blksz & 3) {
1279 mrq->cmd->error = -EINVAL;
1280 mmc_request_done(mmc, mrq);
1281 }
1282
1283 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001284}
1285
1286static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1287{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001288 struct atmel_mci_slot *slot = mmc_priv(mmc);
1289 struct atmel_mci *host = slot->host;
1290 unsigned int i;
Wenyou Yangae552ab2014-10-30 12:00:41 +08001291
1292 pm_runtime_get_sync(&host->pdev->dev);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001293
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001294 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001295 switch (ios->bus_width) {
1296 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001297 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001298 break;
1299 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001300 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001301 break;
1302 }
1303
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001304 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001305 unsigned int clock_min = ~0U;
Ludovic Desroches60c8f782015-05-06 15:16:46 +02001306 int clkdiv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001307
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001308 spin_lock_bh(&host->lock);
1309 if (!host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001310 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1311 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001312 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001313 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001314 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001315
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001316 /*
1317 * Use mirror of ios->clock to prevent race with mmc
1318 * core ios update when finding the minimum.
1319 */
1320 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001321 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001322 if (host->slot[i] && host->slot[i]->clock
1323 && host->slot[i]->clock < clock_min)
1324 clock_min = host->slot[i]->clock;
1325 }
1326
1327 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001328 if (host->caps.has_odd_clk_div) {
1329 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
Ludovic Desroches60c8f782015-05-06 15:16:46 +02001330 if (clkdiv < 0) {
1331 dev_warn(&mmc->class_dev,
1332 "clock %u too fast; using %lu\n",
1333 clock_min, host->bus_hz / 2);
1334 clkdiv = 0;
1335 } else if (clkdiv > 511) {
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001336 dev_warn(&mmc->class_dev,
1337 "clock %u too slow; using %lu\n",
1338 clock_min, host->bus_hz / (511 + 2));
1339 clkdiv = 511;
1340 }
1341 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1342 | ATMCI_MR_CLKODD(clkdiv & 1);
1343 } else {
1344 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1345 if (clkdiv > 255) {
1346 dev_warn(&mmc->class_dev,
1347 "clock %u too slow; using %lu\n",
1348 clock_min, host->bus_hz / (2 * 256));
1349 clkdiv = 255;
1350 }
1351 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001352 }
1353
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001354 /*
1355 * WRPROOF and RDPROOF prevent overruns/underruns by
1356 * stopping the clock when the FIFO is full/empty.
1357 * This state is not expected to last for long.
1358 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001359 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001360 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001361
Ludovic Desroches796211b2011-08-11 15:25:44 +00001362 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001363 /* setup High Speed mode in relation with card capacity */
1364 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001365 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001366 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001367 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001368 }
1369
1370 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001371 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001372 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001373 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001374 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001375 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001376 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001377
1378 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001379 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001380 bool any_slot_active = false;
1381
1382 spin_lock_bh(&host->lock);
1383 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001384 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001385 if (host->slot[i] && host->slot[i]->clock) {
1386 any_slot_active = true;
1387 break;
1388 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001389 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001390 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001391 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001392 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001393 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001394 }
1395 host->mode_reg = 0;
1396 }
1397 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001398 }
1399
1400 switch (ios->power_mode) {
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001401 case MMC_POWER_OFF:
1402 if (!IS_ERR(mmc->supply.vmmc))
1403 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1404 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001405 case MMC_POWER_UP:
1406 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001407 if (!IS_ERR(mmc->supply.vmmc))
1408 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001409 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001410 default:
1411 /*
1412 * TODO: None of the currently available AVR32-based
1413 * boards allow MMC power to be turned off. Implement
1414 * power control when this can be tested properly.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001415 *
1416 * We also need to hook this into the clock management
1417 * somehow so that newly inserted cards aren't
1418 * subjected to a fast clock before we have a chance
1419 * to figure out what the maximum rate is. Currently,
1420 * there's no way to avoid this, and there never will
1421 * be for boards that don't support power control.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001422 */
1423 break;
1424 }
Wenyou Yangae552ab2014-10-30 12:00:41 +08001425
1426 pm_runtime_mark_last_busy(&host->pdev->dev);
1427 pm_runtime_put_autosuspend(&host->pdev->dev);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001428}
1429
1430static int atmci_get_ro(struct mmc_host *mmc)
1431{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001432 int read_only = -ENOSYS;
1433 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001434
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001435 if (gpio_is_valid(slot->wp_pin)) {
1436 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001437 dev_dbg(&mmc->class_dev, "card is %s\n",
1438 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001439 }
1440
1441 return read_only;
1442}
1443
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001444static int atmci_get_cd(struct mmc_host *mmc)
1445{
1446 int present = -ENOSYS;
1447 struct atmel_mci_slot *slot = mmc_priv(mmc);
1448
1449 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001450 present = !(gpio_get_value(slot->detect_pin) ^
1451 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001452 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1453 present ? "" : "not ");
1454 }
1455
1456 return present;
1457}
1458
Anders Grahn88ff82e2010-05-26 14:42:01 -07001459static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1460{
1461 struct atmel_mci_slot *slot = mmc_priv(mmc);
1462 struct atmel_mci *host = slot->host;
1463
1464 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001465 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001466 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001467 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001468}
1469
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001470static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001471 .request = atmci_request,
1472 .set_ios = atmci_set_ios,
1473 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001474 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001475 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001476};
1477
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001478/* Called with host->lock held */
1479static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1480 __releases(&host->lock)
1481 __acquires(&host->lock)
1482{
1483 struct atmel_mci_slot *slot = NULL;
1484 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1485
1486 WARN_ON(host->cmd || host->data);
1487
1488 /*
1489 * Update the MMC clock rate if necessary. This may be
1490 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001491 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001492 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001493 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001494 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001495 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001496 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001497 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001498
1499 host->cur_slot->mrq = NULL;
1500 host->mrq = NULL;
1501 if (!list_empty(&host->queue)) {
1502 slot = list_entry(host->queue.next,
1503 struct atmel_mci_slot, queue_node);
1504 list_del(&slot->queue_node);
1505 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1506 mmc_hostname(slot->mmc));
1507 host->state = STATE_SENDING_CMD;
1508 atmci_start_request(host, slot);
1509 } else {
1510 dev_vdbg(&host->pdev->dev, "list empty\n");
1511 host->state = STATE_IDLE;
1512 }
1513
Ludovic Desroches24011f32012-05-16 15:26:00 +02001514 del_timer(&host->timer);
1515
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001516 spin_unlock(&host->lock);
1517 mmc_request_done(prev_mmc, mrq);
1518 spin_lock(&host->lock);
Wenyou Yangae552ab2014-10-30 12:00:41 +08001519
1520 pm_runtime_mark_last_busy(&host->pdev->dev);
1521 pm_runtime_put_autosuspend(&host->pdev->dev);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001522}
1523
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001524static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001525 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001526{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001527 u32 status = host->cmd_status;
1528
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001529 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001530 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1531 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1532 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1533 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001534
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001535 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001536 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001537 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001538 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001539 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001540 cmd->error = -EIO;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001541 else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
1542 if (host->caps.need_blksz_mul_4) {
1543 cmd->error = -EINVAL;
1544 host->need_reset = 1;
1545 }
1546 } else
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001547 cmd->error = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001548}
1549
1550static void atmci_detect_change(unsigned long data)
1551{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001552 struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data;
1553 bool present;
1554 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001555
1556 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001557 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1558 * freeing the interrupt. We must not re-enable the interrupt
1559 * if it has been freed, and if we're shutting down, it
1560 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001561 */
1562 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001563 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001564 return;
1565
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001566 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001567 present = !(gpio_get_value(slot->detect_pin) ^
1568 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001569 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001570
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001571 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1572 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001573
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001574 if (present != present_old) {
1575 struct atmel_mci *host = slot->host;
1576 struct mmc_request *mrq;
1577
1578 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001579 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001580
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001581 spin_lock(&host->lock);
1582
1583 if (!present)
1584 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1585 else
1586 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001587
1588 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001589 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001590 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001591 if (mrq == host->mrq) {
1592 /*
1593 * Reset controller to terminate any ongoing
1594 * commands or data transfers.
1595 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001596 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1597 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1598 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001599 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001600 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001601
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001602 host->data = NULL;
1603 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001604
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001605 switch (host->state) {
1606 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001607 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001608 case STATE_SENDING_CMD:
1609 mrq->cmd->error = -ENOMEDIUM;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001610 if (mrq->data)
1611 host->stop_transfer(host);
1612 break;
1613 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001614 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001615 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001616 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001617 case STATE_WAITING_NOTBUSY:
1618 mrq->data->error = -ENOMEDIUM;
1619 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001620 case STATE_SENDING_STOP:
1621 mrq->stop->error = -ENOMEDIUM;
1622 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001623 case STATE_END_REQUEST:
1624 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001625 }
1626
1627 atmci_request_end(host, mrq);
1628 } else {
1629 list_del(&slot->queue_node);
1630 mrq->cmd->error = -ENOMEDIUM;
1631 if (mrq->data)
1632 mrq->data->error = -ENOMEDIUM;
1633 if (mrq->stop)
1634 mrq->stop->error = -ENOMEDIUM;
1635
1636 spin_unlock(&host->lock);
1637 mmc_request_done(slot->mmc, mrq);
1638 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001639 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001640 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001641 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001642
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001643 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001644 }
1645}
1646
1647static void atmci_tasklet_func(unsigned long priv)
1648{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001649 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001650 struct mmc_request *mrq = host->mrq;
1651 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001652 enum atmel_mci_state state = host->state;
1653 enum atmel_mci_state prev_state;
1654 u32 status;
1655
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001656 spin_lock(&host->lock);
1657
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001658 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001659
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001660 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001661 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1662 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001663 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001664
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001665 do {
1666 prev_state = state;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001667 dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001668
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001669 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001670 case STATE_IDLE:
1671 break;
1672
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001673 case STATE_SENDING_CMD:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001674 /*
1675 * Command has been sent, we are waiting for command
1676 * ready. Then we have three next states possible:
1677 * END_REQUEST by default, WAITING_NOTBUSY if it's a
1678 * command needing it or DATA_XFER if there is data.
1679 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001680 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001681 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001682 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001683 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001684
Ludovic Desroches6801c412012-05-16 15:26:01 +02001685 dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001686 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001687 atmci_set_completed(host, EVENT_CMD_RDY);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001688 atmci_command_complete(host, mrq->cmd);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001689 if (mrq->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001690 dev_dbg(&host->pdev->dev,
1691 "command with data transfer");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001692 /*
1693 * If there is a command error don't start
1694 * data transfer.
1695 */
1696 if (mrq->cmd->error) {
1697 host->stop_transfer(host);
1698 host->data = NULL;
1699 atmci_writel(host, ATMCI_IDR,
1700 ATMCI_TXRDY | ATMCI_RXRDY
1701 | ATMCI_DATA_ERROR_FLAGS);
1702 state = STATE_END_REQUEST;
1703 } else
1704 state = STATE_DATA_XFER;
1705 } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001706 dev_dbg(&host->pdev->dev,
1707 "command response need waiting notbusy");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001708 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1709 state = STATE_WAITING_NOTBUSY;
1710 } else
1711 state = STATE_END_REQUEST;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001712
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001713 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001714
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001715 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001716 if (atmci_test_and_clear_pending(host,
1717 EVENT_DATA_ERROR)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001718 dev_dbg(&host->pdev->dev, "set completed data error\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001719 atmci_set_completed(host, EVENT_DATA_ERROR);
1720 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001721 break;
1722 }
1723
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001724 /*
1725 * A data transfer is in progress. The event expected
1726 * to move to the next state depends of data transfer
1727 * type (PDC or DMA). Once transfer done we can move
1728 * to the next step which is WAITING_NOTBUSY in write
1729 * case and directly SENDING_STOP in read case.
1730 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001731 dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001732 if (!atmci_test_and_clear_pending(host,
1733 EVENT_XFER_COMPLETE))
1734 break;
1735
Ludovic Desroches6801c412012-05-16 15:26:01 +02001736 dev_dbg(&host->pdev->dev,
1737 "(%s) set completed xfer complete\n",
1738 __func__);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001739 atmci_set_completed(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001740
Ludovic Desroches077d4072012-07-24 11:42:04 +02001741 if (host->caps.need_notbusy_for_read_ops ||
1742 (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001743 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1744 state = STATE_WAITING_NOTBUSY;
1745 } else if (host->mrq->stop) {
1746 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
1747 atmci_send_stop_cmd(host, data);
1748 state = STATE_SENDING_STOP;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001749 } else {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001750 host->data = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001751 data->bytes_xfered = data->blocks * data->blksz;
1752 data->error = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001753 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001754 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001755 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001756
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001757 case STATE_WAITING_NOTBUSY:
1758 /*
1759 * We can be in the state for two reasons: a command
1760 * requiring waiting not busy signal (stop command
1761 * included) or a write operation. In the latest case,
1762 * we need to send a stop command.
1763 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001764 dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001765 if (!atmci_test_and_clear_pending(host,
1766 EVENT_NOTBUSY))
1767 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001768
Ludovic Desroches6801c412012-05-16 15:26:01 +02001769 dev_dbg(&host->pdev->dev, "set completed not busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001770 atmci_set_completed(host, EVENT_NOTBUSY);
1771
1772 if (host->data) {
1773 /*
1774 * For some commands such as CMD53, even if
1775 * there is data transfer, there is no stop
1776 * command to send.
1777 */
1778 if (host->mrq->stop) {
1779 atmci_writel(host, ATMCI_IER,
1780 ATMCI_CMDRDY);
1781 atmci_send_stop_cmd(host, data);
1782 state = STATE_SENDING_STOP;
1783 } else {
1784 host->data = NULL;
1785 data->bytes_xfered = data->blocks
1786 * data->blksz;
1787 data->error = 0;
1788 state = STATE_END_REQUEST;
1789 }
1790 } else
1791 state = STATE_END_REQUEST;
1792 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001793
1794 case STATE_SENDING_STOP:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001795 /*
1796 * In this state, it is important to set host->data to
1797 * NULL (which is tested in the waiting notbusy state)
1798 * in order to go to the end request state instead of
1799 * sending stop again.
1800 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001801 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001802 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001803 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001804 break;
1805
Ludovic Desroches6801c412012-05-16 15:26:01 +02001806 dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001807 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001808 data->bytes_xfered = data->blocks * data->blksz;
1809 data->error = 0;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001810 atmci_command_complete(host, mrq->stop);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001811 if (mrq->stop->error) {
1812 host->stop_transfer(host);
1813 atmci_writel(host, ATMCI_IDR,
1814 ATMCI_TXRDY | ATMCI_RXRDY
1815 | ATMCI_DATA_ERROR_FLAGS);
1816 state = STATE_END_REQUEST;
1817 } else {
1818 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1819 state = STATE_WAITING_NOTBUSY;
1820 }
Nicolas Ferre41b4e9a2012-07-06 11:58:33 +02001821 host->data = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001822 break;
1823
1824 case STATE_END_REQUEST:
1825 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
1826 | ATMCI_DATA_ERROR_FLAGS);
1827 status = host->data_status;
1828 if (unlikely(status)) {
1829 host->stop_transfer(host);
1830 host->data = NULL;
Rodolfo Giomettifbd986c2013-09-09 17:31:59 +02001831 if (data) {
1832 if (status & ATMCI_DTOE) {
1833 data->error = -ETIMEDOUT;
1834 } else if (status & ATMCI_DCRCE) {
1835 data->error = -EILSEQ;
1836 } else {
1837 data->error = -EIO;
1838 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001839 }
1840 }
1841
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001842 atmci_request_end(host, host->mrq);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001843 state = STATE_IDLE;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001844 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001845 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001846 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001847
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001848 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001849
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001850 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001851}
1852
1853static void atmci_read_data_pio(struct atmel_mci *host)
1854{
1855 struct scatterlist *sg = host->sg;
1856 void *buf = sg_virt(sg);
1857 unsigned int offset = host->pio_offset;
1858 struct mmc_data *data = host->data;
1859 u32 value;
1860 u32 status;
1861 unsigned int nbytes = 0;
1862
1863 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001864 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001865 if (likely(offset + 4 <= sg->length)) {
1866 put_unaligned(value, (u32 *)(buf + offset));
1867
1868 offset += 4;
1869 nbytes += 4;
1870
1871 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001872 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001873 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001874 host->sg_len--;
1875 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001876 goto done;
1877
1878 offset = 0;
1879 buf = sg_virt(sg);
1880 }
1881 } else {
1882 unsigned int remaining = sg->length - offset;
1883 memcpy(buf + offset, &value, remaining);
1884 nbytes += remaining;
1885
1886 flush_dcache_page(sg_page(sg));
1887 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001888 host->sg_len--;
1889 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001890 goto done;
1891
1892 offset = 4 - remaining;
1893 buf = sg_virt(sg);
1894 memcpy(buf, (u8 *)&value + remaining, offset);
1895 nbytes += offset;
1896 }
1897
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001898 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001899 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001900 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001901 | ATMCI_DATA_ERROR_FLAGS));
1902 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001903 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001904 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001905 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001906 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001907
1908 host->pio_offset = offset;
1909 data->bytes_xfered += nbytes;
1910
1911 return;
1912
1913done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001914 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1915 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001916 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001917 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001918 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001919}
1920
1921static void atmci_write_data_pio(struct atmel_mci *host)
1922{
1923 struct scatterlist *sg = host->sg;
1924 void *buf = sg_virt(sg);
1925 unsigned int offset = host->pio_offset;
1926 struct mmc_data *data = host->data;
1927 u32 value;
1928 u32 status;
1929 unsigned int nbytes = 0;
1930
1931 do {
1932 if (likely(offset + 4 <= sg->length)) {
1933 value = get_unaligned((u32 *)(buf + offset));
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001934 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001935
1936 offset += 4;
1937 nbytes += 4;
1938 if (offset == sg->length) {
1939 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001940 host->sg_len--;
1941 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001942 goto done;
1943
1944 offset = 0;
1945 buf = sg_virt(sg);
1946 }
1947 } else {
1948 unsigned int remaining = sg->length - offset;
1949
1950 value = 0;
1951 memcpy(&value, buf + offset, remaining);
1952 nbytes += remaining;
1953
1954 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001955 host->sg_len--;
1956 if (!sg || !host->sg_len) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001957 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001958 goto done;
1959 }
1960
1961 offset = 4 - remaining;
1962 buf = sg_virt(sg);
1963 memcpy((u8 *)&value + remaining, buf, offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001964 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001965 nbytes += offset;
1966 }
1967
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001968 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001969 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001970 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001971 | ATMCI_DATA_ERROR_FLAGS));
1972 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001973 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001974 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001975 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001976 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001977
1978 host->pio_offset = offset;
1979 data->bytes_xfered += nbytes;
1980
1981 return;
1982
1983done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001984 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
1985 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001986 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001987 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001988 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001989}
1990
Anders Grahn88ff82e2010-05-26 14:42:01 -07001991static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
1992{
1993 int i;
1994
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001995 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07001996 struct atmel_mci_slot *slot = host->slot[i];
1997 if (slot && (status & slot->sdio_irq)) {
1998 mmc_signal_sdio_irq(slot->mmc);
1999 }
2000 }
2001}
2002
2003
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002004static irqreturn_t atmci_interrupt(int irq, void *dev_id)
2005{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002006 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002007 u32 status, mask, pending;
2008 unsigned int pass_count = 0;
2009
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002010 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002011 status = atmci_readl(host, ATMCI_SR);
2012 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002013 pending = status & mask;
2014 if (!pending)
2015 break;
2016
2017 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002018 dev_dbg(&host->pdev->dev, "IRQ: data error\n");
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002019 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002020 | ATMCI_RXRDY | ATMCI_TXRDY
2021 | ATMCI_ENDRX | ATMCI_ENDTX
2022 | ATMCI_RXBUFF | ATMCI_TXBUFE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002023
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002024 host->data_status = status;
Ludovic Desroches6801c412012-05-16 15:26:01 +02002025 dev_dbg(&host->pdev->dev, "set pending data error\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002026 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002027 atmci_set_pending(host, EVENT_DATA_ERROR);
2028 tasklet_schedule(&host->tasklet);
2029 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002030
Ludovic Desroches796211b2011-08-11 15:25:44 +00002031 if (pending & ATMCI_TXBUFE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002032 dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002033 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002034 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002035 /*
2036 * We can receive this interruption before having configured
2037 * the second pdc buffer, so we need to reconfigure first and
2038 * second buffers again
2039 */
2040 if (host->data_size) {
2041 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002042 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002043 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
2044 } else {
2045 atmci_pdc_complete(host);
2046 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002047 } else if (pending & ATMCI_ENDTX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002048 dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002049 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
2050
2051 if (host->data_size) {
2052 atmci_pdc_set_single_buf(host,
2053 XFER_TRANSMIT, PDC_SECOND_BUF);
2054 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
2055 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002056 }
2057
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002058 if (pending & ATMCI_RXBUFF) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002059 dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002060 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
2061 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2062 /*
2063 * We can receive this interruption before having configured
2064 * the second pdc buffer, so we need to reconfigure first and
2065 * second buffers again
2066 */
2067 if (host->data_size) {
2068 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
2069 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2070 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
2071 } else {
2072 atmci_pdc_complete(host);
2073 }
2074 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002075 dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002076 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2077
2078 if (host->data_size) {
2079 atmci_pdc_set_single_buf(host,
2080 XFER_RECEIVE, PDC_SECOND_BUF);
2081 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2082 }
2083 }
2084
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002085 /*
2086 * First mci IPs, so mainly the ones having pdc, have some
2087 * issues with the notbusy signal. You can't get it after
2088 * data transmission if you have not sent a stop command.
2089 * The appropriate workaround is to use the BLKE signal.
2090 */
2091 if (pending & ATMCI_BLKE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002092 dev_dbg(&host->pdev->dev, "IRQ: blke\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002093 atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002094 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002095 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002096 atmci_set_pending(host, EVENT_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002097 tasklet_schedule(&host->tasklet);
2098 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002099
2100 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002101 dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002102 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
2103 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002104 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002105 atmci_set_pending(host, EVENT_NOTBUSY);
2106 tasklet_schedule(&host->tasklet);
2107 }
2108
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002109 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002110 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002111 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002112 atmci_write_data_pio(host);
2113
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002114 if (pending & ATMCI_CMDRDY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002115 dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002116 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
2117 host->cmd_status = status;
2118 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002119 dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002120 atmci_set_pending(host, EVENT_CMD_RDY);
2121 tasklet_schedule(&host->tasklet);
2122 }
Anders Grahn88ff82e2010-05-26 14:42:01 -07002123
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002124 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07002125 atmci_sdio_interrupt(host, status);
2126
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002127 } while (pass_count++ < 5);
2128
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002129 return pass_count ? IRQ_HANDLED : IRQ_NONE;
2130}
2131
2132static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
2133{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002134 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002135
2136 /*
2137 * Disable interrupts until the pin has stabilized and check
2138 * the state then. Use mod_timer() since we may be in the
2139 * middle of the timer routine when this interrupt triggers.
2140 */
2141 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002142 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002143
2144 return IRQ_HANDLED;
2145}
2146
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002147static int atmci_init_slot(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002148 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07002149 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002150{
2151 struct mmc_host *mmc;
2152 struct atmel_mci_slot *slot;
2153
2154 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
2155 if (!mmc)
2156 return -ENOMEM;
2157
2158 slot = mmc_priv(mmc);
2159 slot->mmc = mmc;
2160 slot->host = host;
2161 slot->detect_pin = slot_data->detect_pin;
2162 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002163 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002164 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002165 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002166
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002167 dev_dbg(&mmc->class_dev,
2168 "slot[%u]: bus_width=%u, detect_pin=%d, "
2169 "detect_is_active_high=%s, wp_pin=%d\n",
2170 id, slot_data->bus_width, slot_data->detect_pin,
2171 slot_data->detect_is_active_high ? "true" : "false",
2172 slot_data->wp_pin);
2173
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002174 mmc->ops = &atmci_ops;
2175 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
2176 mmc->f_max = host->bus_hz / 2;
2177 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002178 if (sdio_irq)
2179 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002180 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07002181 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002182 /*
2183 * Without the read/write proof capability, it is strongly suggested to
2184 * use only one bit for data to prevent fifo underruns and overruns
2185 * which will corrupt data.
2186 */
2187 if ((slot_data->bus_width >= 4) && host->caps.has_rwproof)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002188 mmc->caps |= MMC_CAP_4_BIT_DATA;
2189
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002190 if (atmci_get_version(host) < 0x200) {
2191 mmc->max_segs = 256;
2192 mmc->max_blk_size = 4095;
2193 mmc->max_blk_count = 256;
2194 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2195 mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
2196 } else {
2197 mmc->max_segs = 64;
2198 mmc->max_req_size = 32768 * 512;
2199 mmc->max_blk_size = 32768;
2200 mmc->max_blk_count = 512;
2201 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002202
2203 /* Assume card is present initially */
2204 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
2205 if (gpio_is_valid(slot->detect_pin)) {
Pramod Gurav7bca6462014-09-23 18:21:48 +05302206 if (devm_gpio_request(&host->pdev->dev, slot->detect_pin,
2207 "mmc_detect")) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002208 dev_dbg(&mmc->class_dev, "no detect pin available\n");
2209 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002210 } else if (gpio_get_value(slot->detect_pin) ^
2211 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002212 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
2213 }
2214 }
2215
Timo Kokkonen76d55562014-11-03 13:12:59 +02002216 if (!gpio_is_valid(slot->detect_pin)) {
2217 if (slot_data->non_removable)
2218 mmc->caps |= MMC_CAP_NONREMOVABLE;
2219 else
2220 mmc->caps |= MMC_CAP_NEEDS_POLL;
2221 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002222
2223 if (gpio_is_valid(slot->wp_pin)) {
Pramod Gurav7bca6462014-09-23 18:21:48 +05302224 if (devm_gpio_request(&host->pdev->dev, slot->wp_pin,
2225 "mmc_wp")) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002226 dev_dbg(&mmc->class_dev, "no WP pin available\n");
2227 slot->wp_pin = -EBUSY;
2228 }
2229 }
2230
2231 host->slot[id] = slot;
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02002232 mmc_regulator_get_supply(mmc);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002233 mmc_add_host(mmc);
2234
2235 if (gpio_is_valid(slot->detect_pin)) {
2236 int ret;
2237
2238 setup_timer(&slot->detect_timer, atmci_detect_change,
2239 (unsigned long)slot);
2240
2241 ret = request_irq(gpio_to_irq(slot->detect_pin),
2242 atmci_detect_interrupt,
2243 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
2244 "mmc-detect", slot);
2245 if (ret) {
2246 dev_dbg(&mmc->class_dev,
2247 "could not request IRQ %d for detect pin\n",
2248 gpio_to_irq(slot->detect_pin));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002249 slot->detect_pin = -EBUSY;
2250 }
2251 }
2252
2253 atmci_init_debugfs(slot);
2254
2255 return 0;
2256}
2257
Arnd Bergmann5fef3652014-09-26 21:34:58 +02002258static void atmci_cleanup_slot(struct atmel_mci_slot *slot,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002259 unsigned int id)
2260{
2261 /* Debugfs stuff is cleaned up by mmc core */
2262
2263 set_bit(ATMCI_SHUTDOWN, &slot->flags);
2264 smp_wmb();
2265
2266 mmc_remove_host(slot->mmc);
2267
2268 if (gpio_is_valid(slot->detect_pin)) {
2269 int pin = slot->detect_pin;
2270
2271 free_irq(gpio_to_irq(pin), slot);
2272 del_timer_sync(&slot->detect_timer);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002273 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002274
2275 slot->host->slot[id] = NULL;
2276 mmc_free_host(slot->mmc);
2277}
2278
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002279static int atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002280{
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002281 host->dma.chan = dma_request_slave_channel_reason(&host->pdev->dev,
2282 "rxtx");
2283 if (IS_ERR(host->dma.chan))
2284 return PTR_ERR(host->dma.chan);
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002285
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002286 dev_info(&host->pdev->dev, "using %s for DMA transfers\n",
2287 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05302288
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002289 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2290 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2291 host->dma_conf.src_maxburst = 1;
2292 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2293 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2294 host->dma_conf.dst_maxburst = 1;
2295 host->dma_conf.device_fc = false;
2296
2297 return 0;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002298}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002299
Ludovic Desroches796211b2011-08-11 15:25:44 +00002300/*
2301 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2302 * HSMCI provides DMA support and a new config register but no more supports
2303 * PDC.
2304 */
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002305static void atmci_get_cap(struct atmel_mci *host)
Ludovic Desroches796211b2011-08-11 15:25:44 +00002306{
2307 unsigned int version;
2308
2309 version = atmci_get_version(host);
2310 dev_info(&host->pdev->dev,
2311 "version: 0x%x\n", version);
2312
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002313 host->caps.has_dma_conf_reg = 0;
Hein_Tibosch6bf2af82012-08-30 16:34:27 +00002314 host->caps.has_pdc = ATMCI_PDC_CONNECTED;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002315 host->caps.has_cfg_reg = 0;
2316 host->caps.has_cstor_reg = 0;
2317 host->caps.has_highspeed = 0;
2318 host->caps.has_rwproof = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002319 host->caps.has_odd_clk_div = 0;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002320 host->caps.has_bad_data_ordering = 1;
2321 host->caps.need_reset_after_xfer = 1;
2322 host->caps.need_blksz_mul_4 = 1;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002323 host->caps.need_notbusy_for_read_ops = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002324
2325 /* keep only major version number */
2326 switch (version & 0xf00) {
Nicolas Ferre215ba392014-06-12 09:47:45 +02002327 case 0x600:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002328 case 0x500:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002329 host->caps.has_odd_clk_div = 1;
2330 case 0x400:
2331 case 0x300:
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002332 host->caps.has_dma_conf_reg = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002333 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002334 host->caps.has_cfg_reg = 1;
2335 host->caps.has_cstor_reg = 1;
2336 host->caps.has_highspeed = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002337 case 0x200:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002338 host->caps.has_rwproof = 1;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002339 host->caps.need_blksz_mul_4 = 0;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002340 host->caps.need_notbusy_for_read_ops = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002341 case 0x100:
Ludovic Desroches24011f32012-05-16 15:26:00 +02002342 host->caps.has_bad_data_ordering = 0;
2343 host->caps.need_reset_after_xfer = 0;
2344 case 0x0:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002345 break;
2346 default:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002347 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002348 dev_warn(&host->pdev->dev,
2349 "Unmanaged mci version, set minimum capabilities\n");
2350 break;
2351 }
2352}
Dan Williams74465b42009-01-06 11:38:16 -07002353
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002354static int atmci_probe(struct platform_device *pdev)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002355{
2356 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002357 struct atmel_mci *host;
2358 struct resource *regs;
2359 unsigned int nr_slots;
2360 int irq;
Pramod Gurav528bc782014-09-23 15:50:06 +05302361 int ret, i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002362
2363 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2364 if (!regs)
2365 return -ENXIO;
2366 pdata = pdev->dev.platform_data;
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002367 if (!pdata) {
2368 pdata = atmci_of_init(pdev);
2369 if (IS_ERR(pdata)) {
2370 dev_err(&pdev->dev, "platform data not available\n");
2371 return PTR_ERR(pdata);
2372 }
2373 }
2374
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002375 irq = platform_get_irq(pdev, 0);
2376 if (irq < 0)
2377 return irq;
2378
Pramod Gurav7bca6462014-09-23 18:21:48 +05302379 host = devm_kzalloc(&pdev->dev, sizeof(*host), GFP_KERNEL);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002380 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002381 return -ENOMEM;
2382
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002383 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002384 spin_lock_init(&host->lock);
2385 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002386
Pramod Gurav7bca6462014-09-23 18:21:48 +05302387 host->mck = devm_clk_get(&pdev->dev, "mci_clk");
2388 if (IS_ERR(host->mck))
2389 return PTR_ERR(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002390
Pramod Gurav7bca6462014-09-23 18:21:48 +05302391 host->regs = devm_ioremap(&pdev->dev, regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002392 if (!host->regs)
Pramod Gurav7bca6462014-09-23 18:21:48 +05302393 return -ENOMEM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002394
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002395 ret = clk_prepare_enable(host->mck);
2396 if (ret)
Pramod Gurav7bca6462014-09-23 18:21:48 +05302397 return ret;
2398
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002399 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002400 host->bus_hz = clk_get_rate(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002401
2402 host->mapbase = regs->start;
2403
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002404 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002405
Kay Sievers89c8aa22009-02-02 21:08:30 +01002406 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Wenyou Yangae552ab2014-10-30 12:00:41 +08002407 if (ret) {
2408 clk_disable_unprepare(host->mck);
Pramod Gurav7bca6462014-09-23 18:21:48 +05302409 return ret;
Wenyou Yangae552ab2014-10-30 12:00:41 +08002410 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002411
Ludovic Desroches796211b2011-08-11 15:25:44 +00002412 /* Get MCI capabilities and set operations according to it */
2413 atmci_get_cap(host);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002414 ret = atmci_configure_dma(host);
2415 if (ret == -EPROBE_DEFER)
2416 goto err_dma_probe_defer;
2417 if (ret == 0) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002418 host->prepare_data = &atmci_prepare_data_dma;
2419 host->submit_data = &atmci_submit_data_dma;
2420 host->stop_transfer = &atmci_stop_transfer_dma;
2421 } else if (host->caps.has_pdc) {
2422 dev_info(&pdev->dev, "using PDC\n");
2423 host->prepare_data = &atmci_prepare_data_pdc;
2424 host->submit_data = &atmci_submit_data_pdc;
2425 host->stop_transfer = &atmci_stop_transfer_pdc;
2426 } else {
Ludovic Desrochesef8781982012-02-09 16:33:53 +01002427 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002428 host->prepare_data = &atmci_prepare_data;
2429 host->submit_data = &atmci_submit_data;
2430 host->stop_transfer = &atmci_stop_transfer;
2431 }
2432
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002433 platform_set_drvdata(pdev, host);
2434
Ludovic Desrochesb87cc1b2012-05-23 15:52:15 +02002435 setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host);
2436
Wenyou Yangae552ab2014-10-30 12:00:41 +08002437 pm_runtime_get_noresume(&pdev->dev);
2438 pm_runtime_set_active(&pdev->dev);
2439 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_DELAY);
2440 pm_runtime_use_autosuspend(&pdev->dev);
2441 pm_runtime_enable(&pdev->dev);
2442
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002443 /* We need at least one slot to succeed */
2444 nr_slots = 0;
2445 ret = -ENODEV;
2446 if (pdata->slot[0].bus_width) {
2447 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002448 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002449 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002450 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002451 host->buf_size = host->slot[0]->mmc->max_req_size;
2452 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002453 }
2454 if (pdata->slot[1].bus_width) {
2455 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002456 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002457 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002458 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002459 if (host->slot[1]->mmc->max_req_size > host->buf_size)
2460 host->buf_size =
2461 host->slot[1]->mmc->max_req_size;
2462 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002463 }
2464
Rob Emanuele04d699c2009-09-22 16:45:19 -07002465 if (!nr_slots) {
2466 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002467 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002468 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002469
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002470 if (!host->caps.has_rwproof) {
2471 host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
2472 &host->buf_phys_addr,
2473 GFP_KERNEL);
2474 if (!host->buffer) {
2475 ret = -ENOMEM;
2476 dev_err(&pdev->dev, "buffer allocation failed\n");
Pramod Gurav528bc782014-09-23 15:50:06 +05302477 goto err_dma_alloc;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002478 }
2479 }
2480
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002481 dev_info(&pdev->dev,
2482 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2483 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002484
Wenyou Yangae552ab2014-10-30 12:00:41 +08002485 pm_runtime_mark_last_busy(&host->pdev->dev);
2486 pm_runtime_put_autosuspend(&pdev->dev);
2487
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002488 return 0;
2489
Pramod Gurav528bc782014-09-23 15:50:06 +05302490err_dma_alloc:
2491 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2492 if (host->slot[i])
2493 atmci_cleanup_slot(host->slot[i], i);
2494 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002495err_init_slot:
Wenyou Yangae552ab2014-10-30 12:00:41 +08002496 clk_disable_unprepare(host->mck);
2497
2498 pm_runtime_disable(&pdev->dev);
2499 pm_runtime_put_noidle(&pdev->dev);
2500
Pramod Gurav528bc782014-09-23 15:50:06 +05302501 del_timer_sync(&host->timer);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002502 if (!IS_ERR(host->dma.chan))
Dan Williams74465b42009-01-06 11:38:16 -07002503 dma_release_channel(host->dma.chan);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002504err_dma_probe_defer:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002505 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002506 return ret;
2507}
2508
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002509static int atmci_remove(struct platform_device *pdev)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002510{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002511 struct atmel_mci *host = platform_get_drvdata(pdev);
2512 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002513
Wenyou Yangae552ab2014-10-30 12:00:41 +08002514 pm_runtime_get_sync(&pdev->dev);
2515
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002516 if (host->buffer)
2517 dma_free_coherent(&pdev->dev, host->buf_size,
2518 host->buffer, host->buf_phys_addr);
2519
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002520 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002521 if (host->slot[i])
2522 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002523 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002524
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002525 atmci_writel(host, ATMCI_IDR, ~0UL);
2526 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2527 atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002528
Pramod Gurav528bc782014-09-23 15:50:06 +05302529 del_timer_sync(&host->timer);
ludovic.desroches@atmel.com467e0812014-12-01 15:35:09 +01002530 if (!IS_ERR(host->dma.chan))
Dan Williams74465b42009-01-06 11:38:16 -07002531 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002532
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002533 free_irq(platform_get_irq(pdev, 0), host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002534
Wenyou Yangae552ab2014-10-30 12:00:41 +08002535 clk_disable_unprepare(host->mck);
2536
2537 pm_runtime_disable(&pdev->dev);
2538 pm_runtime_put_noidle(&pdev->dev);
2539
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002540 return 0;
2541}
2542
Wenyou Yangae552ab2014-10-30 12:00:41 +08002543#ifdef CONFIG_PM
2544static int atmci_runtime_suspend(struct device *dev)
2545{
2546 struct atmel_mci *host = dev_get_drvdata(dev);
2547
2548 clk_disable_unprepare(host->mck);
2549
Wenyou Yangb5b64fa2014-11-07 08:48:13 +08002550 pinctrl_pm_select_sleep_state(dev);
2551
Wenyou Yangae552ab2014-10-30 12:00:41 +08002552 return 0;
2553}
2554
2555static int atmci_runtime_resume(struct device *dev)
2556{
2557 struct atmel_mci *host = dev_get_drvdata(dev);
2558
Wenyou Yangb5b64fa2014-11-07 08:48:13 +08002559 pinctrl_pm_select_default_state(dev);
2560
Wenyou Yangae552ab2014-10-30 12:00:41 +08002561 return clk_prepare_enable(host->mck);
2562}
2563#endif
2564
2565static const struct dev_pm_ops atmci_dev_pm_ops = {
2566 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
2567 pm_runtime_force_resume)
Ludovic Desrochesc3cb6ba2014-12-13 00:44:11 +01002568 SET_RUNTIME_PM_OPS(atmci_runtime_suspend, atmci_runtime_resume, NULL)
Wenyou Yangae552ab2014-10-30 12:00:41 +08002569};
2570
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002571static struct platform_driver atmci_driver = {
ludovic.desroches@atmel.com5e0fe892014-12-01 15:35:08 +01002572 .probe = atmci_probe,
ludovic.desroches@atmel.comab050b92014-12-01 15:35:07 +01002573 .remove = atmci_remove,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002574 .driver = {
2575 .name = "atmel_mci",
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002576 .of_match_table = of_match_ptr(atmci_dt_ids),
Wenyou Yangae552ab2014-10-30 12:00:41 +08002577 .pm = &atmci_dev_pm_ops,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002578 },
2579};
ludovic.desroches@atmel.com5e0fe892014-12-01 15:35:08 +01002580module_platform_driver(atmci_driver);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002581
2582MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002583MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002584MODULE_LICENSE("GPL v2");