blob: 51c8df5610777459c727e30cc65ef6fe7aa41b66 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05005 select ARCH_CLOCKSOURCE_DATA
Nicolas Pitrecf1b0992017-09-01 03:39:46 +01006 select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID
Florian Fainellie377cd82017-01-15 03:59:00 +01007 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -08008 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07009 select ARCH_HAS_ELF_RANDOMIZE
Daniel Borkmannd2852a22017-02-21 16:09:33 +010010 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080011 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
12 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000013 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010014 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080015 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040016 select ARCH_MIGHT_HAVE_PC_PARPORT
Laura Abbottad21fc42017-02-06 16:31:57 -080017 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
18 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020019 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010020 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010021 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010022 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010023 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010024 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010025 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010026 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Vladimir Murzin1c51c422017-05-24 11:24:30 +010027 select DMA_NOOP_OPS if !MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020028 select EDAC_SUPPORT
29 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070030 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010031 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010032 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010033 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010034 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020035 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010036 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010037 select GENERIC_IRQ_PROBE
38 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010039 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010040 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070041 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010042 select GENERIC_SMP_IDLE_THREAD
43 select GENERIC_STRNCPY_FROM_USER
44 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010045 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010046 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090047 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010048 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010049 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
50 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080051 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010052 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010053 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010054 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053055 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King51aaf812014-04-22 22:26:27 +010056 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010057 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010058 select HAVE_C_RECORDMCOUNT
59 select HAVE_DEBUG_KMEMLEAK
60 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010061 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010062 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010063 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010064 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070065 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010066 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
67 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
68 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020069 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010070 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010071 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
72 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010073 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010074 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070075 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010076 select HAVE_KERNEL_LZMA
77 select HAVE_KERNEL_LZO
78 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010079 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080080 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010081 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010082 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070083 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010084 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080085 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010086 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010087 select HAVE_PERF_REGS
88 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070089 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010090 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010091 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070092 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070093 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010094 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010095 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040096 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010097 select OF_EARLY_FLATTREE if OF
98 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010099 select OLD_SIGACTION
100 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +0100101 select PERF_USE_VMALLOC
102 select RTC_LIB
103 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +0100104 # Above selects are sorted alphabetically; please add new ones
105 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 help
107 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000108 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000110 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 Europe. There is an ARM Linux project with a web page at
112 <http://www.arm.linux.org.uk/>.
113
Russell King74facff2011-06-02 11:16:22 +0100114config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700115 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100116 bool
117
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200118config NEED_SG_DMA_LENGTH
119 bool
120
121config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200122 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100123 select ARM_HAS_SG_CHAIN
124 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200125
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900126if ARM_DMA_USE_IOMMU
127
128config ARM_DMA_IOMMU_ALIGNMENT
129 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
130 range 4 9
131 default 8
132 help
133 DMA mapping framework by default aligns all buffers to the smallest
134 PAGE_SIZE order which is greater than or equal to the requested buffer
135 size. This works well for buffers up to a few hundreds kilobytes, but
136 for larger buffers it just a waste of address space. Drivers which has
137 relatively small addressing window (like 64Mib) might run out of
138 virtual space with just a few allocations.
139
140 With this parameter you can specify the maximum PAGE_SIZE order for
141 DMA IOMMU buffers. Larger buffers will be aligned only to this
142 specified order. The order is expressed as a power of two multiplied
143 by the PAGE_SIZE.
144
145endif
146
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100147config MIGHT_HAVE_PCI
148 bool
149
Ralf Baechle75e71532007-02-09 17:08:58 +0000150config SYS_SUPPORTS_APM_EMULATION
151 bool
152
Linus Walleijbc581772009-09-15 17:30:37 +0100153config HAVE_TCM
154 bool
155 select GENERIC_ALLOCATOR
156
Russell Kinge119bff2010-01-10 17:23:29 +0000157config HAVE_PROC_CPU
158 bool
159
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700160config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000161 bool
Al Viro5ea81762007-02-11 15:41:31 +0000162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163config EISA
164 bool
165 ---help---
166 The Extended Industry Standard Architecture (EISA) bus was
167 developed as an open alternative to the IBM MicroChannel bus.
168
169 The EISA bus provided some of the features of the IBM MicroChannel
170 bus while maintaining backward compatibility with cards made for
171 the older ISA bus. The EISA bus saw limited use between 1988 and
172 1995 when it was made obsolete by the PCI bus.
173
174 Say Y here if you are building a kernel for an EISA-based machine.
175
176 Otherwise, say N.
177
178config SBUS
179 bool
180
Russell Kingf16fb1e2007-04-28 09:59:37 +0100181config STACKTRACE_SUPPORT
182 bool
183 default y
184
185config LOCKDEP_SUPPORT
186 bool
187 default y
188
Russell King7ad1bcb2006-08-27 12:07:02 +0100189config TRACE_IRQFLAGS_SUPPORT
190 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100191 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100192
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193config RWSEM_XCHGADD_ALGORITHM
194 bool
Will Deacon8a874112014-05-02 17:06:19 +0100195 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
David Howellsf0d1b0b2006-12-08 02:37:49 -0800197config ARCH_HAS_ILOG2_U32
198 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800199
200config ARCH_HAS_ILOG2_U64
201 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800202
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100203config ARCH_HAS_BANDGAP
204 bool
205
Stefan Agnera5f4c562015-08-13 00:01:52 +0100206config FIX_EARLYCON_MEM
207 def_bool y if MMU
208
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800209config GENERIC_HWEIGHT
210 bool
211 default y
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213config GENERIC_CALIBRATE_DELAY
214 bool
215 default y
216
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100217config ARCH_MAY_HAVE_PC_FDC
218 bool
219
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800220config ZONE_DMA
221 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800222
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800223config NEED_DMA_MAP_STATE
224 def_bool y
225
David A. Longc7edc9e2014-03-07 11:23:04 -0500226config ARCH_SUPPORTS_UPROBES
227 def_bool y
228
Rob Herring58af4a22012-03-20 14:33:01 -0500229config ARCH_HAS_DMA_SET_COHERENT_MASK
230 bool
231
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232config GENERIC_ISA_DMA
233 bool
234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235config FIQ
236 bool
237
Rob Herring13a50452012-02-07 09:28:22 -0600238config NEED_RET_TO_USER
239 bool
240
Al Viro034d2f52005-12-19 16:27:59 -0500241config ARCH_MTD_XIP
242 bool
243
Russell Kingdc21af92011-01-04 19:09:43 +0000244config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100245 bool "Patch physical to virtual translations at runtime" if EMBEDDED
246 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100247 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000248 help
Russell King111e9a52011-05-12 10:02:42 +0100249 Patch phys-to-virt and virt-to-phys translation functions at
250 boot and module load time according to the position of the
251 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000252
Russell King111e9a52011-05-12 10:02:42 +0100253 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100254 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000255
Russell Kingc1beced2011-08-10 10:23:45 +0100256 Only disable this option if you know that you do not require
257 this feature (eg, building a kernel for a single machine) and
258 you need to shrink the kernel to the minimal size.
259
Rob Herringc334bc12012-03-04 22:03:33 -0600260config NEED_MACH_IO_H
261 bool
262 help
263 Select this when mach/io.h is required to provide special
264 definitions for this platform. The need for mach/io.h should
265 be avoided when possible.
266
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400267config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400268 bool
Russell King111e9a52011-05-12 10:02:42 +0100269 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400270 Select this when mach/memory.h is required to provide special
271 definitions for this platform. The need for mach/memory.h should
272 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400273
274config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100275 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100276 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100277 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100278 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100279 ARCH_FOOTBRIDGE || \
280 ARCH_INTEGRATOR || \
281 ARCH_IOP13XX || \
282 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200283 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100284 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
285 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700286 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400287 help
288 Please provide the physical address corresponding to the
289 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000290
Simon Glass87e040b2011-08-16 23:44:26 +0100291config GENERIC_BUG
292 def_bool y
293 depends on BUG
294
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700295config PGTABLE_LEVELS
296 int
297 default 3 if ARM_LPAE
298 default 2
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300source "init/Kconfig"
301
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700302source "kernel/Kconfig.freezer"
303
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304menu "System Type"
305
Hyok S. Choi3c427972009-07-24 12:35:00 +0100306config MMU
307 bool "MMU-based Paged Memory Management Support"
308 default y
309 help
310 Select if you want MMU-based virtualised addressing space
311 support by paged memory management. If unsure, say 'Y'.
312
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800313config ARCH_MMAP_RND_BITS_MIN
314 default 8
315
316config ARCH_MMAP_RND_BITS_MAX
317 default 14 if PAGE_OFFSET=0x40000000
318 default 15 if PAGE_OFFSET=0x80000000
319 default 16
320
Russell Kingccf50e22010-03-15 19:03:06 +0000321#
322# The "ARM system type" choice list is ordered alphabetically by option
323# text. Please add new entries in the option alphabetic order.
324#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325choice
326 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100327 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100328 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Rob Herring387798b2012-09-06 13:41:12 -0500330config ARCH_MULTIPLATFORM
331 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100332 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700333 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500334 select ARM_PATCH_PHYS_VIRT
335 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200336 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600337 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600338 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100339 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500340 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530341 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600342 select SPARSE_IRQ
343 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600344
Stefan Agner9c77bc42015-05-20 00:03:51 +0200345config ARM_SINGLE_ARMV7M
346 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
347 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200348 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200349 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200350 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200351 select COMMON_CLK
352 select CPU_V7M
353 select GENERIC_CLOCKEVENTS
354 select NO_IOPORT_MAP
355 select SPARSE_IRQ
356 select USE_OF
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358config ARCH_EBSA110
359 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100360 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000361 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100362 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600363 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400364 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700365 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 help
367 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000368 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 Ethernet interface, two PCMCIA sockets, two serial ports and a
370 parallel port.
371
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000372config ARCH_EP93XX
373 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700374 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000375 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100376 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000377 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700378 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100379 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200380 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100381 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200382 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200383 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000384 help
385 This enables support for the Cirrus EP93xx series of CPUs.
386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387config ARCH_FOOTBRIDGE
388 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000389 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000391 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200392 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600393 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400394 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000395 help
396 Support for systems based on the DC21285 companion chip
397 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100399config ARCH_NETX
400 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100401 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100402 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000403 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100404 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000405 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100406 This enables support for systems based on the Hilscher NetX Soc
407
Russell King3b938be2007-05-12 11:25:44 +0100408config ARCH_IOP13XX
409 bool "IOP13xx-based"
410 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100411 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400412 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600413 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100414 select PCI
415 select PLAT_IOP
416 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000417 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100418 help
419 Support for Intel's IOP13XX (XScale) family of processors.
420
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100421config ARCH_IOP32X
422 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100423 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000424 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200425 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200426 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600427 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100428 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100429 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000430 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100431 Support for Intel's 80219 and IOP32X (XScale) family of
432 processors.
433
434config ARCH_IOP33X
435 bool "IOP33x-based"
436 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000437 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200438 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200439 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600440 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100441 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100442 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100443 help
444 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Russell King3b938be2007-05-12 11:25:44 +0100446config ARCH_IXP4XX
447 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100448 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500449 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100450 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100451 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000452 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100453 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100454 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200455 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100456 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600457 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200458 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100459 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100460 help
Russell King3b938be2007-05-12 11:25:44 +0100461 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100462
Saeed Bisharaedabd382009-08-06 15:12:43 +0300463config ARCH_DOVE
464 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100465 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300466 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200467 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100468 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100469 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100470 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100471 select PINCTRL
472 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200473 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100474 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000475 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300476 help
477 Support for the Marvell Dove SoC 88AP510
478
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100479config ARCH_KS8695
480 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200481 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100482 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200483 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200484 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100485 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100486 help
487 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
488 System-on-Chip devices.
489
Russell King788c9702009-04-26 14:21:59 +0100490config ARCH_W90X900
491 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100492 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100493 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100494 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100495 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200496 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200497 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100498 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
499 At present, the w90x900 has been renamed nuc900, regarding
500 the ARM series product line, you can login the following
501 link address to know more.
502
503 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
504 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400505
Russell King93e22562012-10-12 14:20:52 +0100506config ARCH_LPC32XX
507 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100508 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000509 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200510 select CLKSRC_LPC32XX
511 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100512 select CPU_ARM926T
513 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200514 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300515 select MULTI_IRQ_HANDLER
516 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100517 select USE_OF
518 help
519 Support for the NXP LPC32XX family of processors
520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700522 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100523 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100524 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100525 select ARM_CPU_SUSPEND if PM
526 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100527 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100528 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200529 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100530 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200531 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100532 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100533 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800534 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200535 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100536 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100537 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100538 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800539 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800540 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000541 help
eric miao2c8086a2007-09-11 19:13:17 -0700542 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
544config ARCH_RPC
545 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100546 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100548 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100549 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000550 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100551 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100552 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200553 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100554 select HAVE_PATA_PLATFORM
555 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600556 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400557 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700558 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 help
560 On the Acorn Risc-PC, Linux can support the internal IDE disk and
561 CD-ROM interface, serial and parallel port, and the floppy drive.
562
563config ARCH_SA1100
564 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100565 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100566 select ARCH_SPARSEMEM_ENABLE
567 select CLKDEV_LOOKUP
568 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200569 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200570 select TIMER_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100571 select CPU_FREQ
572 select CPU_SA1100
573 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200574 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200575 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100576 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100577 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100578 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400579 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100580 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000581 help
582 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900584config ARCH_S3C24XX
585 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100586 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100587 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200588 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800589 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900590 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200591 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900592 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900593 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100594 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900595 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600596 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900597 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900599 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
600 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
601 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
602 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900603
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100604config ARCH_DAVINCI
605 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100606 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100607 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100608 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700609 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100610 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100611 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200612 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100613 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530614 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100615 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100616 help
617 Support for TI's DaVinci platform.
618
Tony Lindgrena0694862013-01-11 11:24:20 -0800619config ARCH_OMAP1
620 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600621 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100622 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800623 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200624 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100625 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100626 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800627 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200628 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800629 select HAVE_IDE
630 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700631 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800632 select NEED_MACH_IO_H if PCCARD
633 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700634 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100635 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800636 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638endchoice
639
Rob Herring387798b2012-09-06 13:41:12 -0500640menu "Multiple platform selection"
641 depends on ARCH_MULTIPLATFORM
642
643comment "CPU Core family selection"
644
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100645config ARCH_MULTI_V4
646 bool "ARMv4 based platforms (FA526)"
647 depends on !ARCH_MULTI_V6_V7
648 select ARCH_MULTI_V4_V5
649 select CPU_FA526
650
Rob Herring387798b2012-09-06 13:41:12 -0500651config ARCH_MULTI_V4T
652 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500653 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100654 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200655 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
656 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
657 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500658
659config ARCH_MULTI_V5
660 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500661 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100662 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100663 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200664 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
665 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500666
667config ARCH_MULTI_V4_V5
668 bool
669
670config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800671 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500672 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600673 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500674
675config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800676 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500677 default y
678 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100679 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600680 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500681
682config ARCH_MULTI_V6_V7
683 bool
Rob Herring9352b052014-01-31 15:36:10 -0600684 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500685
686config ARCH_MULTI_CPU_AUTO
687 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
688 select ARCH_MULTI_V5
689
690endmenu
691
Rob Herring05e2a3d2013-12-05 10:04:54 -0600692config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900693 bool "Dummy Virtual Machine"
694 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600695 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600696 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500697 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100698 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000699 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600700 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600701 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600702
Russell Kingccf50e22010-03-15 19:03:06 +0000703#
704# This is sorted alphabetically by mach-* pathname. However, plat-*
705# Kconfigs may be included either alphabetically (according to the
706# plat- suffix) or along side the corresponding mach-* source.
707#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200708source "arch/arm/mach-mvebu/Kconfig"
709
Andreas Färber6bb85362017-02-15 11:03:22 +0100710source "arch/arm/mach-actions/Kconfig"
711
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200712source "arch/arm/mach-alpine/Kconfig"
713
Lars Persson590b4602016-02-11 17:06:19 +0100714source "arch/arm/mach-artpec/Kconfig"
715
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100716source "arch/arm/mach-asm9260/Kconfig"
717
Russell King95b8f202010-01-14 11:43:54 +0000718source "arch/arm/mach-at91/Kconfig"
719
Anders Berg1d22924e2014-05-23 11:08:35 +0200720source "arch/arm/mach-axxia/Kconfig"
721
Christian Daudt8ac49e02012-11-19 09:46:10 -0800722source "arch/arm/mach-bcm/Kconfig"
723
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200724source "arch/arm/mach-berlin/Kconfig"
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726source "arch/arm/mach-clps711x/Kconfig"
727
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300728source "arch/arm/mach-cns3xxx/Kconfig"
729
Russell King95b8f202010-01-14 11:43:54 +0000730source "arch/arm/mach-davinci/Kconfig"
731
Baruch Siachdf8d7422015-01-14 10:40:30 +0200732source "arch/arm/mach-digicolor/Kconfig"
733
Russell King95b8f202010-01-14 11:43:54 +0000734source "arch/arm/mach-dove/Kconfig"
735
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000736source "arch/arm/mach-ep93xx/Kconfig"
737
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738source "arch/arm/mach-footbridge/Kconfig"
739
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200740source "arch/arm/mach-gemini/Kconfig"
741
Rob Herring387798b2012-09-06 13:41:12 -0500742source "arch/arm/mach-highbank/Kconfig"
743
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800744source "arch/arm/mach-hisi/Kconfig"
745
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746source "arch/arm/mach-integrator/Kconfig"
747
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100748source "arch/arm/mach-iop32x/Kconfig"
749
750source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Dan Williams285f5fa2006-12-07 02:59:39 +0100752source "arch/arm/mach-iop13xx/Kconfig"
753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754source "arch/arm/mach-ixp4xx/Kconfig"
755
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400756source "arch/arm/mach-keystone/Kconfig"
757
Russell King95b8f202010-01-14 11:43:54 +0000758source "arch/arm/mach-ks8695/Kconfig"
759
Carlo Caione3b8f5032014-09-10 22:16:59 +0200760source "arch/arm/mach-meson/Kconfig"
761
Jonas Jensen17723fd32013-12-18 13:58:45 +0100762source "arch/arm/mach-moxart/Kconfig"
763
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030764source "arch/arm/mach-aspeed/Kconfig"
765
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200766source "arch/arm/mach-mv78xx0/Kconfig"
767
Shawn Guo3995eb82012-09-13 19:48:07 +0800768source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
Matthias Bruggerf682a212014-05-13 01:06:13 +0200770source "arch/arm/mach-mediatek/Kconfig"
771
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800772source "arch/arm/mach-mxs/Kconfig"
773
Russell King95b8f202010-01-14 11:43:54 +0000774source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800775
Russell King95b8f202010-01-14 11:43:54 +0000776source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000777
Daniel Tang9851ca52013-06-11 18:40:17 +1000778source "arch/arm/mach-nspire/Kconfig"
779
Tony Lindgrend48af152005-07-10 19:58:17 +0100780source "arch/arm/plat-omap/Kconfig"
781
782source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
Tony Lindgren1dbae812005-11-10 14:26:51 +0000784source "arch/arm/mach-omap2/Kconfig"
785
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400786source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400787
Rob Herring387798b2012-09-06 13:41:12 -0500788source "arch/arm/mach-picoxcell/Kconfig"
789
Russell King95b8f202010-01-14 11:43:54 +0000790source "arch/arm/mach-pxa/Kconfig"
791source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
Russell King95b8f202010-01-14 11:43:54 +0000793source "arch/arm/mach-mmp/Kconfig"
794
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100795source "arch/arm/mach-oxnas/Kconfig"
796
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600797source "arch/arm/mach-qcom/Kconfig"
798
Russell King95b8f202010-01-14 11:43:54 +0000799source "arch/arm/mach-realview/Kconfig"
800
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200801source "arch/arm/mach-rockchip/Kconfig"
802
Russell King95b8f202010-01-14 11:43:54 +0000803source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300804
Rob Herring387798b2012-09-06 13:41:12 -0500805source "arch/arm/mach-socfpga/Kconfig"
806
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100807source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100808
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100809source "arch/arm/mach-sti/Kconfig"
810
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100811source "arch/arm/mach-stm32/Kconfig"
812
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900813source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Ben Dooks431107e2010-01-26 10:11:04 +0900815source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100816
Kukjin Kim170f4e42010-02-24 16:40:44 +0900817source "arch/arm/mach-s5pv210/Kconfig"
818
Kukjin Kim83014572011-11-06 13:54:56 +0900819source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500820source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900821
Russell King882d01f2010-03-02 23:40:15 +0000822source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Maxime Ripard3b526342012-11-08 12:40:16 +0100824source "arch/arm/mach-sunxi/Kconfig"
825
Barry Song156a0992012-08-23 13:41:58 +0800826source "arch/arm/mach-prima2/Kconfig"
827
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100828source "arch/arm/mach-tango/Kconfig"
829
Erik Gillingc5f80062010-01-21 16:53:02 -0800830source "arch/arm/mach-tegra/Kconfig"
831
Russell King95b8f202010-01-14 11:43:54 +0000832source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900834source "arch/arm/mach-uniphier/Kconfig"
835
Russell King95b8f202010-01-14 11:43:54 +0000836source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
838source "arch/arm/mach-versatile/Kconfig"
839
Russell Kingceade892010-02-11 21:44:53 +0000840source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000841source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000842
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300843source "arch/arm/mach-vt8500/Kconfig"
844
wanzongshun7ec80dd2008-12-03 03:55:38 +0100845source "arch/arm/mach-w90x900/Kconfig"
846
Jun Nieacede512015-04-28 17:18:05 +0800847source "arch/arm/mach-zx/Kconfig"
848
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600849source "arch/arm/mach-zynq/Kconfig"
850
Stefan Agner499f1642015-05-21 00:35:44 +0200851# ARMv7-M architecture
852config ARCH_EFM32
853 bool "Energy Micro efm32"
854 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200855 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200856 help
857 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
858 processors.
859
860config ARCH_LPC18XX
861 bool "NXP LPC18xx/LPC43xx"
862 depends on ARM_SINGLE_ARMV7M
863 select ARCH_HAS_RESET_CONTROLLER
864 select ARM_AMBA
865 select CLKSRC_LPC32XX
866 select PINCTRL
867 help
868 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
869 high performance microcontrollers.
870
Vladimir Murzin18471192016-04-25 09:49:13 +0100871config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300872 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100873 depends on ARM_SINGLE_ARMV7M
874 select ARM_AMBA
875 select CLKSRC_MPS2
876 help
877 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
878 with a range of available cores like Cortex-M3/M4/M7.
879
880 Please, note that depends which Application Note is used memory map
881 for the platform may vary, so adjustment of RAM base might be needed.
882
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883# Definitions to make life easier
884config ARCH_ACORN
885 bool
886
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100887config PLAT_IOP
888 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700889 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100890
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400891config PLAT_ORION
892 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100893 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100894 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100895 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200896 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400897
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200898config PLAT_ORION_LEGACY
899 bool
900 select PLAT_ORION
901
Eric Miaobd5ce432009-01-20 12:06:01 +0800902config PLAT_PXA
903 bool
904
Russell Kingf4b8b312010-01-14 12:48:06 +0000905config PLAT_VERSATILE
906 bool
907
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900908source "arch/arm/firmware/Kconfig"
909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910source arch/arm/mm/Kconfig
911
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100912config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100913 bool "Enable iWMMXt support"
914 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
915 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100916 help
917 Enable support for iWMMXt context switching at run time if
918 running on a CPU that supports it.
919
eric miao52108642010-12-13 09:42:34 +0100920config MULTI_IRQ_HANDLER
921 bool
922 help
923 Allow each machine to specify it's own IRQ handler at run time.
924
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100925if !MMU
926source "arch/arm/Kconfig-nommu"
927endif
928
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100929config PJ4B_ERRATA_4742
930 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
931 depends on CPU_PJ4B && MACH_ARMADA_370
932 default y
933 help
934 When coming out of either a Wait for Interrupt (WFI) or a Wait for
935 Event (WFE) IDLE states, a specific timing sensitivity exists between
936 the retiring WFI/WFE instructions and the newly issued subsequent
937 instructions. This sensitivity can result in a CPU hang scenario.
938 Workaround:
939 The software must insert either a Data Synchronization Barrier (DSB)
940 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
941 instruction
942
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100943config ARM_ERRATA_326103
944 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
945 depends on CPU_V6
946 help
947 Executing a SWP instruction to read-only memory does not set bit 11
948 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
949 treat the access as a read, preventing a COW from occurring and
950 causing the faulting task to livelock.
951
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100952config ARM_ERRATA_411920
953 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000954 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100955 help
956 Invalidation of the Instruction Cache operation can
957 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
958 It does not affect the MPCore. This option enables the ARM Ltd.
959 recommended workaround.
960
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100961config ARM_ERRATA_430973
962 bool "ARM errata: Stale prediction on replaced interworking branch"
963 depends on CPU_V7
964 help
965 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100966 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100967 interworking branch is replaced with another code sequence at the
968 same virtual address, whether due to self-modifying code or virtual
969 to physical address re-mapping, Cortex-A8 does not recover from the
970 stale interworking branch prediction. This results in Cortex-A8
971 executing the new code sequence in the incorrect ARM or Thumb state.
972 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
973 and also flushes the branch target cache at every context switch.
974 Note that setting specific bits in the ACTLR register may not be
975 available in non-secure mode.
976
Catalin Marinas855c5512009-04-30 17:06:15 +0100977config ARM_ERRATA_458693
978 bool "ARM errata: Processor deadlock when a false hazard is created"
979 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100980 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100981 help
982 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
983 erratum. For very specific sequences of memory operations, it is
984 possible for a hazard condition intended for a cache line to instead
985 be incorrectly associated with a different cache line. This false
986 hazard might then cause a processor deadlock. The workaround enables
987 the L1 caching of the NEON accesses and disables the PLD instruction
988 in the ACTLR register. Note that setting specific bits in the ACTLR
989 register may not be available in non-secure mode.
990
Catalin Marinas0516e462009-04-30 17:06:20 +0100991config ARM_ERRATA_460075
992 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
993 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100994 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100995 help
996 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
997 erratum. Any asynchronous access to the L2 cache may encounter a
998 situation in which recent store transactions to the L2 cache are lost
999 and overwritten with stale memory contents from external memory. The
1000 workaround disables the write-allocate mode for the L2 cache via the
1001 ACTLR register. Note that setting specific bits in the ACTLR register
1002 may not be available in non-secure mode.
1003
Will Deacon9f050272010-09-14 09:51:43 +01001004config ARM_ERRATA_742230
1005 bool "ARM errata: DMB operation may be faulty"
1006 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001007 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001008 help
1009 This option enables the workaround for the 742230 Cortex-A9
1010 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1011 between two write operations may not ensure the correct visibility
1012 ordering of the two writes. This workaround sets a specific bit in
1013 the diagnostic register of the Cortex-A9 which causes the DMB
1014 instruction to behave as a DSB, ensuring the correct behaviour of
1015 the two writes.
1016
Will Deacona672e992010-09-14 09:53:02 +01001017config ARM_ERRATA_742231
1018 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1019 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001020 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001021 help
1022 This option enables the workaround for the 742231 Cortex-A9
1023 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1024 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1025 accessing some data located in the same cache line, may get corrupted
1026 data due to bad handling of the address hazard when the line gets
1027 replaced from one of the CPUs at the same time as another CPU is
1028 accessing it. This workaround sets specific bits in the diagnostic
1029 register of the Cortex-A9 which reduces the linefill issuing
1030 capabilities of the processor.
1031
Jon Medhurst69155792013-06-07 10:35:35 +01001032config ARM_ERRATA_643719
1033 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1034 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001035 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001036 help
1037 This option enables the workaround for the 643719 Cortex-A9 (prior to
1038 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1039 register returns zero when it should return one. The workaround
1040 corrects this value, ensuring cache maintenance operations which use
1041 it behave as intended and avoiding data corruption.
1042
Will Deaconcdf357f2010-08-05 11:20:51 +01001043config ARM_ERRATA_720789
1044 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001045 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001046 help
1047 This option enables the workaround for the 720789 Cortex-A9 (prior to
1048 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1049 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1050 As a consequence of this erratum, some TLB entries which should be
1051 invalidated are not, resulting in an incoherency in the system page
1052 tables. The workaround changes the TLB flushing routines to invalidate
1053 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001054
1055config ARM_ERRATA_743622
1056 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1057 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001058 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001059 help
1060 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001061 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001062 optimisation in the Cortex-A9 Store Buffer may lead to data
1063 corruption. This workaround sets a specific bit in the diagnostic
1064 register of the Cortex-A9 which disables the Store Buffer
1065 optimisation, preventing the defect from occurring. This has no
1066 visible impact on the overall performance or power consumption of the
1067 processor.
1068
Will Deacon9a27c272011-02-18 16:36:35 +01001069config ARM_ERRATA_751472
1070 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001071 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001072 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001073 help
1074 This option enables the workaround for the 751472 Cortex-A9 (prior
1075 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1076 completion of a following broadcasted operation if the second
1077 operation is received by a CPU before the ICIALLUIS has completed,
1078 potentially leading to corrupted entries in the cache or TLB.
1079
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001080config ARM_ERRATA_754322
1081 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1082 depends on CPU_V7
1083 help
1084 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1085 r3p*) erratum. A speculative memory access may cause a page table walk
1086 which starts prior to an ASID switch but completes afterwards. This
1087 can populate the micro-TLB with a stale entry which may be hit with
1088 the new ASID. This workaround places two dsb instructions in the mm
1089 switching code so that no page table walks can cross the ASID switch.
1090
Will Deacon5dab26a2011-03-04 12:38:54 +01001091config ARM_ERRATA_754327
1092 bool "ARM errata: no automatic Store Buffer drain"
1093 depends on CPU_V7 && SMP
1094 help
1095 This option enables the workaround for the 754327 Cortex-A9 (prior to
1096 r2p0) erratum. The Store Buffer does not have any automatic draining
1097 mechanism and therefore a livelock may occur if an external agent
1098 continuously polls a memory location waiting to observe an update.
1099 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1100 written polling loops from denying visibility of updates to memory.
1101
Catalin Marinas145e10e2011-08-15 11:04:41 +01001102config ARM_ERRATA_364296
1103 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001104 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001105 help
1106 This options enables the workaround for the 364296 ARM1136
1107 r0p2 erratum (possible cache data corruption with
1108 hit-under-miss enabled). It sets the undocumented bit 31 in
1109 the auxiliary control register and the FI bit in the control
1110 register, thus disabling hit-under-miss without putting the
1111 processor into full low interrupt latency mode. ARM11MPCore
1112 is not affected.
1113
Will Deaconf630c1b2011-09-15 11:45:15 +01001114config ARM_ERRATA_764369
1115 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1116 depends on CPU_V7 && SMP
1117 help
1118 This option enables the workaround for erratum 764369
1119 affecting Cortex-A9 MPCore with two or more processors (all
1120 current revisions). Under certain timing circumstances, a data
1121 cache line maintenance operation by MVA targeting an Inner
1122 Shareable memory region may fail to proceed up to either the
1123 Point of Coherency or to the Point of Unification of the
1124 system. This workaround adds a DSB instruction before the
1125 relevant cache maintenance functions and sets a specific bit
1126 in the diagnostic control register of the SCU.
1127
Simon Horman7253b852012-09-28 02:12:45 +01001128config ARM_ERRATA_775420
1129 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1130 depends on CPU_V7
1131 help
1132 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1133 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1134 operation aborts with MMU exception, it might cause the processor
1135 to deadlock. This workaround puts DSB before executing ISB if
1136 an abort may occur on cache maintenance.
1137
Catalin Marinas93dc6882013-03-26 23:35:04 +01001138config ARM_ERRATA_798181
1139 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1140 depends on CPU_V7 && SMP
1141 help
1142 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1143 adequately shooting down all use of the old entries. This
1144 option enables the Linux kernel workaround for this erratum
1145 which sends an IPI to the CPUs that are running the same ASID
1146 as the one being invalidated.
1147
Will Deacon84b65042013-08-20 17:29:55 +01001148config ARM_ERRATA_773022
1149 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1150 depends on CPU_V7
1151 help
1152 This option enables the workaround for the 773022 Cortex-A15
1153 (up to r0p4) erratum. In certain rare sequences of code, the
1154 loop buffer may deliver incorrect instructions. This
1155 workaround disables the loop buffer to avoid the erratum.
1156
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001157config ARM_ERRATA_818325_852422
1158 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1159 depends on CPU_V7
1160 help
1161 This option enables the workaround for:
1162 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1163 instruction might deadlock. Fixed in r0p1.
1164 - Cortex-A12 852422: Execution of a sequence of instructions might
1165 lead to either a data corruption or a CPU deadlock. Not fixed in
1166 any Cortex-A12 cores yet.
1167 This workaround for all both errata involves setting bit[12] of the
1168 Feature Register. This bit disables an optimisation applied to a
1169 sequence of 2 instructions that use opposing condition codes.
1170
Doug Anderson416bcf22016-04-07 00:26:05 +01001171config ARM_ERRATA_821420
1172 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1173 depends on CPU_V7
1174 help
1175 This option enables the workaround for the 821420 Cortex-A12
1176 (all revs) erratum. In very rare timing conditions, a sequence
1177 of VMOV to Core registers instructions, for which the second
1178 one is in the shadow of a branch or abort, can lead to a
1179 deadlock when the VMOV instructions are issued out-of-order.
1180
Doug Anderson9f6f9352016-04-07 00:27:26 +01001181config ARM_ERRATA_825619
1182 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1183 depends on CPU_V7
1184 help
1185 This option enables the workaround for the 825619 Cortex-A12
1186 (all revs) erratum. Within rare timing constraints, executing a
1187 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1188 and Device/Strongly-Ordered loads and stores might cause deadlock
1189
1190config ARM_ERRATA_852421
1191 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1192 depends on CPU_V7
1193 help
1194 This option enables the workaround for the 852421 Cortex-A17
1195 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1196 execution of a DMB ST instruction might fail to properly order
1197 stores from GroupA and stores from GroupB.
1198
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001199config ARM_ERRATA_852423
1200 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1201 depends on CPU_V7
1202 help
1203 This option enables the workaround for:
1204 - Cortex-A17 852423: Execution of a sequence of instructions might
1205 lead to either a data corruption or a CPU deadlock. Not fixed in
1206 any Cortex-A17 cores yet.
1207 This is identical to Cortex-A12 erratum 852422. It is a separate
1208 config option from the A12 erratum due to the way errata are checked
1209 for and handled.
1210
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211endmenu
1212
1213source "arch/arm/common/Kconfig"
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215menu "Bus support"
1216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217config ISA
1218 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 help
1220 Find out whether you have ISA slots on your motherboard. ISA is the
1221 name of a bus system, i.e. the way the CPU talks to the other stuff
1222 inside your box. Other bus systems are PCI, EISA, MicroChannel
1223 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1224 newer boards don't support it. If you have ISA, say Y, otherwise N.
1225
Russell King065909b2006-01-04 15:44:16 +00001226# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227config ISA_DMA
1228 bool
Russell King065909b2006-01-04 15:44:16 +00001229 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
Russell King065909b2006-01-04 15:44:16 +00001231# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001232config ISA_DMA_API
1233 bool
Al Viro5cae8412005-05-04 05:39:22 +01001234
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001236 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 help
1238 Find out whether you have a PCI motherboard. PCI is the name of a
1239 bus system, i.e. the way the CPU talks to the other stuff inside
1240 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1241 VESA. If you have PCI, say Y, otherwise N.
1242
Anton Vorontsov52882172010-04-19 13:20:49 +01001243config PCI_DOMAINS
1244 bool
1245 depends on PCI
1246
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001247config PCI_DOMAINS_GENERIC
1248 def_bool PCI_DOMAINS
1249
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001250config PCI_NANOENGINE
1251 bool "BSE nanoEngine PCI support"
1252 depends on SA1100_NANOENGINE
1253 help
1254 Enable PCI on the BSE nanoEngine board.
1255
Matthew Wilcox36e23592007-07-10 10:54:40 -06001256config PCI_SYSCALL
1257 def_bool PCI
1258
Mike Rapoporta0113a92007-11-25 08:55:34 +01001259config PCI_HOST_ITE8152
1260 bool
1261 depends on PCI && MACH_ARMCORE
1262 default y
1263 select DMABOUNCE
1264
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265source "drivers/pci/Kconfig"
1266
1267source "drivers/pcmcia/Kconfig"
1268
1269endmenu
1270
1271menu "Kernel Features"
1272
Dave Martin3b556582011-12-07 15:38:04 +00001273config HAVE_SMP
1274 bool
1275 help
1276 This option should be selected by machines which have an SMP-
1277 capable CPU.
1278
1279 The only effect of this option is to make the SMP-related
1280 options available to the user for configuration.
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001283 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001284 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001285 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001286 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001287 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001288 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 help
1290 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001291 a system with only one CPU, say N. If you have a system with more
1292 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293
Robert Graffham4a474152014-01-23 15:55:29 -08001294 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001296 you say Y here, the kernel will run on many, but not all,
1297 uniprocessor machines. On a uniprocessor machine, the kernel
1298 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Paul Bolle395cf962011-08-15 02:02:26 +02001300 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001302 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
1304 If you don't know what to do here, say N.
1305
Russell Kingf00ec482010-09-04 10:47:48 +01001306config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001307 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001308 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001309 default y
1310 help
1311 SMP kernels contain instructions which fail on non-SMP processors.
1312 Enabling this option allows the kernel to modify itself to make
1313 these instructions safe. Disabling it allows about 1K of space
1314 savings.
1315
1316 If you don't know what to do here, say Y.
1317
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001318config ARM_CPU_TOPOLOGY
1319 bool "Support cpu topology definition"
1320 depends on SMP && CPU_V7
1321 default y
1322 help
1323 Support ARM cpu topology definition. The MPIDR register defines
1324 affinity between processors which is then used to describe the cpu
1325 topology of an ARM System.
1326
1327config SCHED_MC
1328 bool "Multi-core scheduler support"
1329 depends on ARM_CPU_TOPOLOGY
1330 help
1331 Multi-core scheduler support improves the CPU scheduler's decision
1332 making when dealing with multi-core CPU chips at a cost of slightly
1333 increased overhead in some places. If unsure say N here.
1334
1335config SCHED_SMT
1336 bool "SMT scheduler support"
1337 depends on ARM_CPU_TOPOLOGY
1338 help
1339 Improves the CPU scheduler's decision making when dealing with
1340 MultiThreading at a cost of slightly increased overhead in some
1341 places. If unsure say N here.
1342
Russell Kinga8cbcd92009-05-16 11:51:14 +01001343config HAVE_ARM_SCU
1344 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001345 help
1346 This option enables support for the ARM system coherency unit
1347
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001348config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001349 bool "Architected timer support"
1350 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001351 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001352 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001353 help
1354 This option enables support for the ARM architected timer
1355
Russell Kingf32f4ce2009-05-16 12:14:21 +01001356config HAVE_ARM_TWD
1357 bool
Daniel Lezcanobb0eb052017-05-26 19:34:11 +02001358 select TIMER_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001359 help
1360 This options enables support for the ARM timer and watchdog unit
1361
Nicolas Pitree8db2882012-04-12 02:45:22 -04001362config MCPM
1363 bool "Multi-Cluster Power Management"
1364 depends on CPU_V7 && SMP
1365 help
1366 This option provides the common power management infrastructure
1367 for (multi-)cluster based systems, such as big.LITTLE based
1368 systems.
1369
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001370config MCPM_QUAD_CLUSTER
1371 bool
1372 depends on MCPM
1373 help
1374 To avoid wasting resources unnecessarily, MCPM only supports up
1375 to 2 clusters by default.
1376 Platforms with 3 or 4 clusters that use MCPM must select this
1377 option to allow the additional clusters to be managed.
1378
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001379config BIG_LITTLE
1380 bool "big.LITTLE support (Experimental)"
1381 depends on CPU_V7 && SMP
1382 select MCPM
1383 help
1384 This option enables support selections for the big.LITTLE
1385 system architecture.
1386
1387config BL_SWITCHER
1388 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001389 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001390 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001391 help
1392 The big.LITTLE "switcher" provides the core functionality to
1393 transparently handle transition between a cluster of A15's
1394 and a cluster of A7's in a big.LITTLE system.
1395
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001396config BL_SWITCHER_DUMMY_IF
1397 tristate "Simple big.LITTLE switcher user interface"
1398 depends on BL_SWITCHER && DEBUG_KERNEL
1399 help
1400 This is a simple and dummy char dev interface to control
1401 the big.LITTLE switcher core code. It is meant for
1402 debugging purposes only.
1403
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001404choice
1405 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001406 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001407 default VMSPLIT_3G
1408 help
1409 Select the desired split between kernel and user memory.
1410
1411 If you are not absolutely sure what you are doing, leave this
1412 option alone!
1413
1414 config VMSPLIT_3G
1415 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001416 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001417 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001418 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001419 config VMSPLIT_2G
1420 bool "2G/2G user/kernel split"
1421 config VMSPLIT_1G
1422 bool "1G/3G user/kernel split"
1423endchoice
1424
1425config PAGE_OFFSET
1426 hex
Russell King006fa252014-02-26 19:40:46 +00001427 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001428 default 0x40000000 if VMSPLIT_1G
1429 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001430 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001431 default 0xC0000000
1432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433config NR_CPUS
1434 int "Maximum number of CPUs (2-32)"
1435 range 2 32
1436 depends on SMP
1437 default "4"
1438
Russell Kinga054a812005-11-02 22:24:33 +00001439config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001440 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001441 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001442 help
1443 Say Y here to experiment with turning CPUs off and on. CPUs
1444 can be controlled through /sys/devices/system/cpu.
1445
Will Deacon2bdd4242012-12-12 19:20:52 +00001446config ARM_PSCI
1447 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001448 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001449 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001450 help
1451 Say Y here if you want Linux to communicate with system firmware
1452 implementing the PSCI specification for CPU-centric power
1453 management operations described in ARM document number ARM DEN
1454 0022A ("Power State Coordination Interface System Software on
1455 ARM processors").
1456
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001457# The GPIO number here must be sorted by descending number. In case of
1458# a multiplatform kernel, we just want the highest value required by the
1459# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001460config ARCH_NR_GPIO
1461 int
Marek Vasut139358b2017-05-09 08:20:03 -05001462 default 2048 if ARCH_SOCFPGA
Gregory Fongb35d2e52015-05-28 19:14:10 -07001463 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1464 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001465 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1466 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001467 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001468 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001469 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001470 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001471 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001472 default 0
1473 help
1474 Maximum number of GPIOs in the system.
1475
1476 If unsure, leave the default value.
1477
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001478source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Russell Kingc9218b12013-04-27 23:31:10 +01001480config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001481 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001482 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001483 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001484 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001485
1486choice
Russell King47d84682013-09-10 23:47:55 +01001487 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001488 prompt "Timer frequency"
1489
1490config HZ_100
1491 bool "100 Hz"
1492
1493config HZ_200
1494 bool "200 Hz"
1495
1496config HZ_250
1497 bool "250 Hz"
1498
1499config HZ_300
1500 bool "300 Hz"
1501
1502config HZ_500
1503 bool "500 Hz"
1504
1505config HZ_1000
1506 bool "1000 Hz"
1507
1508endchoice
1509
1510config HZ
1511 int
Russell King47d84682013-09-10 23:47:55 +01001512 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001513 default 100 if HZ_100
1514 default 200 if HZ_200
1515 default 250 if HZ_250
1516 default 300 if HZ_300
1517 default 500 if HZ_500
1518 default 1000
1519
1520config SCHED_HRTICK
1521 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001522
Catalin Marinas16c79652009-07-24 12:33:02 +01001523config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001524 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001525 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001526 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001527 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001528 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001529 help
1530 By enabling this option, the kernel will be compiled in
1531 Thumb-2 mode. A compiler/assembler that understand the unified
1532 ARM-Thumb syntax is needed.
1533
1534 If unsure, say N.
1535
Dave Martin6f685c52011-03-03 11:41:12 +01001536config THUMB2_AVOID_R_ARM_THM_JUMP11
1537 bool "Work around buggy Thumb-2 short branch relocations in gas"
1538 depends on THUMB2_KERNEL && MODULES
1539 default y
1540 help
1541 Various binutils versions can resolve Thumb-2 branches to
1542 locally-defined, preemptible global symbols as short-range "b.n"
1543 branch instructions.
1544
1545 This is a problem, because there's no guarantee the final
1546 destination of the symbol, or any candidate locations for a
1547 trampoline, are within range of the branch. For this reason, the
1548 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1549 relocation in modules at all, and it makes little sense to add
1550 support.
1551
1552 The symptom is that the kernel fails with an "unsupported
1553 relocation" error when loading some modules.
1554
1555 Until fixed tools are available, passing
1556 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1557 code which hits this problem, at the cost of a bit of extra runtime
1558 stack usage in some cases.
1559
1560 The problem is described in more detail at:
1561 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1562
1563 Only Thumb-2 kernels are affected.
1564
1565 Unless you are sure your tools don't have this problem, say Y.
1566
Catalin Marinas0becb082009-07-24 12:32:53 +01001567config ARM_ASM_UNIFIED
1568 bool
1569
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001570config ARM_PATCH_IDIV
1571 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1572 depends on CPU_32v7 && !XIP_KERNEL
1573 default y
1574 help
1575 The ARM compiler inserts calls to __aeabi_idiv() and
1576 __aeabi_uidiv() when it needs to perform division on signed
1577 and unsigned integers. Some v7 CPUs have support for the sdiv
1578 and udiv instructions that can be used to implement those
1579 functions.
1580
1581 Enabling this option allows the kernel to modify itself to
1582 replace the first two instructions of these library functions
1583 with the sdiv or udiv plus "bx lr" instructions when the CPU
1584 it is running on supports them. Typically this will be faster
1585 and less power intensive than running the original library
1586 code to do integer division.
1587
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001588config AEABI
Russell King49460972017-06-14 10:25:18 +01001589 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
1590 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001591 help
1592 This option allows for the kernel to be compiled using the latest
1593 ARM ABI (aka EABI). This is only useful if you are using a user
1594 space environment that is also compiled with EABI.
1595
1596 Since there are major incompatibilities between the legacy ABI and
1597 EABI, especially with regard to structure member alignment, this
1598 option also changes the kernel syscall calling convention to
1599 disambiguate both ABIs and allow for backward compatibility support
1600 (selected with CONFIG_OABI_COMPAT).
1601
1602 To use this you need GCC version 4.0.0 or later.
1603
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001604config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001605 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001606 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001607 help
1608 This option preserves the old syscall interface along with the
1609 new (ARM EABI) one. It also provides a compatibility layer to
1610 intercept syscalls that have structure arguments which layout
1611 in memory differs between the legacy ABI and the new ARM EABI
1612 (only for non "thumb" binaries). This option adds a tiny
1613 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001614
1615 The seccomp filter system will not be available when this is
1616 selected, since there is no way yet to sensibly distinguish
1617 between calling conventions during filtering.
1618
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001619 If you know you'll be using only pure EABI user space then you
1620 can say N here. If this option is not selected and you attempt
1621 to execute a legacy ABI binary then the result will be
1622 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001623 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001624
Mel Gormaneb335752009-05-13 17:34:48 +01001625config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001626 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001627
Russell King05944d72006-11-30 20:43:51 +00001628config ARCH_SPARSEMEM_ENABLE
1629 bool
1630
Russell King07a2f732008-10-01 21:39:58 +01001631config ARCH_SPARSEMEM_DEFAULT
1632 def_bool ARCH_SPARSEMEM_ENABLE
1633
Russell King05944d72006-11-30 20:43:51 +00001634config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001635 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001636
Will Deacon7b7bf492011-05-19 13:21:14 +01001637config HAVE_ARCH_PFN_VALID
1638 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1639
Kirill A. Shutemove5855132017-06-06 14:31:20 +03001640config HAVE_GENERIC_GUP
Steve Capperb8cd51a2014-10-09 15:29:20 -07001641 def_bool y
1642 depends on ARM_LPAE
1643
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001644config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001645 bool "High Memory Support"
1646 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001647 help
1648 The address space of ARM processors is only 4 Gigabytes large
1649 and it has to accommodate user address space, kernel address
1650 space as well as some memory mapped IO. That means that, if you
1651 have a large amount of physical memory and/or IO, not all of the
1652 memory can be "permanently mapped" by the kernel. The physical
1653 memory that is not permanently mapped is called "high memory".
1654
1655 Depending on the selected kernel/user memory split, minimum
1656 vmalloc space and actual amount of RAM, you may not need this
1657 option which should result in a slightly faster kernel.
1658
1659 If unsure, say n.
1660
Russell King65cec8e2009-08-17 20:02:06 +01001661config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001662 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001663 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001664 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001665 help
1666 The VM uses one page of physical memory for each page table.
1667 For systems with a lot of processes, this can use a lot of
1668 precious low memory, eventually leading to low memory being
1669 consumed by page tables. Setting this option will allow
1670 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001671
Russell Kinga5e090a2015-08-19 20:40:41 +01001672config CPU_SW_DOMAIN_PAN
1673 bool "Enable use of CPU domains to implement privileged no-access"
1674 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001675 default y
1676 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001677 Increase kernel security by ensuring that normal kernel accesses
1678 are unable to access userspace addresses. This can help prevent
1679 use-after-free bugs becoming an exploitable privilege escalation
1680 by ensuring that magic values (such as LIST_POISON) will always
1681 fault when dereferenced.
1682
1683 CPUs with low-vector mappings use a best-efforts implementation.
1684 Their lower 1MB needs to remain accessible for the vectors, but
1685 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
1687config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001688 def_bool y
1689 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001690
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001691config SYS_SUPPORTS_HUGETLBFS
1692 def_bool y
1693 depends on ARM_LPAE
1694
Catalin Marinas8d962502012-07-25 14:39:26 +01001695config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1696 def_bool y
1697 depends on ARM_LPAE
1698
Steven Capper4bfab202013-07-26 14:58:22 +01001699config ARCH_WANT_GENERAL_HUGETLB
1700 def_bool y
1701
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001702config ARM_MODULE_PLTS
1703 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1704 depends on MODULES
1705 help
1706 Allocate PLTs when loading modules so that jumps and calls whose
1707 targets are too far away for their relative offsets to be encoded
1708 in the instructions themselves can be bounced via veneers in the
1709 module's PLT. This allows modules to be allocated in the generic
1710 vmalloc area after the dedicated module memory area has been
1711 exhausted. The modules will use slightly more memory, but after
1712 rounding up to page size, the actual memory footprint is usually
1713 the same.
1714
1715 Say y if you are getting out of memory errors while loading modules
1716
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717source "mm/Kconfig"
1718
Magnus Dammc1b2d972010-07-05 10:00:11 +01001719config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001720 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001721 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001722 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001723 default "11"
1724 help
1725 The kernel memory allocator divides physically contiguous memory
1726 blocks into "zones", where each zone is a power of two number of
1727 pages. This option selects the largest power of two that the kernel
1728 keeps in the memory allocator. If you need to allocate very large
1729 blocks of physically contiguous memory, then you may need to
1730 increase this value.
1731
1732 This config option is actually maximum order plus one. For example,
1733 a value of 11 means that the largest free memory block is 2^10 pages.
1734
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735config ALIGNMENT_TRAP
1736 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001737 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001739 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001741 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1743 address divisible by 4. On 32-bit ARM processors, these non-aligned
1744 fetch/store instructions will be emulated in software if you say
1745 here, which has a severe performance impact. This is necessary for
1746 correct operation of some network protocols. With an IP-only
1747 configuration it is safe to say N, otherwise say Y.
1748
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001749config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001750 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1751 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001752 default y if CPU_FEROCEON
1753 help
1754 Implement faster copy_to_user and clear_user methods for CPU
1755 cores where a 8-word STM instruction give significantly higher
1756 memory write throughput than a sequence of individual 32bit stores.
1757
1758 A possible side effect is a slight increase in scheduling latency
1759 between threads sharing the same address space if they invoke
1760 such copy operations with large buffers.
1761
1762 However, if the CPU data cache is using a write-allocate mode,
1763 this option is unlikely to provide any performance gain.
1764
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001765config SECCOMP
1766 bool
1767 prompt "Enable seccomp to safely compute untrusted bytecode"
1768 ---help---
1769 This kernel feature is useful for number crunching applications
1770 that may need to compute untrusted bytecode during their
1771 execution. By using pipes or other transports made available to
1772 the process as file descriptors supporting the read/write
1773 syscalls, it's possible to isolate those applications in
1774 their own address space using seccomp. Once seccomp is
1775 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1776 and the task is only allowed to execute a few safe syscalls
1777 defined by each seccomp mode.
1778
Stefano Stabellini06e62952013-10-15 15:47:14 +00001779config SWIOTLB
1780 def_bool y
1781
1782config IOMMU_HELPER
1783 def_bool SWIOTLB
1784
Stefano Stabellini02c24332015-11-23 10:32:57 +00001785config PARAVIRT
1786 bool "Enable paravirtualization code"
1787 help
1788 This changes the kernel so it can modify itself when it is run
1789 under a hypervisor, potentially improving performance significantly
1790 over full virtualization.
1791
1792config PARAVIRT_TIME_ACCOUNTING
1793 bool "Paravirtual steal time accounting"
1794 select PARAVIRT
1795 default n
1796 help
1797 Select this option to enable fine granularity task steal time
1798 accounting. Time spent executing other tasks in parallel with
1799 the current vCPU is discounted from the vCPU power. To account for
1800 that, there can be a small performance impact.
1801
1802 If in doubt, say N here.
1803
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001804config XEN_DOM0
1805 def_bool y
1806 depends on XEN
1807
1808config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001809 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001810 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001811 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001812 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001813 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001814 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001815 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001816 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001817 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001818 help
1819 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1820
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821endmenu
1822
1823menu "Boot options"
1824
Grant Likely9eb8f672011-04-28 14:27:20 -06001825config USE_OF
1826 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001827 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001828 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001829 help
1830 Include support for flattened device tree machine descriptions.
1831
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001832config ATAGS
1833 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1834 default y
1835 help
1836 This is the traditional way of passing data to the kernel at boot
1837 time. If you are solely relying on the flattened device tree (or
1838 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1839 to remove ATAGS support from your kernel binary. If unsure,
1840 leave this to y.
1841
1842config DEPRECATED_PARAM_STRUCT
1843 bool "Provide old way to pass kernel parameters"
1844 depends on ATAGS
1845 help
1846 This was deprecated in 2001 and announced to live on for 5 years.
1847 Some old boot loaders still use this way.
1848
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849# Compressed boot loader in ROM. Yes, we really want to ask about
1850# TEXT and BSS so we preserve their values in the config files.
1851config ZBOOT_ROM_TEXT
1852 hex "Compressed ROM boot loader base address"
1853 default "0"
1854 help
1855 The physical address at which the ROM-able zImage is to be
1856 placed in the target. Platforms which normally make use of
1857 ROM-able zImage formats normally set this to a suitable
1858 value in their defconfig file.
1859
1860 If ZBOOT_ROM is not enabled, this has no effect.
1861
1862config ZBOOT_ROM_BSS
1863 hex "Compressed ROM boot loader BSS address"
1864 default "0"
1865 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001866 The base address of an area of read/write memory in the target
1867 for the ROM-able zImage which must be available while the
1868 decompressor is running. It must be large enough to hold the
1869 entire decompressed kernel plus an additional 128 KiB.
1870 Platforms which normally make use of ROM-able zImage formats
1871 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
1873 If ZBOOT_ROM is not enabled, this has no effect.
1874
1875config ZBOOT_ROM
1876 bool "Compressed boot loader in ROM/flash"
1877 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001878 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 help
1880 Say Y here if you intend to execute your compressed kernel image
1881 (zImage) directly from ROM or flash. If unsure, say N.
1882
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001883config ARM_APPENDED_DTB
1884 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001885 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001886 help
1887 With this option, the boot code will look for a device tree binary
1888 (DTB) appended to zImage
1889 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1890
1891 This is meant as a backward compatibility convenience for those
1892 systems with a bootloader that can't be upgraded to accommodate
1893 the documented boot protocol using a device tree.
1894
1895 Beware that there is very little in terms of protection against
1896 this option being confused by leftover garbage in memory that might
1897 look like a DTB header after a reboot if no actual DTB is appended
1898 to zImage. Do not leave this option active in a production kernel
1899 if you don't intend to always append a DTB. Proper passing of the
1900 location into r2 of a bootloader provided DTB is always preferable
1901 to this option.
1902
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001903config ARM_ATAG_DTB_COMPAT
1904 bool "Supplement the appended DTB with traditional ATAG information"
1905 depends on ARM_APPENDED_DTB
1906 help
1907 Some old bootloaders can't be updated to a DTB capable one, yet
1908 they provide ATAGs with memory configuration, the ramdisk address,
1909 the kernel cmdline string, etc. Such information is dynamically
1910 provided by the bootloader and can't always be stored in a static
1911 DTB. To allow a device tree enabled kernel to be used with such
1912 bootloaders, this option allows zImage to extract the information
1913 from the ATAG list and store it at run time into the appended DTB.
1914
Genoud Richardd0f34a12012-06-26 16:37:59 +01001915choice
1916 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1917 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1918
1919config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1920 bool "Use bootloader kernel arguments if available"
1921 help
1922 Uses the command-line options passed by the boot loader instead of
1923 the device tree bootargs property. If the boot loader doesn't provide
1924 any, the device tree bootargs property will be used.
1925
1926config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1927 bool "Extend with bootloader kernel arguments"
1928 help
1929 The command-line arguments provided by the boot loader will be
1930 appended to the the device tree bootargs property.
1931
1932endchoice
1933
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934config CMDLINE
1935 string "Default kernel command string"
1936 default ""
1937 help
1938 On some architectures (EBSA110 and CATS), there is currently no way
1939 for the boot loader to pass arguments to the kernel. For these
1940 architectures, you should supply some command-line options at build
1941 time by entering them here. As a minimum, you should specify the
1942 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1943
Victor Boivie4394c122011-05-04 17:07:55 +01001944choice
1945 prompt "Kernel command line type" if CMDLINE != ""
1946 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001947 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001948
1949config CMDLINE_FROM_BOOTLOADER
1950 bool "Use bootloader kernel arguments if available"
1951 help
1952 Uses the command-line options passed by the boot loader. If
1953 the boot loader doesn't provide any, the default kernel command
1954 string provided in CMDLINE will be used.
1955
1956config CMDLINE_EXTEND
1957 bool "Extend bootloader kernel arguments"
1958 help
1959 The command-line arguments provided by the boot loader will be
1960 appended to the default kernel command string.
1961
Alexander Holler92d20402010-02-16 19:04:53 +01001962config CMDLINE_FORCE
1963 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001964 help
1965 Always use the default kernel command string, even if the boot
1966 loader passes other arguments to the kernel.
1967 This is useful if you cannot or don't want to change the
1968 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001969endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001970
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971config XIP_KERNEL
1972 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001973 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 help
1975 Execute-In-Place allows the kernel to run from non-volatile storage
1976 directly addressable by the CPU, such as NOR flash. This saves RAM
1977 space since the text section of the kernel is not loaded from flash
1978 to RAM. Read-write sections, such as the data section and stack,
1979 are still copied to RAM. The XIP kernel is not compressed since
1980 it has to run directly from flash, so it will take more space to
1981 store it. The flash address used to link the kernel object files,
1982 and for storing it, is configuration dependent. Therefore, if you
1983 say Y here, you must know the proper physical address where to
1984 store the kernel image depending on your own flash memory usage.
1985
1986 Also note that the make target becomes "make xipImage" rather than
1987 "make zImage" or "make Image". The final kernel binary to put in
1988 ROM memory will be arch/arm/boot/xipImage.
1989
1990 If unsure, say N.
1991
1992config XIP_PHYS_ADDR
1993 hex "XIP Kernel Physical Location"
1994 depends on XIP_KERNEL
1995 default "0x00080000"
1996 help
1997 This is the physical address in your flash memory the kernel will
1998 be linked for and stored to. This address is dependent on your
1999 own flash usage.
2000
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04002001config XIP_DEFLATED_DATA
2002 bool "Store kernel .data section compressed in ROM"
2003 depends on XIP_KERNEL
2004 select ZLIB_INFLATE
2005 help
2006 Before the kernel is actually executed, its .data section has to be
2007 copied to RAM from ROM. This option allows for storing that data
2008 in compressed form and decompressed to RAM rather than merely being
2009 copied, saving some precious ROM space. A possible drawback is a
2010 slightly longer boot delay.
2011
Richard Purdiec587e4a2007-02-06 21:29:00 +01002012config KEXEC
2013 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002014 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002015 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002016 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002017 help
2018 kexec is a system call that implements the ability to shutdown your
2019 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002020 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002021 you can start any kernel with it, not just Linux.
2022
2023 It is an ongoing process to be certain the hardware in a machine
2024 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002025 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002026
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002027config ATAGS_PROC
2028 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002029 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002030 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002031 help
2032 Should the atags used to boot the kernel be exported in an "atags"
2033 file in procfs. Useful with kexec.
2034
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002035config CRASH_DUMP
2036 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002037 help
2038 Generate crash dump after being started by kexec. This should
2039 be normally only set in special crash dump kernels which are
2040 loaded in the main kernel with kexec-tools into a specially
2041 reserved region and then later executed after a crash by
2042 kdump/kexec. The crash dump kernel must be compiled to a
2043 memory address not used by the main kernel
2044
2045 For more details see Documentation/kdump/kdump.txt
2046
Eric Miaoe69edc792010-07-05 15:56:50 +02002047config AUTO_ZRELADDR
2048 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002049 help
2050 ZRELADDR is the physical address where the decompressed kernel
2051 image will be placed. If AUTO_ZRELADDR is selected, the address
2052 will be determined at run-time by masking the current IP with
2053 0xf8000000. This assumes the zImage being placed in the first 128MB
2054 from start of memory.
2055
Roy Franz81a0bc32015-09-23 20:17:54 -07002056config EFI_STUB
2057 bool
2058
2059config EFI
2060 bool "UEFI runtime support"
2061 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2062 select UCS2_STRING
2063 select EFI_PARAMS_FROM_FDT
2064 select EFI_STUB
2065 select EFI_ARMSTUB
2066 select EFI_RUNTIME_WRAPPERS
2067 ---help---
2068 This option provides support for runtime services provided
2069 by UEFI firmware (such as non-volatile variables, realtime
2070 clock, and platform reset). A UEFI stub is also provided to
2071 allow the kernel to be booted as an EFI application. This
2072 is only useful for kernels that may run on systems that have
2073 UEFI firmware.
2074
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00002075config DMI
2076 bool "Enable support for SMBIOS (DMI) tables"
2077 depends on EFI
2078 default y
2079 help
2080 This enables SMBIOS/DMI feature for systems.
2081
2082 This option is only useful on systems that have UEFI firmware.
2083 However, even with this option, the resultant kernel should
2084 continue to boot on existing non-UEFI platforms.
2085
2086 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2087 i.e., the the practice of identifying the platform via DMI to
2088 decide whether certain workarounds for buggy hardware and/or
2089 firmware need to be enabled. This would require the DMI subsystem
2090 to be enabled much earlier than we do on ARM, which is non-trivial.
2091
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092endmenu
2093
Russell Kingac9d7ef2008-08-18 17:26:00 +01002094menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097
Russell Kingac9d7ef2008-08-18 17:26:00 +01002098source "drivers/cpuidle/Kconfig"
2099
2100endmenu
2101
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102menu "Floating point emulation"
2103
2104comment "At least one emulation must be selected"
2105
2106config FPE_NWFPE
2107 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002108 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 ---help---
2110 Say Y to include the NWFPE floating point emulator in the kernel.
2111 This is necessary to run most binaries. Linux does not currently
2112 support floating point hardware so you need to say Y here even if
2113 your machine has an FPA or floating point co-processor podule.
2114
2115 You may say N here if you are going to load the Acorn FPEmulator
2116 early in the bootup.
2117
2118config FPE_NWFPE_XP
2119 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002120 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 help
2122 Say Y to include 80-bit support in the kernel floating-point
2123 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2124 Note that gcc does not generate 80-bit operations by default,
2125 so in most cases this option only enlarges the size of the
2126 floating point emulator without any good reason.
2127
2128 You almost surely want to say N here.
2129
2130config FPE_FASTFPE
2131 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002132 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 ---help---
2134 Say Y here to include the FAST floating point emulator in the kernel.
2135 This is an experimental much faster emulator which now also has full
2136 precision for the mantissa. It does not support any exceptions.
2137 It is very simple, and approximately 3-6 times faster than NWFPE.
2138
2139 It should be sufficient for most programs. It may be not suitable
2140 for scientific calculations, but you have to check this for yourself.
2141 If you do not feel you need a faster FP emulation you should better
2142 choose NWFPE.
2143
2144config VFP
2145 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002146 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 help
2148 Say Y to include VFP support code in the kernel. This is needed
2149 if your hardware includes a VFP unit.
2150
2151 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2152 release notes and additional status information.
2153
2154 Say N if your target does not have VFP hardware.
2155
Catalin Marinas25ebee02007-09-25 15:22:24 +01002156config VFPv3
2157 bool
2158 depends on VFP
2159 default y if CPU_V7
2160
Catalin Marinasb5872db2008-01-10 19:16:17 +01002161config NEON
2162 bool "Advanced SIMD (NEON) Extension support"
2163 depends on VFPv3 && CPU_V7
2164 help
2165 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2166 Extension.
2167
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002168config KERNEL_MODE_NEON
2169 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002170 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002171 help
2172 Say Y to include support for NEON in kernel mode.
2173
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174endmenu
2175
2176menu "Userspace binary formats"
2177
2178source "fs/Kconfig.binfmt"
2179
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180endmenu
2181
2182menu "Power management options"
2183
Russell Kingeceab4a2005-11-15 11:31:41 +00002184source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185
Johannes Bergf4cb5702007-12-08 02:14:00 +01002186config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002187 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002188 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002189 def_bool y
2190
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002191config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002192 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002193 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002194
Sebastian Capella603fb422014-03-25 01:20:29 +01002195config ARCH_HIBERNATION_POSSIBLE
2196 bool
2197 depends on MMU
2198 default y if ARCH_SUSPEND_POSSIBLE
2199
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200endmenu
2201
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002202source "net/Kconfig"
2203
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002204source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205
Kumar Gala916f7432015-02-26 15:49:09 -06002206source "drivers/firmware/Kconfig"
2207
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208source "fs/Kconfig"
2209
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210source "arch/arm/Kconfig.debug"
2211
2212source "security/Kconfig"
2213
2214source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002215if CRYPTO
2216source "arch/arm/crypto/Kconfig"
2217endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218
2219source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002220
2221source "arch/arm/kvm/Kconfig"