blob: 8990057e384c409125c4dd8e65815a8a7aa9aced [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
Jesse Barnes585fb112008-07-29 11:54:06 -070030/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020033 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070035 */
36#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100037#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Zhenyu Wang14bc4902009-11-11 01:25:25 +080038
Jesse Barnes585fb112008-07-29 11:54:06 -070039/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070042#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070043#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080047#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070048#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070053#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070072#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070073
74/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070075#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -070080
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070081#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
82#define GEN6_MBC_SNPCR_SHIFT 21
83#define GEN6_MBC_SNPCR_MASK (3<<21)
84#define GEN6_MBC_SNPCR_MAX (0<<21)
85#define GEN6_MBC_SNPCR_MED (1<<21)
86#define GEN6_MBC_SNPCR_LOW (2<<21)
87#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
88
Eric Anholtcff458c2010-11-18 09:31:14 +080089#define GEN6_GDRST 0x941c
90#define GEN6_GRDOM_FULL (1 << 0)
91#define GEN6_GRDOM_RENDER (1 << 1)
92#define GEN6_GRDOM_MEDIA (1 << 2)
93#define GEN6_GRDOM_BLT (1 << 3)
94
Jesse Barnes585fb112008-07-29 11:54:06 -070095/* VGA stuff */
96
97#define VGA_ST01_MDA 0x3ba
98#define VGA_ST01_CGA 0x3da
99
100#define VGA_MSR_WRITE 0x3c2
101#define VGA_MSR_READ 0x3cc
102#define VGA_MSR_MEM_EN (1<<1)
103#define VGA_MSR_CGA_MODE (1<<0)
104
105#define VGA_SR_INDEX 0x3c4
106#define VGA_SR_DATA 0x3c5
107
108#define VGA_AR_INDEX 0x3c0
109#define VGA_AR_VID_EN (1<<5)
110#define VGA_AR_DATA_WRITE 0x3c0
111#define VGA_AR_DATA_READ 0x3c1
112
113#define VGA_GR_INDEX 0x3ce
114#define VGA_GR_DATA 0x3cf
115/* GR05 */
116#define VGA_GR_MEM_READ_MODE_SHIFT 3
117#define VGA_GR_MEM_READ_MODE_PLANE 1
118/* GR06 */
119#define VGA_GR_MEM_MODE_MASK 0xc
120#define VGA_GR_MEM_MODE_SHIFT 2
121#define VGA_GR_MEM_A0000_AFFFF 0
122#define VGA_GR_MEM_A0000_BFFFF 1
123#define VGA_GR_MEM_B0000_B7FFF 2
124#define VGA_GR_MEM_B0000_BFFFF 3
125
126#define VGA_DACMASK 0x3c6
127#define VGA_DACRX 0x3c7
128#define VGA_DACWX 0x3c8
129#define VGA_DACDATA 0x3c9
130
131#define VGA_CR_INDEX_MDA 0x3b4
132#define VGA_CR_DATA_MDA 0x3b5
133#define VGA_CR_INDEX_CGA 0x3d4
134#define VGA_CR_DATA_CGA 0x3d5
135
136/*
137 * Memory interface instructions used by the kernel
138 */
139#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
140
141#define MI_NOOP MI_INSTR(0, 0)
142#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
143#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200144#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700145#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
146#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
147#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
148#define MI_FLUSH MI_INSTR(0x04, 0)
149#define MI_READ_FLUSH (1 << 0)
150#define MI_EXE_FLUSH (1 << 1)
151#define MI_NO_WRITE_FLUSH (1 << 2)
152#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
153#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800154#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700155#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800156#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
157#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700158#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400159#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200160#define MI_OVERLAY_CONTINUE (0x0<<21)
161#define MI_OVERLAY_ON (0x1<<21)
162#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700163#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500164#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700165#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500166#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800167#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
168#define MI_MM_SPACE_GTT (1<<8)
169#define MI_MM_SPACE_PHYSICAL (0<<8)
170#define MI_SAVE_EXT_STATE_EN (1<<3)
171#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800172#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800173#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700174#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
175#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
176#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
177#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000178/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
179 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
180 * simply ignores the register load under certain conditions.
181 * - One can actually load arbitrary many arbitrary registers: Simply issue x
182 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
183 */
184#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000185#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
186#define MI_INVALIDATE_TLB (1<<18)
187#define MI_INVALIDATE_BSD (1<<7)
Jesse Barnes585fb112008-07-29 11:54:06 -0700188#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
189#define MI_BATCH_NON_SECURE (1)
190#define MI_BATCH_NON_SECURE_I965 (1<<8)
191#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000192#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
193#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
194#define MI_SEMAPHORE_UPDATE (1<<21)
195#define MI_SEMAPHORE_COMPARE (1<<20)
196#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700197#define MI_SEMAPHORE_SYNC_RV (2<<16)
198#define MI_SEMAPHORE_SYNC_RB (0<<16)
199#define MI_SEMAPHORE_SYNC_VR (0<<16)
200#define MI_SEMAPHORE_SYNC_VB (2<<16)
201#define MI_SEMAPHORE_SYNC_BR (2<<16)
202#define MI_SEMAPHORE_SYNC_BV (0<<16)
203#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700204/*
205 * 3D instructions used by the kernel
206 */
207#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
208
209#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
210#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
211#define SC_UPDATE_SCISSOR (0x1<<1)
212#define SC_ENABLE_MASK (0x1<<0)
213#define SC_ENABLE (0x1<<0)
214#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
215#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
216#define SCI_YMIN_MASK (0xffff<<16)
217#define SCI_XMIN_MASK (0xffff<<0)
218#define SCI_YMAX_MASK (0xffff<<16)
219#define SCI_XMAX_MASK (0xffff<<0)
220#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
221#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
222#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
223#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
224#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
225#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
226#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
227#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
228#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
229#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
230#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
231#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
232#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
233#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
234#define BLT_DEPTH_8 (0<<24)
235#define BLT_DEPTH_16_565 (1<<24)
236#define BLT_DEPTH_16_1555 (2<<24)
237#define BLT_DEPTH_32 (3<<24)
238#define BLT_ROP_GXCOPY (0xcc<<16)
239#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
240#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
241#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
242#define ASYNC_FLIP (1<<22)
243#define DISPLAY_PLANE_A (0<<20)
244#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200245#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200246#define PIPE_CONTROL_CS_STALL (1<<20)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200247#define PIPE_CONTROL_QW_WRITE (1<<14)
248#define PIPE_CONTROL_DEPTH_STALL (1<<13)
249#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200250#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200251#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
252#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
253#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
254#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200255#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
256#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
257#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200258#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200259#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700260#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700261
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100262
263/*
264 * Reset registers
265 */
266#define DEBUG_RESET_I830 0x6070
267#define DEBUG_RESET_FULL (1<<7)
268#define DEBUG_RESET_RENDER (1<<8)
269#define DEBUG_RESET_DISPLAY (1<<9)
270
271
Jesse Barnes585fb112008-07-29 11:54:06 -0700272/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800273 * Fence registers
274 */
275#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700276#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800277#define I830_FENCE_START_MASK 0x07f80000
278#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800279#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800280#define I830_FENCE_PITCH_SHIFT 4
281#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200282#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700283#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200284#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800285
286#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800287#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800288
289#define FENCE_REG_965_0 0x03000
290#define I965_FENCE_PITCH_SHIFT 2
291#define I965_FENCE_TILING_Y_SHIFT 1
292#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200293#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800294
Eric Anholt4e901fd2009-10-26 16:44:17 -0700295#define FENCE_REG_SANDYBRIDGE_0 0x100000
296#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
297
Jesse Barnesde151cf2008-11-12 10:03:55 -0800298/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700299 * Instruction and interrupt control regs
300 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200302#define RENDER_RING_BASE 0x02000
303#define BSD_RING_BASE 0x04000
304#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100305#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200306#define RING_TAIL(base) ((base)+0x30)
307#define RING_HEAD(base) ((base)+0x34)
308#define RING_START(base) ((base)+0x38)
309#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000310#define RING_SYNC_0(base) ((base)+0x40)
311#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700312#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
313#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
314#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
315#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
316#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
317#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000318#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200319#define RING_HWS_PGA(base) ((base)+0x80)
320#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Eric Anholt45930102011-05-06 17:12:35 -0700321#define RENDER_HWS_PGA_GEN7 (0x04080)
322#define BSD_HWS_PGA_GEN7 (0x04180)
323#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200324#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000325#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000326#define RING_IMR(base) ((base)+0xa8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700327#define TAIL_ADDR 0x001FFFF8
328#define HEAD_WRAP_COUNT 0xFFE00000
329#define HEAD_WRAP_ONE 0x00200000
330#define HEAD_ADDR 0x001FFFFC
331#define RING_NR_PAGES 0x001FF000
332#define RING_REPORT_MASK 0x00000006
333#define RING_REPORT_64K 0x00000002
334#define RING_REPORT_128K 0x00000004
335#define RING_NO_REPORT 0x00000000
336#define RING_VALID_MASK 0x00000001
337#define RING_VALID 0x00000001
338#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100339#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
340#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000341#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000342#if 0
343#define PRB0_TAIL 0x02030
344#define PRB0_HEAD 0x02034
345#define PRB0_START 0x02038
346#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700347#define PRB1_TAIL 0x02040 /* 915+ only */
348#define PRB1_HEAD 0x02044 /* 915+ only */
349#define PRB1_START 0x02048 /* 915+ only */
350#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000351#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700352#define IPEIR_I965 0x02064
353#define IPEHR_I965 0x02068
354#define INSTDONE_I965 0x0206c
355#define INSTPS 0x02070 /* 965+ only */
356#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700357#define ACTHD_I965 0x02074
358#define HWS_PGA 0x02080
359#define HWS_ADDRESS_MASK 0xfffff000
360#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700361#define PWRCTXA 0x2088 /* 965GM+ only */
362#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700363#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700364#define IPEHR 0x0208c
365#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700366#define NOPID 0x02094
367#define HWSTAM 0x02098
Chris Wilsonadd354d2010-10-29 19:00:51 +0100368#define VCS_INSTDONE 0x1206C
369#define VCS_IPEIR 0x12064
370#define VCS_IPEHR 0x12068
371#define VCS_ACTHD 0x12074
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100372#define BCS_INSTDONE 0x2206C
373#define BCS_IPEIR 0x22064
374#define BCS_IPEHR 0x22068
375#define BCS_ACTHD 0x22074
Eric Anholt71cf39b2010-03-08 23:41:55 -0800376
Chris Wilsonf4068392010-10-27 20:36:41 +0100377#define ERROR_GEN6 0x040a0
378
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700379/* GM45+ chicken bits -- debug workaround bits that may be required
380 * for various sorts of correct behavior. The top 16 bits of each are
381 * the enables for writing to the corresponding low bit.
382 */
383#define _3D_CHICKEN 0x02084
384#define _3D_CHICKEN2 0x0208c
385/* Disables pipelining of read flushes past the SF-WIZ interface.
386 * Required on all Ironlake steppings according to the B-Spec, but the
387 * particular danger of not doing so is not specified.
388 */
389# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
390#define _3D_CHICKEN3 0x02090
391
Eric Anholt71cf39b2010-03-08 23:41:55 -0800392#define MI_MODE 0x0209c
393# define VS_TIMER_DISPATCH (1 << 6)
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800394# define MI_FLUSH_ENABLE (1 << 11)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800395
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000396#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700397#define GFX_MODE_GEN7 0x0229c
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000398#define GFX_RUN_LIST_ENABLE (1<<15)
399#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
400#define GFX_SURFACE_FAULT_ENABLE (1<<12)
401#define GFX_REPLAY_MODE (1<<11)
402#define GFX_PSMI_GRANULARITY (1<<10)
403#define GFX_PPGTT_ENABLE (1<<9)
404
Jesse Barnesb095cd02011-08-12 15:28:32 -0700405#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
406#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
407
Jesse Barnes585fb112008-07-29 11:54:06 -0700408#define SCPD0 0x0209c /* 915+ only */
409#define IER 0x020a0
410#define IIR 0x020a4
411#define IMR 0x020a8
412#define ISR 0x020ac
413#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
414#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
415#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800416#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700417#define I915_HWB_OOM_INTERRUPT (1<<13)
418#define I915_SYNC_STATUS_INTERRUPT (1<<12)
419#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
420#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
421#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
422#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
423#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
424#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
425#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
426#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
427#define I915_DEBUG_INTERRUPT (1<<2)
428#define I915_USER_INTERRUPT (1<<1)
429#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800430#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700431#define EIR 0x020b0
432#define EMR 0x020b4
433#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700434#define GM45_ERROR_PAGE_TABLE (1<<5)
435#define GM45_ERROR_MEM_PRIV (1<<4)
436#define I915_ERROR_PAGE_TABLE (1<<4)
437#define GM45_ERROR_CP_PRIV (1<<3)
438#define I915_ERROR_MEMORY_REFRESH (1<<1)
439#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700440#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800441#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000442#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
443 will not assert AGPBUSY# and will only
444 be delivered when out of C3. */
Jesse Barnes585fb112008-07-29 11:54:06 -0700445#define ACTHD 0x020c8
446#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000447#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700448#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800449#define FW_BLC_SELF_EN_MASK (1<<31)
450#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
451#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800452#define MM_BURST_LENGTH 0x00700000
453#define MM_FIFO_WATERMARK 0x0001F000
454#define LM_BURST_LENGTH 0x00000700
455#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700456#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700457#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
458
459/* Make render/texture TLB fetches lower priorty than associated data
460 * fetches. This is not turned on by default
461 */
462#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
463
464/* Isoch request wait on GTT enable (Display A/B/C streams).
465 * Make isoch requests stall on the TLB update. May cause
466 * display underruns (test mode only)
467 */
468#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
469
470/* Block grant count for isoch requests when block count is
471 * set to a finite value.
472 */
473#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
474#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
475#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
476#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
477#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
478
479/* Enable render writes to complete in C2/C3/C4 power states.
480 * If this isn't enabled, render writes are prevented in low
481 * power states. That seems bad to me.
482 */
483#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
484
485/* This acknowledges an async flip immediately instead
486 * of waiting for 2TLB fetches.
487 */
488#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
489
490/* Enables non-sequential data reads through arbiter
491 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400492#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700493
494/* Disable FSB snooping of cacheable write cycles from binner/render
495 * command stream
496 */
497#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
498
499/* Arbiter time slice for non-isoch streams */
500#define MI_ARB_TIME_SLICE_MASK (7 << 5)
501#define MI_ARB_TIME_SLICE_1 (0 << 5)
502#define MI_ARB_TIME_SLICE_2 (1 << 5)
503#define MI_ARB_TIME_SLICE_4 (2 << 5)
504#define MI_ARB_TIME_SLICE_6 (3 << 5)
505#define MI_ARB_TIME_SLICE_8 (4 << 5)
506#define MI_ARB_TIME_SLICE_10 (5 << 5)
507#define MI_ARB_TIME_SLICE_14 (6 << 5)
508#define MI_ARB_TIME_SLICE_16 (7 << 5)
509
510/* Low priority grace period page size */
511#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
512#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
513
514/* Disable display A/B trickle feed */
515#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
516
517/* Set display plane priority */
518#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
519#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
520
Jesse Barnes585fb112008-07-29 11:54:06 -0700521#define CACHE_MODE_0 0x02120 /* 915+ only */
522#define CM0_MASK_SHIFT 16
523#define CM0_IZ_OPT_DISABLE (1<<6)
524#define CM0_ZR_OPT_DISABLE (1<<5)
525#define CM0_DEPTH_EVICT_DISABLE (1<<4)
526#define CM0_COLOR_EVICT_DISABLE (1<<3)
527#define CM0_DEPTH_WRITE_DISABLE (1<<1)
528#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000529#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700530#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700531#define ECOSKPD 0x021d0
532#define ECO_GATING_CX_ONLY (1<<3)
533#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700534
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800535/* GEN6 interrupt control */
536#define GEN6_RENDER_HWSTAM 0x2098
537#define GEN6_RENDER_IMR 0x20a8
538#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
539#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200540#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800541#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
542#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
543#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
544#define GEN6_RENDER_SYNC_STATUS (1 << 2)
545#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
546#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
547
548#define GEN6_BLITTER_HWSTAM 0x22098
549#define GEN6_BLITTER_IMR 0x220a8
550#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
551#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
552#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
553#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100554
Jesse Barnes4efe0702011-01-18 11:25:41 -0800555#define GEN6_BLITTER_ECOSKPD 0x221d0
556#define GEN6_BLITTER_LOCK_SHIFT 16
557#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
558
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100559#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
560#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
561#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
562#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
563#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
564
Chris Wilsonec6a8902011-06-21 18:37:59 +0100565#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100566#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000567#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100568
569#define GEN6_BSD_RNCID 0x12198
570
571/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700572 * Framebuffer compression (915+ only)
573 */
574
575#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
576#define FBC_LL_BASE 0x03204 /* 4k page aligned */
577#define FBC_CONTROL 0x03208
578#define FBC_CTL_EN (1<<31)
579#define FBC_CTL_PERIODIC (1<<30)
580#define FBC_CTL_INTERVAL_SHIFT (16)
581#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200582#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700583#define FBC_CTL_STRIDE_SHIFT (5)
584#define FBC_CTL_FENCENO (1<<0)
585#define FBC_COMMAND 0x0320c
586#define FBC_CMD_COMPRESS (1<<0)
587#define FBC_STATUS 0x03210
588#define FBC_STAT_COMPRESSING (1<<31)
589#define FBC_STAT_COMPRESSED (1<<30)
590#define FBC_STAT_MODIFIED (1<<29)
591#define FBC_STAT_CURRENT_LINE (1<<0)
592#define FBC_CONTROL2 0x03214
593#define FBC_CTL_FENCE_DBL (0<<4)
594#define FBC_CTL_IDLE_IMM (0<<2)
595#define FBC_CTL_IDLE_FULL (1<<2)
596#define FBC_CTL_IDLE_LINE (2<<2)
597#define FBC_CTL_IDLE_DEBUG (3<<2)
598#define FBC_CTL_CPU_FENCE (1<<1)
599#define FBC_CTL_PLANEA (0<<0)
600#define FBC_CTL_PLANEB (1<<0)
601#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700602#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700603
604#define FBC_LL_SIZE (1536)
605
Jesse Barnes74dff282009-09-14 15:39:40 -0700606/* Framebuffer compression for GM45+ */
607#define DPFC_CB_BASE 0x3200
608#define DPFC_CONTROL 0x3208
609#define DPFC_CTL_EN (1<<31)
610#define DPFC_CTL_PLANEA (0<<30)
611#define DPFC_CTL_PLANEB (1<<30)
612#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100613#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700614#define DPFC_SR_EN (1<<10)
615#define DPFC_CTL_LIMIT_1X (0<<6)
616#define DPFC_CTL_LIMIT_2X (1<<6)
617#define DPFC_CTL_LIMIT_4X (2<<6)
618#define DPFC_RECOMP_CTL 0x320c
619#define DPFC_RECOMP_STALL_EN (1<<27)
620#define DPFC_RECOMP_STALL_WM_SHIFT (16)
621#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
622#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
623#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
624#define DPFC_STATUS 0x3210
625#define DPFC_INVAL_SEG_SHIFT (16)
626#define DPFC_INVAL_SEG_MASK (0x07ff0000)
627#define DPFC_COMP_SEG_SHIFT (0)
628#define DPFC_COMP_SEG_MASK (0x000003ff)
629#define DPFC_STATUS2 0x3214
630#define DPFC_FENCE_YOFF 0x3218
631#define DPFC_CHICKEN 0x3224
632#define DPFC_HT_MODIFY (1<<31)
633
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800634/* Framebuffer compression for Ironlake */
635#define ILK_DPFC_CB_BASE 0x43200
636#define ILK_DPFC_CONTROL 0x43208
637/* The bit 28-8 is reserved */
638#define DPFC_RESERVED (0x1FFFFF00)
639#define ILK_DPFC_RECOMP_CTL 0x4320c
640#define ILK_DPFC_STATUS 0x43210
641#define ILK_DPFC_FENCE_YOFF 0x43218
642#define ILK_DPFC_CHICKEN 0x43224
643#define ILK_FBC_RT_BASE 0x2128
644#define ILK_FBC_RT_VALID (1<<0)
645
646#define ILK_DISPLAY_CHICKEN1 0x42000
647#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400648#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800649
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800650
Jesse Barnes585fb112008-07-29 11:54:06 -0700651/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800652 * Framebuffer compression for Sandybridge
653 *
654 * The following two registers are of type GTTMMADR
655 */
656#define SNB_DPFC_CTL_SA 0x100100
657#define SNB_CPU_FENCE_ENABLE (1<<29)
658#define DPFC_CPU_FENCE_OFFSET 0x100104
659
660
661/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700662 * GPIO regs
663 */
664#define GPIOA 0x5010
665#define GPIOB 0x5014
666#define GPIOC 0x5018
667#define GPIOD 0x501c
668#define GPIOE 0x5020
669#define GPIOF 0x5024
670#define GPIOG 0x5028
671#define GPIOH 0x502c
672# define GPIO_CLOCK_DIR_MASK (1 << 0)
673# define GPIO_CLOCK_DIR_IN (0 << 1)
674# define GPIO_CLOCK_DIR_OUT (1 << 1)
675# define GPIO_CLOCK_VAL_MASK (1 << 2)
676# define GPIO_CLOCK_VAL_OUT (1 << 3)
677# define GPIO_CLOCK_VAL_IN (1 << 4)
678# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
679# define GPIO_DATA_DIR_MASK (1 << 8)
680# define GPIO_DATA_DIR_IN (0 << 9)
681# define GPIO_DATA_DIR_OUT (1 << 9)
682# define GPIO_DATA_VAL_MASK (1 << 10)
683# define GPIO_DATA_VAL_OUT (1 << 11)
684# define GPIO_DATA_VAL_IN (1 << 12)
685# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
686
Chris Wilsonf899fc62010-07-20 15:44:45 -0700687#define GMBUS0 0x5100 /* clock/port select */
688#define GMBUS_RATE_100KHZ (0<<8)
689#define GMBUS_RATE_50KHZ (1<<8)
690#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
691#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
692#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
693#define GMBUS_PORT_DISABLED 0
694#define GMBUS_PORT_SSC 1
695#define GMBUS_PORT_VGADDC 2
696#define GMBUS_PORT_PANEL 3
697#define GMBUS_PORT_DPC 4 /* HDMIC */
698#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
699 /* 6 reserved */
700#define GMBUS_PORT_DPD 7 /* HDMID */
701#define GMBUS_NUM_PORTS 8
702#define GMBUS1 0x5104 /* command/status */
703#define GMBUS_SW_CLR_INT (1<<31)
704#define GMBUS_SW_RDY (1<<30)
705#define GMBUS_ENT (1<<29) /* enable timeout */
706#define GMBUS_CYCLE_NONE (0<<25)
707#define GMBUS_CYCLE_WAIT (1<<25)
708#define GMBUS_CYCLE_INDEX (2<<25)
709#define GMBUS_CYCLE_STOP (4<<25)
710#define GMBUS_BYTE_COUNT_SHIFT 16
711#define GMBUS_SLAVE_INDEX_SHIFT 8
712#define GMBUS_SLAVE_ADDR_SHIFT 1
713#define GMBUS_SLAVE_READ (1<<0)
714#define GMBUS_SLAVE_WRITE (0<<0)
715#define GMBUS2 0x5108 /* status */
716#define GMBUS_INUSE (1<<15)
717#define GMBUS_HW_WAIT_PHASE (1<<14)
718#define GMBUS_STALL_TIMEOUT (1<<13)
719#define GMBUS_INT (1<<12)
720#define GMBUS_HW_RDY (1<<11)
721#define GMBUS_SATOER (1<<10)
722#define GMBUS_ACTIVE (1<<9)
723#define GMBUS3 0x510c /* data buffer bytes 3-0 */
724#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
725#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
726#define GMBUS_NAK_EN (1<<3)
727#define GMBUS_IDLE_EN (1<<2)
728#define GMBUS_HW_WAIT_EN (1<<1)
729#define GMBUS_HW_RDY_EN (1<<0)
730#define GMBUS5 0x5120 /* byte index */
731#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800732
Jesse Barnes585fb112008-07-29 11:54:06 -0700733/*
734 * Clock control & power management
735 */
736
737#define VGA0 0x6000
738#define VGA1 0x6004
739#define VGA_PD 0x6010
740#define VGA0_PD_P2_DIV_4 (1 << 7)
741#define VGA0_PD_P1_DIV_2 (1 << 5)
742#define VGA0_PD_P1_SHIFT 0
743#define VGA0_PD_P1_MASK (0x1f << 0)
744#define VGA1_PD_P2_DIV_4 (1 << 15)
745#define VGA1_PD_P1_DIV_2 (1 << 13)
746#define VGA1_PD_P1_SHIFT 8
747#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800748#define _DPLL_A 0x06014
749#define _DPLL_B 0x06018
750#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700751#define DPLL_VCO_ENABLE (1 << 31)
752#define DPLL_DVO_HIGH_SPEED (1 << 30)
753#define DPLL_SYNCLOCK_ENABLE (1 << 29)
754#define DPLL_VGA_MODE_DIS (1 << 28)
755#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
756#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
757#define DPLL_MODE_MASK (3 << 26)
758#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
759#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
760#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
761#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
762#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
763#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500764#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes585fb112008-07-29 11:54:06 -0700765
Jesse Barnes585fb112008-07-29 11:54:06 -0700766#define SRX_INDEX 0x3c4
767#define SRX_DATA 0x3c5
768#define SR01 1
769#define SR01_SCREEN_OFF (1<<5)
770
771#define PPCR 0x61204
772#define PPCR_ON (1<<0)
773
774#define DVOB 0x61140
775#define DVOB_ON (1<<31)
776#define DVOC 0x61160
777#define DVOC_ON (1<<31)
778#define LVDS 0x61180
779#define LVDS_ON (1<<31)
780
Jesse Barnes585fb112008-07-29 11:54:06 -0700781/* Scratch pad debug 0 reg:
782 */
783#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
784/*
785 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
786 * this field (only one bit may be set).
787 */
788#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
789#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500790#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700791/* i830, required in DVO non-gang */
792#define PLL_P2_DIVIDE_BY_4 (1 << 23)
793#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
794#define PLL_REF_INPUT_DREFCLK (0 << 13)
795#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
796#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
797#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
798#define PLL_REF_INPUT_MASK (3 << 13)
799#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500800/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800801# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
802# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
803# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
804# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
805# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
806
Jesse Barnes585fb112008-07-29 11:54:06 -0700807/*
808 * Parallel to Serial Load Pulse phase selection.
809 * Selects the phase for the 10X DPLL clock for the PCIe
810 * digital display port. The range is 4 to 13; 10 or more
811 * is just a flip delay. The default is 6
812 */
813#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
814#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
815/*
816 * SDVO multiplier for 945G/GM. Not used on 965.
817 */
818#define SDVO_MULTIPLIER_MASK 0x000000ff
819#define SDVO_MULTIPLIER_SHIFT_HIRES 4
820#define SDVO_MULTIPLIER_SHIFT_VGA 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800821#define _DPLL_A_MD 0x0601c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700822/*
823 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
824 *
825 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
826 */
827#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
828#define DPLL_MD_UDI_DIVIDER_SHIFT 24
829/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
830#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
831#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
832/*
833 * SDVO/UDI pixel multiplier.
834 *
835 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
836 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
837 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
838 * dummy bytes in the datastream at an increased clock rate, with both sides of
839 * the link knowing how many bytes are fill.
840 *
841 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
842 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
843 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
844 * through an SDVO command.
845 *
846 * This register field has values of multiplication factor minus 1, with
847 * a maximum multiplier of 5 for SDVO.
848 */
849#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
850#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
851/*
852 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
853 * This best be set to the default value (3) or the CRT won't work. No,
854 * I don't entirely understand what this does...
855 */
856#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
857#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800858#define _DPLL_B_MD 0x06020 /* 965+ only */
859#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
860#define _FPA0 0x06040
861#define _FPA1 0x06044
862#define _FPB0 0x06048
863#define _FPB1 0x0604c
864#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
865#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -0700866#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500867#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700868#define FP_N_DIV_SHIFT 16
869#define FP_M1_DIV_MASK 0x00003f00
870#define FP_M1_DIV_SHIFT 8
871#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500872#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700873#define FP_M2_DIV_SHIFT 0
874#define DPLL_TEST 0x606c
875#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
876#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
877#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
878#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
879#define DPLLB_TEST_N_BYPASS (1 << 19)
880#define DPLLB_TEST_M_BYPASS (1 << 18)
881#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
882#define DPLLA_TEST_N_BYPASS (1 << 3)
883#define DPLLA_TEST_M_BYPASS (1 << 2)
884#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
885#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100886#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -0700887#define DSTATE_PLL_D3_OFF (1<<3)
888#define DSTATE_GFX_CLOCK_GATING (1<<1)
889#define DSTATE_DOT_CLOCK_GATING (1<<0)
890#define DSPCLK_GATE_D 0x6200
891# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
892# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
893# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
894# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
895# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
896# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
897# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
898# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
899# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
900# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
901# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
902# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
903# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
904# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
905# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
906# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
907# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
908# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
909# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
910# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
911# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
912# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
913# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
914# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
915# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
916# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
917# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
918# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
919/**
920 * This bit must be set on the 830 to prevent hangs when turning off the
921 * overlay scaler.
922 */
923# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
924# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
925# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
926# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
927# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
928
929#define RENCLK_GATE_D1 0x6204
930# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
931# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
932# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
933# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
934# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
935# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
936# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
937# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
938# define MAG_CLOCK_GATE_DISABLE (1 << 5)
939/** This bit must be unset on 855,865 */
940# define MECI_CLOCK_GATE_DISABLE (1 << 4)
941# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
942# define MEC_CLOCK_GATE_DISABLE (1 << 2)
943# define MECO_CLOCK_GATE_DISABLE (1 << 1)
944/** This bit must be set on 855,865. */
945# define SV_CLOCK_GATE_DISABLE (1 << 0)
946# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
947# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
948# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
949# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
950# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
951# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
952# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
953# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
954# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
955# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
956# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
957# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
958# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
959# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
960# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
961# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
962# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
963
964# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
965/** This bit must always be set on 965G/965GM */
966# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
967# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
968# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
969# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
970# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
971# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
972/** This bit must always be set on 965G */
973# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
974# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
975# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
976# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
977# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
978# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
979# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
980# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
981# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
982# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
983# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
984# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
985# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
986# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
987# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
988# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
989# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
990# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
991# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
992
993#define RENCLK_GATE_D2 0x6208
994#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
995#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
996#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
997#define RAMCLK_GATE_D 0x6210 /* CRL only */
998#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700999
1000/*
1001 * Palette regs
1002 */
1003
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001004#define _PALETTE_A 0x0a000
1005#define _PALETTE_B 0x0a800
1006#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001007
Eric Anholt673a3942008-07-30 12:06:12 -07001008/* MCH MMIO space */
1009
1010/*
1011 * MCHBAR mirror.
1012 *
1013 * This mirrors the MCHBAR MMIO space whose location is determined by
1014 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1015 * every way. It is not accessible from the CP register read instructions.
1016 *
1017 */
1018#define MCHBAR_MIRROR_BASE 0x10000
1019
Yuanhan Liu13982612010-12-15 15:42:31 +08001020#define MCHBAR_MIRROR_BASE_SNB 0x140000
1021
Eric Anholt673a3942008-07-30 12:06:12 -07001022/** 915-945 and GM965 MCH register controlling DRAM channel access */
1023#define DCC 0x10200
1024#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1025#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1026#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1027#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1028#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001029#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001030
Li Peng95534262010-05-18 18:58:44 +08001031/** Pineview MCH register contains DDR3 setting */
1032#define CSHRDDR3CTL 0x101a8
1033#define CSHRDDR3CTL_DDR3 (1 << 2)
1034
Eric Anholt673a3942008-07-30 12:06:12 -07001035/** 965 MCH register controlling DRAM channel configuration */
1036#define C0DRB3 0x10206
1037#define C1DRB3 0x10606
1038
Keith Packardb11248d2009-06-11 22:28:56 -07001039/* Clocking configuration register */
1040#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001041#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001042#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1043#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1044#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1045#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1046#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001047/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001048#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001049#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001050#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001051#define CLKCFG_MEM_533 (1 << 4)
1052#define CLKCFG_MEM_667 (2 << 4)
1053#define CLKCFG_MEM_800 (3 << 4)
1054#define CLKCFG_MEM_MASK (7 << 4)
1055
Jesse Barnesea056c12010-09-10 10:02:13 -07001056#define TSC1 0x11001
1057#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001058#define TR1 0x11006
1059#define TSFS 0x11020
1060#define TSFS_SLOPE_MASK 0x0000ff00
1061#define TSFS_SLOPE_SHIFT 8
1062#define TSFS_INTR_MASK 0x000000ff
1063
Jesse Barnesf97108d2010-01-29 11:27:07 -08001064#define CRSTANDVID 0x11100
1065#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1066#define PXVFREQ_PX_MASK 0x7f000000
1067#define PXVFREQ_PX_SHIFT 24
1068#define VIDFREQ_BASE 0x11110
1069#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1070#define VIDFREQ2 0x11114
1071#define VIDFREQ3 0x11118
1072#define VIDFREQ4 0x1111c
1073#define VIDFREQ_P0_MASK 0x1f000000
1074#define VIDFREQ_P0_SHIFT 24
1075#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1076#define VIDFREQ_P0_CSCLK_SHIFT 20
1077#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1078#define VIDFREQ_P0_CRCLK_SHIFT 16
1079#define VIDFREQ_P1_MASK 0x00001f00
1080#define VIDFREQ_P1_SHIFT 8
1081#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1082#define VIDFREQ_P1_CSCLK_SHIFT 4
1083#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1084#define INTTOEXT_BASE_ILK 0x11300
1085#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1086#define INTTOEXT_MAP3_SHIFT 24
1087#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1088#define INTTOEXT_MAP2_SHIFT 16
1089#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1090#define INTTOEXT_MAP1_SHIFT 8
1091#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1092#define INTTOEXT_MAP0_SHIFT 0
1093#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1094#define MEMSWCTL 0x11170 /* Ironlake only */
1095#define MEMCTL_CMD_MASK 0xe000
1096#define MEMCTL_CMD_SHIFT 13
1097#define MEMCTL_CMD_RCLK_OFF 0
1098#define MEMCTL_CMD_RCLK_ON 1
1099#define MEMCTL_CMD_CHFREQ 2
1100#define MEMCTL_CMD_CHVID 3
1101#define MEMCTL_CMD_VMMOFF 4
1102#define MEMCTL_CMD_VMMON 5
1103#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1104 when command complete */
1105#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1106#define MEMCTL_FREQ_SHIFT 8
1107#define MEMCTL_SFCAVM (1<<7)
1108#define MEMCTL_TGT_VID_MASK 0x007f
1109#define MEMIHYST 0x1117c
1110#define MEMINTREN 0x11180 /* 16 bits */
1111#define MEMINT_RSEXIT_EN (1<<8)
1112#define MEMINT_CX_SUPR_EN (1<<7)
1113#define MEMINT_CONT_BUSY_EN (1<<6)
1114#define MEMINT_AVG_BUSY_EN (1<<5)
1115#define MEMINT_EVAL_CHG_EN (1<<4)
1116#define MEMINT_MON_IDLE_EN (1<<3)
1117#define MEMINT_UP_EVAL_EN (1<<2)
1118#define MEMINT_DOWN_EVAL_EN (1<<1)
1119#define MEMINT_SW_CMD_EN (1<<0)
1120#define MEMINTRSTR 0x11182 /* 16 bits */
1121#define MEM_RSEXIT_MASK 0xc000
1122#define MEM_RSEXIT_SHIFT 14
1123#define MEM_CONT_BUSY_MASK 0x3000
1124#define MEM_CONT_BUSY_SHIFT 12
1125#define MEM_AVG_BUSY_MASK 0x0c00
1126#define MEM_AVG_BUSY_SHIFT 10
1127#define MEM_EVAL_CHG_MASK 0x0300
1128#define MEM_EVAL_BUSY_SHIFT 8
1129#define MEM_MON_IDLE_MASK 0x00c0
1130#define MEM_MON_IDLE_SHIFT 6
1131#define MEM_UP_EVAL_MASK 0x0030
1132#define MEM_UP_EVAL_SHIFT 4
1133#define MEM_DOWN_EVAL_MASK 0x000c
1134#define MEM_DOWN_EVAL_SHIFT 2
1135#define MEM_SW_CMD_MASK 0x0003
1136#define MEM_INT_STEER_GFX 0
1137#define MEM_INT_STEER_CMR 1
1138#define MEM_INT_STEER_SMI 2
1139#define MEM_INT_STEER_SCI 3
1140#define MEMINTRSTS 0x11184
1141#define MEMINT_RSEXIT (1<<7)
1142#define MEMINT_CONT_BUSY (1<<6)
1143#define MEMINT_AVG_BUSY (1<<5)
1144#define MEMINT_EVAL_CHG (1<<4)
1145#define MEMINT_MON_IDLE (1<<3)
1146#define MEMINT_UP_EVAL (1<<2)
1147#define MEMINT_DOWN_EVAL (1<<1)
1148#define MEMINT_SW_CMD (1<<0)
1149#define MEMMODECTL 0x11190
1150#define MEMMODE_BOOST_EN (1<<31)
1151#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1152#define MEMMODE_BOOST_FREQ_SHIFT 24
1153#define MEMMODE_IDLE_MODE_MASK 0x00030000
1154#define MEMMODE_IDLE_MODE_SHIFT 16
1155#define MEMMODE_IDLE_MODE_EVAL 0
1156#define MEMMODE_IDLE_MODE_CONT 1
1157#define MEMMODE_HWIDLE_EN (1<<15)
1158#define MEMMODE_SWMODE_EN (1<<14)
1159#define MEMMODE_RCLK_GATE (1<<13)
1160#define MEMMODE_HW_UPDATE (1<<12)
1161#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1162#define MEMMODE_FSTART_SHIFT 8
1163#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1164#define MEMMODE_FMAX_SHIFT 4
1165#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1166#define RCBMAXAVG 0x1119c
1167#define MEMSWCTL2 0x1119e /* Cantiga only */
1168#define SWMEMCMD_RENDER_OFF (0 << 13)
1169#define SWMEMCMD_RENDER_ON (1 << 13)
1170#define SWMEMCMD_SWFREQ (2 << 13)
1171#define SWMEMCMD_TARVID (3 << 13)
1172#define SWMEMCMD_VRM_OFF (4 << 13)
1173#define SWMEMCMD_VRM_ON (5 << 13)
1174#define CMDSTS (1<<12)
1175#define SFCAVM (1<<11)
1176#define SWFREQ_MASK 0x0380 /* P0-7 */
1177#define SWFREQ_SHIFT 7
1178#define TARVID_MASK 0x001f
1179#define MEMSTAT_CTG 0x111a0
1180#define RCBMINAVG 0x111a0
1181#define RCUPEI 0x111b0
1182#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001183#define RSTDBYCTL 0x111b8
1184#define RS1EN (1<<31)
1185#define RS2EN (1<<30)
1186#define RS3EN (1<<29)
1187#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1188#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1189#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1190#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1191#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1192#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1193#define RSX_STATUS_MASK (7<<20)
1194#define RSX_STATUS_ON (0<<20)
1195#define RSX_STATUS_RC1 (1<<20)
1196#define RSX_STATUS_RC1E (2<<20)
1197#define RSX_STATUS_RS1 (3<<20)
1198#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1199#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1200#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1201#define RSX_STATUS_RSVD2 (7<<20)
1202#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1203#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1204#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1205#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1206#define RS1CONTSAV_MASK (3<<14)
1207#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1208#define RS1CONTSAV_RSVD (1<<14)
1209#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1210#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1211#define NORMSLEXLAT_MASK (3<<12)
1212#define SLOW_RS123 (0<<12)
1213#define SLOW_RS23 (1<<12)
1214#define SLOW_RS3 (2<<12)
1215#define NORMAL_RS123 (3<<12)
1216#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1217#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1218#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1219#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1220#define RS_CSTATE_MASK (3<<4)
1221#define RS_CSTATE_C367_RS1 (0<<4)
1222#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1223#define RS_CSTATE_RSVD (2<<4)
1224#define RS_CSTATE_C367_RS2 (3<<4)
1225#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1226#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001227#define VIDCTL 0x111c0
1228#define VIDSTS 0x111c8
1229#define VIDSTART 0x111cc /* 8 bits */
1230#define MEMSTAT_ILK 0x111f8
1231#define MEMSTAT_VID_MASK 0x7f00
1232#define MEMSTAT_VID_SHIFT 8
1233#define MEMSTAT_PSTATE_MASK 0x00f8
1234#define MEMSTAT_PSTATE_SHIFT 3
1235#define MEMSTAT_MON_ACTV (1<<2)
1236#define MEMSTAT_SRC_CTL_MASK 0x0003
1237#define MEMSTAT_SRC_CTL_CORE 0
1238#define MEMSTAT_SRC_CTL_TRB 1
1239#define MEMSTAT_SRC_CTL_THM 2
1240#define MEMSTAT_SRC_CTL_STDBY 3
1241#define RCPREVBSYTUPAVG 0x113b8
1242#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001243#define PMMISC 0x11214
1244#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001245#define SDEW 0x1124c
1246#define CSIEW0 0x11250
1247#define CSIEW1 0x11254
1248#define CSIEW2 0x11258
1249#define PEW 0x1125c
1250#define DEW 0x11270
1251#define MCHAFE 0x112c0
1252#define CSIEC 0x112e0
1253#define DMIEC 0x112e4
1254#define DDREC 0x112e8
1255#define PEG0EC 0x112ec
1256#define PEG1EC 0x112f0
1257#define GFXEC 0x112f4
1258#define RPPREVBSYTUPAVG 0x113b8
1259#define RPPREVBSYTDNAVG 0x113bc
1260#define ECR 0x11600
1261#define ECR_GPFE (1<<31)
1262#define ECR_IMONE (1<<30)
1263#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1264#define OGW0 0x11608
1265#define OGW1 0x1160c
1266#define EG0 0x11610
1267#define EG1 0x11614
1268#define EG2 0x11618
1269#define EG3 0x1161c
1270#define EG4 0x11620
1271#define EG5 0x11624
1272#define EG6 0x11628
1273#define EG7 0x1162c
1274#define PXW 0x11664
1275#define PXWL 0x11680
1276#define LCFUSE02 0x116c0
1277#define LCFUSE_HIV_MASK 0x000000ff
1278#define CSIPLL0 0x12c10
1279#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001280#define PEG_BAND_GAP_DATA 0x14d68
1281
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001282#define GEN6_GT_PERF_STATUS 0x145948
1283#define GEN6_RP_STATE_LIMITS 0x145994
1284#define GEN6_RP_STATE_CAP 0x145998
1285
Jesse Barnes585fb112008-07-29 11:54:06 -07001286/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001287 * Logical Context regs
1288 */
1289#define CCID 0x2180
1290#define CCID_EN (1<<0)
1291/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001292 * Overlay regs
1293 */
1294
1295#define OVADD 0x30000
1296#define DOVSTA 0x30008
1297#define OC_BUF (0x3<<20)
1298#define OGAMC5 0x30010
1299#define OGAMC4 0x30014
1300#define OGAMC3 0x30018
1301#define OGAMC2 0x3001c
1302#define OGAMC1 0x30020
1303#define OGAMC0 0x30024
1304
1305/*
1306 * Display engine regs
1307 */
1308
1309/* Pipe A timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001310#define _HTOTAL_A 0x60000
1311#define _HBLANK_A 0x60004
1312#define _HSYNC_A 0x60008
1313#define _VTOTAL_A 0x6000c
1314#define _VBLANK_A 0x60010
1315#define _VSYNC_A 0x60014
1316#define _PIPEASRC 0x6001c
1317#define _BCLRPAT_A 0x60020
Jesse Barnes585fb112008-07-29 11:54:06 -07001318
1319/* Pipe B timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001320#define _HTOTAL_B 0x61000
1321#define _HBLANK_B 0x61004
1322#define _HSYNC_B 0x61008
1323#define _VTOTAL_B 0x6100c
1324#define _VBLANK_B 0x61010
1325#define _VSYNC_B 0x61014
1326#define _PIPEBSRC 0x6101c
1327#define _BCLRPAT_B 0x61020
Jesse Barnes585fb112008-07-29 11:54:06 -07001328
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1330#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1331#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1332#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1333#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1334#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1335#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001336
Jesse Barnes585fb112008-07-29 11:54:06 -07001337/* VGA port control */
1338#define ADPA 0x61100
1339#define ADPA_DAC_ENABLE (1<<31)
1340#define ADPA_DAC_DISABLE 0
1341#define ADPA_PIPE_SELECT_MASK (1<<30)
1342#define ADPA_PIPE_A_SELECT 0
1343#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001344#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001345#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1346#define ADPA_SETS_HVPOLARITY 0
1347#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1348#define ADPA_VSYNC_CNTL_ENABLE 0
1349#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1350#define ADPA_HSYNC_CNTL_ENABLE 0
1351#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1352#define ADPA_VSYNC_ACTIVE_LOW 0
1353#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1354#define ADPA_HSYNC_ACTIVE_LOW 0
1355#define ADPA_DPMS_MASK (~(3<<10))
1356#define ADPA_DPMS_ON (0<<10)
1357#define ADPA_DPMS_SUSPEND (1<<10)
1358#define ADPA_DPMS_STANDBY (2<<10)
1359#define ADPA_DPMS_OFF (3<<10)
1360
Chris Wilson939fe4d2010-10-09 10:33:26 +01001361
Jesse Barnes585fb112008-07-29 11:54:06 -07001362/* Hotplug control (945+ only) */
1363#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001364#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001365#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001366#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001367#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001368#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001369#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001370#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1371#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1372#define TV_HOTPLUG_INT_EN (1 << 18)
1373#define CRT_HOTPLUG_INT_EN (1 << 9)
1374#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001375#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1376/* must use period 64 on GM45 according to docs */
1377#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1378#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1379#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1380#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1381#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1382#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1383#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1384#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1385#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1386#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1387#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1388#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001389
1390#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001391#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001392#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001393#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001394#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001395#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001396#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001397#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1398#define TV_HOTPLUG_INT_STATUS (1 << 10)
1399#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1400#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1401#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1402#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1403#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1404#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1405
1406/* SDVO port control */
1407#define SDVOB 0x61140
1408#define SDVOC 0x61160
1409#define SDVO_ENABLE (1 << 31)
1410#define SDVO_PIPE_B_SELECT (1 << 30)
1411#define SDVO_STALL_SELECT (1 << 29)
1412#define SDVO_INTERRUPT_ENABLE (1 << 26)
1413/**
1414 * 915G/GM SDVO pixel multiplier.
1415 *
1416 * Programmed value is multiplier - 1, up to 5x.
1417 *
1418 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1419 */
1420#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1421#define SDVO_PORT_MULTIPLY_SHIFT 23
1422#define SDVO_PHASE_SELECT_MASK (15 << 19)
1423#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1424#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1425#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001426#define SDVO_ENCODING_SDVO (0x0 << 10)
1427#define SDVO_ENCODING_HDMI (0x2 << 10)
1428/** Requird for HDMI operation */
1429#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001430#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001431#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001432#define SDVO_AUDIO_ENABLE (1 << 6)
1433/** New with 965, default is to be set */
1434#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1435/** New with 965, default is to be set */
1436#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001437#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1438#define SDVO_DETECTED (1 << 2)
1439/* Bits to be preserved when writing */
1440#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1441#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1442
1443/* DVO port control */
1444#define DVOA 0x61120
1445#define DVOB 0x61140
1446#define DVOC 0x61160
1447#define DVO_ENABLE (1 << 31)
1448#define DVO_PIPE_B_SELECT (1 << 30)
1449#define DVO_PIPE_STALL_UNUSED (0 << 28)
1450#define DVO_PIPE_STALL (1 << 28)
1451#define DVO_PIPE_STALL_TV (2 << 28)
1452#define DVO_PIPE_STALL_MASK (3 << 28)
1453#define DVO_USE_VGA_SYNC (1 << 15)
1454#define DVO_DATA_ORDER_I740 (0 << 14)
1455#define DVO_DATA_ORDER_FP (1 << 14)
1456#define DVO_VSYNC_DISABLE (1 << 11)
1457#define DVO_HSYNC_DISABLE (1 << 10)
1458#define DVO_VSYNC_TRISTATE (1 << 9)
1459#define DVO_HSYNC_TRISTATE (1 << 8)
1460#define DVO_BORDER_ENABLE (1 << 7)
1461#define DVO_DATA_ORDER_GBRG (1 << 6)
1462#define DVO_DATA_ORDER_RGGB (0 << 6)
1463#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1464#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1465#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1466#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1467#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1468#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1469#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1470#define DVO_PRESERVE_MASK (0x7<<24)
1471#define DVOA_SRCDIM 0x61124
1472#define DVOB_SRCDIM 0x61144
1473#define DVOC_SRCDIM 0x61164
1474#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1475#define DVO_SRCDIM_VERTICAL_SHIFT 0
1476
1477/* LVDS port control */
1478#define LVDS 0x61180
1479/*
1480 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1481 * the DPLL semantics change when the LVDS is assigned to that pipe.
1482 */
1483#define LVDS_PORT_EN (1 << 31)
1484/* Selects pipe B for LVDS data. Must be set on pre-965. */
1485#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001486#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001487#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001488/* LVDS dithering flag on 965/g4x platform */
1489#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001490/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1491#define LVDS_VSYNC_POLARITY (1 << 21)
1492#define LVDS_HSYNC_POLARITY (1 << 20)
1493
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001494/* Enable border for unscaled (or aspect-scaled) display */
1495#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001496/*
1497 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1498 * pixel.
1499 */
1500#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1501#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1502#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1503/*
1504 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1505 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1506 * on.
1507 */
1508#define LVDS_A3_POWER_MASK (3 << 6)
1509#define LVDS_A3_POWER_DOWN (0 << 6)
1510#define LVDS_A3_POWER_UP (3 << 6)
1511/*
1512 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1513 * is set.
1514 */
1515#define LVDS_CLKB_POWER_MASK (3 << 4)
1516#define LVDS_CLKB_POWER_DOWN (0 << 4)
1517#define LVDS_CLKB_POWER_UP (3 << 4)
1518/*
1519 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1520 * setting for whether we are in dual-channel mode. The B3 pair will
1521 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1522 */
1523#define LVDS_B0B3_POWER_MASK (3 << 2)
1524#define LVDS_B0B3_POWER_DOWN (0 << 2)
1525#define LVDS_B0B3_POWER_UP (3 << 2)
1526
David Härdeman3c17fe42010-09-24 21:44:32 +02001527/* Video Data Island Packet control */
1528#define VIDEO_DIP_DATA 0x61178
1529#define VIDEO_DIP_CTL 0x61170
1530#define VIDEO_DIP_ENABLE (1 << 31)
1531#define VIDEO_DIP_PORT_B (1 << 29)
1532#define VIDEO_DIP_PORT_C (2 << 29)
1533#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1534#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1535#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1536#define VIDEO_DIP_SELECT_AVI (0 << 19)
1537#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1538#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001539#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001540#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1541#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1542#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1543
Jesse Barnes585fb112008-07-29 11:54:06 -07001544/* Panel power sequencing */
1545#define PP_STATUS 0x61200
1546#define PP_ON (1 << 31)
1547/*
1548 * Indicates that all dependencies of the panel are on:
1549 *
1550 * - PLL enabled
1551 * - pipe enabled
1552 * - LVDS/DVOB/DVOC on
1553 */
1554#define PP_READY (1 << 30)
1555#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001556#define PP_SEQUENCE_POWER_UP (1 << 28)
1557#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1558#define PP_SEQUENCE_MASK (3 << 28)
1559#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001560#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001561#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001562#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1563#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1564#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1565#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1566#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1567#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1568#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1569#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1570#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001571#define PP_CONTROL 0x61204
1572#define POWER_TARGET_ON (1 << 0)
1573#define PP_ON_DELAYS 0x61208
1574#define PP_OFF_DELAYS 0x6120c
1575#define PP_DIVISOR 0x61210
1576
1577/* Panel fitting */
1578#define PFIT_CONTROL 0x61230
1579#define PFIT_ENABLE (1 << 31)
1580#define PFIT_PIPE_MASK (3 << 29)
1581#define PFIT_PIPE_SHIFT 29
1582#define VERT_INTERP_DISABLE (0 << 10)
1583#define VERT_INTERP_BILINEAR (1 << 10)
1584#define VERT_INTERP_MASK (3 << 10)
1585#define VERT_AUTO_SCALE (1 << 9)
1586#define HORIZ_INTERP_DISABLE (0 << 6)
1587#define HORIZ_INTERP_BILINEAR (1 << 6)
1588#define HORIZ_INTERP_MASK (3 << 6)
1589#define HORIZ_AUTO_SCALE (1 << 5)
1590#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001591#define PFIT_FILTER_FUZZY (0 << 24)
1592#define PFIT_SCALING_AUTO (0 << 26)
1593#define PFIT_SCALING_PROGRAMMED (1 << 26)
1594#define PFIT_SCALING_PILLAR (2 << 26)
1595#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001596#define PFIT_PGM_RATIOS 0x61234
1597#define PFIT_VERT_SCALE_MASK 0xfff00000
1598#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001599/* Pre-965 */
1600#define PFIT_VERT_SCALE_SHIFT 20
1601#define PFIT_VERT_SCALE_MASK 0xfff00000
1602#define PFIT_HORIZ_SCALE_SHIFT 4
1603#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1604/* 965+ */
1605#define PFIT_VERT_SCALE_SHIFT_965 16
1606#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1607#define PFIT_HORIZ_SCALE_SHIFT_965 0
1608#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1609
Jesse Barnes585fb112008-07-29 11:54:06 -07001610#define PFIT_AUTO_RATIOS 0x61238
1611
1612/* Backlight control */
1613#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001614#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
Jesse Barnes585fb112008-07-29 11:54:06 -07001615#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001616#define BLM_COMBINATION_MODE (1 << 30)
1617/*
1618 * This is the most significant 15 bits of the number of backlight cycles in a
1619 * complete cycle of the modulated backlight control.
1620 *
1621 * The actual value is this field multiplied by two.
1622 */
1623#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1624#define BLM_LEGACY_MODE (1 << 16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001625/*
1626 * This is the number of cycles out of the backlight modulation cycle for which
1627 * the backlight is on.
1628 *
1629 * This field must be no greater than the number of cycles in the complete
1630 * backlight modulation cycle.
1631 */
1632#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1633#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1634
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001635#define BLC_HIST_CTL 0x61260
1636
Jesse Barnes585fb112008-07-29 11:54:06 -07001637/* TV port control */
1638#define TV_CTL 0x68000
1639/** Enables the TV encoder */
1640# define TV_ENC_ENABLE (1 << 31)
1641/** Sources the TV encoder input from pipe B instead of A. */
1642# define TV_ENC_PIPEB_SELECT (1 << 30)
1643/** Outputs composite video (DAC A only) */
1644# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1645/** Outputs SVideo video (DAC B/C) */
1646# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1647/** Outputs Component video (DAC A/B/C) */
1648# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1649/** Outputs Composite and SVideo (DAC A/B/C) */
1650# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1651# define TV_TRILEVEL_SYNC (1 << 21)
1652/** Enables slow sync generation (945GM only) */
1653# define TV_SLOW_SYNC (1 << 20)
1654/** Selects 4x oversampling for 480i and 576p */
1655# define TV_OVERSAMPLE_4X (0 << 18)
1656/** Selects 2x oversampling for 720p and 1080i */
1657# define TV_OVERSAMPLE_2X (1 << 18)
1658/** Selects no oversampling for 1080p */
1659# define TV_OVERSAMPLE_NONE (2 << 18)
1660/** Selects 8x oversampling */
1661# define TV_OVERSAMPLE_8X (3 << 18)
1662/** Selects progressive mode rather than interlaced */
1663# define TV_PROGRESSIVE (1 << 17)
1664/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1665# define TV_PAL_BURST (1 << 16)
1666/** Field for setting delay of Y compared to C */
1667# define TV_YC_SKEW_MASK (7 << 12)
1668/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1669# define TV_ENC_SDP_FIX (1 << 11)
1670/**
1671 * Enables a fix for the 915GM only.
1672 *
1673 * Not sure what it does.
1674 */
1675# define TV_ENC_C0_FIX (1 << 10)
1676/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001677# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001678# define TV_FUSE_STATE_MASK (3 << 4)
1679/** Read-only state that reports all features enabled */
1680# define TV_FUSE_STATE_ENABLED (0 << 4)
1681/** Read-only state that reports that Macrovision is disabled in hardware*/
1682# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1683/** Read-only state that reports that TV-out is disabled in hardware. */
1684# define TV_FUSE_STATE_DISABLED (2 << 4)
1685/** Normal operation */
1686# define TV_TEST_MODE_NORMAL (0 << 0)
1687/** Encoder test pattern 1 - combo pattern */
1688# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1689/** Encoder test pattern 2 - full screen vertical 75% color bars */
1690# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1691/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1692# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1693/** Encoder test pattern 4 - random noise */
1694# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1695/** Encoder test pattern 5 - linear color ramps */
1696# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1697/**
1698 * This test mode forces the DACs to 50% of full output.
1699 *
1700 * This is used for load detection in combination with TVDAC_SENSE_MASK
1701 */
1702# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1703# define TV_TEST_MODE_MASK (7 << 0)
1704
1705#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001706# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07001707/**
1708 * Reports that DAC state change logic has reported change (RO).
1709 *
1710 * This gets cleared when TV_DAC_STATE_EN is cleared
1711*/
1712# define TVDAC_STATE_CHG (1 << 31)
1713# define TVDAC_SENSE_MASK (7 << 28)
1714/** Reports that DAC A voltage is above the detect threshold */
1715# define TVDAC_A_SENSE (1 << 30)
1716/** Reports that DAC B voltage is above the detect threshold */
1717# define TVDAC_B_SENSE (1 << 29)
1718/** Reports that DAC C voltage is above the detect threshold */
1719# define TVDAC_C_SENSE (1 << 28)
1720/**
1721 * Enables DAC state detection logic, for load-based TV detection.
1722 *
1723 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1724 * to off, for load detection to work.
1725 */
1726# define TVDAC_STATE_CHG_EN (1 << 27)
1727/** Sets the DAC A sense value to high */
1728# define TVDAC_A_SENSE_CTL (1 << 26)
1729/** Sets the DAC B sense value to high */
1730# define TVDAC_B_SENSE_CTL (1 << 25)
1731/** Sets the DAC C sense value to high */
1732# define TVDAC_C_SENSE_CTL (1 << 24)
1733/** Overrides the ENC_ENABLE and DAC voltage levels */
1734# define DAC_CTL_OVERRIDE (1 << 7)
1735/** Sets the slew rate. Must be preserved in software */
1736# define ENC_TVDAC_SLEW_FAST (1 << 6)
1737# define DAC_A_1_3_V (0 << 4)
1738# define DAC_A_1_1_V (1 << 4)
1739# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001740# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001741# define DAC_B_1_3_V (0 << 2)
1742# define DAC_B_1_1_V (1 << 2)
1743# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001744# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001745# define DAC_C_1_3_V (0 << 0)
1746# define DAC_C_1_1_V (1 << 0)
1747# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001748# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001749
1750/**
1751 * CSC coefficients are stored in a floating point format with 9 bits of
1752 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1753 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1754 * -1 (0x3) being the only legal negative value.
1755 */
1756#define TV_CSC_Y 0x68010
1757# define TV_RY_MASK 0x07ff0000
1758# define TV_RY_SHIFT 16
1759# define TV_GY_MASK 0x00000fff
1760# define TV_GY_SHIFT 0
1761
1762#define TV_CSC_Y2 0x68014
1763# define TV_BY_MASK 0x07ff0000
1764# define TV_BY_SHIFT 16
1765/**
1766 * Y attenuation for component video.
1767 *
1768 * Stored in 1.9 fixed point.
1769 */
1770# define TV_AY_MASK 0x000003ff
1771# define TV_AY_SHIFT 0
1772
1773#define TV_CSC_U 0x68018
1774# define TV_RU_MASK 0x07ff0000
1775# define TV_RU_SHIFT 16
1776# define TV_GU_MASK 0x000007ff
1777# define TV_GU_SHIFT 0
1778
1779#define TV_CSC_U2 0x6801c
1780# define TV_BU_MASK 0x07ff0000
1781# define TV_BU_SHIFT 16
1782/**
1783 * U attenuation for component video.
1784 *
1785 * Stored in 1.9 fixed point.
1786 */
1787# define TV_AU_MASK 0x000003ff
1788# define TV_AU_SHIFT 0
1789
1790#define TV_CSC_V 0x68020
1791# define TV_RV_MASK 0x0fff0000
1792# define TV_RV_SHIFT 16
1793# define TV_GV_MASK 0x000007ff
1794# define TV_GV_SHIFT 0
1795
1796#define TV_CSC_V2 0x68024
1797# define TV_BV_MASK 0x07ff0000
1798# define TV_BV_SHIFT 16
1799/**
1800 * V attenuation for component video.
1801 *
1802 * Stored in 1.9 fixed point.
1803 */
1804# define TV_AV_MASK 0x000007ff
1805# define TV_AV_SHIFT 0
1806
1807#define TV_CLR_KNOBS 0x68028
1808/** 2s-complement brightness adjustment */
1809# define TV_BRIGHTNESS_MASK 0xff000000
1810# define TV_BRIGHTNESS_SHIFT 24
1811/** Contrast adjustment, as a 2.6 unsigned floating point number */
1812# define TV_CONTRAST_MASK 0x00ff0000
1813# define TV_CONTRAST_SHIFT 16
1814/** Saturation adjustment, as a 2.6 unsigned floating point number */
1815# define TV_SATURATION_MASK 0x0000ff00
1816# define TV_SATURATION_SHIFT 8
1817/** Hue adjustment, as an integer phase angle in degrees */
1818# define TV_HUE_MASK 0x000000ff
1819# define TV_HUE_SHIFT 0
1820
1821#define TV_CLR_LEVEL 0x6802c
1822/** Controls the DAC level for black */
1823# define TV_BLACK_LEVEL_MASK 0x01ff0000
1824# define TV_BLACK_LEVEL_SHIFT 16
1825/** Controls the DAC level for blanking */
1826# define TV_BLANK_LEVEL_MASK 0x000001ff
1827# define TV_BLANK_LEVEL_SHIFT 0
1828
1829#define TV_H_CTL_1 0x68030
1830/** Number of pixels in the hsync. */
1831# define TV_HSYNC_END_MASK 0x1fff0000
1832# define TV_HSYNC_END_SHIFT 16
1833/** Total number of pixels minus one in the line (display and blanking). */
1834# define TV_HTOTAL_MASK 0x00001fff
1835# define TV_HTOTAL_SHIFT 0
1836
1837#define TV_H_CTL_2 0x68034
1838/** Enables the colorburst (needed for non-component color) */
1839# define TV_BURST_ENA (1 << 31)
1840/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1841# define TV_HBURST_START_SHIFT 16
1842# define TV_HBURST_START_MASK 0x1fff0000
1843/** Length of the colorburst */
1844# define TV_HBURST_LEN_SHIFT 0
1845# define TV_HBURST_LEN_MASK 0x0001fff
1846
1847#define TV_H_CTL_3 0x68038
1848/** End of hblank, measured in pixels minus one from start of hsync */
1849# define TV_HBLANK_END_SHIFT 16
1850# define TV_HBLANK_END_MASK 0x1fff0000
1851/** Start of hblank, measured in pixels minus one from start of hsync */
1852# define TV_HBLANK_START_SHIFT 0
1853# define TV_HBLANK_START_MASK 0x0001fff
1854
1855#define TV_V_CTL_1 0x6803c
1856/** XXX */
1857# define TV_NBR_END_SHIFT 16
1858# define TV_NBR_END_MASK 0x07ff0000
1859/** XXX */
1860# define TV_VI_END_F1_SHIFT 8
1861# define TV_VI_END_F1_MASK 0x00003f00
1862/** XXX */
1863# define TV_VI_END_F2_SHIFT 0
1864# define TV_VI_END_F2_MASK 0x0000003f
1865
1866#define TV_V_CTL_2 0x68040
1867/** Length of vsync, in half lines */
1868# define TV_VSYNC_LEN_MASK 0x07ff0000
1869# define TV_VSYNC_LEN_SHIFT 16
1870/** Offset of the start of vsync in field 1, measured in one less than the
1871 * number of half lines.
1872 */
1873# define TV_VSYNC_START_F1_MASK 0x00007f00
1874# define TV_VSYNC_START_F1_SHIFT 8
1875/**
1876 * Offset of the start of vsync in field 2, measured in one less than the
1877 * number of half lines.
1878 */
1879# define TV_VSYNC_START_F2_MASK 0x0000007f
1880# define TV_VSYNC_START_F2_SHIFT 0
1881
1882#define TV_V_CTL_3 0x68044
1883/** Enables generation of the equalization signal */
1884# define TV_EQUAL_ENA (1 << 31)
1885/** Length of vsync, in half lines */
1886# define TV_VEQ_LEN_MASK 0x007f0000
1887# define TV_VEQ_LEN_SHIFT 16
1888/** Offset of the start of equalization in field 1, measured in one less than
1889 * the number of half lines.
1890 */
1891# define TV_VEQ_START_F1_MASK 0x0007f00
1892# define TV_VEQ_START_F1_SHIFT 8
1893/**
1894 * Offset of the start of equalization in field 2, measured in one less than
1895 * the number of half lines.
1896 */
1897# define TV_VEQ_START_F2_MASK 0x000007f
1898# define TV_VEQ_START_F2_SHIFT 0
1899
1900#define TV_V_CTL_4 0x68048
1901/**
1902 * Offset to start of vertical colorburst, measured in one less than the
1903 * number of lines from vertical start.
1904 */
1905# define TV_VBURST_START_F1_MASK 0x003f0000
1906# define TV_VBURST_START_F1_SHIFT 16
1907/**
1908 * Offset to the end of vertical colorburst, measured in one less than the
1909 * number of lines from the start of NBR.
1910 */
1911# define TV_VBURST_END_F1_MASK 0x000000ff
1912# define TV_VBURST_END_F1_SHIFT 0
1913
1914#define TV_V_CTL_5 0x6804c
1915/**
1916 * Offset to start of vertical colorburst, measured in one less than the
1917 * number of lines from vertical start.
1918 */
1919# define TV_VBURST_START_F2_MASK 0x003f0000
1920# define TV_VBURST_START_F2_SHIFT 16
1921/**
1922 * Offset to the end of vertical colorburst, measured in one less than the
1923 * number of lines from the start of NBR.
1924 */
1925# define TV_VBURST_END_F2_MASK 0x000000ff
1926# define TV_VBURST_END_F2_SHIFT 0
1927
1928#define TV_V_CTL_6 0x68050
1929/**
1930 * Offset to start of vertical colorburst, measured in one less than the
1931 * number of lines from vertical start.
1932 */
1933# define TV_VBURST_START_F3_MASK 0x003f0000
1934# define TV_VBURST_START_F3_SHIFT 16
1935/**
1936 * Offset to the end of vertical colorburst, measured in one less than the
1937 * number of lines from the start of NBR.
1938 */
1939# define TV_VBURST_END_F3_MASK 0x000000ff
1940# define TV_VBURST_END_F3_SHIFT 0
1941
1942#define TV_V_CTL_7 0x68054
1943/**
1944 * Offset to start of vertical colorburst, measured in one less than the
1945 * number of lines from vertical start.
1946 */
1947# define TV_VBURST_START_F4_MASK 0x003f0000
1948# define TV_VBURST_START_F4_SHIFT 16
1949/**
1950 * Offset to the end of vertical colorburst, measured in one less than the
1951 * number of lines from the start of NBR.
1952 */
1953# define TV_VBURST_END_F4_MASK 0x000000ff
1954# define TV_VBURST_END_F4_SHIFT 0
1955
1956#define TV_SC_CTL_1 0x68060
1957/** Turns on the first subcarrier phase generation DDA */
1958# define TV_SC_DDA1_EN (1 << 31)
1959/** Turns on the first subcarrier phase generation DDA */
1960# define TV_SC_DDA2_EN (1 << 30)
1961/** Turns on the first subcarrier phase generation DDA */
1962# define TV_SC_DDA3_EN (1 << 29)
1963/** Sets the subcarrier DDA to reset frequency every other field */
1964# define TV_SC_RESET_EVERY_2 (0 << 24)
1965/** Sets the subcarrier DDA to reset frequency every fourth field */
1966# define TV_SC_RESET_EVERY_4 (1 << 24)
1967/** Sets the subcarrier DDA to reset frequency every eighth field */
1968# define TV_SC_RESET_EVERY_8 (2 << 24)
1969/** Sets the subcarrier DDA to never reset the frequency */
1970# define TV_SC_RESET_NEVER (3 << 24)
1971/** Sets the peak amplitude of the colorburst.*/
1972# define TV_BURST_LEVEL_MASK 0x00ff0000
1973# define TV_BURST_LEVEL_SHIFT 16
1974/** Sets the increment of the first subcarrier phase generation DDA */
1975# define TV_SCDDA1_INC_MASK 0x00000fff
1976# define TV_SCDDA1_INC_SHIFT 0
1977
1978#define TV_SC_CTL_2 0x68064
1979/** Sets the rollover for the second subcarrier phase generation DDA */
1980# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1981# define TV_SCDDA2_SIZE_SHIFT 16
1982/** Sets the increent of the second subcarrier phase generation DDA */
1983# define TV_SCDDA2_INC_MASK 0x00007fff
1984# define TV_SCDDA2_INC_SHIFT 0
1985
1986#define TV_SC_CTL_3 0x68068
1987/** Sets the rollover for the third subcarrier phase generation DDA */
1988# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1989# define TV_SCDDA3_SIZE_SHIFT 16
1990/** Sets the increent of the third subcarrier phase generation DDA */
1991# define TV_SCDDA3_INC_MASK 0x00007fff
1992# define TV_SCDDA3_INC_SHIFT 0
1993
1994#define TV_WIN_POS 0x68070
1995/** X coordinate of the display from the start of horizontal active */
1996# define TV_XPOS_MASK 0x1fff0000
1997# define TV_XPOS_SHIFT 16
1998/** Y coordinate of the display from the start of vertical active (NBR) */
1999# define TV_YPOS_MASK 0x00000fff
2000# define TV_YPOS_SHIFT 0
2001
2002#define TV_WIN_SIZE 0x68074
2003/** Horizontal size of the display window, measured in pixels*/
2004# define TV_XSIZE_MASK 0x1fff0000
2005# define TV_XSIZE_SHIFT 16
2006/**
2007 * Vertical size of the display window, measured in pixels.
2008 *
2009 * Must be even for interlaced modes.
2010 */
2011# define TV_YSIZE_MASK 0x00000fff
2012# define TV_YSIZE_SHIFT 0
2013
2014#define TV_FILTER_CTL_1 0x68080
2015/**
2016 * Enables automatic scaling calculation.
2017 *
2018 * If set, the rest of the registers are ignored, and the calculated values can
2019 * be read back from the register.
2020 */
2021# define TV_AUTO_SCALE (1 << 31)
2022/**
2023 * Disables the vertical filter.
2024 *
2025 * This is required on modes more than 1024 pixels wide */
2026# define TV_V_FILTER_BYPASS (1 << 29)
2027/** Enables adaptive vertical filtering */
2028# define TV_VADAPT (1 << 28)
2029# define TV_VADAPT_MODE_MASK (3 << 26)
2030/** Selects the least adaptive vertical filtering mode */
2031# define TV_VADAPT_MODE_LEAST (0 << 26)
2032/** Selects the moderately adaptive vertical filtering mode */
2033# define TV_VADAPT_MODE_MODERATE (1 << 26)
2034/** Selects the most adaptive vertical filtering mode */
2035# define TV_VADAPT_MODE_MOST (3 << 26)
2036/**
2037 * Sets the horizontal scaling factor.
2038 *
2039 * This should be the fractional part of the horizontal scaling factor divided
2040 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2041 *
2042 * (src width - 1) / ((oversample * dest width) - 1)
2043 */
2044# define TV_HSCALE_FRAC_MASK 0x00003fff
2045# define TV_HSCALE_FRAC_SHIFT 0
2046
2047#define TV_FILTER_CTL_2 0x68084
2048/**
2049 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2050 *
2051 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2052 */
2053# define TV_VSCALE_INT_MASK 0x00038000
2054# define TV_VSCALE_INT_SHIFT 15
2055/**
2056 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2057 *
2058 * \sa TV_VSCALE_INT_MASK
2059 */
2060# define TV_VSCALE_FRAC_MASK 0x00007fff
2061# define TV_VSCALE_FRAC_SHIFT 0
2062
2063#define TV_FILTER_CTL_3 0x68088
2064/**
2065 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2066 *
2067 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2068 *
2069 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2070 */
2071# define TV_VSCALE_IP_INT_MASK 0x00038000
2072# define TV_VSCALE_IP_INT_SHIFT 15
2073/**
2074 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2075 *
2076 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2077 *
2078 * \sa TV_VSCALE_IP_INT_MASK
2079 */
2080# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2081# define TV_VSCALE_IP_FRAC_SHIFT 0
2082
2083#define TV_CC_CONTROL 0x68090
2084# define TV_CC_ENABLE (1 << 31)
2085/**
2086 * Specifies which field to send the CC data in.
2087 *
2088 * CC data is usually sent in field 0.
2089 */
2090# define TV_CC_FID_MASK (1 << 27)
2091# define TV_CC_FID_SHIFT 27
2092/** Sets the horizontal position of the CC data. Usually 135. */
2093# define TV_CC_HOFF_MASK 0x03ff0000
2094# define TV_CC_HOFF_SHIFT 16
2095/** Sets the vertical position of the CC data. Usually 21 */
2096# define TV_CC_LINE_MASK 0x0000003f
2097# define TV_CC_LINE_SHIFT 0
2098
2099#define TV_CC_DATA 0x68094
2100# define TV_CC_RDY (1 << 31)
2101/** Second word of CC data to be transmitted. */
2102# define TV_CC_DATA_2_MASK 0x007f0000
2103# define TV_CC_DATA_2_SHIFT 16
2104/** First word of CC data to be transmitted. */
2105# define TV_CC_DATA_1_MASK 0x0000007f
2106# define TV_CC_DATA_1_SHIFT 0
2107
2108#define TV_H_LUMA_0 0x68100
2109#define TV_H_LUMA_59 0x681ec
2110#define TV_H_CHROMA_0 0x68200
2111#define TV_H_CHROMA_59 0x682ec
2112#define TV_V_LUMA_0 0x68300
2113#define TV_V_LUMA_42 0x683a8
2114#define TV_V_CHROMA_0 0x68400
2115#define TV_V_CHROMA_42 0x684a8
2116
Keith Packard040d87f2009-05-30 20:42:33 -07002117/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002118#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002119#define DP_B 0x64100
2120#define DP_C 0x64200
2121#define DP_D 0x64300
2122
2123#define DP_PORT_EN (1 << 31)
2124#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002125#define DP_PIPE_MASK (1 << 30)
2126
Keith Packard040d87f2009-05-30 20:42:33 -07002127/* Link training mode - select a suitable mode for each stage */
2128#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2129#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2130#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2131#define DP_LINK_TRAIN_OFF (3 << 28)
2132#define DP_LINK_TRAIN_MASK (3 << 28)
2133#define DP_LINK_TRAIN_SHIFT 28
2134
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002135/* CPT Link training mode */
2136#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2137#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2138#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2139#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2140#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2141#define DP_LINK_TRAIN_SHIFT_CPT 8
2142
Keith Packard040d87f2009-05-30 20:42:33 -07002143/* Signal voltages. These are mostly controlled by the other end */
2144#define DP_VOLTAGE_0_4 (0 << 25)
2145#define DP_VOLTAGE_0_6 (1 << 25)
2146#define DP_VOLTAGE_0_8 (2 << 25)
2147#define DP_VOLTAGE_1_2 (3 << 25)
2148#define DP_VOLTAGE_MASK (7 << 25)
2149#define DP_VOLTAGE_SHIFT 25
2150
2151/* Signal pre-emphasis levels, like voltages, the other end tells us what
2152 * they want
2153 */
2154#define DP_PRE_EMPHASIS_0 (0 << 22)
2155#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2156#define DP_PRE_EMPHASIS_6 (2 << 22)
2157#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2158#define DP_PRE_EMPHASIS_MASK (7 << 22)
2159#define DP_PRE_EMPHASIS_SHIFT 22
2160
2161/* How many wires to use. I guess 3 was too hard */
2162#define DP_PORT_WIDTH_1 (0 << 19)
2163#define DP_PORT_WIDTH_2 (1 << 19)
2164#define DP_PORT_WIDTH_4 (3 << 19)
2165#define DP_PORT_WIDTH_MASK (7 << 19)
2166
2167/* Mystic DPCD version 1.1 special mode */
2168#define DP_ENHANCED_FRAMING (1 << 18)
2169
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002170/* eDP */
2171#define DP_PLL_FREQ_270MHZ (0 << 16)
2172#define DP_PLL_FREQ_160MHZ (1 << 16)
2173#define DP_PLL_FREQ_MASK (3 << 16)
2174
Keith Packard040d87f2009-05-30 20:42:33 -07002175/** locked once port is enabled */
2176#define DP_PORT_REVERSAL (1 << 15)
2177
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002178/* eDP */
2179#define DP_PLL_ENABLE (1 << 14)
2180
Keith Packard040d87f2009-05-30 20:42:33 -07002181/** sends the clock on lane 15 of the PEG for debug */
2182#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2183
2184#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002185#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002186
2187/** limit RGB values to avoid confusing TVs */
2188#define DP_COLOR_RANGE_16_235 (1 << 8)
2189
2190/** Turn on the audio link */
2191#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2192
2193/** vs and hs sync polarity */
2194#define DP_SYNC_VS_HIGH (1 << 4)
2195#define DP_SYNC_HS_HIGH (1 << 3)
2196
2197/** A fantasy */
2198#define DP_DETECTED (1 << 2)
2199
2200/** The aux channel provides a way to talk to the
2201 * signal sink for DDC etc. Max packet size supported
2202 * is 20 bytes in each direction, hence the 5 fixed
2203 * data registers
2204 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002205#define DPA_AUX_CH_CTL 0x64010
2206#define DPA_AUX_CH_DATA1 0x64014
2207#define DPA_AUX_CH_DATA2 0x64018
2208#define DPA_AUX_CH_DATA3 0x6401c
2209#define DPA_AUX_CH_DATA4 0x64020
2210#define DPA_AUX_CH_DATA5 0x64024
2211
Keith Packard040d87f2009-05-30 20:42:33 -07002212#define DPB_AUX_CH_CTL 0x64110
2213#define DPB_AUX_CH_DATA1 0x64114
2214#define DPB_AUX_CH_DATA2 0x64118
2215#define DPB_AUX_CH_DATA3 0x6411c
2216#define DPB_AUX_CH_DATA4 0x64120
2217#define DPB_AUX_CH_DATA5 0x64124
2218
2219#define DPC_AUX_CH_CTL 0x64210
2220#define DPC_AUX_CH_DATA1 0x64214
2221#define DPC_AUX_CH_DATA2 0x64218
2222#define DPC_AUX_CH_DATA3 0x6421c
2223#define DPC_AUX_CH_DATA4 0x64220
2224#define DPC_AUX_CH_DATA5 0x64224
2225
2226#define DPD_AUX_CH_CTL 0x64310
2227#define DPD_AUX_CH_DATA1 0x64314
2228#define DPD_AUX_CH_DATA2 0x64318
2229#define DPD_AUX_CH_DATA3 0x6431c
2230#define DPD_AUX_CH_DATA4 0x64320
2231#define DPD_AUX_CH_DATA5 0x64324
2232
2233#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2234#define DP_AUX_CH_CTL_DONE (1 << 30)
2235#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2236#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2237#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2238#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2239#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2240#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2241#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2242#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2243#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2244#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2245#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2246#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2247#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2248#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2249#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2250#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2251#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2252#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2253#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2254
2255/*
2256 * Computing GMCH M and N values for the Display Port link
2257 *
2258 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2259 *
2260 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2261 *
2262 * The GMCH value is used internally
2263 *
2264 * bytes_per_pixel is the number of bytes coming out of the plane,
2265 * which is after the LUTs, so we want the bytes for our color format.
2266 * For our current usage, this is always 3, one byte for R, G and B.
2267 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002268#define _PIPEA_GMCH_DATA_M 0x70050
2269#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002270
2271/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2272#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2273#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2274
2275#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2276
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002277#define _PIPEA_GMCH_DATA_N 0x70054
2278#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002279#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2280
2281/*
2282 * Computing Link M and N values for the Display Port link
2283 *
2284 * Link M / N = pixel_clock / ls_clk
2285 *
2286 * (the DP spec calls pixel_clock the 'strm_clk')
2287 *
2288 * The Link value is transmitted in the Main Stream
2289 * Attributes and VB-ID.
2290 */
2291
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002292#define _PIPEA_DP_LINK_M 0x70060
2293#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002294#define PIPEA_DP_LINK_M_MASK (0xffffff)
2295
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002296#define _PIPEA_DP_LINK_N 0x70064
2297#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002298#define PIPEA_DP_LINK_N_MASK (0xffffff)
2299
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002300#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2301#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2302#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2303#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2304
Jesse Barnes585fb112008-07-29 11:54:06 -07002305/* Display & cursor control */
2306
2307/* Pipe A */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002308#define _PIPEADSL 0x70000
Chris Wilson58e10eb2010-10-03 10:56:11 +01002309#define DSL_LINEMASK 0x00000fff
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002310#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002311#define PIPECONF_ENABLE (1<<31)
2312#define PIPECONF_DISABLE 0
2313#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002314#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilson5eddb702010-09-11 13:48:45 +01002315#define PIPECONF_SINGLE_WIDE 0
2316#define PIPECONF_PIPE_UNLOCKED 0
2317#define PIPECONF_PIPE_LOCKED (1<<25)
2318#define PIPECONF_PALETTE 0
2319#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002320#define PIPECONF_FORCE_BORDER (1<<25)
2321#define PIPECONF_PROGRESSIVE (0 << 21)
2322#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2323#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07002324#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002325#define PIPECONF_BPP_MASK (0x000000e0)
2326#define PIPECONF_BPP_8 (0<<5)
2327#define PIPECONF_BPP_10 (1<<5)
2328#define PIPECONF_BPP_6 (2<<5)
2329#define PIPECONF_BPP_12 (3<<5)
2330#define PIPECONF_DITHER_EN (1<<4)
2331#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2332#define PIPECONF_DITHER_TYPE_SP (0<<2)
2333#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2334#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2335#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002336#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07002337#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2338#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2339#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2340#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2341#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2342#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2343#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2344#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2345#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2346#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2347#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2348#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2349#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2350#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2351#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2352#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2353#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2354#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2355#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2356#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2357#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2358#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2359#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2360#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2361#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2362#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2363#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2364#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2365#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002366#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
Zhenyu Wang58a27472009-09-25 08:01:28 +00002367#define PIPE_8BPC (0 << 5)
2368#define PIPE_10BPC (1 << 5)
2369#define PIPE_6BPC (2 << 5)
2370#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002371
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002372#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2373#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2374#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2375#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2376#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2377#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002378
Jesse Barnes585fb112008-07-29 11:54:06 -07002379#define DSPARB 0x70030
2380#define DSPARB_CSTART_MASK (0x7f << 7)
2381#define DSPARB_CSTART_SHIFT 7
2382#define DSPARB_BSTART_MASK (0x7f)
2383#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002384#define DSPARB_BEND_SHIFT 9 /* on 855 */
2385#define DSPARB_AEND_SHIFT 0
2386
2387#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002388#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002389#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002390#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002391#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002392#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002393#define DSPFW_PLANEB_MASK (0x7f<<8)
2394#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002395#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002396#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002397#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002398#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002399#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002400#define DSPFW_HPLL_SR_EN (1<<31)
2401#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002402#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002403#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2404#define DSPFW_HPLL_CURSOR_SHIFT 16
2405#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2406#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002407
2408/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002409#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002410#define I915_FIFO_LINE_SIZE 64
2411#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002412
2413#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002414#define I965_FIFO_SIZE 512
2415#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002416#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002417#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002418#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002419
2420#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002421#define I915_MAX_WM 0x3f
2422
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002423#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2424#define PINEVIEW_FIFO_LINE_SIZE 64
2425#define PINEVIEW_MAX_WM 0x1ff
2426#define PINEVIEW_DFT_WM 0x3f
2427#define PINEVIEW_DFT_HPLLOFF_WM 0
2428#define PINEVIEW_GUARD_WM 10
2429#define PINEVIEW_CURSOR_FIFO 64
2430#define PINEVIEW_CURSOR_MAX_WM 0x3f
2431#define PINEVIEW_CURSOR_DFT_WM 0
2432#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002433
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002434#define I965_CURSOR_FIFO 64
2435#define I965_CURSOR_MAX_WM 32
2436#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002437
2438/* define the Watermark register on Ironlake */
2439#define WM0_PIPEA_ILK 0x45100
2440#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2441#define WM0_PIPE_PLANE_SHIFT 16
2442#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2443#define WM0_PIPE_SPRITE_SHIFT 8
2444#define WM0_PIPE_CURSOR_MASK (0x1f)
2445
2446#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002447#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002448#define WM1_LP_ILK 0x45108
2449#define WM1_LP_SR_EN (1<<31)
2450#define WM1_LP_LATENCY_SHIFT 24
2451#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002452#define WM1_LP_FBC_MASK (0xf<<20)
2453#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002454#define WM1_LP_SR_MASK (0x1ff<<8)
2455#define WM1_LP_SR_SHIFT 8
2456#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002457#define WM2_LP_ILK 0x4510c
2458#define WM2_LP_EN (1<<31)
2459#define WM3_LP_ILK 0x45110
2460#define WM3_LP_EN (1<<31)
2461#define WM1S_LP_ILK 0x45120
2462#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002463
2464/* Memory latency timer register */
2465#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002466#define MLTR_WM1_SHIFT 0
2467#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002468/* the unit of memory self-refresh latency time is 0.5us */
2469#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002470#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2471#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2472#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002473
2474/* define the fifo size on Ironlake */
2475#define ILK_DISPLAY_FIFO 128
2476#define ILK_DISPLAY_MAXWM 64
2477#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002478#define ILK_CURSOR_FIFO 32
2479#define ILK_CURSOR_MAXWM 16
2480#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002481
2482#define ILK_DISPLAY_SR_FIFO 512
2483#define ILK_DISPLAY_MAX_SRWM 0x1ff
2484#define ILK_DISPLAY_DFT_SRWM 0x3f
2485#define ILK_CURSOR_SR_FIFO 64
2486#define ILK_CURSOR_MAX_SRWM 0x3f
2487#define ILK_CURSOR_DFT_SRWM 8
2488
2489#define ILK_FIFO_LINE_SIZE 64
2490
Yuanhan Liu13982612010-12-15 15:42:31 +08002491/* define the WM info on Sandybridge */
2492#define SNB_DISPLAY_FIFO 128
2493#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2494#define SNB_DISPLAY_DFTWM 8
2495#define SNB_CURSOR_FIFO 32
2496#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2497#define SNB_CURSOR_DFTWM 8
2498
2499#define SNB_DISPLAY_SR_FIFO 512
2500#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2501#define SNB_DISPLAY_DFT_SRWM 0x3f
2502#define SNB_CURSOR_SR_FIFO 64
2503#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2504#define SNB_CURSOR_DFT_SRWM 8
2505
2506#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2507
2508#define SNB_FIFO_LINE_SIZE 64
2509
2510
2511/* the address where we get all kinds of latency value */
2512#define SSKPD 0x5d10
2513#define SSKPD_WM_MASK 0x3f
2514#define SSKPD_WM0_SHIFT 0
2515#define SSKPD_WM1_SHIFT 8
2516#define SSKPD_WM2_SHIFT 16
2517#define SSKPD_WM3_SHIFT 24
2518
2519#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2520#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2521#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2522#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2523#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2524
Jesse Barnes585fb112008-07-29 11:54:06 -07002525/*
2526 * The two pipe frame counter registers are not synchronized, so
2527 * reading a stable value is somewhat tricky. The following code
2528 * should work:
2529 *
2530 * do {
2531 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2532 * PIPE_FRAME_HIGH_SHIFT;
2533 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2534 * PIPE_FRAME_LOW_SHIFT);
2535 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2536 * PIPE_FRAME_HIGH_SHIFT);
2537 * } while (high1 != high2);
2538 * frame = (high1 << 8) | low1;
2539 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002540#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07002541#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2542#define PIPE_FRAME_HIGH_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002543#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002544#define PIPE_FRAME_LOW_MASK 0xff000000
2545#define PIPE_FRAME_LOW_SHIFT 24
2546#define PIPE_PIXEL_MASK 0x00ffffff
2547#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002548/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002549#define _PIPEA_FRMCOUNT_GM45 0x70040
2550#define _PIPEA_FLIPCOUNT_GM45 0x70044
2551#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002552
2553/* Cursor A & B regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002554#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04002555/* Old style CUR*CNTR flags (desktop 8xx) */
2556#define CURSOR_ENABLE 0x80000000
2557#define CURSOR_GAMMA_ENABLE 0x40000000
2558#define CURSOR_STRIDE_MASK 0x30000000
2559#define CURSOR_FORMAT_SHIFT 24
2560#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2561#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2562#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2563#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2564#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2565#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2566/* New style CUR*CNTR flags */
2567#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002568#define CURSOR_MODE_DISABLE 0x00
2569#define CURSOR_MODE_64_32B_AX 0x07
2570#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04002571#define MCURSOR_PIPE_SELECT (1 << 28)
2572#define MCURSOR_PIPE_A 0x00
2573#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002574#define MCURSOR_GAMMA_ENABLE (1 << 26)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002575#define _CURABASE 0x70084
2576#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07002577#define CURSOR_POS_MASK 0x007FF
2578#define CURSOR_POS_SIGN 0x8000
2579#define CURSOR_X_SHIFT 0
2580#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04002581#define CURSIZE 0x700a0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002582#define _CURBCNTR 0x700c0
2583#define _CURBBASE 0x700c4
2584#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07002585
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002586#define _CURBCNTR_IVB 0x71080
2587#define _CURBBASE_IVB 0x71084
2588#define _CURBPOS_IVB 0x71088
2589
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002590#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2591#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2592#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002593
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002594#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2595#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2596#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2597
Jesse Barnes585fb112008-07-29 11:54:06 -07002598/* Display A control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002599#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07002600#define DISPLAY_PLANE_ENABLE (1<<31)
2601#define DISPLAY_PLANE_DISABLE 0
2602#define DISPPLANE_GAMMA_ENABLE (1<<30)
2603#define DISPPLANE_GAMMA_DISABLE 0
2604#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2605#define DISPPLANE_8BPP (0x2<<26)
2606#define DISPPLANE_15_16BPP (0x4<<26)
2607#define DISPPLANE_16BPP (0x5<<26)
2608#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2609#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002610#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002611#define DISPPLANE_STEREO_ENABLE (1<<25)
2612#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002613#define DISPPLANE_SEL_PIPE_SHIFT 24
2614#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002615#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002616#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002617#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2618#define DISPPLANE_SRC_KEY_DISABLE 0
2619#define DISPPLANE_LINE_DOUBLE (1<<20)
2620#define DISPPLANE_NO_LINE_DOUBLE 0
2621#define DISPPLANE_STEREO_POLARITY_FIRST 0
2622#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002623#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002624#define DISPPLANE_TILED (1<<10)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002625#define _DSPAADDR 0x70184
2626#define _DSPASTRIDE 0x70188
2627#define _DSPAPOS 0x7018C /* reserved */
2628#define _DSPASIZE 0x70190
2629#define _DSPASURF 0x7019C /* 965+ only */
2630#define _DSPATILEOFF 0x701A4 /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002631
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002632#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2633#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2634#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2635#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2636#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2637#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2638#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Chris Wilson5eddb702010-09-11 13:48:45 +01002639
Jesse Barnes585fb112008-07-29 11:54:06 -07002640/* VBIOS flags */
2641#define SWF00 0x71410
2642#define SWF01 0x71414
2643#define SWF02 0x71418
2644#define SWF03 0x7141c
2645#define SWF04 0x71420
2646#define SWF05 0x71424
2647#define SWF06 0x71428
2648#define SWF10 0x70410
2649#define SWF11 0x70414
2650#define SWF14 0x71420
2651#define SWF30 0x72414
2652#define SWF31 0x72418
2653#define SWF32 0x7241c
2654
2655/* Pipe B */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002656#define _PIPEBDSL 0x71000
2657#define _PIPEBCONF 0x71008
2658#define _PIPEBSTAT 0x71024
2659#define _PIPEBFRAMEHIGH 0x71040
2660#define _PIPEBFRAMEPIXEL 0x71044
2661#define _PIPEB_FRMCOUNT_GM45 0x71040
2662#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002663
Jesse Barnes585fb112008-07-29 11:54:06 -07002664
2665/* Display B control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002666#define _DSPBCNTR 0x71180
Jesse Barnes585fb112008-07-29 11:54:06 -07002667#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2668#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2669#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2670#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002671#define _DSPBADDR 0x71184
2672#define _DSPBSTRIDE 0x71188
2673#define _DSPBPOS 0x7118C
2674#define _DSPBSIZE 0x71190
2675#define _DSPBSURF 0x7119C
2676#define _DSPBTILEOFF 0x711A4
Jesse Barnes585fb112008-07-29 11:54:06 -07002677
2678/* VBIOS regs */
2679#define VGACNTRL 0x71400
2680# define VGA_DISP_DISABLE (1 << 31)
2681# define VGA_2X_MODE (1 << 30)
2682# define VGA_PIPE_B_SELECT (1 << 29)
2683
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002684/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002685
2686#define CPU_VGACNTRL 0x41000
2687
2688#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2689#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2690#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2691#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2692#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2693#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2694#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2695#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2696#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2697
2698/* refresh rate hardware control */
2699#define RR_HW_CTL 0x45300
2700#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2701#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2702
2703#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01002704#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08002705#define FDI_PLL_BIOS_1 0x46004
2706#define FDI_PLL_BIOS_2 0x46008
2707#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2708#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2709#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2710
Eric Anholt8956c8b2010-03-18 13:21:14 -07002711#define PCH_DSPCLK_GATE_D 0x42020
Jesse Barnes1ffa3252011-01-17 13:35:57 -08002712# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2713# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
Eric Anholt8956c8b2010-03-18 13:21:14 -07002714# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2715# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2716
2717#define PCH_3DCGDIS0 0x46020
2718# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2719# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2720
Eric Anholt06f37752010-12-14 10:06:46 -08002721#define PCH_3DCGDIS1 0x46024
2722# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
2723
Zhenyu Wangb9055052009-06-05 15:38:38 +08002724#define FDI_PLL_FREQ_CTL 0x46030
2725#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2726#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2727#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2728
2729
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002730#define _PIPEA_DATA_M1 0x60030
Zhenyu Wangb9055052009-06-05 15:38:38 +08002731#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2732#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01002733#define PIPE_DATA_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002734#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01002735#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002736
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002737#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01002738#define PIPE_DATA_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002739#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01002740#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002741
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002742#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01002743#define PIPE_LINK_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002744#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01002745#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002746
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002747#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01002748#define PIPE_LINK_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002749#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01002750#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002751
2752/* PIPEB timing regs are same start from 0x61000 */
2753
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002754#define _PIPEB_DATA_M1 0x61030
2755#define _PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08002756
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002757#define _PIPEB_DATA_M2 0x61038
2758#define _PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08002759
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002760#define _PIPEB_LINK_M1 0x61040
2761#define _PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08002762
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002763#define _PIPEB_LINK_M2 0x61048
2764#define _PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01002765
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002766#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
2767#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
2768#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
2769#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
2770#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
2771#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
2772#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
2773#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002774
2775/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002776/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
2777#define _PFA_CTL_1 0x68080
2778#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08002779#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08002780#define PF_FILTER_MASK (3<<23)
2781#define PF_FILTER_PROGRAMMED (0<<23)
2782#define PF_FILTER_MED_3x3 (1<<23)
2783#define PF_FILTER_EDGE_ENHANCE (2<<23)
2784#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002785#define _PFA_WIN_SZ 0x68074
2786#define _PFB_WIN_SZ 0x68874
2787#define _PFA_WIN_POS 0x68070
2788#define _PFB_WIN_POS 0x68870
2789#define _PFA_VSCALE 0x68084
2790#define _PFB_VSCALE 0x68884
2791#define _PFA_HSCALE 0x68090
2792#define _PFB_HSCALE 0x68890
2793
2794#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
2795#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
2796#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
2797#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
2798#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002799
2800/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002801#define _LGC_PALETTE_A 0x4a000
2802#define _LGC_PALETTE_B 0x4a800
2803#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002804
2805/* interrupts */
2806#define DE_MASTER_IRQ_CONTROL (1 << 31)
2807#define DE_SPRITEB_FLIP_DONE (1 << 29)
2808#define DE_SPRITEA_FLIP_DONE (1 << 28)
2809#define DE_PLANEB_FLIP_DONE (1 << 27)
2810#define DE_PLANEA_FLIP_DONE (1 << 26)
2811#define DE_PCU_EVENT (1 << 25)
2812#define DE_GTT_FAULT (1 << 24)
2813#define DE_POISON (1 << 23)
2814#define DE_PERFORM_COUNTER (1 << 22)
2815#define DE_PCH_EVENT (1 << 21)
2816#define DE_AUX_CHANNEL_A (1 << 20)
2817#define DE_DP_A_HOTPLUG (1 << 19)
2818#define DE_GSE (1 << 18)
2819#define DE_PIPEB_VBLANK (1 << 15)
2820#define DE_PIPEB_EVEN_FIELD (1 << 14)
2821#define DE_PIPEB_ODD_FIELD (1 << 13)
2822#define DE_PIPEB_LINE_COMPARE (1 << 12)
2823#define DE_PIPEB_VSYNC (1 << 11)
2824#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2825#define DE_PIPEA_VBLANK (1 << 7)
2826#define DE_PIPEA_EVEN_FIELD (1 << 6)
2827#define DE_PIPEA_ODD_FIELD (1 << 5)
2828#define DE_PIPEA_LINE_COMPARE (1 << 4)
2829#define DE_PIPEA_VSYNC (1 << 3)
2830#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2831
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002832/* More Ivybridge lolz */
2833#define DE_ERR_DEBUG_IVB (1<<30)
2834#define DE_GSE_IVB (1<<29)
2835#define DE_PCH_EVENT_IVB (1<<28)
2836#define DE_DP_A_HOTPLUG_IVB (1<<27)
2837#define DE_AUX_CHANNEL_A_IVB (1<<26)
2838#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
2839#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
2840#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
2841#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
2842#define DE_PIPEB_VBLANK_IVB (1<<5)
2843#define DE_PIPEA_VBLANK_IVB (1<<0)
2844
Zhenyu Wangb9055052009-06-05 15:38:38 +08002845#define DEISR 0x44000
2846#define DEIMR 0x44004
2847#define DEIIR 0x44008
2848#define DEIER 0x4400c
2849
2850/* GT interrupt */
Jesse Barnese552eb72010-04-21 11:39:23 -07002851#define GT_PIPE_NOTIFY (1 << 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002852#define GT_SYNC_STATUS (1 << 2)
2853#define GT_USER_INTERRUPT (1 << 0)
Zou Nan haid1b851f2010-05-21 09:08:57 +08002854#define GT_BSD_USER_INTERRUPT (1 << 5)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002855#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Chris Wilson549f7362010-10-19 11:19:32 +01002856#define GT_BLT_USER_INTERRUPT (1 << 22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002857
2858#define GTISR 0x44010
2859#define GTIMR 0x44014
2860#define GTIIR 0x44018
2861#define GTIER 0x4401c
2862
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002863#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07002864/* Required on all Ironlake and Sandybridge according to the B-Spec. */
2865#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002866#define ILK_DPARB_GATE (1<<22)
2867#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00002868#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
2869#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
2870#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
2871#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
2872#define ILK_HDCP_DISABLE (1<<25)
2873#define ILK_eDP_A_DISABLE (1<<24)
2874#define ILK_DESKTOP (1<<23)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002875#define ILK_DSPCLK_GATE 0x42020
Jesse Barnes28963a32011-05-11 09:42:30 -07002876#define IVB_VRHUNIT_CLK_GATE (1<<28)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002877#define ILK_DPARB_CLK_GATE (1<<5)
Yuanhan Liu13982612010-12-15 15:42:31 +08002878#define ILK_DPFD_CLK_GATE (1<<7)
2879
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002880/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2881#define ILK_CLK_FBC (1<<7)
2882#define ILK_DPFC_DIS1 (1<<8)
2883#define ILK_DPFC_DIS2 (1<<9)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002884
Zhenyu Wang553bd142009-09-02 10:57:52 +08002885#define DISP_ARB_CTL 0x45000
2886#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002887#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08002888
Zhenyu Wangb9055052009-06-05 15:38:38 +08002889/* PCH */
2890
2891/* south display engine interrupt */
Jesse Barnes776ad802011-01-04 15:09:39 -08002892#define SDE_AUDIO_POWER_D (1 << 27)
2893#define SDE_AUDIO_POWER_C (1 << 26)
2894#define SDE_AUDIO_POWER_B (1 << 25)
2895#define SDE_AUDIO_POWER_SHIFT (25)
2896#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
2897#define SDE_GMBUS (1 << 24)
2898#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
2899#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
2900#define SDE_AUDIO_HDCP_MASK (3 << 22)
2901#define SDE_AUDIO_TRANSB (1 << 21)
2902#define SDE_AUDIO_TRANSA (1 << 20)
2903#define SDE_AUDIO_TRANS_MASK (3 << 20)
2904#define SDE_POISON (1 << 19)
2905/* 18 reserved */
2906#define SDE_FDI_RXB (1 << 17)
2907#define SDE_FDI_RXA (1 << 16)
2908#define SDE_FDI_MASK (3 << 16)
2909#define SDE_AUXD (1 << 15)
2910#define SDE_AUXC (1 << 14)
2911#define SDE_AUXB (1 << 13)
2912#define SDE_AUX_MASK (7 << 13)
2913/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002914#define SDE_CRT_HOTPLUG (1 << 11)
2915#define SDE_PORTD_HOTPLUG (1 << 10)
2916#define SDE_PORTC_HOTPLUG (1 << 9)
2917#define SDE_PORTB_HOTPLUG (1 << 8)
2918#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00002919#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08002920#define SDE_TRANSB_CRC_DONE (1 << 5)
2921#define SDE_TRANSB_CRC_ERR (1 << 4)
2922#define SDE_TRANSB_FIFO_UNDER (1 << 3)
2923#define SDE_TRANSA_CRC_DONE (1 << 2)
2924#define SDE_TRANSA_CRC_ERR (1 << 1)
2925#define SDE_TRANSA_FIFO_UNDER (1 << 0)
2926#define SDE_TRANS_MASK (0x3f)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002927/* CPT */
2928#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2929#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2930#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2931#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01002932#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
2933 SDE_PORTD_HOTPLUG_CPT | \
2934 SDE_PORTC_HOTPLUG_CPT | \
2935 SDE_PORTB_HOTPLUG_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002936
2937#define SDEISR 0xc4000
2938#define SDEIMR 0xc4004
2939#define SDEIIR 0xc4008
2940#define SDEIER 0xc400c
2941
2942/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07002943#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002944#define PORTD_HOTPLUG_ENABLE (1 << 20)
2945#define PORTD_PULSE_DURATION_2ms (0)
2946#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2947#define PORTD_PULSE_DURATION_6ms (2 << 18)
2948#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07002949#define PORTD_PULSE_DURATION_MASK (3 << 18)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002950#define PORTD_HOTPLUG_NO_DETECT (0)
2951#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2952#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2953#define PORTC_HOTPLUG_ENABLE (1 << 12)
2954#define PORTC_PULSE_DURATION_2ms (0)
2955#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2956#define PORTC_PULSE_DURATION_6ms (2 << 10)
2957#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07002958#define PORTC_PULSE_DURATION_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002959#define PORTC_HOTPLUG_NO_DETECT (0)
2960#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2961#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2962#define PORTB_HOTPLUG_ENABLE (1 << 4)
2963#define PORTB_PULSE_DURATION_2ms (0)
2964#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2965#define PORTB_PULSE_DURATION_6ms (2 << 2)
2966#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07002967#define PORTB_PULSE_DURATION_MASK (3 << 2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002968#define PORTB_HOTPLUG_NO_DETECT (0)
2969#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2970#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2971
2972#define PCH_GPIOA 0xc5010
2973#define PCH_GPIOB 0xc5014
2974#define PCH_GPIOC 0xc5018
2975#define PCH_GPIOD 0xc501c
2976#define PCH_GPIOE 0xc5020
2977#define PCH_GPIOF 0xc5024
2978
Eric Anholtf0217c42009-12-01 11:56:30 -08002979#define PCH_GMBUS0 0xc5100
2980#define PCH_GMBUS1 0xc5104
2981#define PCH_GMBUS2 0xc5108
2982#define PCH_GMBUS3 0xc510c
2983#define PCH_GMBUS4 0xc5110
2984#define PCH_GMBUS5 0xc5120
2985
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002986#define _PCH_DPLL_A 0xc6014
2987#define _PCH_DPLL_B 0xc6018
Jesse Barnes4c609cb2011-09-02 12:52:11 -07002988#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002989
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002990#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00002991#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002992#define _PCH_FPA1 0xc6044
2993#define _PCH_FPB0 0xc6048
2994#define _PCH_FPB1 0xc604c
Jesse Barnes4c609cb2011-09-02 12:52:11 -07002995#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
2996#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002997
2998#define PCH_DPLL_TEST 0xc606c
2999
3000#define PCH_DREF_CONTROL 0xC6200
3001#define DREF_CONTROL_MASK 0x7fc3
3002#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3003#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3004#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3005#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3006#define DREF_SSC_SOURCE_DISABLE (0<<11)
3007#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003008#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003009#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3010#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3011#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003012#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003013#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3014#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003015#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003016#define DREF_SSC4_DOWNSPREAD (0<<6)
3017#define DREF_SSC4_CENTERSPREAD (1<<6)
3018#define DREF_SSC1_DISABLE (0<<1)
3019#define DREF_SSC1_ENABLE (1<<1)
3020#define DREF_SSC4_DISABLE (0)
3021#define DREF_SSC4_ENABLE (1)
3022
3023#define PCH_RAWCLK_FREQ 0xc6204
3024#define FDL_TP1_TIMER_SHIFT 12
3025#define FDL_TP1_TIMER_MASK (3<<12)
3026#define FDL_TP2_TIMER_SHIFT 10
3027#define FDL_TP2_TIMER_MASK (3<<10)
3028#define RAWCLK_FREQ_MASK 0x3ff
3029
3030#define PCH_DPLL_TMR_CFG 0xc6208
3031
3032#define PCH_SSC4_PARMS 0xc6210
3033#define PCH_SSC4_AUX_PARMS 0xc6214
3034
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003035#define PCH_DPLL_SEL 0xc7000
3036#define TRANSA_DPLL_ENABLE (1<<3)
3037#define TRANSA_DPLLB_SEL (1<<0)
3038#define TRANSA_DPLLA_SEL 0
3039#define TRANSB_DPLL_ENABLE (1<<7)
3040#define TRANSB_DPLLB_SEL (1<<4)
3041#define TRANSB_DPLLA_SEL (0)
3042#define TRANSC_DPLL_ENABLE (1<<11)
3043#define TRANSC_DPLLB_SEL (1<<8)
3044#define TRANSC_DPLLA_SEL (0)
3045
Zhenyu Wangb9055052009-06-05 15:38:38 +08003046/* transcoder */
3047
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003048#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003049#define TRANS_HTOTAL_SHIFT 16
3050#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003051#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003052#define TRANS_HBLANK_END_SHIFT 16
3053#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003054#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003055#define TRANS_HSYNC_END_SHIFT 16
3056#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003057#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003058#define TRANS_VTOTAL_SHIFT 16
3059#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003060#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003061#define TRANS_VBLANK_END_SHIFT 16
3062#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003063#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003064#define TRANS_VSYNC_END_SHIFT 16
3065#define TRANS_VSYNC_START_SHIFT 0
3066
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003067#define _TRANSA_DATA_M1 0xe0030
3068#define _TRANSA_DATA_N1 0xe0034
3069#define _TRANSA_DATA_M2 0xe0038
3070#define _TRANSA_DATA_N2 0xe003c
3071#define _TRANSA_DP_LINK_M1 0xe0040
3072#define _TRANSA_DP_LINK_N1 0xe0044
3073#define _TRANSA_DP_LINK_M2 0xe0048
3074#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003075
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003076/* Per-transcoder DIP controls */
3077
3078#define _VIDEO_DIP_CTL_A 0xe0200
3079#define _VIDEO_DIP_DATA_A 0xe0208
3080#define _VIDEO_DIP_GCP_A 0xe0210
3081
3082#define _VIDEO_DIP_CTL_B 0xe1200
3083#define _VIDEO_DIP_DATA_B 0xe1208
3084#define _VIDEO_DIP_GCP_B 0xe1210
3085
3086#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3087#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3088#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3089
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003090#define _TRANS_HTOTAL_B 0xe1000
3091#define _TRANS_HBLANK_B 0xe1004
3092#define _TRANS_HSYNC_B 0xe1008
3093#define _TRANS_VTOTAL_B 0xe100c
3094#define _TRANS_VBLANK_B 0xe1010
3095#define _TRANS_VSYNC_B 0xe1014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003096
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003097#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3098#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3099#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3100#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3101#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3102#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003103
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003104#define _TRANSB_DATA_M1 0xe1030
3105#define _TRANSB_DATA_N1 0xe1034
3106#define _TRANSB_DATA_M2 0xe1038
3107#define _TRANSB_DATA_N2 0xe103c
3108#define _TRANSB_DP_LINK_M1 0xe1040
3109#define _TRANSB_DP_LINK_N1 0xe1044
3110#define _TRANSB_DP_LINK_M2 0xe1048
3111#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003112
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003113#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3114#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3115#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3116#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3117#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3118#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3119#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3120#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3121
3122#define _TRANSACONF 0xf0008
3123#define _TRANSBCONF 0xf1008
3124#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003125#define TRANS_DISABLE (0<<31)
3126#define TRANS_ENABLE (1<<31)
3127#define TRANS_STATE_MASK (1<<30)
3128#define TRANS_STATE_DISABLE (0<<30)
3129#define TRANS_STATE_ENABLE (1<<30)
3130#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3131#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3132#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3133#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3134#define TRANS_DP_AUDIO_ONLY (1<<26)
3135#define TRANS_DP_VIDEO_AUDIO (0<<26)
3136#define TRANS_PROGRESSIVE (0<<21)
3137#define TRANS_8BPC (0<<5)
3138#define TRANS_10BPC (1<<5)
3139#define TRANS_6BPC (2<<5)
3140#define TRANS_12BPC (3<<5)
3141
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003142#define _TRANSA_CHICKEN2 0xf0064
3143#define _TRANSB_CHICKEN2 0xf1064
3144#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3145#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3146
Jesse Barnes291427f2011-07-29 12:42:37 -07003147#define SOUTH_CHICKEN1 0xc2000
3148#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3149#define FDIA_PHASE_SYNC_SHIFT_EN 18
3150#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3151#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Jesse Barnes645c62a2011-05-11 09:49:31 -07003152#define SOUTH_CHICKEN2 0xc2004
3153#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3154
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003155#define _FDI_RXA_CHICKEN 0xc200c
3156#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003157#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3158#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003159#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003160
Jesse Barnes382b0932010-10-07 16:01:25 -07003161#define SOUTH_DSPCLK_GATE_D 0xc2020
3162#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3163
Zhenyu Wangb9055052009-06-05 15:38:38 +08003164/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003165#define _FDI_TXA_CTL 0x60100
3166#define _FDI_TXB_CTL 0x61100
3167#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003168#define FDI_TX_DISABLE (0<<31)
3169#define FDI_TX_ENABLE (1<<31)
3170#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3171#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3172#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3173#define FDI_LINK_TRAIN_NONE (3<<28)
3174#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3175#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3176#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3177#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3178#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3179#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3180#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3181#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003182/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3183 SNB has different settings. */
3184/* SNB A-stepping */
3185#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3186#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3187#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3188#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3189/* SNB B-stepping */
3190#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3191#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3192#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3193#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3194#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003195#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3196#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3197#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3198#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3199#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003200/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003201#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003202
3203/* Ivybridge has different bits for lolz */
3204#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3205#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3206#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3207#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3208
Zhenyu Wangb9055052009-06-05 15:38:38 +08003209/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003210#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003211#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003212#define FDI_SCRAMBLING_ENABLE (0<<7)
3213#define FDI_SCRAMBLING_DISABLE (1<<7)
3214
3215/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003216#define _FDI_RXA_CTL 0xf000c
3217#define _FDI_RXB_CTL 0xf100c
3218#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003219#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003220/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003221#define FDI_FS_ERRC_ENABLE (1<<27)
3222#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003223#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3224#define FDI_8BPC (0<<16)
3225#define FDI_10BPC (1<<16)
3226#define FDI_6BPC (2<<16)
3227#define FDI_12BPC (3<<16)
3228#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3229#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3230#define FDI_RX_PLL_ENABLE (1<<13)
3231#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3232#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3233#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3234#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3235#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003236#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003237/* CPT */
3238#define FDI_AUTO_TRAINING (1<<10)
3239#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3240#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3241#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3242#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3243#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003244
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003245#define _FDI_RXA_MISC 0xf0010
3246#define _FDI_RXB_MISC 0xf1010
3247#define _FDI_RXA_TUSIZE1 0xf0030
3248#define _FDI_RXA_TUSIZE2 0xf0038
3249#define _FDI_RXB_TUSIZE1 0xf1030
3250#define _FDI_RXB_TUSIZE2 0xf1038
3251#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3252#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3253#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003254
3255/* FDI_RX interrupt register format */
3256#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3257#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3258#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3259#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3260#define FDI_RX_FS_CODE_ERR (1<<6)
3261#define FDI_RX_FE_CODE_ERR (1<<5)
3262#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3263#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3264#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3265#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3266#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3267
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003268#define _FDI_RXA_IIR 0xf0014
3269#define _FDI_RXA_IMR 0xf0018
3270#define _FDI_RXB_IIR 0xf1014
3271#define _FDI_RXB_IMR 0xf1018
3272#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3273#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003274
3275#define FDI_PLL_CTL_1 0xfe000
3276#define FDI_PLL_CTL_2 0xfe004
3277
3278/* CRT */
3279#define PCH_ADPA 0xe1100
3280#define ADPA_TRANS_SELECT_MASK (1<<30)
3281#define ADPA_TRANS_A_SELECT 0
3282#define ADPA_TRANS_B_SELECT (1<<30)
3283#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3284#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3285#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3286#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3287#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3288#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3289#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3290#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3291#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3292#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3293#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3294#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3295#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3296#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3297#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3298#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3299#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3300#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3301#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3302
3303/* or SDVOB */
3304#define HDMIB 0xe1140
3305#define PORT_ENABLE (1 << 31)
3306#define TRANSCODER_A (0)
3307#define TRANSCODER_B (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003308#define TRANSCODER(pipe) ((pipe) << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003309#define TRANSCODER_MASK (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003310#define COLOR_FORMAT_8bpc (0)
3311#define COLOR_FORMAT_12bpc (3 << 26)
3312#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3313#define SDVO_ENCODING (0)
3314#define TMDS_ENCODING (2 << 10)
3315#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08003316/* CPT */
3317#define HDMI_MODE_SELECT (1 << 9)
3318#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003319#define SDVOB_BORDER_ENABLE (1 << 7)
3320#define AUDIO_ENABLE (1 << 6)
3321#define VSYNC_ACTIVE_HIGH (1 << 4)
3322#define HSYNC_ACTIVE_HIGH (1 << 3)
3323#define PORT_DETECTED (1 << 2)
3324
Zhao Yakui461ed3c2010-03-30 15:11:33 +08003325/* PCH SDVOB multiplex with HDMIB */
3326#define PCH_SDVOB HDMIB
3327
Zhenyu Wangb9055052009-06-05 15:38:38 +08003328#define HDMIC 0xe1150
3329#define HDMID 0xe1160
3330
3331#define PCH_LVDS 0xe1180
3332#define LVDS_DETECTED (1 << 1)
3333
3334#define BLC_PWM_CPU_CTL2 0x48250
3335#define PWM_ENABLE (1 << 31)
3336#define PWM_PIPE_A (0 << 29)
3337#define PWM_PIPE_B (1 << 29)
3338#define BLC_PWM_CPU_CTL 0x48254
3339
3340#define BLC_PWM_PCH_CTL1 0xc8250
3341#define PWM_PCH_ENABLE (1 << 31)
3342#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3343#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3344#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3345#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3346
3347#define BLC_PWM_PCH_CTL2 0xc8254
3348
3349#define PCH_PP_STATUS 0xc7200
3350#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07003351#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07003352#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003353#define EDP_FORCE_VDD (1 << 3)
3354#define EDP_BLC_ENABLE (1 << 2)
3355#define PANEL_POWER_RESET (1 << 1)
3356#define PANEL_POWER_OFF (0 << 0)
3357#define PANEL_POWER_ON (1 << 0)
3358#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07003359#define PANEL_PORT_SELECT_MASK (3 << 30)
3360#define PANEL_PORT_SELECT_LVDS (0 << 30)
3361#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003362#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07003363#define PANEL_PORT_SELECT_DPC (2 << 30)
3364#define PANEL_PORT_SELECT_DPD (3 << 30)
3365#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3366#define PANEL_POWER_UP_DELAY_SHIFT 16
3367#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3368#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3369
Zhenyu Wangb9055052009-06-05 15:38:38 +08003370#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07003371#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3372#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3373#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3374#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3375
Zhenyu Wangb9055052009-06-05 15:38:38 +08003376#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07003377#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3378#define PP_REFERENCE_DIVIDER_SHIFT 8
3379#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3380#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003381
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003382#define PCH_DP_B 0xe4100
3383#define PCH_DPB_AUX_CH_CTL 0xe4110
3384#define PCH_DPB_AUX_CH_DATA1 0xe4114
3385#define PCH_DPB_AUX_CH_DATA2 0xe4118
3386#define PCH_DPB_AUX_CH_DATA3 0xe411c
3387#define PCH_DPB_AUX_CH_DATA4 0xe4120
3388#define PCH_DPB_AUX_CH_DATA5 0xe4124
3389
3390#define PCH_DP_C 0xe4200
3391#define PCH_DPC_AUX_CH_CTL 0xe4210
3392#define PCH_DPC_AUX_CH_DATA1 0xe4214
3393#define PCH_DPC_AUX_CH_DATA2 0xe4218
3394#define PCH_DPC_AUX_CH_DATA3 0xe421c
3395#define PCH_DPC_AUX_CH_DATA4 0xe4220
3396#define PCH_DPC_AUX_CH_DATA5 0xe4224
3397
3398#define PCH_DP_D 0xe4300
3399#define PCH_DPD_AUX_CH_CTL 0xe4310
3400#define PCH_DPD_AUX_CH_DATA1 0xe4314
3401#define PCH_DPD_AUX_CH_DATA2 0xe4318
3402#define PCH_DPD_AUX_CH_DATA3 0xe431c
3403#define PCH_DPD_AUX_CH_DATA4 0xe4320
3404#define PCH_DPD_AUX_CH_DATA5 0xe4324
3405
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406/* CPT */
3407#define PORT_TRANS_A_SEL_CPT 0
3408#define PORT_TRANS_B_SEL_CPT (1<<29)
3409#define PORT_TRANS_C_SEL_CPT (2<<29)
3410#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07003411#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412
3413#define TRANS_DP_CTL_A 0xe0300
3414#define TRANS_DP_CTL_B 0xe1300
3415#define TRANS_DP_CTL_C 0xe2300
Chris Wilson5eddb702010-09-11 13:48:45 +01003416#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3418#define TRANS_DP_PORT_SEL_B (0<<29)
3419#define TRANS_DP_PORT_SEL_C (1<<29)
3420#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08003421#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422#define TRANS_DP_PORT_SEL_MASK (3<<29)
3423#define TRANS_DP_AUDIO_ONLY (1<<26)
3424#define TRANS_DP_ENH_FRAMING (1<<18)
3425#define TRANS_DP_8BPC (0<<9)
3426#define TRANS_DP_10BPC (1<<9)
3427#define TRANS_DP_6BPC (2<<9)
3428#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08003429#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003430#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3431#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3432#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3433#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01003434#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435
3436/* SNB eDP training params */
3437/* SNB A-stepping */
3438#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3439#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3440#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3441#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3442/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003443#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3444#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3445#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3446#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3447#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3449
Zou Nan haicae58522010-11-09 17:17:32 +08003450#define FORCEWAKE 0xA18C
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00003451#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08003452#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3453#define FORCEWAKE_MT_ACK 0x130040
3454#define ECOBUS 0xa180
3455#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00003456
Chris Wilson91355832011-03-04 19:22:40 +00003457#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01003458#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00003459
Eric Anholt406478d2011-11-07 16:07:04 -08003460#define GEN6_UCGCTL2 0x9404
3461# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08003462# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08003463
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003464#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00003465#define GEN6_TURBO_DISABLE (1<<31)
3466#define GEN6_FREQUENCY(x) ((x)<<25)
3467#define GEN6_OFFSET(x) ((x)<<19)
3468#define GEN6_AGGRESSIVE_TURBO (0<<15)
3469#define GEN6_RC_VIDEO_FREQ 0xA00C
3470#define GEN6_RC_CONTROL 0xA090
3471#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3472#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3473#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3474#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3475#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3476#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3477#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3478#define GEN6_RP_DOWN_TIMEOUT 0xA010
3479#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003480#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08003481#define GEN6_CAGF_SHIFT 8
3482#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003483#define GEN6_RP_CONTROL 0xA024
3484#define GEN6_RP_MEDIA_TURBO (1<<11)
3485#define GEN6_RP_USE_NORMAL_FREQ (1<<9)
3486#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3487#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08003488#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3489#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3490#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3491#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00003492#define GEN6_RP_UP_THRESHOLD 0xA02C
3493#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08003494#define GEN6_RP_CUR_UP_EI 0xA050
3495#define GEN6_CURICONT_MASK 0xffffff
3496#define GEN6_RP_CUR_UP 0xA054
3497#define GEN6_CURBSYTAVG_MASK 0xffffff
3498#define GEN6_RP_PREV_UP 0xA058
3499#define GEN6_RP_CUR_DOWN_EI 0xA05C
3500#define GEN6_CURIAVG_MASK 0xffffff
3501#define GEN6_RP_CUR_DOWN 0xA060
3502#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00003503#define GEN6_RP_UP_EI 0xA068
3504#define GEN6_RP_DOWN_EI 0xA06C
3505#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3506#define GEN6_RC_STATE 0xA094
3507#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3508#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3509#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3510#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3511#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3512#define GEN6_RC_SLEEP 0xA0B0
3513#define GEN6_RC1e_THRESHOLD 0xA0B4
3514#define GEN6_RC6_THRESHOLD 0xA0B8
3515#define GEN6_RC6p_THRESHOLD 0xA0BC
3516#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003517#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00003518
3519#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07003520#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00003521#define GEN6_PMIIR 0x44028
3522#define GEN6_PMIER 0x4402C
3523#define GEN6_PM_MBOX_EVENT (1<<25)
3524#define GEN6_PM_THERMAL_EVENT (1<<24)
3525#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3526#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3527#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3528#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3529#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07003530#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3531 GEN6_PM_RP_DOWN_THRESHOLD | \
3532 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003533
3534#define GEN6_PCODE_MAILBOX 0x138124
3535#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08003536#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003537#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3538#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Chris Wilson8fd26852010-12-08 18:40:43 +00003539#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003540#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00003541
Wu Fengguange0dac652011-09-05 14:25:34 +08003542#define G4X_AUD_VID_DID 0x62020
3543#define INTEL_AUDIO_DEVCL 0x808629FB
3544#define INTEL_AUDIO_DEVBLC 0x80862801
3545#define INTEL_AUDIO_DEVCTG 0x80862802
3546
3547#define G4X_AUD_CNTL_ST 0x620B4
3548#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
3549#define G4X_ELDV_DEVCTG (1 << 14)
3550#define G4X_ELD_ADDR (0xf << 5)
3551#define G4X_ELD_ACK (1 << 4)
3552#define G4X_HDMIW_HDMIEDID 0x6210C
3553
3554#define GEN5_HDMIW_HDMIEDID_A 0xE2050
3555#define GEN5_AUD_CNTL_ST_A 0xE20B4
3556#define GEN5_ELD_BUFFER_SIZE (0x1f << 10)
3557#define GEN5_ELD_ADDRESS (0x1f << 5)
3558#define GEN5_ELD_ACK (1 << 4)
3559#define GEN5_AUD_CNTL_ST2 0xE20C0
3560#define GEN5_ELD_VALIDB (1 << 0)
3561#define GEN5_CP_READYB (1 << 1)
3562
3563#define GEN7_HDMIW_HDMIEDID_A 0xE5050
3564#define GEN7_AUD_CNTRL_ST_A 0xE50B4
3565#define GEN7_AUD_CNTRL_ST2 0xE50C0
3566
Jesse Barnes585fb112008-07-29 11:54:06 -07003567#endif /* _I915_REG_H_ */