blob: 173b754d1cdadea1fdf810c4a6cca030fc1916d4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/***************************************************************************/
2
3/*
Greg Ungererb671b652006-06-26 10:33:10 +10004 * pit.c -- Freescale ColdFire PIT timer. Currently this type of
5 * hardware timer only exists in the Freescale ColdFire
Greg Ungererf15bf192005-11-07 14:09:50 +10006 * 5270/5271, 5282 and other CPUs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Greg Ungerer5c4525d2007-07-27 01:09:00 +10008 * Copyright (C) 1999-2007, Greg Ungerer (gerg@snapgear.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Copyright (C) 2001-2004, SnapGear Inc. (www.snapgear.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12/***************************************************************************/
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
15#include <linux/sched.h>
16#include <linux/param.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
Greg Ungerer5c4525d2007-07-27 01:09:00 +100019#include <linux/irq.h>
Greg Ungerer2f2c2672007-10-23 14:37:54 +100020#include <asm/machdep.h>
Greg Ungererb671b652006-06-26 10:33:10 +100021#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/coldfire.h>
23#include <asm/mcfpit.h>
24#include <asm/mcfsim.h>
25
26/***************************************************************************/
27
Greg Ungererb671b652006-06-26 10:33:10 +100028/*
29 * By default use timer1 as the system clock timer.
30 */
31#define TA(a) (MCF_IPSBAR + MCFPIT_BASE1 + (a))
32
33/***************************************************************************/
34
Greg Ungerer2f2c2672007-10-23 14:37:54 +100035static irqreturn_t hw_tick(int irq, void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -070036{
Greg Ungererb671b652006-06-26 10:33:10 +100037 unsigned short pcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39 /* Reset the ColdFire timer */
Greg Ungererb671b652006-06-26 10:33:10 +100040 pcsr = __raw_readw(TA(MCFPIT_PCSR));
41 __raw_writew(pcsr | MCFPIT_PCSR_PIF, TA(MCFPIT_PCSR));
Greg Ungerer2f2c2672007-10-23 14:37:54 +100042
43 return arch_timer_interrupt(irq, dummy);
Linus Torvalds1da177e2005-04-16 15:20:36 -070044}
45
46/***************************************************************************/
47
Greg Ungerer5c4525d2007-07-27 01:09:00 +100048static struct irqaction coldfire_pit_irq = {
Greg Ungerer2f2c2672007-10-23 14:37:54 +100049 .name = "timer",
50 .flags = IRQF_DISABLED | IRQF_TIMER,
51 .handler = hw_tick,
Greg Ungerer5c4525d2007-07-27 01:09:00 +100052};
53
Greg Ungerer2f2c2672007-10-23 14:37:54 +100054void hw_timer_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
56 volatile unsigned char *icrp;
57 volatile unsigned long *imrp;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Greg Ungerer5c4525d2007-07-27 01:09:00 +100059 setup_irq(MCFINT_VECBASE + MCFINT_PIT1, &coldfire_pit_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61 icrp = (volatile unsigned char *) (MCF_IPSBAR + MCFICM_INTC0 +
62 MCFINTC_ICR0 + MCFINT_PIT1);
Greg Ungererf15bf192005-11-07 14:09:50 +100063 *icrp = ICR_INTRCONF;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Greg Ungererf15bf192005-11-07 14:09:50 +100065 imrp = (volatile unsigned long *) (MCF_IPSBAR + MCFICM_INTC0 + MCFPIT_IMR);
66 *imrp &= ~MCFPIT_IMR_IBIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68 /* Set up PIT timer 1 as poll clock */
Greg Ungererb671b652006-06-26 10:33:10 +100069 __raw_writew(MCFPIT_PCSR_DISABLE, TA(MCFPIT_PCSR));
70 __raw_writew(((MCF_CLK / 2) / 64) / HZ, TA(MCFPIT_PMR));
71 __raw_writew(MCFPIT_PCSR_EN | MCFPIT_PCSR_PIE | MCFPIT_PCSR_OVW |
72 MCFPIT_PCSR_RLD | MCFPIT_PCSR_CLK64, TA(MCFPIT_PCSR));
Linus Torvalds1da177e2005-04-16 15:20:36 -070073}
74
75/***************************************************************************/
76
Greg Ungerer2f2c2672007-10-23 14:37:54 +100077unsigned long hw_timer_offset(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 volatile unsigned long *ipr;
80 unsigned long pmr, pcntr, offset;
81
Greg Ungererf15bf192005-11-07 14:09:50 +100082 ipr = (volatile unsigned long *) (MCF_IPSBAR + MCFICM_INTC0 + MCFPIT_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Greg Ungererb671b652006-06-26 10:33:10 +100084 pmr = __raw_readw(TA(MCFPIT_PMR));
85 pcntr = __raw_readw(TA(MCFPIT_PCNTR));
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87 /*
88 * If we are still in the first half of the upcount and a
Robert P. J. Day3a4fa0a2007-10-19 23:10:43 +020089 * timer interrupt is pending, then add on a ticks worth of time.
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 */
91 offset = ((pmr - pcntr) * (1000000 / HZ)) / pmr;
Greg Ungererf15bf192005-11-07 14:09:50 +100092 if ((offset < (1000000 / HZ / 2)) && (*ipr & MCFPIT_IMR_IBIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 offset += 1000000 / HZ;
94 return offset;
95}
96
97/***************************************************************************/