blob: 48d55741b769437723c8e58a718126aeaaedd849 [file] [log] [blame]
Tomas Winklera55360e2008-05-05 10:22:28 +08001/******************************************************************************
2 *
3 * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Emmanuel Grumbach1781a072008-06-30 17:23:09 +080030#include <linux/etherdevice.h>
Tomas Winklera55360e2008-05-05 10:22:28 +080031#include <net/mac80211.h>
Tomas Winklera05ffd32008-07-10 14:28:42 +030032#include <asm/unaligned.h>
Tomas Winklera55360e2008-05-05 10:22:28 +080033#include "iwl-eeprom.h"
34#include "iwl-dev.h"
35#include "iwl-core.h"
36#include "iwl-sta.h"
37#include "iwl-io.h"
Tomas Winklerc1354752008-05-29 16:35:04 +080038#include "iwl-calib.h"
Tomas Winklera55360e2008-05-05 10:22:28 +080039#include "iwl-helpers.h"
40/************************** RX-FUNCTIONS ****************************/
41/*
42 * Rx theory of operation
43 *
44 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
45 * each of which point to Receive Buffers to be filled by the NIC. These get
46 * used not only for Rx frames, but for any command response or notification
47 * from the NIC. The driver and NIC manage the Rx buffers by means
48 * of indexes into the circular buffer.
49 *
50 * Rx Queue Indexes
51 * The host/firmware share two index registers for managing the Rx buffers.
52 *
53 * The READ index maps to the first position that the firmware may be writing
54 * to -- the driver can read up to (but not including) this position and get
55 * good data.
56 * The READ index is managed by the firmware once the card is enabled.
57 *
58 * The WRITE index maps to the last position the driver has read from -- the
59 * position preceding WRITE is the last slot the firmware can place a packet.
60 *
61 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
62 * WRITE = READ.
63 *
64 * During initialization, the host sets up the READ queue position to the first
65 * INDEX position, and WRITE to the last (READ - 1 wrapped)
66 *
67 * When the firmware places a packet in a buffer, it will advance the READ index
68 * and fire the RX interrupt. The driver can then query the READ index and
69 * process as many packets as possible, moving the WRITE index forward as it
70 * resets the Rx queue buffers with new memory.
71 *
72 * The management in the driver is as follows:
73 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
74 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
75 * to replenish the iwl->rxq->rx_free.
76 * + In iwl_rx_replenish (scheduled) if 'processed' != 'read' then the
77 * iwl->rxq is replenished and the READ INDEX is updated (updating the
78 * 'processed' and 'read' driver indexes as well)
79 * + A received packet is processed and handed to the kernel network stack,
80 * detached from the iwl->rxq. The driver 'processed' index is updated.
81 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
82 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
83 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
84 * were enough free buffers and RX_STALLED is set it is cleared.
85 *
86 *
87 * Driver sequence:
88 *
89 * iwl_rx_queue_alloc() Allocates rx_free
90 * iwl_rx_replenish() Replenishes rx_free list from rx_used, and calls
91 * iwl_rx_queue_restock
92 * iwl_rx_queue_restock() Moves available buffers from rx_free into Rx
93 * queue, updates firmware pointers, and updates
94 * the WRITE index. If insufficient rx_free buffers
95 * are available, schedules iwl_rx_replenish
96 *
97 * -- enable interrupts --
98 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
99 * READ INDEX, detaching the SKB from the pool.
100 * Moves the packet buffer from queue to rx_used.
101 * Calls iwl_rx_queue_restock to refill any empty
102 * slots.
103 * ...
104 *
105 */
106
107/**
108 * iwl_rx_queue_space - Return number of free slots available in queue.
109 */
110int iwl_rx_queue_space(const struct iwl_rx_queue *q)
111{
112 int s = q->read - q->write;
113 if (s <= 0)
114 s += RX_QUEUE_SIZE;
115 /* keep some buffer to not confuse full and empty queue */
116 s -= 2;
117 if (s < 0)
118 s = 0;
119 return s;
120}
121EXPORT_SYMBOL(iwl_rx_queue_space);
122
123/**
124 * iwl_rx_queue_update_write_ptr - Update the write pointer for the RX queue
125 */
126int iwl_rx_queue_update_write_ptr(struct iwl_priv *priv, struct iwl_rx_queue *q)
127{
128 u32 reg = 0;
129 int ret = 0;
130 unsigned long flags;
131
132 spin_lock_irqsave(&q->lock, flags);
133
134 if (q->need_update == 0)
135 goto exit_unlock;
136
137 /* If power-saving is in use, make sure device is awake */
138 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
139 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
140
141 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
142 iwl_set_bit(priv, CSR_GP_CNTRL,
143 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
144 goto exit_unlock;
145 }
146
147 ret = iwl_grab_nic_access(priv);
148 if (ret)
149 goto exit_unlock;
150
151 /* Device expects a multiple of 8 */
152 iwl_write_direct32(priv, FH_RSCSR_CHNL0_WPTR,
153 q->write & ~0x7);
154 iwl_release_nic_access(priv);
155
156 /* Else device is assumed to be awake */
157 } else
158 /* Device expects a multiple of 8 */
159 iwl_write32(priv, FH_RSCSR_CHNL0_WPTR, q->write & ~0x7);
160
161
162 q->need_update = 0;
163
164 exit_unlock:
165 spin_unlock_irqrestore(&q->lock, flags);
166 return ret;
167}
168EXPORT_SYMBOL(iwl_rx_queue_update_write_ptr);
169/**
170 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
171 */
172static inline __le32 iwl_dma_addr2rbd_ptr(struct iwl_priv *priv,
173 dma_addr_t dma_addr)
174{
175 return cpu_to_le32((u32)(dma_addr >> 8));
176}
177
178/**
179 * iwl_rx_queue_restock - refill RX queue from pre-allocated pool
180 *
181 * If there are slots in the RX queue that need to be restocked,
182 * and we have free pre-allocated buffers, fill the ranks as much
183 * as we can, pulling from rx_free.
184 *
185 * This moves the 'write' index forward to catch up with 'processed', and
186 * also updates the memory address in the firmware to reference the new
187 * target buffer.
188 */
189int iwl_rx_queue_restock(struct iwl_priv *priv)
190{
191 struct iwl_rx_queue *rxq = &priv->rxq;
192 struct list_head *element;
193 struct iwl_rx_mem_buffer *rxb;
194 unsigned long flags;
195 int write;
196 int ret = 0;
197
198 spin_lock_irqsave(&rxq->lock, flags);
199 write = rxq->write & ~0x7;
200 while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
201 /* Get next free Rx buffer, remove from free list */
202 element = rxq->rx_free.next;
203 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
204 list_del(element);
205
206 /* Point to Rx buffer via next RBD in circular buffer */
Johannes Berg40185172008-11-18 01:47:21 +0100207 rxq->bd[rxq->write] = iwl_dma_addr2rbd_ptr(priv, rxb->aligned_dma_addr);
Tomas Winklera55360e2008-05-05 10:22:28 +0800208 rxq->queue[rxq->write] = rxb;
209 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
210 rxq->free_count--;
211 }
212 spin_unlock_irqrestore(&rxq->lock, flags);
213 /* If the pre-allocated buffer pool is dropping low, schedule to
214 * refill it */
215 if (rxq->free_count <= RX_LOW_WATERMARK)
216 queue_work(priv->workqueue, &priv->rx_replenish);
217
218
219 /* If we've added more space for the firmware to place data, tell it.
220 * Increment device's write pointer in multiples of 8. */
221 if ((write != (rxq->write & ~0x7))
222 || (abs(rxq->write - rxq->read) > 7)) {
223 spin_lock_irqsave(&rxq->lock, flags);
224 rxq->need_update = 1;
225 spin_unlock_irqrestore(&rxq->lock, flags);
226 ret = iwl_rx_queue_update_write_ptr(priv, rxq);
227 }
228
229 return ret;
230}
231EXPORT_SYMBOL(iwl_rx_queue_restock);
232
233
234/**
235 * iwl_rx_replenish - Move all used packet from rx_used to rx_free
236 *
237 * When moving to rx_free an SKB is allocated for the slot.
238 *
239 * Also restock the Rx queue via iwl_rx_queue_restock.
240 * This is called as a scheduled work item (except for during initialization)
241 */
242void iwl_rx_allocate(struct iwl_priv *priv)
243{
244 struct iwl_rx_queue *rxq = &priv->rxq;
245 struct list_head *element;
246 struct iwl_rx_mem_buffer *rxb;
247 unsigned long flags;
248 spin_lock_irqsave(&rxq->lock, flags);
249 while (!list_empty(&rxq->rx_used)) {
250 element = rxq->rx_used.next;
251 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
252
253 /* Alloc a new receive buffer */
Johannes Berg40185172008-11-18 01:47:21 +0100254 rxb->skb = alloc_skb(priv->hw_params.rx_buf_size + 256,
Tomas Winklera55360e2008-05-05 10:22:28 +0800255 __GFP_NOWARN | GFP_ATOMIC);
256 if (!rxb->skb) {
257 if (net_ratelimit())
258 printk(KERN_CRIT DRV_NAME
259 ": Can not allocate SKB buffers\n");
260 /* We don't reschedule replenish work here -- we will
261 * call the restock method and if it still needs
262 * more buffers it will schedule replenish */
263 break;
264 }
265 priv->alloc_rxb_skb++;
266 list_del(element);
267
268 /* Get physical address of RB/SKB */
Johannes Berg40185172008-11-18 01:47:21 +0100269 rxb->real_dma_addr = pci_map_single(
270 priv->pci_dev,
271 rxb->skb->data,
272 priv->hw_params.rx_buf_size + 256,
273 PCI_DMA_FROMDEVICE);
274 /* dma address must be no more than 36 bits */
275 BUG_ON(rxb->real_dma_addr & ~DMA_BIT_MASK(36));
276 /* and also 256 byte aligned! */
277 rxb->aligned_dma_addr = ALIGN(rxb->real_dma_addr, 256);
278 skb_reserve(rxb->skb, rxb->aligned_dma_addr - rxb->real_dma_addr);
279
Tomas Winklera55360e2008-05-05 10:22:28 +0800280 list_add_tail(&rxb->list, &rxq->rx_free);
281 rxq->free_count++;
282 }
283 spin_unlock_irqrestore(&rxq->lock, flags);
284}
285EXPORT_SYMBOL(iwl_rx_allocate);
286
287void iwl_rx_replenish(struct iwl_priv *priv)
288{
289 unsigned long flags;
290
291 iwl_rx_allocate(priv);
292
293 spin_lock_irqsave(&priv->lock, flags);
294 iwl_rx_queue_restock(priv);
295 spin_unlock_irqrestore(&priv->lock, flags);
296}
297EXPORT_SYMBOL(iwl_rx_replenish);
298
299
300/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
301 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
302 * This free routine walks the list of POOL entries and if SKB is set to
303 * non NULL it is unmapped and freed
304 */
305void iwl_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
306{
307 int i;
308 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
309 if (rxq->pool[i].skb != NULL) {
310 pci_unmap_single(priv->pci_dev,
Johannes Berg40185172008-11-18 01:47:21 +0100311 rxq->pool[i].real_dma_addr,
312 priv->hw_params.rx_buf_size + 256,
Tomas Winklera55360e2008-05-05 10:22:28 +0800313 PCI_DMA_FROMDEVICE);
314 dev_kfree_skb(rxq->pool[i].skb);
315 }
316 }
317
318 pci_free_consistent(priv->pci_dev, 4 * RX_QUEUE_SIZE, rxq->bd,
319 rxq->dma_addr);
Winkler, Tomas8d864222008-11-07 09:58:39 -0800320 pci_free_consistent(priv->pci_dev, sizeof(struct iwl_rb_status),
321 rxq->rb_stts, rxq->rb_stts_dma);
Tomas Winklera55360e2008-05-05 10:22:28 +0800322 rxq->bd = NULL;
Winkler, Tomas8d864222008-11-07 09:58:39 -0800323 rxq->rb_stts = NULL;
Tomas Winklera55360e2008-05-05 10:22:28 +0800324}
325EXPORT_SYMBOL(iwl_rx_queue_free);
326
327int iwl_rx_queue_alloc(struct iwl_priv *priv)
328{
329 struct iwl_rx_queue *rxq = &priv->rxq;
330 struct pci_dev *dev = priv->pci_dev;
331 int i;
332
333 spin_lock_init(&rxq->lock);
334 INIT_LIST_HEAD(&rxq->rx_free);
335 INIT_LIST_HEAD(&rxq->rx_used);
336
337 /* Alloc the circular buffer of Read Buffer Descriptors (RBDs) */
338 rxq->bd = pci_alloc_consistent(dev, 4 * RX_QUEUE_SIZE, &rxq->dma_addr);
339 if (!rxq->bd)
Winkler, Tomas8d864222008-11-07 09:58:39 -0800340 goto err_bd;
341
342 rxq->rb_stts = pci_alloc_consistent(dev, sizeof(struct iwl_rb_status),
343 &rxq->rb_stts_dma);
344 if (!rxq->rb_stts)
345 goto err_rb;
Tomas Winklera55360e2008-05-05 10:22:28 +0800346
347 /* Fill the rx_used queue with _all_ of the Rx buffers */
348 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
349 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
350
351 /* Set us so that we have processed and used all buffers, but have
352 * not restocked the Rx queue with fresh buffers */
353 rxq->read = rxq->write = 0;
354 rxq->free_count = 0;
355 rxq->need_update = 0;
356 return 0;
Winkler, Tomas8d864222008-11-07 09:58:39 -0800357
358err_rb:
359 pci_free_consistent(priv->pci_dev, 4 * RX_QUEUE_SIZE, rxq->bd,
360 rxq->dma_addr);
361err_bd:
362 return -ENOMEM;
Tomas Winklera55360e2008-05-05 10:22:28 +0800363}
364EXPORT_SYMBOL(iwl_rx_queue_alloc);
365
366void iwl_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
367{
368 unsigned long flags;
369 int i;
370 spin_lock_irqsave(&rxq->lock, flags);
371 INIT_LIST_HEAD(&rxq->rx_free);
372 INIT_LIST_HEAD(&rxq->rx_used);
373 /* Fill the rx_used queue with _all_ of the Rx buffers */
374 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
375 /* In the reset function, these buffers may have been allocated
376 * to an SKB, so we need to unmap and free potential storage */
377 if (rxq->pool[i].skb != NULL) {
378 pci_unmap_single(priv->pci_dev,
Johannes Berg40185172008-11-18 01:47:21 +0100379 rxq->pool[i].real_dma_addr,
380 priv->hw_params.rx_buf_size + 256,
Tomas Winklera55360e2008-05-05 10:22:28 +0800381 PCI_DMA_FROMDEVICE);
382 priv->alloc_rxb_skb--;
383 dev_kfree_skb(rxq->pool[i].skb);
384 rxq->pool[i].skb = NULL;
385 }
386 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
387 }
388
389 /* Set us so that we have processed and used all buffers, but have
390 * not restocked the Rx queue with fresh buffers */
391 rxq->read = rxq->write = 0;
392 rxq->free_count = 0;
393 spin_unlock_irqrestore(&rxq->lock, flags);
394}
395EXPORT_SYMBOL(iwl_rx_queue_reset);
396
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800397int iwl_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
398{
399 int ret;
400 unsigned long flags;
Winkler, Tomas8cd519e2008-09-26 15:09:32 +0800401 u32 rb_size;
402 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
403 const u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT why this stalls RX */
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800404
405 spin_lock_irqsave(&priv->lock, flags);
406 ret = iwl_grab_nic_access(priv);
407 if (ret) {
408 spin_unlock_irqrestore(&priv->lock, flags);
409 return ret;
410 }
411
412 if (priv->cfg->mod_params->amsdu_size_8K)
413 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
414 else
415 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
416
417 /* Stop Rx DMA */
418 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
419
420 /* Reset driver's Rx queue write index */
421 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
422
423 /* Tell device where to find RBD circular buffer in DRAM */
424 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Winkler, Tomas8cd519e2008-09-26 15:09:32 +0800425 (u32)(rxq->dma_addr >> 8));
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800426
427 /* Tell device where in DRAM to update its Rx status */
428 iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Winkler, Tomas8d864222008-11-07 09:58:39 -0800429 rxq->rb_stts_dma >> 4);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800430
Winkler, Tomas8cd519e2008-09-26 15:09:32 +0800431 /* Enable Rx DMA
Tomas Winklera96a27f2008-10-23 23:48:56 -0700432 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
Winkler, Tomas8cd519e2008-09-26 15:09:32 +0800433 * the credit mechanism in 5000 HW RX FIFO
434 * Direct rx interrupts to hosts
435 * Rx buffer size 4 or 8k
436 * RB timeout 0x10
437 * 256 RBDs
438 */
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800439 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
440 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
Winkler, Tomas8cd519e2008-09-26 15:09:32 +0800441 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800442 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Winkler, Tomas8cd519e2008-09-26 15:09:32 +0800443 rb_size|
444 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
445 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800446
447 iwl_release_nic_access(priv);
Winkler, Tomas8cd519e2008-09-26 15:09:32 +0800448
449 iwl_write32(priv, CSR_INT_COALESCING, 0x40);
450
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800451 spin_unlock_irqrestore(&priv->lock, flags);
452
453 return 0;
454}
455
Tomas Winklerb3bbacb2008-05-29 16:35:01 +0800456int iwl_rxq_stop(struct iwl_priv *priv)
457{
458 int ret;
459 unsigned long flags;
460
461 spin_lock_irqsave(&priv->lock, flags);
462 ret = iwl_grab_nic_access(priv);
463 if (unlikely(ret)) {
464 spin_unlock_irqrestore(&priv->lock, flags);
465 return ret;
466 }
467
468 /* stop Rx DMA */
469 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
470 ret = iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
471 (1 << 24), 1000);
472 if (ret < 0)
473 IWL_ERROR("Can't stop Rx DMA.\n");
474
475 iwl_release_nic_access(priv);
476 spin_unlock_irqrestore(&priv->lock, flags);
477
478 return 0;
479}
480EXPORT_SYMBOL(iwl_rxq_stop);
481
Tomas Winklerc1354752008-05-29 16:35:04 +0800482void iwl_rx_missed_beacon_notif(struct iwl_priv *priv,
483 struct iwl_rx_mem_buffer *rxb)
484
485{
Tomas Winklerc1354752008-05-29 16:35:04 +0800486 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
487 struct iwl4965_missed_beacon_notif *missed_beacon;
488
489 missed_beacon = &pkt->u.missed_beacon;
490 if (le32_to_cpu(missed_beacon->consequtive_missed_beacons) > 5) {
491 IWL_DEBUG_CALIB("missed bcn cnsq %d totl %d rcd %d expctd %d\n",
492 le32_to_cpu(missed_beacon->consequtive_missed_beacons),
493 le32_to_cpu(missed_beacon->total_missed_becons),
494 le32_to_cpu(missed_beacon->num_recvd_beacons),
495 le32_to_cpu(missed_beacon->num_expected_beacons));
496 if (!test_bit(STATUS_SCANNING, &priv->status))
497 iwl_init_sensitivity(priv);
498 }
Tomas Winklerc1354752008-05-29 16:35:04 +0800499}
500EXPORT_SYMBOL(iwl_rx_missed_beacon_notif);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +0800501
Ron Rindjunsky0c705152008-06-30 17:23:12 +0800502int iwl_rx_agg_start(struct iwl_priv *priv, const u8 *addr, int tid, u16 ssn)
503{
504 unsigned long flags;
505 int sta_id;
506
507 sta_id = iwl_find_station(priv, addr);
508 if (sta_id == IWL_INVALID_STATION)
509 return -ENXIO;
510
511 spin_lock_irqsave(&priv->sta_lock, flags);
512 priv->stations[sta_id].sta.station_flags_msk = 0;
513 priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
514 priv->stations[sta_id].sta.add_immediate_ba_tid = (u8)tid;
515 priv->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
516 priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
517 spin_unlock_irqrestore(&priv->sta_lock, flags);
518
519 return iwl_send_add_sta(priv, &priv->stations[sta_id].sta,
520 CMD_ASYNC);
521}
522EXPORT_SYMBOL(iwl_rx_agg_start);
523
524int iwl_rx_agg_stop(struct iwl_priv *priv, const u8 *addr, int tid)
525{
526 unsigned long flags;
527 int sta_id;
528
529 sta_id = iwl_find_station(priv, addr);
530 if (sta_id == IWL_INVALID_STATION)
531 return -ENXIO;
532
533 spin_lock_irqsave(&priv->sta_lock, flags);
534 priv->stations[sta_id].sta.station_flags_msk = 0;
535 priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
536 priv->stations[sta_id].sta.remove_immediate_ba_tid = (u8)tid;
537 priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
538 spin_unlock_irqrestore(&priv->sta_lock, flags);
539
540 return iwl_send_add_sta(priv, &priv->stations[sta_id].sta,
541 CMD_ASYNC);
542}
543EXPORT_SYMBOL(iwl_rx_agg_stop);
544
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +0800545
546/* Calculate noise level, based on measurements during network silence just
547 * before arriving beacon. This measurement can be done only if we know
548 * exactly when to expect beacons, therefore only when we're associated. */
549static void iwl_rx_calc_noise(struct iwl_priv *priv)
550{
551 struct statistics_rx_non_phy *rx_info
552 = &(priv->statistics.rx.general);
553 int num_active_rx = 0;
554 int total_silence = 0;
555 int bcn_silence_a =
556 le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
557 int bcn_silence_b =
558 le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
559 int bcn_silence_c =
560 le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
561
562 if (bcn_silence_a) {
563 total_silence += bcn_silence_a;
564 num_active_rx++;
565 }
566 if (bcn_silence_b) {
567 total_silence += bcn_silence_b;
568 num_active_rx++;
569 }
570 if (bcn_silence_c) {
571 total_silence += bcn_silence_c;
572 num_active_rx++;
573 }
574
575 /* Average among active antennas */
576 if (num_active_rx)
577 priv->last_rx_noise = (total_silence / num_active_rx) - 107;
578 else
579 priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
580
581 IWL_DEBUG_CALIB("inband silence a %u, b %u, c %u, dBm %d\n",
582 bcn_silence_a, bcn_silence_b, bcn_silence_c,
583 priv->last_rx_noise);
584}
585
586#define REG_RECALIB_PERIOD (60)
587
588void iwl_rx_statistics(struct iwl_priv *priv,
589 struct iwl_rx_mem_buffer *rxb)
590{
Zhu Yi52256402008-06-30 17:23:31 +0800591 int change;
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +0800592 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
593
594 IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
595 (int)sizeof(priv->statistics), pkt->len);
596
Zhu Yi52256402008-06-30 17:23:31 +0800597 change = ((priv->statistics.general.temperature !=
598 pkt->u.stats.general.temperature) ||
599 ((priv->statistics.flag &
600 STATISTICS_REPLY_FLG_FAT_MODE_MSK) !=
601 (pkt->u.stats.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)));
602
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +0800603 memcpy(&priv->statistics, &pkt->u.stats, sizeof(priv->statistics));
604
605 set_bit(STATUS_STATISTICS, &priv->status);
606
607 /* Reschedule the statistics timer to occur in
608 * REG_RECALIB_PERIOD seconds to ensure we get a
609 * thermal update even if the uCode doesn't give
610 * us one */
611 mod_timer(&priv->statistics_periodic, jiffies +
612 msecs_to_jiffies(REG_RECALIB_PERIOD * 1000));
613
614 if (unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
615 (pkt->hdr.cmd == STATISTICS_NOTIFICATION)) {
616 iwl_rx_calc_noise(priv);
617 queue_work(priv->workqueue, &priv->run_time_calib_work);
618 }
619
620 iwl_leds_background(priv);
621
Zhu Yi52256402008-06-30 17:23:31 +0800622 if (priv->cfg->ops->lib->temperature && change)
623 priv->cfg->ops->lib->temperature(priv);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +0800624}
625EXPORT_SYMBOL(iwl_rx_statistics);
Emmanuel Grumbach1781a072008-06-30 17:23:09 +0800626
627#define PERFECT_RSSI (-20) /* dBm */
628#define WORST_RSSI (-95) /* dBm */
629#define RSSI_RANGE (PERFECT_RSSI - WORST_RSSI)
630
631/* Calculate an indication of rx signal quality (a percentage, not dBm!).
632 * See http://www.ces.clemson.edu/linux/signal_quality.shtml for info
633 * about formulas used below. */
634static int iwl_calc_sig_qual(int rssi_dbm, int noise_dbm)
635{
636 int sig_qual;
637 int degradation = PERFECT_RSSI - rssi_dbm;
638
639 /* If we get a noise measurement, use signal-to-noise ratio (SNR)
640 * as indicator; formula is (signal dbm - noise dbm).
641 * SNR at or above 40 is a great signal (100%).
642 * Below that, scale to fit SNR of 0 - 40 dB within 0 - 100% indicator.
643 * Weakest usable signal is usually 10 - 15 dB SNR. */
644 if (noise_dbm) {
645 if (rssi_dbm - noise_dbm >= 40)
646 return 100;
647 else if (rssi_dbm < noise_dbm)
648 return 0;
649 sig_qual = ((rssi_dbm - noise_dbm) * 5) / 2;
650
651 /* Else use just the signal level.
652 * This formula is a least squares fit of data points collected and
653 * compared with a reference system that had a percentage (%) display
654 * for signal quality. */
655 } else
656 sig_qual = (100 * (RSSI_RANGE * RSSI_RANGE) - degradation *
657 (15 * RSSI_RANGE + 62 * degradation)) /
658 (RSSI_RANGE * RSSI_RANGE);
659
660 if (sig_qual > 100)
661 sig_qual = 100;
662 else if (sig_qual < 1)
663 sig_qual = 0;
664
665 return sig_qual;
666}
667
668#ifdef CONFIG_IWLWIFI_DEBUG
669
670/**
671 * iwl_dbg_report_frame - dump frame to syslog during debug sessions
672 *
673 * You may hack this function to show different aspects of received frames,
674 * including selective frame dumps.
675 * group100 parameter selects whether to show 1 out of 100 good frames.
676 *
677 * TODO: This was originally written for 3945, need to audit for
678 * proper operation with 4965.
679 */
680static void iwl_dbg_report_frame(struct iwl_priv *priv,
681 struct iwl_rx_packet *pkt,
682 struct ieee80211_hdr *header, int group100)
683{
684 u32 to_us;
685 u32 print_summary = 0;
686 u32 print_dump = 0; /* set to 1 to dump all frames' contents */
687 u32 hundred = 0;
688 u32 dataframe = 0;
689 __le16 fc;
690 u16 seq_ctl;
691 u16 channel;
692 u16 phy_flags;
693 int rate_sym;
694 u16 length;
695 u16 status;
696 u16 bcn_tmr;
697 u32 tsf_low;
698 u64 tsf;
699 u8 rssi;
700 u8 agc;
701 u16 sig_avg;
702 u16 noise_diff;
703 struct iwl4965_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
704 struct iwl4965_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
705 struct iwl4965_rx_frame_end *rx_end = IWL_RX_END(pkt);
706 u8 *data = IWL_RX_DATA(pkt);
707
708 if (likely(!(priv->debug_level & IWL_DL_RX)))
709 return;
710
711 /* MAC header */
712 fc = header->frame_control;
713 seq_ctl = le16_to_cpu(header->seq_ctrl);
714
715 /* metadata */
716 channel = le16_to_cpu(rx_hdr->channel);
717 phy_flags = le16_to_cpu(rx_hdr->phy_flags);
718 rate_sym = rx_hdr->rate;
719 length = le16_to_cpu(rx_hdr->len);
720
721 /* end-of-frame status and timestamp */
722 status = le32_to_cpu(rx_end->status);
723 bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
724 tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
725 tsf = le64_to_cpu(rx_end->timestamp);
726
727 /* signal statistics */
728 rssi = rx_stats->rssi;
729 agc = rx_stats->agc;
730 sig_avg = le16_to_cpu(rx_stats->sig_avg);
731 noise_diff = le16_to_cpu(rx_stats->noise_diff);
732
733 to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
734
735 /* if data frame is to us and all is good,
736 * (optionally) print summary for only 1 out of every 100 */
737 if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
738 cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
739 dataframe = 1;
740 if (!group100)
741 print_summary = 1; /* print each frame */
742 else if (priv->framecnt_to_us < 100) {
743 priv->framecnt_to_us++;
744 print_summary = 0;
745 } else {
746 priv->framecnt_to_us = 0;
747 print_summary = 1;
748 hundred = 1;
749 }
750 } else {
751 /* print summary for all other frames */
752 print_summary = 1;
753 }
754
755 if (print_summary) {
756 char *title;
757 int rate_idx;
758 u32 bitrate;
759
760 if (hundred)
761 title = "100Frames";
762 else if (ieee80211_has_retry(fc))
763 title = "Retry";
764 else if (ieee80211_is_assoc_resp(fc))
765 title = "AscRsp";
766 else if (ieee80211_is_reassoc_resp(fc))
767 title = "RasRsp";
768 else if (ieee80211_is_probe_resp(fc)) {
769 title = "PrbRsp";
770 print_dump = 1; /* dump frame contents */
771 } else if (ieee80211_is_beacon(fc)) {
772 title = "Beacon";
773 print_dump = 1; /* dump frame contents */
774 } else if (ieee80211_is_atim(fc))
775 title = "ATIM";
776 else if (ieee80211_is_auth(fc))
777 title = "Auth";
778 else if (ieee80211_is_deauth(fc))
779 title = "DeAuth";
780 else if (ieee80211_is_disassoc(fc))
781 title = "DisAssoc";
782 else
783 title = "Frame";
784
785 rate_idx = iwl_hwrate_to_plcp_idx(rate_sym);
786 if (unlikely(rate_idx == -1))
787 bitrate = 0;
788 else
789 bitrate = iwl_rates[rate_idx].ieee / 2;
790
791 /* print frame summary.
792 * MAC addresses show just the last byte (for brevity),
793 * but you can hack it to show more, if you'd like to. */
794 if (dataframe)
795 IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
796 "len=%u, rssi=%d, chnl=%d, rate=%u, \n",
797 title, le16_to_cpu(fc), header->addr1[5],
798 length, rssi, channel, bitrate);
799 else {
800 /* src/dst addresses assume managed mode */
801 IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
802 "src=0x%02x, rssi=%u, tim=%lu usec, "
803 "phy=0x%02x, chnl=%d\n",
804 title, le16_to_cpu(fc), header->addr1[5],
805 header->addr3[5], rssi,
806 tsf_low - priv->scan_start_tsf,
807 phy_flags, channel);
808 }
809 }
810 if (print_dump)
811 iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
812}
813#else
814static inline void iwl_dbg_report_frame(struct iwl_priv *priv,
815 struct iwl_rx_packet *pkt,
816 struct ieee80211_hdr *header,
817 int group100)
818{
819}
820#endif
821
Emmanuel Grumbach1781a072008-06-30 17:23:09 +0800822static void iwl_update_rx_stats(struct iwl_priv *priv, u16 fc, u16 len)
823{
824 /* 0 - mgmt, 1 - cnt, 2 - data */
825 int idx = (fc & IEEE80211_FCTL_FTYPE) >> 2;
826 priv->rx_stats[idx].cnt++;
827 priv->rx_stats[idx].bytes += len;
828}
829
830/*
831 * returns non-zero if packet should be dropped
832 */
833static int iwl_set_decrypted_flag(struct iwl_priv *priv,
834 struct ieee80211_hdr *hdr,
835 u32 decrypt_res,
836 struct ieee80211_rx_status *stats)
837{
838 u16 fc = le16_to_cpu(hdr->frame_control);
839
840 if (priv->active_rxon.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
841 return 0;
842
843 if (!(fc & IEEE80211_FCTL_PROTECTED))
844 return 0;
845
846 IWL_DEBUG_RX("decrypt_res:0x%x\n", decrypt_res);
847 switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
848 case RX_RES_STATUS_SEC_TYPE_TKIP:
849 /* The uCode has got a bad phase 1 Key, pushes the packet.
850 * Decryption will be done in SW. */
851 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
852 RX_RES_STATUS_BAD_KEY_TTAK)
853 break;
854
855 case RX_RES_STATUS_SEC_TYPE_WEP:
856 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
857 RX_RES_STATUS_BAD_ICV_MIC) {
858 /* bad ICV, the packet is destroyed since the
859 * decryption is inplace, drop it */
860 IWL_DEBUG_RX("Packet destroyed\n");
861 return -1;
862 }
863 case RX_RES_STATUS_SEC_TYPE_CCMP:
864 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
865 RX_RES_STATUS_DECRYPT_OK) {
866 IWL_DEBUG_RX("hw decrypt successfully!!!\n");
867 stats->flag |= RX_FLAG_DECRYPTED;
868 }
869 break;
870
871 default:
872 break;
873 }
874 return 0;
875}
876
877static u32 iwl_translate_rx_status(struct iwl_priv *priv, u32 decrypt_in)
878{
879 u32 decrypt_out = 0;
880
881 if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
882 RX_RES_STATUS_STATION_FOUND)
883 decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
884 RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
885
886 decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
887
888 /* packet was not encrypted */
889 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
890 RX_RES_STATUS_SEC_TYPE_NONE)
891 return decrypt_out;
892
893 /* packet was encrypted with unknown alg */
894 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
895 RX_RES_STATUS_SEC_TYPE_ERR)
896 return decrypt_out;
897
898 /* decryption was not done in HW */
899 if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
900 RX_MPDU_RES_STATUS_DEC_DONE_MSK)
901 return decrypt_out;
902
903 switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
904
905 case RX_RES_STATUS_SEC_TYPE_CCMP:
906 /* alg is CCM: check MIC only */
907 if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
908 /* Bad MIC */
909 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
910 else
911 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
912
913 break;
914
915 case RX_RES_STATUS_SEC_TYPE_TKIP:
916 if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
917 /* Bad TTAK */
918 decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
919 break;
920 }
921 /* fall through if TTAK OK */
922 default:
923 if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
924 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
925 else
926 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
927 break;
928 };
929
930 IWL_DEBUG_RX("decrypt_in:0x%x decrypt_out = 0x%x\n",
931 decrypt_in, decrypt_out);
932
933 return decrypt_out;
934}
935
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +0800936static void iwl_pass_packet_to_mac80211(struct iwl_priv *priv,
Emmanuel Grumbach1781a072008-06-30 17:23:09 +0800937 int include_phy,
938 struct iwl_rx_mem_buffer *rxb,
939 struct ieee80211_rx_status *stats)
940{
941 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
Tomas Winklercaab8f12008-08-04 16:00:42 +0800942 struct iwl_rx_phy_res *rx_start = (include_phy) ?
943 (struct iwl_rx_phy_res *)&(pkt->u.raw[0]) : NULL;
Emmanuel Grumbach1781a072008-06-30 17:23:09 +0800944 struct ieee80211_hdr *hdr;
945 u16 len;
946 __le32 *rx_end;
947 unsigned int skblen;
948 u32 ampdu_status;
949 u32 ampdu_status_legacy;
950
951 if (!include_phy && priv->last_phy_res[0])
Tomas Winklercaab8f12008-08-04 16:00:42 +0800952 rx_start = (struct iwl_rx_phy_res *)&priv->last_phy_res[1];
Emmanuel Grumbach1781a072008-06-30 17:23:09 +0800953
954 if (!rx_start) {
955 IWL_ERROR("MPDU frame without a PHY data\n");
956 return;
957 }
958 if (include_phy) {
959 hdr = (struct ieee80211_hdr *)((u8 *) &rx_start[1] +
960 rx_start->cfg_phy_cnt);
961
962 len = le16_to_cpu(rx_start->byte_count);
963
Tomas Winklercaab8f12008-08-04 16:00:42 +0800964 rx_end = (__le32 *)((u8 *) &pkt->u.raw[0] +
965 sizeof(struct iwl_rx_phy_res) +
Emmanuel Grumbach1781a072008-06-30 17:23:09 +0800966 rx_start->cfg_phy_cnt + len);
967
968 } else {
969 struct iwl4965_rx_mpdu_res_start *amsdu =
970 (struct iwl4965_rx_mpdu_res_start *)pkt->u.raw;
971
972 hdr = (struct ieee80211_hdr *)(pkt->u.raw +
973 sizeof(struct iwl4965_rx_mpdu_res_start));
974 len = le16_to_cpu(amsdu->byte_count);
975 rx_start->byte_count = amsdu->byte_count;
976 rx_end = (__le32 *) (((u8 *) hdr) + len);
977 }
Emmanuel Grumbach1781a072008-06-30 17:23:09 +0800978
979 ampdu_status = le32_to_cpu(*rx_end);
980 skblen = ((u8 *) rx_end - (u8 *) &pkt->u.raw[0]) + sizeof(u32);
981
982 if (!include_phy) {
983 /* New status scheme, need to translate */
984 ampdu_status_legacy = ampdu_status;
985 ampdu_status = iwl_translate_rx_status(priv, ampdu_status);
986 }
987
988 /* start from MAC */
989 skb_reserve(rxb->skb, (void *)hdr - (void *)pkt);
990 skb_put(rxb->skb, len); /* end where data ends */
991
992 /* We only process data packets if the interface is open */
993 if (unlikely(!priv->is_open)) {
994 IWL_DEBUG_DROP_LIMIT
995 ("Dropping packet while interface is not open.\n");
996 return;
997 }
998
Emmanuel Grumbach1781a072008-06-30 17:23:09 +0800999 hdr = (struct ieee80211_hdr *)rxb->skb->data;
1000
1001 /* in case of HW accelerated crypto and bad decryption, drop */
1002 if (!priv->hw_params.sw_crypto &&
1003 iwl_set_decrypted_flag(priv, hdr, ampdu_status, stats))
1004 return;
1005
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001006 iwl_update_rx_stats(priv, le16_to_cpu(hdr->frame_control), len);
1007 ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
1008 priv->alloc_rxb_skb--;
1009 rxb->skb = NULL;
1010}
1011
1012/* Calc max signal level (dBm) among 3 possible receivers */
Tomas Winklercaab8f12008-08-04 16:00:42 +08001013static inline int iwl_calc_rssi(struct iwl_priv *priv,
1014 struct iwl_rx_phy_res *rx_resp)
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001015{
Tomas Winklercaab8f12008-08-04 16:00:42 +08001016 return priv->cfg->ops->utils->calc_rssi(priv, rx_resp);
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001017}
1018
Tomas Winklercaab8f12008-08-04 16:00:42 +08001019
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001020static void iwl_sta_modify_ps_wake(struct iwl_priv *priv, int sta_id)
1021{
1022 unsigned long flags;
1023
1024 spin_lock_irqsave(&priv->sta_lock, flags);
1025 priv->stations[sta_id].sta.station_flags &= ~STA_FLG_PWR_SAVE_MSK;
1026 priv->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
1027 priv->stations[sta_id].sta.sta.modify_mask = 0;
1028 priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
1029 spin_unlock_irqrestore(&priv->sta_lock, flags);
1030
1031 iwl_send_add_sta(priv, &priv->stations[sta_id].sta, CMD_ASYNC);
1032}
1033
1034static void iwl_update_ps_mode(struct iwl_priv *priv, u16 ps_bit, u8 *addr)
1035{
1036 /* FIXME: need locking over ps_status ??? */
1037 u8 sta_id = iwl_find_station(priv, addr);
1038
1039 if (sta_id != IWL_INVALID_STATION) {
1040 u8 sta_awake = priv->stations[sta_id].
1041 ps_status == STA_PS_STATUS_WAKE;
1042
1043 if (sta_awake && ps_bit)
1044 priv->stations[sta_id].ps_status = STA_PS_STATUS_SLEEP;
1045 else if (!sta_awake && !ps_bit) {
1046 iwl_sta_modify_ps_wake(priv, sta_id);
1047 priv->stations[sta_id].ps_status = STA_PS_STATUS_WAKE;
1048 }
1049 }
1050}
1051
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +08001052/* This is necessary only for a number of statistics, see the caller. */
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001053static int iwl_is_network_packet(struct iwl_priv *priv,
1054 struct ieee80211_hdr *header)
1055{
1056 /* Filter incoming packets to determine if they are targeted toward
1057 * this network, discarding packets coming from ourselves */
1058 switch (priv->iw_mode) {
Johannes Berg05c914f2008-09-11 00:01:58 +02001059 case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +08001060 /* packets to our IBSS update information */
1061 return !compare_ether_addr(header->addr3, priv->bssid);
Johannes Berg05c914f2008-09-11 00:01:58 +02001062 case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +08001063 /* packets to our IBSS update information */
1064 return !compare_ether_addr(header->addr2, priv->bssid);
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001065 default:
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +08001066 return 1;
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001067 }
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001068}
1069
1070/* Called for REPLY_RX (legacy ABG frames), or
1071 * REPLY_RX_MPDU_CMD (HT high-throughput N frames). */
1072void iwl_rx_reply_rx(struct iwl_priv *priv,
1073 struct iwl_rx_mem_buffer *rxb)
1074{
1075 struct ieee80211_hdr *header;
1076 struct ieee80211_rx_status rx_status;
1077 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1078 /* Use phy data (Rx signal strength, etc.) contained within
1079 * this rx packet for legacy frames,
1080 * or phy data cached from REPLY_RX_PHY_CMD for HT frames. */
1081 int include_phy = (pkt->hdr.cmd == REPLY_RX);
Tomas Winklercaab8f12008-08-04 16:00:42 +08001082 struct iwl_rx_phy_res *rx_start = (include_phy) ?
1083 (struct iwl_rx_phy_res *)&(pkt->u.raw[0]) :
1084 (struct iwl_rx_phy_res *)&priv->last_phy_res[1];
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001085 __le32 *rx_end;
1086 unsigned int len = 0;
1087 u16 fc;
1088 u8 network_packet;
1089
1090 rx_status.mactime = le64_to_cpu(rx_start->timestamp);
1091 rx_status.freq =
1092 ieee80211_channel_to_frequency(le16_to_cpu(rx_start->channel));
1093 rx_status.band = (rx_start->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
1094 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
1095 rx_status.rate_idx =
1096 iwl_hwrate_to_plcp_idx(le32_to_cpu(rx_start->rate_n_flags));
1097 if (rx_status.band == IEEE80211_BAND_5GHZ)
1098 rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
1099
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001100 rx_status.flag = 0;
Assaf Kraussb94d8ee2008-09-03 11:18:42 +08001101
1102 /* TSF isn't reliable. In order to allow smooth user experience,
1103 * this W/A doesn't propagate it to the mac80211 */
1104 /*rx_status.flag |= RX_FLAG_TSFT;*/
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001105
1106 if ((unlikely(rx_start->cfg_phy_cnt > 20))) {
1107 IWL_DEBUG_DROP("dsp size out of range [0,20]: %d/n",
1108 rx_start->cfg_phy_cnt);
1109 return;
1110 }
1111
1112 if (!include_phy) {
1113 if (priv->last_phy_res[0])
Tomas Winklercaab8f12008-08-04 16:00:42 +08001114 rx_start = (struct iwl_rx_phy_res *)
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001115 &priv->last_phy_res[1];
1116 else
1117 rx_start = NULL;
1118 }
1119
1120 if (!rx_start) {
1121 IWL_ERROR("MPDU frame without a PHY data\n");
1122 return;
1123 }
1124
1125 if (include_phy) {
1126 header = (struct ieee80211_hdr *)((u8 *) &rx_start[1]
1127 + rx_start->cfg_phy_cnt);
1128
1129 len = le16_to_cpu(rx_start->byte_count);
1130 rx_end = (__le32 *)(pkt->u.raw + rx_start->cfg_phy_cnt +
Tomas Winklercaab8f12008-08-04 16:00:42 +08001131 sizeof(struct iwl_rx_phy_res) + len);
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001132 } else {
1133 struct iwl4965_rx_mpdu_res_start *amsdu =
1134 (struct iwl4965_rx_mpdu_res_start *)pkt->u.raw;
1135
1136 header = (void *)(pkt->u.raw +
1137 sizeof(struct iwl4965_rx_mpdu_res_start));
1138 len = le16_to_cpu(amsdu->byte_count);
1139 rx_end = (__le32 *) (pkt->u.raw +
1140 sizeof(struct iwl4965_rx_mpdu_res_start) + len);
1141 }
1142
1143 if (!(*rx_end & RX_RES_STATUS_NO_CRC32_ERROR) ||
1144 !(*rx_end & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
1145 IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n",
1146 le32_to_cpu(*rx_end));
1147 return;
1148 }
1149
1150 priv->ucode_beacon_time = le32_to_cpu(rx_start->beacon_time_stamp);
1151
1152 /* Find max signal strength (dBm) among 3 antenna/receiver chains */
1153 rx_status.signal = iwl_calc_rssi(priv, rx_start);
1154
1155 /* Meaningful noise values are available only from beacon statistics,
1156 * which are gathered only when associated, and indicate noise
1157 * only for the associated network channel ...
1158 * Ignore these noise values while scanning (other channels) */
1159 if (iwl_is_associated(priv) &&
1160 !test_bit(STATUS_SCANNING, &priv->status)) {
1161 rx_status.noise = priv->last_rx_noise;
1162 rx_status.qual = iwl_calc_sig_qual(rx_status.signal,
1163 rx_status.noise);
1164 } else {
1165 rx_status.noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
1166 rx_status.qual = iwl_calc_sig_qual(rx_status.signal, 0);
1167 }
1168
1169 /* Reset beacon noise level if not associated. */
1170 if (!iwl_is_associated(priv))
1171 priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
1172
1173 /* Set "1" to report good data frames in groups of 100 */
Tomas Winklera96a27f2008-10-23 23:48:56 -07001174 /* FIXME: need to optimize the call: */
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001175 iwl_dbg_report_frame(priv, pkt, header, 1);
1176
1177 IWL_DEBUG_STATS_LIMIT("Rssi %d, noise %d, qual %d, TSF %llu\n",
1178 rx_status.signal, rx_status.noise, rx_status.signal,
1179 (unsigned long long)rx_status.mactime);
1180
Bruno Randolf6f0a2c42008-07-30 17:20:14 +02001181 /*
1182 * "antenna number"
1183 *
1184 * It seems that the antenna field in the phy flags value
Tomas Winklera96a27f2008-10-23 23:48:56 -07001185 * is actually a bit field. This is undefined by radiotap,
Bruno Randolf6f0a2c42008-07-30 17:20:14 +02001186 * it wants an actual antenna number but I always get "7"
1187 * for most legacy frames I receive indicating that the
1188 * same frame was received on all three RX chains.
1189 *
Tomas Winklera96a27f2008-10-23 23:48:56 -07001190 * I think this field should be removed in favor of a
Bruno Randolf6f0a2c42008-07-30 17:20:14 +02001191 * new 802.11n radiotap field "RX chains" that is defined
1192 * as a bitmask.
1193 */
1194 rx_status.antenna = le16_to_cpu(rx_start->phy_flags &
1195 RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
1196
1197 /* set the preamble flag if appropriate */
1198 if (rx_start->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
1199 rx_status.flag |= RX_FLAG_SHORTPRE;
1200
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +08001201 /* Take shortcut when only in monitor mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001202 if (priv->iw_mode == NL80211_IFTYPE_MONITOR) {
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +08001203 iwl_pass_packet_to_mac80211(priv, include_phy,
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001204 rxb, &rx_status);
1205 return;
1206 }
1207
1208 network_packet = iwl_is_network_packet(priv, header);
1209 if (network_packet) {
1210 priv->last_rx_rssi = rx_status.signal;
1211 priv->last_beacon_time = priv->ucode_beacon_time;
1212 priv->last_tsf = le64_to_cpu(rx_start->timestamp);
1213 }
1214
1215 fc = le16_to_cpu(header->frame_control);
1216 switch (fc & IEEE80211_FCTL_FTYPE) {
1217 case IEEE80211_FTYPE_MGMT:
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +08001218 case IEEE80211_FTYPE_DATA:
Johannes Berg05c914f2008-09-11 00:01:58 +02001219 if (priv->iw_mode == NL80211_IFTYPE_AP)
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001220 iwl_update_ps_mode(priv, fc & IEEE80211_FCTL_PM,
1221 header->addr2);
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +08001222 /* fall through */
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001223 default:
Emmanuel Grumbach4b8817b2008-06-30 17:23:10 +08001224 iwl_pass_packet_to_mac80211(priv, include_phy, rxb,
1225 &rx_status);
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001226 break;
1227
1228 }
1229}
1230EXPORT_SYMBOL(iwl_rx_reply_rx);
1231
1232/* Cache phy data (Rx signal strength, etc) for HT frame (REPLY_RX_PHY_CMD).
1233 * This will be used later in iwl_rx_reply_rx() for REPLY_RX_MPDU_CMD. */
1234void iwl_rx_reply_rx_phy(struct iwl_priv *priv,
1235 struct iwl_rx_mem_buffer *rxb)
1236{
1237 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1238 priv->last_phy_res[0] = 1;
1239 memcpy(&priv->last_phy_res[1], &(pkt->u.raw[0]),
Tomas Winklercaab8f12008-08-04 16:00:42 +08001240 sizeof(struct iwl_rx_phy_res));
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08001241}
1242EXPORT_SYMBOL(iwl_rx_reply_rx_phy);