blob: fe2efb141a9bd3b74c22af5764ead81dcfc2ce6d [file] [log] [blame]
Ray Jui1fb37a82015-04-08 11:21:35 -07001/*
2 * Copyright (C) 2014 Hauke Mehrtens <hauke@hauke-m.de>
3 * Copyright (C) 2015 Broadcom Corporatcommon ion
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation version 2.
8 *
9 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
10 * kind, whether express or implied; without even the implied warranty
11 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <linux/kernel.h>
16#include <linux/pci.h>
17#include <linux/msi.h>
18#include <linux/clk.h>
19#include <linux/module.h>
20#include <linux/mbus.h>
21#include <linux/slab.h>
22#include <linux/delay.h>
23#include <linux/interrupt.h>
24#include <linux/platform_device.h>
25#include <linux/of_address.h>
26#include <linux/of_pci.h>
27#include <linux/of_irq.h>
28#include <linux/of_platform.h>
29#include <linux/phy/phy.h>
30
31#include "pcie-iproc.h"
32
33#define CLK_CONTROL_OFFSET 0x000
34#define EP_MODE_SURVIVE_PERST_SHIFT 1
35#define EP_MODE_SURVIVE_PERST BIT(EP_MODE_SURVIVE_PERST_SHIFT)
36#define RC_PCIE_RST_OUTPUT_SHIFT 0
37#define RC_PCIE_RST_OUTPUT BIT(RC_PCIE_RST_OUTPUT_SHIFT)
38
39#define CFG_IND_ADDR_OFFSET 0x120
40#define CFG_IND_ADDR_MASK 0x00001ffc
41
42#define CFG_IND_DATA_OFFSET 0x124
43
44#define CFG_ADDR_OFFSET 0x1f8
45#define CFG_ADDR_BUS_NUM_SHIFT 20
46#define CFG_ADDR_BUS_NUM_MASK 0x0ff00000
47#define CFG_ADDR_DEV_NUM_SHIFT 15
48#define CFG_ADDR_DEV_NUM_MASK 0x000f8000
49#define CFG_ADDR_FUNC_NUM_SHIFT 12
50#define CFG_ADDR_FUNC_NUM_MASK 0x00007000
51#define CFG_ADDR_REG_NUM_SHIFT 2
52#define CFG_ADDR_REG_NUM_MASK 0x00000ffc
53#define CFG_ADDR_CFG_TYPE_SHIFT 0
54#define CFG_ADDR_CFG_TYPE_MASK 0x00000003
55
56#define CFG_DATA_OFFSET 0x1fc
57
58#define SYS_RC_INTX_EN 0x330
59#define SYS_RC_INTX_MASK 0xf
60
Ray Jui8d9bfe32015-07-21 18:29:40 -070061static inline struct iproc_pcie *iproc_data(struct pci_bus *bus)
Ray Jui1fb37a82015-04-08 11:21:35 -070062{
Ray Jui8d9bfe32015-07-21 18:29:40 -070063 struct iproc_pcie *pcie;
64#ifdef CONFIG_ARM
65 struct pci_sys_data *sys = bus->sysdata;
66
67 pcie = sys->private_data;
68#else
69 pcie = bus->sysdata;
70#endif
71 return pcie;
Ray Jui1fb37a82015-04-08 11:21:35 -070072}
73
74/**
75 * Note access to the configuration registers are protected at the higher layer
76 * by 'pci_lock' in drivers/pci/access.c
77 */
78static void __iomem *iproc_pcie_map_cfg_bus(struct pci_bus *bus,
79 unsigned int devfn,
80 int where)
81{
Ray Jui8d9bfe32015-07-21 18:29:40 -070082 struct iproc_pcie *pcie = iproc_data(bus);
Ray Jui1fb37a82015-04-08 11:21:35 -070083 unsigned slot = PCI_SLOT(devfn);
84 unsigned fn = PCI_FUNC(devfn);
85 unsigned busno = bus->number;
86 u32 val;
87
88 /* root complex access */
89 if (busno == 0) {
90 if (slot >= 1)
91 return NULL;
92 writel(where & CFG_IND_ADDR_MASK,
93 pcie->base + CFG_IND_ADDR_OFFSET);
94 return (pcie->base + CFG_IND_DATA_OFFSET);
95 }
96
97 if (fn > 1)
98 return NULL;
99
100 /* EP device access */
101 val = (busno << CFG_ADDR_BUS_NUM_SHIFT) |
102 (slot << CFG_ADDR_DEV_NUM_SHIFT) |
103 (fn << CFG_ADDR_FUNC_NUM_SHIFT) |
104 (where & CFG_ADDR_REG_NUM_MASK) |
105 (1 & CFG_ADDR_CFG_TYPE_MASK);
106 writel(val, pcie->base + CFG_ADDR_OFFSET);
107
108 return (pcie->base + CFG_DATA_OFFSET);
109}
110
111static struct pci_ops iproc_pcie_ops = {
112 .map_bus = iproc_pcie_map_cfg_bus,
113 .read = pci_generic_config_read32,
114 .write = pci_generic_config_write32,
115};
116
117static void iproc_pcie_reset(struct iproc_pcie *pcie)
118{
119 u32 val;
120
121 /*
122 * Configure the PCIe controller as root complex and send a downstream
123 * reset
124 */
125 val = EP_MODE_SURVIVE_PERST | RC_PCIE_RST_OUTPUT;
126 writel(val, pcie->base + CLK_CONTROL_OFFSET);
127 udelay(250);
128 val &= ~EP_MODE_SURVIVE_PERST;
129 writel(val, pcie->base + CLK_CONTROL_OFFSET);
130 msleep(250);
131}
132
133static int iproc_pcie_check_link(struct iproc_pcie *pcie, struct pci_bus *bus)
134{
135 u8 hdr_type;
136 u32 link_ctrl;
137 u16 pos, link_status;
138 int link_is_active = 0;
139
140 /* make sure we are not in EP mode */
141 pci_bus_read_config_byte(bus, 0, PCI_HEADER_TYPE, &hdr_type);
142 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE) {
143 dev_err(pcie->dev, "in EP mode, hdr=%#02x\n", hdr_type);
144 return -EFAULT;
145 }
146
147 /* force class to PCI_CLASS_BRIDGE_PCI (0x0604) */
148 pci_bus_write_config_word(bus, 0, PCI_CLASS_DEVICE,
149 PCI_CLASS_BRIDGE_PCI);
150
151 /* check link status to see if link is active */
152 pos = pci_bus_find_capability(bus, 0, PCI_CAP_ID_EXP);
153 pci_bus_read_config_word(bus, 0, pos + PCI_EXP_LNKSTA, &link_status);
154 if (link_status & PCI_EXP_LNKSTA_NLW)
155 link_is_active = 1;
156
157 if (!link_is_active) {
158 /* try GEN 1 link speed */
159#define PCI_LINK_STATUS_CTRL_2_OFFSET 0x0dc
160#define PCI_TARGET_LINK_SPEED_MASK 0xf
161#define PCI_TARGET_LINK_SPEED_GEN2 0x2
162#define PCI_TARGET_LINK_SPEED_GEN1 0x1
163 pci_bus_read_config_dword(bus, 0,
164 PCI_LINK_STATUS_CTRL_2_OFFSET,
165 &link_ctrl);
166 if ((link_ctrl & PCI_TARGET_LINK_SPEED_MASK) ==
167 PCI_TARGET_LINK_SPEED_GEN2) {
168 link_ctrl &= ~PCI_TARGET_LINK_SPEED_MASK;
169 link_ctrl |= PCI_TARGET_LINK_SPEED_GEN1;
170 pci_bus_write_config_dword(bus, 0,
171 PCI_LINK_STATUS_CTRL_2_OFFSET,
172 link_ctrl);
173 msleep(100);
174
175 pos = pci_bus_find_capability(bus, 0, PCI_CAP_ID_EXP);
176 pci_bus_read_config_word(bus, 0, pos + PCI_EXP_LNKSTA,
177 &link_status);
178 if (link_status & PCI_EXP_LNKSTA_NLW)
179 link_is_active = 1;
180 }
181 }
182
183 dev_info(pcie->dev, "link: %s\n", link_is_active ? "UP" : "DOWN");
184
185 return link_is_active ? 0 : -ENODEV;
186}
187
188static void iproc_pcie_enable(struct iproc_pcie *pcie)
189{
190 writel(SYS_RC_INTX_MASK, pcie->base + SYS_RC_INTX_EN);
191}
192
Hauke Mehrtens18c43422015-05-24 22:37:02 +0200193int iproc_pcie_setup(struct iproc_pcie *pcie, struct list_head *res)
Ray Jui1fb37a82015-04-08 11:21:35 -0700194{
195 int ret;
Ray Jui8d9bfe32015-07-21 18:29:40 -0700196 void *sysdata;
Ray Jui1fb37a82015-04-08 11:21:35 -0700197 struct pci_bus *bus;
198
199 if (!pcie || !pcie->dev || !pcie->base)
200 return -EINVAL;
201
Markus Elfring93972d12015-06-28 16:42:04 +0200202 ret = phy_init(pcie->phy);
203 if (ret) {
204 dev_err(pcie->dev, "unable to initialize PCIe PHY\n");
205 return ret;
206 }
Ray Jui1fb37a82015-04-08 11:21:35 -0700207
Markus Elfring93972d12015-06-28 16:42:04 +0200208 ret = phy_power_on(pcie->phy);
209 if (ret) {
210 dev_err(pcie->dev, "unable to power on PCIe PHY\n");
211 goto err_exit_phy;
Ray Jui1fb37a82015-04-08 11:21:35 -0700212 }
213
214 iproc_pcie_reset(pcie);
215
Ray Jui8d9bfe32015-07-21 18:29:40 -0700216#ifdef CONFIG_ARM
Ray Jui1fb37a82015-04-08 11:21:35 -0700217 pcie->sysdata.private_data = pcie;
Ray Jui8d9bfe32015-07-21 18:29:40 -0700218 sysdata = &pcie->sysdata;
219#else
220 sysdata = pcie;
221#endif
Ray Jui1fb37a82015-04-08 11:21:35 -0700222
Ray Jui8d9bfe32015-07-21 18:29:40 -0700223 bus = pci_create_root_bus(pcie->dev, 0, &iproc_pcie_ops, sysdata, res);
Ray Jui1fb37a82015-04-08 11:21:35 -0700224 if (!bus) {
225 dev_err(pcie->dev, "unable to create PCI root bus\n");
226 ret = -ENOMEM;
227 goto err_power_off_phy;
228 }
229 pcie->root_bus = bus;
230
231 ret = iproc_pcie_check_link(pcie, bus);
232 if (ret) {
233 dev_err(pcie->dev, "no PCIe EP device detected\n");
234 goto err_rm_root_bus;
235 }
236
237 iproc_pcie_enable(pcie);
238
239 pci_scan_child_bus(bus);
240 pci_assign_unassigned_bus_resources(bus);
Ray Jui8d9bfe32015-07-21 18:29:40 -0700241#ifdef CONFIG_ARM
Hauke Mehrtensc1e02ce2015-05-12 23:23:00 +0200242 pci_fixup_irqs(pci_common_swizzle, pcie->map_irq);
Ray Jui8d9bfe32015-07-21 18:29:40 -0700243#endif
Ray Jui1fb37a82015-04-08 11:21:35 -0700244 pci_bus_add_devices(bus);
245
246 return 0;
247
248err_rm_root_bus:
249 pci_stop_root_bus(bus);
250 pci_remove_root_bus(bus);
251
252err_power_off_phy:
Markus Elfring93972d12015-06-28 16:42:04 +0200253 phy_power_off(pcie->phy);
Ray Jui1fb37a82015-04-08 11:21:35 -0700254err_exit_phy:
Markus Elfring93972d12015-06-28 16:42:04 +0200255 phy_exit(pcie->phy);
Ray Jui1fb37a82015-04-08 11:21:35 -0700256 return ret;
257}
258EXPORT_SYMBOL(iproc_pcie_setup);
259
260int iproc_pcie_remove(struct iproc_pcie *pcie)
261{
262 pci_stop_root_bus(pcie->root_bus);
263 pci_remove_root_bus(pcie->root_bus);
264
Markus Elfring93972d12015-06-28 16:42:04 +0200265 phy_power_off(pcie->phy);
266 phy_exit(pcie->phy);
Ray Jui1fb37a82015-04-08 11:21:35 -0700267
268 return 0;
269}
270EXPORT_SYMBOL(iproc_pcie_remove);
271
272MODULE_AUTHOR("Ray Jui <rjui@broadcom.com>");
273MODULE_DESCRIPTION("Broadcom iPROC PCIe common driver");
274MODULE_LICENSE("GPL v2");