blob: 755e1bf22681270e6071c6e64a98b76b654c4432 [file] [log] [blame]
Lennert Buytenhek23bdf862006-03-28 21:00:40 +01001/*
2 * linux/arch/arm/mm/proc-xsc3.S
3 *
4 * Original Author: Matthew Gilbert
Lennert Buytenhek57fee392006-12-19 21:48:15 +01005 * Current Maintainer: Lennert Buytenhek <buytenh@wantstofly.org>
Lennert Buytenhek23bdf862006-03-28 21:00:40 +01006 *
7 * Copyright 2004 (C) Intel Corp.
Lennert Buytenhek850b4292007-02-05 00:55:27 +01008 * Copyright 2005 (C) MontaVista Software, Inc.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +01009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
Lennert Buytenhek850b4292007-02-05 00:55:27 +010014 * MMU functions for the Intel XScale3 Core (XSC3). The XSC3 core is
15 * an extension to Intel's original XScale core that adds the following
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010016 * features:
17 *
18 * - ARMv6 Supersections
19 * - Low Locality Reference pages (replaces mini-cache)
20 * - 36-bit addressing
21 * - L2 cache
Lennert Buytenhek850b4292007-02-05 00:55:27 +010022 * - Cache coherency if chipset supports it
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010023 *
Lennert Buytenhek850b4292007-02-05 00:55:27 +010024 * Based on original XScale code by Nicolas Pitre.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010025 */
26
27#include <linux/linkage.h>
28#include <linux/init.h>
29#include <asm/assembler.h>
Russell King5ec94072008-09-07 19:15:31 +010030#include <asm/hwcap.h>
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010031#include <asm/pgtable.h>
Lennert Buytenhekb48340a2006-03-30 10:24:07 +010032#include <asm/pgtable-hwdef.h>
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010033#include <asm/page.h>
34#include <asm/ptrace.h>
35#include "proc-macros.S"
36
37/*
38 * This is the maximum size of an area which will be flushed. If the
39 * area is larger than this, then we flush the whole cache.
40 */
41#define MAX_AREA_SIZE 32768
42
43/*
Lennert Buytenhek850b4292007-02-05 00:55:27 +010044 * The cache line size of the L1 I, L1 D and unified L2 cache.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010045 */
46#define CACHELINESIZE 32
47
48/*
Lennert Buytenhek850b4292007-02-05 00:55:27 +010049 * The size of the L1 D cache.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010050 */
51#define CACHESIZE 32768
52
53/*
Lennert Buytenhek850b4292007-02-05 00:55:27 +010054 * This macro is used to wait for a CP15 write and is needed when we
55 * have to ensure that the last operation to the coprocessor was
56 * completed before continuing with operation.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010057 */
58 .macro cpwait_ret, lr, rd
59 mrc p15, 0, \rd, c2, c0, 0 @ arbitrary read of cp15
60 sub pc, \lr, \rd, LSR #32 @ wait for completion and
61 @ flush instruction pipeline
62 .endm
63
64/*
Lennert Buytenhek850b4292007-02-05 00:55:27 +010065 * This macro cleans and invalidates the entire L1 D cache.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010066 */
67
68 .macro clean_d_cache rd, rs
69 mov \rd, #0x1f00
70 orr \rd, \rd, #0x00e0
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100711: mcr p15, 0, \rd, c7, c14, 2 @ clean/invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010072 adds \rd, \rd, #0x40000000
73 bcc 1b
74 subs \rd, \rd, #0x20
75 bpl 1b
76 .endm
77
78 .text
79
80/*
81 * cpu_xsc3_proc_init()
82 *
83 * Nothing too exciting at the moment
84 */
85ENTRY(cpu_xsc3_proc_init)
86 mov pc, lr
87
88/*
89 * cpu_xsc3_proc_fin()
90 */
91ENTRY(cpu_xsc3_proc_fin)
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010092 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
93 bic r0, r0, #0x1800 @ ...IZ...........
94 bic r0, r0, #0x0006 @ .............CA.
95 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010096 mov pc, lr
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010097
98/*
99 * cpu_xsc3_reset(loc)
100 *
101 * Perform a soft reset of the system. Put the CPU into the
102 * same state as it would be if it had been reset, and branch
103 * to what would be the reset vector.
104 *
105 * loc: location to jump to for soft reset
106 */
107 .align 5
108ENTRY(cpu_xsc3_reset)
109 mov r1, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
110 msr cpsr_c, r1 @ reset CPSR
111 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100112 bic r1, r1, #0x3900 @ ..VIZ..S........
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100113 bic r1, r1, #0x0086 @ ........B....CA.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100114 mcr p15, 0, r1, c1, c0, 0 @ ctrl register
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100115 mcr p15, 0, ip, c7, c7, 0 @ invalidate L1 caches and BTB
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100116 bic r1, r1, #0x0001 @ ...............M
117 mcr p15, 0, r1, c1, c0, 0 @ ctrl register
118 @ CAUTION: MMU turned off from this point. We count on the pipeline
119 @ already containing those two last instructions to survive.
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100120 mcr p15, 0, ip, c8, c7, 0 @ invalidate I and D TLBs
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100121 mov pc, r0
122
123/*
124 * cpu_xsc3_do_idle()
125 *
126 * Cause the processor to idle
127 *
128 * For now we do nothing but go to idle mode for every case
129 *
130 * XScale supports clock switching, but using idle mode support
131 * allows external hardware to react to system state changes.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100132 */
133 .align 5
134
135ENTRY(cpu_xsc3_do_idle)
136 mov r0, #1
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100137 mcr p14, 0, r0, c7, c0, 0 @ go to idle
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100138 mov pc, lr
139
140/* ================================= CACHE ================================ */
141
142/*
Mika Westerbergc8c90862010-10-28 11:27:40 +0100143 * flush_icache_all()
144 *
145 * Unconditionally clean and invalidate the entire icache.
146 */
147ENTRY(xsc3_flush_icache_all)
148 mov r0, #0
149 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
150 mov pc, lr
151ENDPROC(xsc3_flush_icache_all)
152
153/*
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100154 * flush_user_cache_all()
155 *
156 * Invalidate all cache entries in a particular address
157 * space.
158 */
159ENTRY(xsc3_flush_user_cache_all)
160 /* FALLTHROUGH */
161
162/*
163 * flush_kern_cache_all()
164 *
165 * Clean and invalidate the entire cache.
166 */
167ENTRY(xsc3_flush_kern_cache_all)
168 mov r2, #VM_EXEC
169 mov ip, #0
170__flush_whole_cache:
171 clean_d_cache r0, r1
172 tst r2, #VM_EXEC
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100173 mcrne p15, 0, ip, c7, c5, 0 @ invalidate L1 I cache and BTB
174 mcrne p15, 0, ip, c7, c10, 4 @ data write barrier
175 mcrne p15, 0, ip, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100176 mov pc, lr
177
178/*
179 * flush_user_cache_range(start, end, vm_flags)
180 *
181 * Invalidate a range of cache entries in the specified
182 * address space.
183 *
184 * - start - start address (may not be aligned)
185 * - end - end address (exclusive, may not be aligned)
186 * - vma - vma_area_struct describing address space
187 */
188 .align 5
189ENTRY(xsc3_flush_user_cache_range)
190 mov ip, #0
191 sub r3, r1, r0 @ calculate total size
192 cmp r3, #MAX_AREA_SIZE
193 bhs __flush_whole_cache
194
1951: tst r2, #VM_EXEC
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100196 mcrne p15, 0, r0, c7, c5, 1 @ invalidate L1 I line
197 mcr p15, 0, r0, c7, c14, 1 @ clean/invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100198 add r0, r0, #CACHELINESIZE
199 cmp r0, r1
200 blo 1b
201 tst r2, #VM_EXEC
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100202 mcrne p15, 0, ip, c7, c5, 6 @ invalidate BTB
203 mcrne p15, 0, ip, c7, c10, 4 @ data write barrier
204 mcrne p15, 0, ip, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100205 mov pc, lr
206
207/*
208 * coherent_kern_range(start, end)
209 *
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100210 * Ensure coherency between the I cache and the D cache in the
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100211 * region described by start. If you have non-snooping
212 * Harvard caches, you need to implement this function.
213 *
214 * - start - virtual start address
215 * - end - virtual end address
216 *
217 * Note: single I-cache line invalidation isn't used here since
218 * it also trashes the mini I-cache used by JTAG debuggers.
219 */
220ENTRY(xsc3_coherent_kern_range)
221/* FALLTHROUGH */
222ENTRY(xsc3_coherent_user_range)
223 bic r0, r0, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +01002241: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100225 add r0, r0, #CACHELINESIZE
226 cmp r0, r1
227 blo 1b
228 mov r0, #0
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100229 mcr p15, 0, r0, c7, c5, 0 @ invalidate L1 I cache and BTB
230 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
231 mcr p15, 0, r0, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100232 mov pc, lr
233
234/*
Russell King2c9b9c82009-11-26 12:56:21 +0000235 * flush_kern_dcache_area(void *addr, size_t size)
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100236 *
237 * Ensure no D cache aliasing occurs, either with itself or
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100238 * the I cache.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100239 *
Russell King2c9b9c82009-11-26 12:56:21 +0000240 * - addr - kernel address
241 * - size - region size
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100242 */
Russell King2c9b9c82009-11-26 12:56:21 +0000243ENTRY(xsc3_flush_kern_dcache_area)
244 add r1, r0, r1
Lennert Buytenhek850b4292007-02-05 00:55:27 +01002451: mcr p15, 0, r0, c7, c14, 1 @ clean/invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100246 add r0, r0, #CACHELINESIZE
247 cmp r0, r1
248 blo 1b
249 mov r0, #0
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100250 mcr p15, 0, r0, c7, c5, 0 @ invalidate L1 I cache and BTB
251 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
252 mcr p15, 0, r0, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100253 mov pc, lr
254
255/*
256 * dma_inv_range(start, end)
257 *
258 * Invalidate (discard) the specified virtual address range.
259 * May not write back any entries. If 'start' or 'end'
260 * are not cache line aligned, those lines must be written
261 * back.
262 *
263 * - start - virtual start address
264 * - end - virtual end address
265 */
Russell King702b94b2009-11-26 16:24:19 +0000266xsc3_dma_inv_range:
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100267 tst r0, #CACHELINESIZE - 1
268 bic r0, r0, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100269 mcrne p15, 0, r0, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100270 tst r1, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100271 mcrne p15, 0, r1, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek850b4292007-02-05 00:55:27 +01002721: mcr p15, 0, r0, c7, c6, 1 @ invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100273 add r0, r0, #CACHELINESIZE
274 cmp r0, r1
275 blo 1b
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100276 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100277 mov pc, lr
278
279/*
280 * dma_clean_range(start, end)
281 *
282 * Clean the specified virtual address range.
283 *
284 * - start - virtual start address
285 * - end - virtual end address
286 */
Russell King702b94b2009-11-26 16:24:19 +0000287xsc3_dma_clean_range:
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100288 bic r0, r0, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +01002891: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100290 add r0, r0, #CACHELINESIZE
291 cmp r0, r1
292 blo 1b
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100293 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100294 mov pc, lr
295
296/*
297 * dma_flush_range(start, end)
298 *
299 * Clean and invalidate the specified virtual address range.
300 *
301 * - start - virtual start address
302 * - end - virtual end address
303 */
304ENTRY(xsc3_dma_flush_range)
305 bic r0, r0, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +01003061: mcr p15, 0, r0, c7, c14, 1 @ clean/invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100307 add r0, r0, #CACHELINESIZE
308 cmp r0, r1
309 blo 1b
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100310 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100311 mov pc, lr
312
Russell Kinga9c91472009-11-26 16:19:58 +0000313/*
314 * dma_map_area(start, size, dir)
315 * - start - kernel virtual start address
316 * - size - size of region
317 * - dir - DMA direction
318 */
319ENTRY(xsc3_dma_map_area)
320 add r1, r1, r0
321 cmp r2, #DMA_TO_DEVICE
322 beq xsc3_dma_clean_range
323 bcs xsc3_dma_inv_range
324 b xsc3_dma_flush_range
325ENDPROC(xsc3_dma_map_area)
326
327/*
328 * dma_unmap_area(start, size, dir)
329 * - start - kernel virtual start address
330 * - size - size of region
331 * - dir - DMA direction
332 */
333ENTRY(xsc3_dma_unmap_area)
334 mov pc, lr
335ENDPROC(xsc3_dma_unmap_area)
336
Dave Martinc21898f2011-06-23 17:26:38 +0100337 @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
338 define_cache_functions xsc3
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100339
340ENTRY(cpu_xsc3_dcache_clean_area)
Lennert Buytenhek850b4292007-02-05 00:55:27 +01003411: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100342 add r0, r0, #CACHELINESIZE
343 subs r1, r1, #CACHELINESIZE
344 bhi 1b
345 mov pc, lr
346
347/* =============================== PageTable ============================== */
348
349/*
350 * cpu_xsc3_switch_mm(pgd)
351 *
352 * Set the translation base pointer to be as described by pgd.
353 *
354 * pgd: new page tables
355 */
356 .align 5
357ENTRY(cpu_xsc3_switch_mm)
358 clean_d_cache r1, r2
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100359 mcr p15, 0, ip, c7, c5, 0 @ invalidate L1 I cache and BTB
360 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
361 mcr p15, 0, ip, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100362 orr r0, r0, #0x18 @ cache the page table in L2
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100363 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100364 mcr p15, 0, ip, c8, c7, 0 @ invalidate I and D TLBs
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100365 cpwait_ret lr, ip
366
367/*
Russell Kingad1ae2f2006-12-13 14:34:43 +0000368 * cpu_xsc3_set_pte_ext(ptep, pte, ext)
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100369 *
370 * Set a PTE and flush it out
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100371 */
Russell King9e8b5192008-09-06 20:47:54 +0100372cpu_xsc3_mt_table:
373 .long 0x00 @ L_PTE_MT_UNCACHED
Russell King40df2d12008-09-07 12:36:46 +0100374 .long PTE_EXT_TEX(1) @ L_PTE_MT_BUFFERABLE
Dan Williams6bee00d2008-10-24 10:21:45 -0700375 .long PTE_EXT_TEX(5) | PTE_CACHEABLE @ L_PTE_MT_WRITETHROUGH
Russell King40df2d12008-09-07 12:36:46 +0100376 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEBACK
377 .long PTE_EXT_TEX(1) | PTE_BUFFERABLE @ L_PTE_MT_DEV_SHARED
Russell King639b0ae2008-09-06 21:07:45 +0100378 .long 0x00 @ unused
Russell King9e8b5192008-09-06 20:47:54 +0100379 .long 0x00 @ L_PTE_MT_MINICACHE (not present)
380 .long PTE_EXT_TEX(5) | PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEALLOC (not present?)
Russell King639b0ae2008-09-06 21:07:45 +0100381 .long 0x00 @ unused
Russell King9e8b5192008-09-06 20:47:54 +0100382 .long PTE_EXT_TEX(1) @ L_PTE_MT_DEV_WC
383 .long 0x00 @ unused
Russell King40df2d12008-09-07 12:36:46 +0100384 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_DEV_CACHED
385 .long PTE_EXT_TEX(2) @ L_PTE_MT_DEV_NONSHARED
Russell Kingdb5b7162008-09-07 12:42:51 +0100386 .long 0x00 @ unused
Russell King9e8b5192008-09-06 20:47:54 +0100387 .long 0x00 @ unused
388 .long 0x00 @ unused
389
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100390 .align 5
Russell Kingad1ae2f2006-12-13 14:34:43 +0000391ENTRY(cpu_xsc3_set_pte_ext)
Russell Kingda091652008-09-06 17:19:08 +0100392 xscale_set_pte_ext_prologue
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100393
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100394 tst r1, #L_PTE_SHARED @ shared?
Russell King9e8b5192008-09-06 20:47:54 +0100395 and r1, r1, #L_PTE_MT_MASK
396 adr ip, cpu_xsc3_mt_table
397 ldr ip, [ip, r1]
398 orrne r2, r2, #PTE_EXT_COHERENT @ interlock: mask in coherent bit
399 bic r2, r2, #0x0c @ clear old C,B bits
400 orr r2, r2, ip
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100401
Russell Kingda091652008-09-06 17:19:08 +0100402 xscale_set_pte_ext_epilogue
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100403 mov pc, lr
404
405 .ltorg
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100406 .align
407
Russell Kingf6b0fa02011-02-06 15:48:39 +0000408.globl cpu_xsc3_suspend_size
Russell King6f354e52011-08-27 11:37:58 +0100409.equ cpu_xsc3_suspend_size, 4 * 7
Russell King29ea23f2011-04-02 10:08:55 +0100410#ifdef CONFIG_PM_SLEEP
Russell Kingf6b0fa02011-02-06 15:48:39 +0000411ENTRY(cpu_xsc3_do_suspend)
412 stmfd sp!, {r4 - r10, lr}
413 mrc p14, 0, r4, c6, c0, 0 @ clock configuration, for turbo mode
414 mrc p15, 0, r5, c15, c1, 0 @ CP access reg
415 mrc p15, 0, r6, c13, c0, 0 @ PID
416 mrc p15, 0, r7, c3, c0, 0 @ domain ID
417 mrc p15, 0, r8, c2, c0, 0 @ translation table base addr
418 mrc p15, 0, r9, c1, c0, 1 @ auxiliary control reg
419 mrc p15, 0, r10, c1, c0, 0 @ control reg
420 bic r4, r4, #2 @ clear frequency change bit
Russell King6f354e52011-08-27 11:37:58 +0100421 stmia r0, {r4 - r10} @ store cp regs
Russell Kingf6b0fa02011-02-06 15:48:39 +0000422 ldmia sp!, {r4 - r10, pc}
423ENDPROC(cpu_xsc3_do_suspend)
424
425ENTRY(cpu_xsc3_do_resume)
Russell King6f354e52011-08-27 11:37:58 +0100426 ldmia r0, {r4 - r10} @ load cp regs
Russell Kingf6b0fa02011-02-06 15:48:39 +0000427 mov ip, #0
428 mcr p15, 0, ip, c7, c7, 0 @ invalidate I & D caches, BTB
429 mcr p15, 0, ip, c7, c10, 4 @ drain write (&fill) buffer
430 mcr p15, 0, ip, c7, c5, 4 @ flush prefetch buffer
431 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
432 mcr p14, 0, r4, c6, c0, 0 @ clock configuration, turbo mode.
433 mcr p15, 0, r5, c15, c1, 0 @ CP access reg
434 mcr p15, 0, r6, c13, c0, 0 @ PID
435 mcr p15, 0, r7, c3, c0, 0 @ domain ID
436 mcr p15, 0, r8, c2, c0, 0 @ translation table base addr
437 mcr p15, 0, r9, c1, c0, 1 @ auxiliary control reg
438
439 @ temporarily map resume_turn_on_mmu into the page table,
440 @ otherwise prefetch abort occurs after MMU is turned on
441 mov r0, r10 @ control register
442 mov r2, r8, lsr #14 @ get TTB0 base
443 mov r2, r2, lsl #14
444 ldr r3, =0x542e @ section flags
445 b cpu_resume_mmu
446ENDPROC(cpu_xsc3_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000447#endif
448
Russell King5085f3f2010-10-01 15:37:05 +0100449 __CPUINIT
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100450
451 .type __xsc3_setup, #function
452__xsc3_setup:
453 mov r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
454 msr cpsr_c, r0
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100455 mcr p15, 0, ip, c7, c7, 0 @ invalidate L1 caches and BTB
456 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
457 mcr p15, 0, ip, c7, c5, 4 @ prefetch flush
458 mcr p15, 0, ip, c8, c7, 0 @ invalidate I and D TLBs
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100459 orr r4, r4, #0x18 @ cache the page table in L2
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100460 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100461
Mikael Pettersson345a3222009-10-29 11:46:56 -0700462 mov r0, #1 << 6 @ cp6 access for early sched_clock
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100463 mcr p15, 0, r0, c15, c1, 0 @ write CP access register
464
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100465 mrc p15, 0, r0, c1, c0, 1 @ get auxiliary control reg
466 and r0, r0, #2 @ preserve bit P bit setting
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100467 orr r0, r0, #(1 << 10) @ enable L2 for LLR cache
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100468 mcr p15, 0, r0, c1, c0, 1 @ set auxiliary control reg
Russell King22b190862006-06-29 15:09:57 +0100469
470 adr r5, xsc3_crval
471 ldmia r5, {r5, r6}
Haojian Zhuang548c6af2009-12-30 10:02:57 -0500472
473#ifdef CONFIG_CACHE_XSC3L2
474 mrc p15, 1, r0, c0, c0, 1 @ get L2 present information
475 ands r0, r0, #0xf8
476 orrne r6, r6, #(1 << 26) @ enable L2 if present
477#endif
478
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100479 mrc p15, 0, r0, c1, c0, 0 @ get control register
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100480 bic r0, r0, r5 @ ..V. ..R. .... ..A.
481 orr r0, r0, r6 @ ..VI Z..S .... .C.M (mmu)
482 @ ...I Z..S .... .... (uc)
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100483 mov pc, lr
484
485 .size __xsc3_setup, . - __xsc3_setup
486
Russell King22b190862006-06-29 15:09:57 +0100487 .type xsc3_crval, #object
488xsc3_crval:
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100489 crval clear=0x04002202, mmuset=0x00003905, ucset=0x00001900
Russell King22b190862006-06-29 15:09:57 +0100490
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100491 __INITDATA
492
Dave Martinc21898f2011-06-23 17:26:38 +0100493 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
494 define_processor_functions xsc3, dabort=v5t_early_abort, pabort=legacy_pabort, suspend=1
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100495
496 .section ".rodata"
497
Dave Martinc21898f2011-06-23 17:26:38 +0100498 string cpu_arch_name, "armv5te"
499 string cpu_elf_name, "v5"
500 string cpu_xsc3_name, "XScale-V3 based processor"
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100501
502 .align
503
504 .section ".proc.info.init", #alloc, #execinstr
505
Dave Martinc21898f2011-06-23 17:26:38 +0100506.macro xsc3_proc_info name:req, cpu_val:req, cpu_mask:req
507 .type __\name\()_proc_info,#object
508__\name\()_proc_info:
509 .long \cpu_val
510 .long \cpu_mask
Russell King8799ee92006-06-29 18:24:21 +0100511 .long PMD_TYPE_SECT | \
512 PMD_SECT_BUFFERABLE | \
513 PMD_SECT_CACHEABLE | \
514 PMD_SECT_AP_WRITE | \
515 PMD_SECT_AP_READ
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100516 .long PMD_TYPE_SECT | \
Russell King8799ee92006-06-29 18:24:21 +0100517 PMD_SECT_AP_WRITE | \
518 PMD_SECT_AP_READ
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100519 b __xsc3_setup
520 .long cpu_arch_name
521 .long cpu_elf_name
522 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
523 .long cpu_xsc3_name
524 .long xsc3_processor_functions
525 .long v4wbi_tlb_fns
526 .long xsc3_mc_user_fns
527 .long xsc3_cache_fns
Dave Martinc21898f2011-06-23 17:26:38 +0100528 .size __\name\()_proc_info, . - __\name\()_proc_info
529.endm
530
531 xsc3_proc_info xsc3, 0x69056000, 0xffffe000
Eric Miao59c7bcd2008-11-29 21:42:39 +0800532
533/* Note: PXA935 changed its implementor ID from Intel to Marvell */
Dave Martinc21898f2011-06-23 17:26:38 +0100534 xsc3_proc_info xsc3_pxa935, 0x56056000, 0xffffe000