blob: f14700f67d6703713fcd286c3ed1b4d7721842af [file] [log] [blame]
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001/*
2 * Faraday FTGMAC100 Gigabit Ethernet
3 *
4 * (C) Copyright 2009-2011 Faraday Technology
5 * Po-Yu Chuang <ratbert@faraday-tech.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
22#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
24#include <linux/dma-mapping.h>
25#include <linux/etherdevice.h>
26#include <linux/ethtool.h>
Thomas Faber17f1bbc2012-01-18 13:45:44 +000027#include <linux/interrupt.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000028#include <linux/io.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Mark Brown3af887c2017-03-30 17:00:12 +010031#include <linux/of.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000032#include <linux/phy.h>
33#include <linux/platform_device.h>
Mark Brown3af887c2017-03-30 17:00:12 +010034#include <linux/property.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000035#include <net/ip.h>
Gavin Shanbd466c32016-07-19 11:54:23 +100036#include <net/ncsi.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000037
38#include "ftgmac100.h"
39
40#define DRV_NAME "ftgmac100"
41#define DRV_VERSION "0.7"
42
43#define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
44#define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
45
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100046#define MAX_PKT_SIZE 1536
47#define RX_BUF_SIZE MAX_PKT_SIZE /* must be smaller than 0x3fff */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000048
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100049/* Min number of tx ring entries before stopping queue */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +100050#define TX_THRESHOLD (MAX_SKB_FRAGS + 1)
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100051
Po-Yu Chuang69785b72011-06-08 23:32:48 +000052struct ftgmac100_descs {
53 struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
54 struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
55};
56
57struct ftgmac100 {
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100058 /* Registers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000059 struct resource *res;
60 void __iomem *base;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000061
62 struct ftgmac100_descs *descs;
63 dma_addr_t descs_dma_addr;
64
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100065 /* Rx ring */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100066 struct sk_buff *rx_skbs[RX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000067 unsigned int rx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100068 u32 rxdes0_edorr_mask;
69
70 /* Tx ring */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +100071 struct sk_buff *tx_skbs[TX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000072 unsigned int tx_clean_pointer;
73 unsigned int tx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100074 u32 txdes0_edotr_mask;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000075
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +100076 /* Scratch page to use when rx skb alloc fails */
77 void *rx_scratch;
78 dma_addr_t rx_scratch_dma;
79
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100080 /* Component structures */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000081 struct net_device *netdev;
82 struct device *dev;
Gavin Shanbd466c32016-07-19 11:54:23 +100083 struct ncsi_dev *ndev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000084 struct napi_struct napi;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +100085 struct work_struct reset_task;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000086 struct mii_bus *mii_bus;
Andrew Jeffery7906a4d2016-09-22 08:34:59 +093087
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100088 /* Link management */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +100089 int cur_speed;
90 int cur_duplex;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100091 bool use_ncsi;
92
93 /* Misc */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +100094 bool need_mac_restart;
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +100095 bool is_aspeed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000096};
97
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +100098static int ftgmac100_reset_mac(struct ftgmac100 *priv, u32 maccr)
Po-Yu Chuang69785b72011-06-08 23:32:48 +000099{
100 struct net_device *netdev = priv->netdev;
101 int i;
102
103 /* NOTE: reset clears all registers */
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000104 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
105 iowrite32(maccr | FTGMAC100_MACCR_SW_RST,
106 priv->base + FTGMAC100_OFFSET_MACCR);
107 for (i = 0; i < 50; i++) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000108 unsigned int maccr;
109
110 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
111 if (!(maccr & FTGMAC100_MACCR_SW_RST))
112 return 0;
113
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000114 udelay(1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000115 }
116
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000117 netdev_err(netdev, "Hardware reset failed\n");
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000118 return -EIO;
119}
120
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000121static int ftgmac100_reset_and_config_mac(struct ftgmac100 *priv)
122{
123 u32 maccr = 0;
124
125 switch (priv->cur_speed) {
126 case SPEED_10:
127 case 0: /* no link */
128 break;
129
130 case SPEED_100:
131 maccr |= FTGMAC100_MACCR_FAST_MODE;
132 break;
133
134 case SPEED_1000:
135 maccr |= FTGMAC100_MACCR_GIGA_MODE;
136 break;
137 default:
138 netdev_err(priv->netdev, "Unknown speed %d !\n",
139 priv->cur_speed);
140 break;
141 }
142
143 /* (Re)initialize the queue pointers */
144 priv->rx_pointer = 0;
145 priv->tx_clean_pointer = 0;
146 priv->tx_pointer = 0;
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000147
148 /* The doc says reset twice with 10us interval */
149 if (ftgmac100_reset_mac(priv, maccr))
150 return -EIO;
151 usleep_range(10, 1000);
152 return ftgmac100_reset_mac(priv, maccr);
153}
154
Benjamin Herrenschmidtf39c71b2017-04-12 13:27:05 +1000155static void ftgmac100_write_mac_addr(struct ftgmac100 *priv, const u8 *mac)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000156{
157 unsigned int maddr = mac[0] << 8 | mac[1];
158 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
159
160 iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
161 iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
162}
163
Benjamin Herrenschmidtba1b1232017-04-12 13:27:06 +1000164static void ftgmac100_initial_mac(struct ftgmac100 *priv)
Gavin Shan113ce102016-07-19 11:54:22 +1000165{
166 u8 mac[ETH_ALEN];
167 unsigned int m;
168 unsigned int l;
169 void *addr;
170
171 addr = device_get_mac_address(priv->dev, mac, ETH_ALEN);
172 if (addr) {
173 ether_addr_copy(priv->netdev->dev_addr, mac);
174 dev_info(priv->dev, "Read MAC address %pM from device tree\n",
175 mac);
176 return;
177 }
178
179 m = ioread32(priv->base + FTGMAC100_OFFSET_MAC_MADR);
180 l = ioread32(priv->base + FTGMAC100_OFFSET_MAC_LADR);
181
182 mac[0] = (m >> 8) & 0xff;
183 mac[1] = m & 0xff;
184 mac[2] = (l >> 24) & 0xff;
185 mac[3] = (l >> 16) & 0xff;
186 mac[4] = (l >> 8) & 0xff;
187 mac[5] = l & 0xff;
188
Gavin Shan113ce102016-07-19 11:54:22 +1000189 if (is_valid_ether_addr(mac)) {
190 ether_addr_copy(priv->netdev->dev_addr, mac);
191 dev_info(priv->dev, "Read MAC address %pM from chip\n", mac);
192 } else {
193 eth_hw_addr_random(priv->netdev);
194 dev_info(priv->dev, "Generated random MAC address %pM\n",
195 priv->netdev->dev_addr);
196 }
197}
198
199static int ftgmac100_set_mac_addr(struct net_device *dev, void *p)
200{
201 int ret;
202
203 ret = eth_prepare_mac_addr_change(dev, p);
204 if (ret < 0)
205 return ret;
206
207 eth_commit_mac_addr_change(dev, p);
Benjamin Herrenschmidtf39c71b2017-04-12 13:27:05 +1000208 ftgmac100_write_mac_addr(netdev_priv(dev), dev->dev_addr);
Gavin Shan113ce102016-07-19 11:54:22 +1000209
210 return 0;
211}
212
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000213static void ftgmac100_init_hw(struct ftgmac100 *priv)
214{
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000215
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000216
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000217 /* Setup RX ring buffer base */
218 iowrite32(priv->descs_dma_addr +
219 offsetof(struct ftgmac100_descs, rxdes),
220 priv->base + FTGMAC100_OFFSET_RXR_BADR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000221
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000222 /* Setup TX ring buffer base */
223 iowrite32(priv->descs_dma_addr +
224 offsetof(struct ftgmac100_descs, txdes),
225 priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
226
227 /* Configure RX buffer size */
228 iowrite32(FTGMAC100_RBSR_SIZE(RX_BUF_SIZE),
229 priv->base + FTGMAC100_OFFSET_RBSR);
230
231 /* Set RX descriptor autopoll */
232 iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1),
233 priv->base + FTGMAC100_OFFSET_APTC);
234
235 /* Write MAC address */
Benjamin Herrenschmidtf39c71b2017-04-12 13:27:05 +1000236 ftgmac100_write_mac_addr(priv, priv->netdev->dev_addr);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000237}
238
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000239static void ftgmac100_start_hw(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000240{
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000241 u32 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000242
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000243 /* Keep the original GMAC and FAST bits */
244 maccr &= (FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_GIGA_MODE);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000245
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000246 /* Add all the main enable bits */
247 maccr |= FTGMAC100_MACCR_TXDMA_EN |
248 FTGMAC100_MACCR_RXDMA_EN |
249 FTGMAC100_MACCR_TXMAC_EN |
250 FTGMAC100_MACCR_RXMAC_EN |
251 FTGMAC100_MACCR_CRC_APD |
252 FTGMAC100_MACCR_PHY_LINK_LEVEL |
253 FTGMAC100_MACCR_RX_RUNT |
254 FTGMAC100_MACCR_RX_BROADPKT;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000255
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000256 /* Add other bits as needed */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000257 if (priv->cur_duplex == DUPLEX_FULL)
258 maccr |= FTGMAC100_MACCR_FULLDUP;
259
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000260 /* Hit the HW */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000261 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
262}
263
264static void ftgmac100_stop_hw(struct ftgmac100 *priv)
265{
266 iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
267}
268
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000269static int ftgmac100_alloc_rx_buf(struct ftgmac100 *priv, unsigned int entry,
270 struct ftgmac100_rxdes *rxdes, gfp_t gfp)
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000271{
272 struct net_device *netdev = priv->netdev;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000273 struct sk_buff *skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000274 dma_addr_t map;
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000275 int err;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000276
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000277 skb = netdev_alloc_skb_ip_align(netdev, RX_BUF_SIZE);
278 if (unlikely(!skb)) {
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000279 if (net_ratelimit())
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000280 netdev_warn(netdev, "failed to allocate rx skb\n");
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000281 err = -ENOMEM;
282 map = priv->rx_scratch_dma;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000283 } else {
284 map = dma_map_single(priv->dev, skb->data, RX_BUF_SIZE,
285 DMA_FROM_DEVICE);
286 if (unlikely(dma_mapping_error(priv->dev, map))) {
287 if (net_ratelimit())
288 netdev_err(netdev, "failed to map rx page\n");
289 dev_kfree_skb_any(skb);
290 map = priv->rx_scratch_dma;
291 skb = NULL;
292 err = -ENOMEM;
293 }
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000294 }
295
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000296 /* Store skb */
297 priv->rx_skbs[entry] = skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000298
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000299 /* Store DMA address into RX desc */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000300 rxdes->rxdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000301
302 /* Ensure the above is ordered vs clearing the OWN bit */
303 dma_wmb();
304
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000305 /* Clean status (which resets own bit) */
306 if (entry == (RX_QUEUE_ENTRIES - 1))
307 rxdes->rxdes0 = cpu_to_le32(priv->rxdes0_edorr_mask);
308 else
309 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000310
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000311 return 0;
312}
313
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000314static int ftgmac100_next_rx_pointer(int pointer)
315{
316 return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
317}
318
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000319static void ftgmac100_rx_packet_error(struct ftgmac100 *priv, u32 status)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000320{
321 struct net_device *netdev = priv->netdev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000322
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000323 if (status & FTGMAC100_RXDES0_RX_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000324 netdev->stats.rx_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000325
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000326 if (status & FTGMAC100_RXDES0_CRC_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000327 netdev->stats.rx_crc_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000328
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000329 if (status & (FTGMAC100_RXDES0_FTL |
330 FTGMAC100_RXDES0_RUNT |
331 FTGMAC100_RXDES0_RX_ODD_NB))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000332 netdev->stats.rx_length_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000333}
334
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000335static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
336{
337 struct net_device *netdev = priv->netdev;
338 struct ftgmac100_rxdes *rxdes;
339 struct sk_buff *skb;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000340 unsigned int pointer, size;
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000341 u32 status, csum_vlan;
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000342 dma_addr_t map;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000343
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000344 /* Grab next RX descriptor */
345 pointer = priv->rx_pointer;
346 rxdes = &priv->descs->rxdes[pointer];
347
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000348 /* Grab descriptor status */
349 status = le32_to_cpu(rxdes->rxdes0);
350
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000351 /* Do we have a packet ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000352 if (!(status & FTGMAC100_RXDES0_RXPKT_RDY))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000353 return false;
354
Benjamin Herrenschmidt027f4262017-04-06 11:02:50 +1000355 /* Order subsequent reads with the test for the ready bit */
356 dma_rmb();
357
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000358 /* We don't cope with fragmented RX packets */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000359 if (unlikely(!(status & FTGMAC100_RXDES0_FRS) ||
360 !(status & FTGMAC100_RXDES0_LRS)))
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000361 goto drop;
362
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000363 /* Grab received size and csum vlan field in the descriptor */
364 size = status & FTGMAC100_RXDES0_VDBC;
365 csum_vlan = le32_to_cpu(rxdes->rxdes1);
366
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000367 /* Any error (other than csum offload) flagged ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000368 if (unlikely(status & RXDES0_ANY_ERROR)) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000369 /* Correct for incorrect flagging of runt packets
370 * with vlan tags... Just accept a runt packet that
371 * has been flagged as vlan and whose size is at
372 * least 60 bytes.
373 */
374 if ((status & FTGMAC100_RXDES0_RUNT) &&
375 (csum_vlan & FTGMAC100_RXDES1_VLANTAG_AVAIL) &&
376 (size >= 60))
377 status &= ~FTGMAC100_RXDES0_RUNT;
378
379 /* Any error still in there ? */
380 if (status & RXDES0_ANY_ERROR) {
381 ftgmac100_rx_packet_error(priv, status);
382 goto drop;
383 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000384 }
385
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000386 /* If the packet had no skb (failed to allocate earlier)
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000387 * then try to allocate one and skip
388 */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000389 skb = priv->rx_skbs[pointer];
390 if (!unlikely(skb)) {
391 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000392 goto drop;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000393 }
394
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000395 if (unlikely(status & FTGMAC100_RXDES0_MULTICAST))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000396 netdev->stats.multicast++;
397
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000398 /* If the HW found checksum errors, bounce it to software.
399 *
400 * If we didn't, we need to see if the packet was recognized
401 * by HW as one of the supported checksummed protocols before
402 * we accept the HW test results.
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000403 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000404 if (netdev->features & NETIF_F_RXCSUM) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000405 u32 err_bits = FTGMAC100_RXDES1_TCP_CHKSUM_ERR |
406 FTGMAC100_RXDES1_UDP_CHKSUM_ERR |
407 FTGMAC100_RXDES1_IP_CHKSUM_ERR;
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000408 if ((csum_vlan & err_bits) ||
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000409 !(csum_vlan & FTGMAC100_RXDES1_PROT_MASK))
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000410 skb->ip_summed = CHECKSUM_NONE;
411 else
412 skb->ip_summed = CHECKSUM_UNNECESSARY;
413 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000414
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000415 /* Transfer received size to skb */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000416 skb_put(skb, size);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000417
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000418 /* Tear down DMA mapping, do necessary cache management */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000419 map = le32_to_cpu(rxdes->rxdes3);
420
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000421#if defined(CONFIG_ARM) && !defined(CONFIG_ARM_DMA_USE_IOMMU)
422 /* When we don't have an iommu, we can save cycles by not
423 * invalidating the cache for the part of the packet that
424 * wasn't received.
425 */
426 dma_unmap_single(priv->dev, map, size, DMA_FROM_DEVICE);
427#else
428 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
429#endif
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000430
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000431
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000432 /* Resplenish rx ring */
433 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000434 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000435
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000436 skb->protocol = eth_type_trans(skb, netdev);
437
438 netdev->stats.rx_packets++;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000439 netdev->stats.rx_bytes += size;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000440
441 /* push packet to protocol stack */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000442 if (skb->ip_summed == CHECKSUM_NONE)
443 netif_receive_skb(skb);
444 else
445 napi_gro_receive(&priv->napi, skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000446
447 (*processed)++;
448 return true;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000449
450 drop:
451 /* Clean rxdes0 (which resets own bit) */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000452 rxdes->rxdes0 = cpu_to_le32(status & priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000453 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
454 netdev->stats.rx_dropped++;
455 return true;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000456}
457
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000458static u32 ftgmac100_base_tx_ctlstat(struct ftgmac100 *priv,
459 unsigned int index)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000460{
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000461 if (index == (TX_QUEUE_ENTRIES - 1))
462 return priv->txdes0_edotr_mask;
463 else
464 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000465}
466
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000467static int ftgmac100_next_tx_pointer(int pointer)
468{
469 return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
470}
471
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000472static u32 ftgmac100_tx_buf_avail(struct ftgmac100 *priv)
473{
474 /* Returns the number of available slots in the TX queue
475 *
476 * This always leaves one free slot so we don't have to
477 * worry about empty vs. full, and this simplifies the
478 * test for ftgmac100_tx_buf_cleanable() below
479 */
480 return (priv->tx_clean_pointer - priv->tx_pointer - 1) &
481 (TX_QUEUE_ENTRIES - 1);
482}
483
484static bool ftgmac100_tx_buf_cleanable(struct ftgmac100 *priv)
485{
486 return priv->tx_pointer != priv->tx_clean_pointer;
487}
488
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000489static void ftgmac100_free_tx_packet(struct ftgmac100 *priv,
490 unsigned int pointer,
491 struct sk_buff *skb,
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000492 struct ftgmac100_txdes *txdes,
493 u32 ctl_stat)
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000494{
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000495 dma_addr_t map = le32_to_cpu(txdes->txdes3);
496 size_t len;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000497
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000498 if (ctl_stat & FTGMAC100_TXDES0_FTS) {
499 len = skb_headlen(skb);
500 dma_unmap_single(priv->dev, map, len, DMA_TO_DEVICE);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000501 } else {
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000502 len = FTGMAC100_TXDES0_TXBUF_SIZE(ctl_stat);
503 dma_unmap_page(priv->dev, map, len, DMA_TO_DEVICE);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000504 }
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000505
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000506 /* Free SKB on last segment */
507 if (ctl_stat & FTGMAC100_TXDES0_LTS)
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000508 dev_kfree_skb(skb);
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000509 priv->tx_skbs[pointer] = NULL;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000510}
511
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000512static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
513{
514 struct net_device *netdev = priv->netdev;
515 struct ftgmac100_txdes *txdes;
516 struct sk_buff *skb;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000517 unsigned int pointer;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000518 u32 ctl_stat;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000519
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000520 pointer = priv->tx_clean_pointer;
521 txdes = &priv->descs->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000522
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000523 ctl_stat = le32_to_cpu(txdes->txdes0);
524 if (ctl_stat & FTGMAC100_TXDES0_TXDMA_OWN)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000525 return false;
526
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000527 skb = priv->tx_skbs[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000528 netdev->stats.tx_packets++;
529 netdev->stats.tx_bytes += skb->len;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000530 ftgmac100_free_tx_packet(priv, pointer, skb, txdes, ctl_stat);
531 txdes->txdes0 = cpu_to_le32(ctl_stat & priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000532
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000533 priv->tx_clean_pointer = ftgmac100_next_tx_pointer(pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000534
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000535 return true;
536}
537
538static void ftgmac100_tx_complete(struct ftgmac100 *priv)
539{
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000540 struct net_device *netdev = priv->netdev;
541
542 /* Process all completed packets */
543 while (ftgmac100_tx_buf_cleanable(priv) &&
544 ftgmac100_tx_complete_packet(priv))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000545 ;
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000546
547 /* Restart queue if needed */
548 smp_mb();
549 if (unlikely(netif_queue_stopped(netdev) &&
550 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)) {
551 struct netdev_queue *txq;
552
553 txq = netdev_get_tx_queue(netdev, 0);
554 __netif_tx_lock(txq, smp_processor_id());
555 if (netif_queue_stopped(netdev) &&
556 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
557 netif_wake_queue(netdev);
558 __netif_tx_unlock(txq);
559 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000560}
561
Benjamin Herrenschmidt05690d62017-04-12 13:27:01 +1000562static bool ftgmac100_prep_tx_csum(struct sk_buff *skb, u32 *csum_vlan)
563{
564 if (skb->protocol == cpu_to_be16(ETH_P_IP)) {
565 u8 ip_proto = ip_hdr(skb)->protocol;
566
567 *csum_vlan |= FTGMAC100_TXDES1_IP_CHKSUM;
568 switch(ip_proto) {
569 case IPPROTO_TCP:
570 *csum_vlan |= FTGMAC100_TXDES1_TCP_CHKSUM;
571 return true;
572 case IPPROTO_UDP:
573 *csum_vlan |= FTGMAC100_TXDES1_UDP_CHKSUM;
574 return true;
575 case IPPROTO_IP:
576 return true;
577 }
578 }
579 return skb_checksum_help(skb) == 0;
580}
581
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000582static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
583 struct net_device *netdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000584{
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000585 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000586 struct ftgmac100_txdes *txdes, *first;
587 unsigned int pointer, nfrags, len, i, j;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000588 u32 f_ctl_stat, ctl_stat, csum_vlan;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000589 dma_addr_t map;
590
Benjamin Herrenschmidt9b0f7712017-04-10 11:15:19 +1000591 /* The HW doesn't pad small frames */
592 if (eth_skb_pad(skb)) {
593 netdev->stats.tx_dropped++;
594 return NETDEV_TX_OK;
595 }
596
597 /* Reject oversize packets */
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000598 if (unlikely(skb->len > MAX_PKT_SIZE)) {
599 if (net_ratelimit())
600 netdev_dbg(netdev, "tx packet too big\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000601 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000602 }
603
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000604 /* Do we have a limit on #fragments ? I yet have to get a reply
605 * from Aspeed. If there's one I haven't hit it.
606 */
607 nfrags = skb_shinfo(skb)->nr_frags;
608
609 /* Get header len */
610 len = skb_headlen(skb);
611
612 /* Map the packet head */
613 map = dma_map_single(priv->dev, skb->data, len, DMA_TO_DEVICE);
614 if (dma_mapping_error(priv->dev, map)) {
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000615 if (net_ratelimit())
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000616 netdev_err(netdev, "map tx packet head failed\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000617 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000618 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000619
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000620 /* Grab the next free tx descriptor */
621 pointer = priv->tx_pointer;
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000622 txdes = first = &priv->descs->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000623
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000624 /* Setup it up with the packet head. Don't write the head to the
625 * ring just yet
626 */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000627 priv->tx_skbs[pointer] = skb;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000628 f_ctl_stat = ftgmac100_base_tx_ctlstat(priv, pointer);
629 f_ctl_stat |= FTGMAC100_TXDES0_TXDMA_OWN;
630 f_ctl_stat |= FTGMAC100_TXDES0_TXBUF_SIZE(len);
631 f_ctl_stat |= FTGMAC100_TXDES0_FTS;
632 if (nfrags == 0)
633 f_ctl_stat |= FTGMAC100_TXDES0_LTS;
634 txdes->txdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000635
636 /* Setup HW checksumming */
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000637 csum_vlan = 0;
Benjamin Herrenschmidt05690d62017-04-12 13:27:01 +1000638 if (skb->ip_summed == CHECKSUM_PARTIAL &&
639 !ftgmac100_prep_tx_csum(skb, &csum_vlan))
640 goto drop;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000641 txdes->txdes1 = cpu_to_le32(csum_vlan);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000642
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000643 /* Next descriptor */
644 pointer = ftgmac100_next_tx_pointer(pointer);
645
646 /* Add the fragments */
647 for (i = 0; i < nfrags; i++) {
648 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
649
650 len = frag->size;
651
652 /* Map it */
653 map = skb_frag_dma_map(priv->dev, frag, 0, len,
654 DMA_TO_DEVICE);
655 if (dma_mapping_error(priv->dev, map))
656 goto dma_err;
657
658 /* Setup descriptor */
659 priv->tx_skbs[pointer] = skb;
660 txdes = &priv->descs->txdes[pointer];
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000661 ctl_stat = ftgmac100_base_tx_ctlstat(priv, pointer);
662 ctl_stat |= FTGMAC100_TXDES0_TXDMA_OWN;
663 ctl_stat |= FTGMAC100_TXDES0_TXBUF_SIZE(len);
664 if (i == (nfrags - 1))
665 ctl_stat |= FTGMAC100_TXDES0_LTS;
666 txdes->txdes0 = cpu_to_le32(ctl_stat);
667 txdes->txdes1 = 0;
668 txdes->txdes3 = cpu_to_le32(map);
669
670 /* Next one */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000671 pointer = ftgmac100_next_tx_pointer(pointer);
672 }
673
Benjamin Herrenschmidt4a2712b2017-04-10 11:15:22 +1000674 /* Order the previous packet and descriptor udpates
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000675 * before setting the OWN bit on the first descriptor.
Benjamin Herrenschmidt4a2712b2017-04-10 11:15:22 +1000676 */
677 dma_wmb();
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000678 first->txdes0 = cpu_to_le32(f_ctl_stat);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000679
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000680 /* Update next TX pointer */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000681 priv->tx_pointer = pointer;
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000682
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000683 /* If there isn't enough room for all the fragments of a new packet
684 * in the TX ring, stop the queue. The sequence below is race free
685 * vs. a concurrent restart in ftgmac100_poll()
686 */
687 if (unlikely(ftgmac100_tx_buf_avail(priv) < TX_THRESHOLD)) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000688 netif_stop_queue(netdev);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000689 /* Order the queue stop with the test below */
690 smp_mb();
691 if (ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
692 netif_wake_queue(netdev);
693 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000694
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000695 /* Poke transmitter to read the updated TX descriptors */
696 iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000697
698 return NETDEV_TX_OK;
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000699
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000700 dma_err:
701 if (net_ratelimit())
702 netdev_err(netdev, "map tx fragment failed\n");
703
704 /* Free head */
705 pointer = priv->tx_pointer;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000706 ftgmac100_free_tx_packet(priv, pointer, skb, first, f_ctl_stat);
707 first->txdes0 = cpu_to_le32(f_ctl_stat & priv->txdes0_edotr_mask);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000708
709 /* Then all fragments */
710 for (j = 0; j < i; j++) {
711 pointer = ftgmac100_next_tx_pointer(pointer);
712 txdes = &priv->descs->txdes[pointer];
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000713 ctl_stat = le32_to_cpu(txdes->txdes0);
714 ftgmac100_free_tx_packet(priv, pointer, skb, txdes, ctl_stat);
715 txdes->txdes0 = cpu_to_le32(ctl_stat & priv->txdes0_edotr_mask);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000716 }
717
718 /* This cannot be reached if we successfully mapped the
719 * last fragment, so we know ftgmac100_free_tx_packet()
720 * hasn't freed the skb yet.
721 */
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000722 drop:
723 /* Drop the packet */
724 dev_kfree_skb_any(skb);
725 netdev->stats.tx_dropped++;
726
727 return NETDEV_TX_OK;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000728}
729
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000730static void ftgmac100_free_buffers(struct ftgmac100 *priv)
731{
732 int i;
733
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000734 /* Free all RX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000735 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
736 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000737 struct sk_buff *skb = priv->rx_skbs[i];
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000738 dma_addr_t map = le32_to_cpu(rxdes->rxdes3);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000739
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000740 if (!skb)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000741 continue;
742
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000743 priv->rx_skbs[i] = NULL;
744 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
745 dev_kfree_skb_any(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000746 }
747
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000748 /* Free all TX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000749 for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
750 struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000751 struct sk_buff *skb = priv->tx_skbs[i];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000752
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000753 if (!skb)
754 continue;
755 ftgmac100_free_tx_packet(priv, i, skb, txdes,
756 le32_to_cpu(txdes->txdes0));
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000757 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000758}
759
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000760static void ftgmac100_free_rings(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000761{
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000762 /* Free descriptors */
763 if (priv->descs)
764 dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
765 priv->descs, priv->descs_dma_addr);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000766
767 /* Free scratch packet buffer */
768 if (priv->rx_scratch)
769 dma_free_coherent(priv->dev, RX_BUF_SIZE,
770 priv->rx_scratch, priv->rx_scratch_dma);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000771}
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000772
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000773static int ftgmac100_alloc_rings(struct ftgmac100 *priv)
774{
775 /* Allocate descriptors */
Joe Perchesede23fa82013-08-26 22:45:23 -0700776 priv->descs = dma_zalloc_coherent(priv->dev,
777 sizeof(struct ftgmac100_descs),
778 &priv->descs_dma_addr, GFP_KERNEL);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000779 if (!priv->descs)
780 return -ENOMEM;
781
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000782 /* Allocate scratch packet buffer */
783 priv->rx_scratch = dma_alloc_coherent(priv->dev,
784 RX_BUF_SIZE,
785 &priv->rx_scratch_dma,
786 GFP_KERNEL);
787 if (!priv->rx_scratch)
788 return -ENOMEM;
789
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000790 return 0;
791}
792
793static void ftgmac100_init_rings(struct ftgmac100 *priv)
794{
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000795 struct ftgmac100_rxdes *rxdes;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000796 struct ftgmac100_txdes *txdes;
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000797 int i;
798
799 /* Initialize RX ring */
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000800 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000801 rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000802 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000803 rxdes->rxdes3 = cpu_to_le32(priv->rx_scratch_dma);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000804 }
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000805 /* Mark the end of the ring */
806 rxdes->rxdes0 |= cpu_to_le32(priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000807
808 /* Initialize TX ring */
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000809 for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
810 txdes = &priv->descs->txdes[i];
811 txdes->txdes0 = 0;
812 }
813 txdes->txdes0 |= cpu_to_le32(priv->txdes0_edotr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000814}
815
816static int ftgmac100_alloc_rx_buffers(struct ftgmac100 *priv)
817{
818 int i;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000819
820 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
821 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
822
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000823 if (ftgmac100_alloc_rx_buf(priv, i, rxdes, GFP_KERNEL))
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000824 return -ENOMEM;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000825 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000826 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000827}
828
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000829static void ftgmac100_adjust_link(struct net_device *netdev)
830{
831 struct ftgmac100 *priv = netdev_priv(netdev);
Philippe Reynesb3c40ad2016-05-16 01:35:13 +0200832 struct phy_device *phydev = netdev->phydev;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000833 int new_speed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000834
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000835 /* We store "no link" as speed 0 */
836 if (!phydev->link)
837 new_speed = 0;
838 else
839 new_speed = phydev->speed;
840
841 if (phydev->speed == priv->cur_speed &&
842 phydev->duplex == priv->cur_duplex)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000843 return;
844
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000845 /* Print status if we have a link or we had one and just lost it,
846 * don't print otherwise.
847 */
848 if (new_speed || priv->cur_speed)
849 phy_print_status(phydev);
850
851 priv->cur_speed = new_speed;
852 priv->cur_duplex = phydev->duplex;
853
854 /* Link is down, do nothing else */
855 if (!new_speed)
856 return;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000857
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000858 /* Disable all interrupts */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000859 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
860
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000861 /* Reset the adapter asynchronously */
862 schedule_work(&priv->reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000863}
864
865static int ftgmac100_mii_probe(struct ftgmac100 *priv)
866{
867 struct net_device *netdev = priv->netdev;
Guenter Roecke574f392016-01-10 12:04:32 -0800868 struct phy_device *phydev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000869
Guenter Roecke574f392016-01-10 12:04:32 -0800870 phydev = phy_find_first(priv->mii_bus);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000871 if (!phydev) {
872 netdev_info(netdev, "%s: no PHY found\n", netdev->name);
873 return -ENODEV;
874 }
875
Andrew Lunn84eff6d2016-01-06 20:11:10 +0100876 phydev = phy_connect(netdev, phydev_name(phydev),
Florian Fainellif9a8f832013-01-14 00:52:52 +0000877 &ftgmac100_adjust_link, PHY_INTERFACE_MODE_GMII);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000878
879 if (IS_ERR(phydev)) {
880 netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
881 return PTR_ERR(phydev);
882 }
883
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000884 return 0;
885}
886
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000887static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
888{
889 struct net_device *netdev = bus->priv;
890 struct ftgmac100 *priv = netdev_priv(netdev);
891 unsigned int phycr;
892 int i;
893
894 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
895
896 /* preserve MDC cycle threshold */
897 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
898
899 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
900 FTGMAC100_PHYCR_REGAD(regnum) |
901 FTGMAC100_PHYCR_MIIRD;
902
903 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
904
905 for (i = 0; i < 10; i++) {
906 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
907
908 if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
909 int data;
910
911 data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
912 return FTGMAC100_PHYDATA_MIIRDATA(data);
913 }
914
915 udelay(100);
916 }
917
918 netdev_err(netdev, "mdio read timed out\n");
919 return -EIO;
920}
921
922static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
923 int regnum, u16 value)
924{
925 struct net_device *netdev = bus->priv;
926 struct ftgmac100 *priv = netdev_priv(netdev);
927 unsigned int phycr;
928 int data;
929 int i;
930
931 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
932
933 /* preserve MDC cycle threshold */
934 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
935
936 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
937 FTGMAC100_PHYCR_REGAD(regnum) |
938 FTGMAC100_PHYCR_MIIWR;
939
940 data = FTGMAC100_PHYDATA_MIIWDATA(value);
941
942 iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
943 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
944
945 for (i = 0; i < 10; i++) {
946 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
947
948 if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
949 return 0;
950
951 udelay(100);
952 }
953
954 netdev_err(netdev, "mdio write timed out\n");
955 return -EIO;
956}
957
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000958static void ftgmac100_get_drvinfo(struct net_device *netdev,
959 struct ethtool_drvinfo *info)
960{
Jiri Pirko7826d432013-01-06 00:44:26 +0000961 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
962 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
963 strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000964}
965
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000966static const struct ethtool_ops ftgmac100_ethtool_ops = {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000967 .get_drvinfo = ftgmac100_get_drvinfo,
968 .get_link = ethtool_op_get_link,
Philippe Reynesfd24d722016-05-16 01:35:14 +0200969 .get_link_ksettings = phy_ethtool_get_link_ksettings,
970 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000971};
972
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000973static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
974{
975 struct net_device *netdev = dev_id;
976 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000977 unsigned int status, new_mask = FTGMAC100_INT_BAD;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000978
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000979 /* Fetch and clear interrupt bits, process abnormal ones */
980 status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
981 iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
982 if (unlikely(status & FTGMAC100_INT_BAD)) {
983
984 /* RX buffer unavailable */
985 if (status & FTGMAC100_INT_NO_RXBUF)
986 netdev->stats.rx_over_errors++;
987
988 /* received packet lost due to RX FIFO full */
989 if (status & FTGMAC100_INT_RPKT_LOST)
990 netdev->stats.rx_fifo_errors++;
991
992 /* sent packet lost due to excessive TX collision */
993 if (status & FTGMAC100_INT_XPKT_LOST)
994 netdev->stats.tx_fifo_errors++;
995
996 /* AHB error -> Reset the chip */
997 if (status & FTGMAC100_INT_AHB_ERR) {
998 if (net_ratelimit())
999 netdev_warn(netdev,
1000 "AHB bus error ! Resetting chip.\n");
1001 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1002 schedule_work(&priv->reset_task);
1003 return IRQ_HANDLED;
1004 }
1005
1006 /* We may need to restart the MAC after such errors, delay
1007 * this until after we have freed some Rx buffers though
1008 */
1009 priv->need_mac_restart = true;
1010
1011 /* Disable those errors until we restart */
1012 new_mask &= ~status;
1013 }
1014
1015 /* Only enable "bad" interrupts while NAPI is on */
1016 iowrite32(new_mask, priv->base + FTGMAC100_OFFSET_IER);
1017
1018 /* Schedule NAPI bh */
1019 napi_schedule_irqoff(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001020
1021 return IRQ_HANDLED;
1022}
1023
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +10001024static bool ftgmac100_check_rx(struct ftgmac100 *priv)
1025{
1026 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[priv->rx_pointer];
1027
1028 /* Do we have a packet ? */
1029 return !!(rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY));
1030}
1031
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001032static int ftgmac100_poll(struct napi_struct *napi, int budget)
1033{
1034 struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001035 int work_done = 0;
1036 bool more;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001037
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001038 /* Handle TX completions */
1039 if (ftgmac100_tx_buf_cleanable(priv))
1040 ftgmac100_tx_complete(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001041
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001042 /* Handle RX packets */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001043 do {
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001044 more = ftgmac100_rx_packet(priv, &work_done);
1045 } while (more && work_done < budget);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001046
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001047
1048 /* The interrupt is telling us to kick the MAC back to life
1049 * after an RX overflow
1050 */
1051 if (unlikely(priv->need_mac_restart)) {
1052 ftgmac100_start_hw(priv);
1053
1054 /* Re-enable "bad" interrupts */
1055 iowrite32(FTGMAC100_INT_BAD,
1056 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001057 }
1058
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001059 /* As long as we are waiting for transmit packets to be
1060 * completed we keep NAPI going
1061 */
1062 if (ftgmac100_tx_buf_cleanable(priv))
1063 work_done = budget;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001064
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001065 if (work_done < budget) {
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001066 /* We are about to re-enable all interrupts. However
1067 * the HW has been latching RX/TX packet interrupts while
1068 * they were masked. So we clear them first, then we need
1069 * to re-check if there's something to process
1070 */
1071 iowrite32(FTGMAC100_INT_RXTX,
1072 priv->base + FTGMAC100_OFFSET_ISR);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001073 if (ftgmac100_check_rx(priv) ||
1074 ftgmac100_tx_buf_cleanable(priv))
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001075 return budget;
1076
1077 /* deschedule NAPI */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001078 napi_complete(napi);
1079
1080 /* enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001081 iowrite32(FTGMAC100_INT_ALL,
Gavin Shanfc6061c2016-07-19 11:54:25 +10001082 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001083 }
1084
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001085 return work_done;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001086}
1087
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001088static int ftgmac100_init_all(struct ftgmac100 *priv, bool ignore_alloc_err)
1089{
1090 int err = 0;
1091
1092 /* Re-init descriptors (adjust queue sizes) */
1093 ftgmac100_init_rings(priv);
1094
1095 /* Realloc rx descriptors */
1096 err = ftgmac100_alloc_rx_buffers(priv);
1097 if (err && !ignore_alloc_err)
1098 return err;
1099
1100 /* Reinit and restart HW */
1101 ftgmac100_init_hw(priv);
1102 ftgmac100_start_hw(priv);
1103
1104 /* Re-enable the device */
1105 napi_enable(&priv->napi);
1106 netif_start_queue(priv->netdev);
1107
1108 /* Enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001109 iowrite32(FTGMAC100_INT_ALL, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001110
1111 return err;
1112}
1113
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001114static void ftgmac100_reset_task(struct work_struct *work)
1115{
1116 struct ftgmac100 *priv = container_of(work, struct ftgmac100,
1117 reset_task);
1118 struct net_device *netdev = priv->netdev;
1119 int err;
1120
1121 netdev_dbg(netdev, "Resetting NIC...\n");
1122
1123 /* Lock the world */
1124 rtnl_lock();
1125 if (netdev->phydev)
1126 mutex_lock(&netdev->phydev->lock);
1127 if (priv->mii_bus)
1128 mutex_lock(&priv->mii_bus->mdio_lock);
1129
1130
1131 /* Check if the interface is still up */
1132 if (!netif_running(netdev))
1133 goto bail;
1134
1135 /* Stop the network stack */
1136 netif_trans_update(netdev);
1137 napi_disable(&priv->napi);
1138 netif_tx_disable(netdev);
1139
1140 /* Stop and reset the MAC */
1141 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001142 err = ftgmac100_reset_and_config_mac(priv);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001143 if (err) {
1144 /* Not much we can do ... it might come back... */
1145 netdev_err(netdev, "attempting to continue...\n");
1146 }
1147
1148 /* Free all rx and tx buffers */
1149 ftgmac100_free_buffers(priv);
1150
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001151 /* Setup everything again and restart chip */
1152 ftgmac100_init_all(priv, true);
1153
1154 netdev_dbg(netdev, "Reset done !\n");
1155 bail:
1156 if (priv->mii_bus)
1157 mutex_unlock(&priv->mii_bus->mdio_lock);
1158 if (netdev->phydev)
1159 mutex_unlock(&netdev->phydev->lock);
1160 rtnl_unlock();
1161}
1162
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001163static int ftgmac100_open(struct net_device *netdev)
1164{
1165 struct ftgmac100 *priv = netdev_priv(netdev);
1166 int err;
1167
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001168 /* Allocate ring buffers */
1169 err = ftgmac100_alloc_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001170 if (err) {
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001171 netdev_err(netdev, "Failed to allocate descriptors\n");
1172 return err;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001173 }
1174
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001175 /* When using NC-SI we force the speed to 100Mbit/s full duplex,
1176 *
1177 * Otherwise we leave it set to 0 (no link), the link
1178 * message from the PHY layer will handle setting it up to
1179 * something else if needed.
1180 */
1181 if (priv->use_ncsi) {
1182 priv->cur_duplex = DUPLEX_FULL;
1183 priv->cur_speed = SPEED_100;
1184 } else {
1185 priv->cur_duplex = 0;
1186 priv->cur_speed = 0;
1187 }
1188
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001189 /* Reset the hardware */
1190 err = ftgmac100_reset_and_config_mac(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001191 if (err)
1192 goto err_hw;
1193
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001194 /* Initialize NAPI */
1195 netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
1196
Benjamin Herrenschmidt81f1eca2017-04-05 12:28:48 +10001197 /* Grab our interrupt */
1198 err = request_irq(netdev->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
1199 if (err) {
1200 netdev_err(netdev, "failed to request irq %d\n", netdev->irq);
1201 goto err_irq;
1202 }
1203
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001204 /* Start things up */
1205 err = ftgmac100_init_all(priv, false);
1206 if (err) {
1207 netdev_err(netdev, "Failed to allocate packet buffers\n");
1208 goto err_alloc;
1209 }
Gavin Shan08c9c122016-09-22 08:35:01 +09301210
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001211 if (netdev->phydev) {
1212 /* If we have a PHY, start polling */
Gavin Shanbd466c32016-07-19 11:54:23 +10001213 phy_start(netdev->phydev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001214 } else if (priv->use_ncsi) {
1215 /* If using NC-SI, set our carrier on and start the stack */
Gavin Shanbd466c32016-07-19 11:54:23 +10001216 netif_carrier_on(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001217
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001218 /* Start the NCSI device */
Gavin Shanbd466c32016-07-19 11:54:23 +10001219 err = ncsi_start_dev(priv->ndev);
1220 if (err)
1221 goto err_ncsi;
1222 }
1223
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001224 return 0;
1225
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001226 err_ncsi:
Gavin Shanbd466c32016-07-19 11:54:23 +10001227 napi_disable(&priv->napi);
1228 netif_stop_queue(netdev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001229 err_alloc:
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001230 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001231 free_irq(netdev->irq, netdev);
1232 err_irq:
1233 netif_napi_del(&priv->napi);
1234 err_hw:
1235 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001236 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001237 return err;
1238}
1239
1240static int ftgmac100_stop(struct net_device *netdev)
1241{
1242 struct ftgmac100 *priv = netdev_priv(netdev);
1243
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001244 /* Note about the reset task: We are called with the rtnl lock
1245 * held, so we are synchronized against the core of the reset
1246 * task. We must not try to synchronously cancel it otherwise
1247 * we can deadlock. But since it will test for netif_running()
1248 * which has already been cleared by the net core, we don't
1249 * anything special to do.
1250 */
1251
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001252 /* disable all interrupts */
1253 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1254
1255 netif_stop_queue(netdev);
1256 napi_disable(&priv->napi);
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001257 netif_napi_del(&priv->napi);
Gavin Shanbd466c32016-07-19 11:54:23 +10001258 if (netdev->phydev)
1259 phy_stop(netdev->phydev);
Gavin Shan2c15f252016-10-04 11:25:54 +11001260 else if (priv->use_ncsi)
1261 ncsi_stop_dev(priv->ndev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001262
1263 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001264 free_irq(netdev->irq, netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001265 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001266 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001267
1268 return 0;
1269}
1270
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001271/* optional */
1272static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1273{
Gavin Shanbd466c32016-07-19 11:54:23 +10001274 if (!netdev->phydev)
1275 return -ENXIO;
1276
Philippe Reynesb3c40ad2016-05-16 01:35:13 +02001277 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001278}
1279
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001280static void ftgmac100_tx_timeout(struct net_device *netdev)
1281{
1282 struct ftgmac100 *priv = netdev_priv(netdev);
1283
1284 /* Disable all interrupts */
1285 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1286
1287 /* Do the reset outside of interrupt context */
1288 schedule_work(&priv->reset_task);
1289}
1290
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001291static const struct net_device_ops ftgmac100_netdev_ops = {
1292 .ndo_open = ftgmac100_open,
1293 .ndo_stop = ftgmac100_stop,
1294 .ndo_start_xmit = ftgmac100_hard_start_xmit,
Gavin Shan113ce102016-07-19 11:54:22 +10001295 .ndo_set_mac_address = ftgmac100_set_mac_addr,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001296 .ndo_validate_addr = eth_validate_addr,
1297 .ndo_do_ioctl = ftgmac100_do_ioctl,
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001298 .ndo_tx_timeout = ftgmac100_tx_timeout,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001299};
1300
Gavin Shaneb418182016-07-19 11:54:21 +10001301static int ftgmac100_setup_mdio(struct net_device *netdev)
1302{
1303 struct ftgmac100 *priv = netdev_priv(netdev);
1304 struct platform_device *pdev = to_platform_device(priv->dev);
1305 int i, err = 0;
Joel Stanleye07dc632016-09-22 08:35:02 +09301306 u32 reg;
Gavin Shaneb418182016-07-19 11:54:21 +10001307
1308 /* initialize mdio bus */
1309 priv->mii_bus = mdiobus_alloc();
1310 if (!priv->mii_bus)
1311 return -EIO;
1312
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001313 if (priv->is_aspeed) {
Joel Stanleye07dc632016-09-22 08:35:02 +09301314 /* This driver supports the old MDIO interface */
1315 reg = ioread32(priv->base + FTGMAC100_OFFSET_REVR);
1316 reg &= ~FTGMAC100_REVR_NEW_MDIO_INTERFACE;
1317 iowrite32(reg, priv->base + FTGMAC100_OFFSET_REVR);
1318 };
1319
Gavin Shaneb418182016-07-19 11:54:21 +10001320 priv->mii_bus->name = "ftgmac100_mdio";
1321 snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%d",
1322 pdev->name, pdev->id);
1323 priv->mii_bus->priv = priv->netdev;
1324 priv->mii_bus->read = ftgmac100_mdiobus_read;
1325 priv->mii_bus->write = ftgmac100_mdiobus_write;
1326
1327 for (i = 0; i < PHY_MAX_ADDR; i++)
1328 priv->mii_bus->irq[i] = PHY_POLL;
1329
1330 err = mdiobus_register(priv->mii_bus);
1331 if (err) {
1332 dev_err(priv->dev, "Cannot register MDIO bus!\n");
1333 goto err_register_mdiobus;
1334 }
1335
1336 err = ftgmac100_mii_probe(priv);
1337 if (err) {
1338 dev_err(priv->dev, "MII Probe failed!\n");
1339 goto err_mii_probe;
1340 }
1341
1342 return 0;
1343
1344err_mii_probe:
1345 mdiobus_unregister(priv->mii_bus);
1346err_register_mdiobus:
1347 mdiobus_free(priv->mii_bus);
1348 return err;
1349}
1350
1351static void ftgmac100_destroy_mdio(struct net_device *netdev)
1352{
1353 struct ftgmac100 *priv = netdev_priv(netdev);
1354
1355 if (!netdev->phydev)
1356 return;
1357
1358 phy_disconnect(netdev->phydev);
1359 mdiobus_unregister(priv->mii_bus);
1360 mdiobus_free(priv->mii_bus);
1361}
1362
Gavin Shanbd466c32016-07-19 11:54:23 +10001363static void ftgmac100_ncsi_handler(struct ncsi_dev *nd)
1364{
1365 if (unlikely(nd->state != ncsi_dev_state_functional))
1366 return;
1367
1368 netdev_info(nd->dev, "NCSI interface %s\n",
1369 nd->link_up ? "up" : "down");
1370}
1371
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001372static int ftgmac100_probe(struct platform_device *pdev)
1373{
1374 struct resource *res;
1375 int irq;
1376 struct net_device *netdev;
1377 struct ftgmac100 *priv;
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001378 struct device_node *np;
Gavin Shanbd466c32016-07-19 11:54:23 +10001379 int err = 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001380
1381 if (!pdev)
1382 return -ENODEV;
1383
1384 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1385 if (!res)
1386 return -ENXIO;
1387
1388 irq = platform_get_irq(pdev, 0);
1389 if (irq < 0)
1390 return irq;
1391
1392 /* setup net_device */
1393 netdev = alloc_etherdev(sizeof(*priv));
1394 if (!netdev) {
1395 err = -ENOMEM;
1396 goto err_alloc_etherdev;
1397 }
1398
1399 SET_NETDEV_DEV(netdev, &pdev->dev);
1400
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001401 netdev->ethtool_ops = &ftgmac100_ethtool_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001402 netdev->netdev_ops = &ftgmac100_netdev_ops;
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001403 netdev->watchdog_timeo = 5 * HZ;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001404
1405 platform_set_drvdata(pdev, netdev);
1406
1407 /* setup private data */
1408 priv = netdev_priv(netdev);
1409 priv->netdev = netdev;
1410 priv->dev = &pdev->dev;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001411 INIT_WORK(&priv->reset_task, ftgmac100_reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001412
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001413 /* map io memory */
1414 priv->res = request_mem_region(res->start, resource_size(res),
1415 dev_name(&pdev->dev));
1416 if (!priv->res) {
1417 dev_err(&pdev->dev, "Could not reserve memory region\n");
1418 err = -ENOMEM;
1419 goto err_req_mem;
1420 }
1421
1422 priv->base = ioremap(res->start, resource_size(res));
1423 if (!priv->base) {
1424 dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
1425 err = -EIO;
1426 goto err_ioremap;
1427 }
1428
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001429 netdev->irq = irq;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001430
Gavin Shan113ce102016-07-19 11:54:22 +10001431 /* MAC address from chip or random one */
Benjamin Herrenschmidtba1b1232017-04-12 13:27:06 +10001432 ftgmac100_initial_mac(priv);
Gavin Shan113ce102016-07-19 11:54:22 +10001433
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001434 np = pdev->dev.of_node;
1435 if (np && (of_device_is_compatible(np, "aspeed,ast2400-mac") ||
1436 of_device_is_compatible(np, "aspeed,ast2500-mac"))) {
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301437 priv->rxdes0_edorr_mask = BIT(30);
1438 priv->txdes0_edotr_mask = BIT(30);
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001439 priv->is_aspeed = true;
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301440 } else {
1441 priv->rxdes0_edorr_mask = BIT(15);
1442 priv->txdes0_edotr_mask = BIT(15);
1443 }
1444
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001445 if (np && of_get_property(np, "use-ncsi", NULL)) {
Gavin Shanbd466c32016-07-19 11:54:23 +10001446 if (!IS_ENABLED(CONFIG_NET_NCSI)) {
1447 dev_err(&pdev->dev, "NCSI stack not enabled\n");
1448 goto err_ncsi_dev;
1449 }
1450
1451 dev_info(&pdev->dev, "Using NCSI interface\n");
1452 priv->use_ncsi = true;
1453 priv->ndev = ncsi_register_dev(netdev, ftgmac100_ncsi_handler);
1454 if (!priv->ndev)
1455 goto err_ncsi_dev;
1456 } else {
1457 priv->use_ncsi = false;
1458 err = ftgmac100_setup_mdio(netdev);
1459 if (err)
1460 goto err_setup_mdio;
1461 }
1462
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001463 /* Base feature set */
Benjamin Herrenschmidt8c3ed132017-04-12 13:27:04 +10001464 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_HW_CSUM |
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +10001465 NETIF_F_GRO | NETIF_F_SG;
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001466
1467 /* AST2400 doesn't have working HW checksum generation */
1468 if (np && (of_device_is_compatible(np, "aspeed,ast2400-mac")))
Benjamin Herrenschmidt8c3ed132017-04-12 13:27:04 +10001469 netdev->hw_features &= ~NETIF_F_HW_CSUM;
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001470 if (np && of_get_property(np, "no-hw-checksum", NULL))
Benjamin Herrenschmidt8c3ed132017-04-12 13:27:04 +10001471 netdev->hw_features &= ~(NETIF_F_HW_CSUM | NETIF_F_RXCSUM);
1472 netdev->features |= netdev->hw_features;
Gavin Shanbd466c32016-07-19 11:54:23 +10001473
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001474 /* register network device */
1475 err = register_netdev(netdev);
1476 if (err) {
1477 dev_err(&pdev->dev, "Failed to register netdev\n");
1478 goto err_register_netdev;
1479 }
1480
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001481 netdev_info(netdev, "irq %d, mapped at %p\n", netdev->irq, priv->base);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001482
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001483 return 0;
1484
Gavin Shanbd466c32016-07-19 11:54:23 +10001485err_ncsi_dev:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001486err_register_netdev:
Gavin Shaneb418182016-07-19 11:54:21 +10001487 ftgmac100_destroy_mdio(netdev);
1488err_setup_mdio:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001489 iounmap(priv->base);
1490err_ioremap:
1491 release_resource(priv->res);
1492err_req_mem:
1493 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001494 free_netdev(netdev);
1495err_alloc_etherdev:
1496 return err;
1497}
1498
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001499static int ftgmac100_remove(struct platform_device *pdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001500{
1501 struct net_device *netdev;
1502 struct ftgmac100 *priv;
1503
1504 netdev = platform_get_drvdata(pdev);
1505 priv = netdev_priv(netdev);
1506
1507 unregister_netdev(netdev);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001508
1509 /* There's a small chance the reset task will have been re-queued,
1510 * during stop, make sure it's gone before we free the structure.
1511 */
1512 cancel_work_sync(&priv->reset_task);
1513
Gavin Shaneb418182016-07-19 11:54:21 +10001514 ftgmac100_destroy_mdio(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001515
1516 iounmap(priv->base);
1517 release_resource(priv->res);
1518
1519 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001520 free_netdev(netdev);
1521 return 0;
1522}
1523
Gavin Shanbb168e22016-07-19 11:54:24 +10001524static const struct of_device_id ftgmac100_of_match[] = {
1525 { .compatible = "faraday,ftgmac100" },
1526 { }
1527};
1528MODULE_DEVICE_TABLE(of, ftgmac100_of_match);
1529
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001530static struct platform_driver ftgmac100_driver = {
Gavin Shanbb168e22016-07-19 11:54:24 +10001531 .probe = ftgmac100_probe,
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001532 .remove = ftgmac100_remove,
Gavin Shanbb168e22016-07-19 11:54:24 +10001533 .driver = {
1534 .name = DRV_NAME,
1535 .of_match_table = ftgmac100_of_match,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001536 },
1537};
Sachin Kamat14f645d2013-03-18 01:50:48 +00001538module_platform_driver(ftgmac100_driver);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001539
1540MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
1541MODULE_DESCRIPTION("FTGMAC100 driver");
1542MODULE_LICENSE("GPL");