blob: a1dba678942d319a6480bce051fd9b17de49e9e3 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
211 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100212 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100213 ADVANCED_AD_CONTEXT,
214 LEGACY_64B_CONTEXT
215};
Michel Thierry2dba3232015-07-30 11:06:23 +0100216#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
217#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
218 LEGACY_64B_CONTEXT :\
219 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220enum {
221 FAULT_AND_HANG = 0,
222 FAULT_AND_HALT, /* Debug only */
223 FAULT_AND_STREAM,
224 FAULT_AND_CONTINUE /* Unsupported */
225};
226#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100227#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000228#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
229#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100230
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100231/* Typical size of the average request (2 pipecontrols and a MI_BB) */
232#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
233
Chris Wilsone2efd132016-05-24 14:53:34 +0100234static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100235 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100236static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000237 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000238
Oscar Mateo73e4d072014-07-24 17:04:48 +0100239/**
240 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
241 * @dev: DRM device.
242 * @enable_execlists: value of i915.enable_execlists module parameter.
243 *
244 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000245 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100246 *
247 * Return: 1 if Execlists is supported and has to be enabled.
248 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100249int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100250{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800251 /* On platforms with execlist available, vGPU will only
252 * support execlist mode, no ring buffer mode.
253 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100254 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800255 return 1;
256
Chris Wilsonc0336662016-05-06 15:40:21 +0100257 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000258 return 1;
259
Oscar Mateo127f1002014-07-24 17:04:11 +0100260 if (enable_execlists == 0)
261 return 0;
262
Maarten Lankhorstb8d2afa2016-05-17 15:07:56 +0200263 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && USES_PPGTT(dev_priv))
Oscar Mateo127f1002014-07-24 17:04:11 +0100264 return 1;
265
266 return 0;
267}
Oscar Mateoede7d422014-07-24 17:04:12 +0100268
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000269static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000270logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000271{
Chris Wilsonc0336662016-05-06 15:40:21 +0100272 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000273
Chris Wilsonc0336662016-05-06 15:40:21 +0100274 if (IS_GEN8(dev_priv) || IS_GEN9(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000276
Chris Wilsonc0336662016-05-06 15:40:21 +0100277 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
278 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000279 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000280
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000281 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100282 engine->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000283 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Chris Wilsonc0336662016-05-06 15:40:21 +0100284 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000285 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
286 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000287
288 /* TODO: WaDisableLiteRestore when we start using semaphore
289 * signalling between Command Streamers */
290 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
291
292 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
293 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000294 if (engine->disable_lite_restore_wa)
295 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000296}
297
298/**
299 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
300 * descriptor for a pinned context
301 *
302 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100303 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000304 *
305 * The context descriptor encodes various attributes of a context,
306 * including its GTT address and some flags. Because it's fairly
307 * expensive to calculate, we'll just do it once and cache the result,
308 * which remains valid until the context is unpinned.
309 *
310 * This is what a descriptor looks like, from LSB to MSB:
Chris Wilsonef87bba2016-04-28 09:56:50 +0100311 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000312 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Chris Wilson7069b142016-04-28 09:56:52 +0100313 * bits 32-52: ctx ID, a globally unique tag
Chris Wilsonef87bba2016-04-28 09:56:50 +0100314 * bits 53-54: mbz, reserved for use by hardware
315 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000316 */
317static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100318intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000319 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000320{
Chris Wilson9021ad02016-05-24 14:53:37 +0100321 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100322 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323
Chris Wilson7069b142016-04-28 09:56:52 +0100324 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
325
326 desc = engine->ctx_desc_template; /* bits 0-11 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100327 desc |= ce->lrc_vma->node.start + LRC_PPHWSP_PN * PAGE_SIZE;
328 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100329 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000330
Chris Wilson9021ad02016-05-24 14:53:37 +0100331 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000332}
333
Chris Wilsone2efd132016-05-24 14:53:34 +0100334uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000335 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000336{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000337 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000338}
339
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300340static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
341 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100342{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300343
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000344 struct intel_engine_cs *engine = rq0->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +0100345 struct drm_i915_private *dev_priv = rq0->i915;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300346 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100347
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300348 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000349 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300350 rq1->elsp_submitted++;
351 } else {
352 desc[1] = 0;
353 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100354
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000355 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300356 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100357
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300358 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000359 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
360 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200361
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100363 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000364 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100365
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300366 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000367 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100368}
369
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000370static void
371execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
372{
373 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
374 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
375 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
376 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
377}
378
379static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100380{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000381 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300382 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000383 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100384
Mika Kuoppala05d98242015-07-03 17:09:33 +0300385 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100386
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000387 /* True 32b PPGTT with dynamic page allocation: update PDP
388 * registers and point the unallocated PDPs to scratch page.
389 * PML4 is allocated during ppgtt init, so this is not needed
390 * in 48-bit mode.
391 */
392 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
393 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100394}
395
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300396static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
397 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100398{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000399 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100400 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000401
Mika Kuoppala05d98242015-07-03 17:09:33 +0300402 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100403
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300404 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300405 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100406
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100407 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100408 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000409
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300410 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000411
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100412 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100413 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100414}
415
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000416static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100417{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000418 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000419 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100420
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000421 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100422
Peter Antoine779949f2015-05-11 16:03:27 +0100423 /*
424 * If irqs are not active generate a warning as batches that finish
425 * without the irqs may get lost and a GPU Hang may occur.
426 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100427 WARN_ON(!intel_irqs_enabled(engine->i915));
Peter Antoine779949f2015-05-11 16:03:27 +0100428
Michel Thierryacdd8842014-07-24 17:04:38 +0100429 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000430 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100431 execlist_link) {
432 if (!req0) {
433 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000434 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100435 /* Same ctx: ignore first request, as second request
436 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100437 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100438 list_del(&req0->execlist_link);
439 i915_gem_request_unreference(req0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100440 req0 = cursor;
441 } else {
442 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000443 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100444 break;
445 }
446 }
447
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000448 if (unlikely(!req0))
449 return;
450
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100452 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000453 * WaIdleLiteRestore: make sure we never cause a lite restore
454 * with HEAD==TAIL.
455 *
456 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
457 * resubmit the request. See gen8_emit_request() for where we
458 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100459 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000460 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100461
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000463 req0->tail += 8;
464 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100465 }
466
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300467 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100468}
469
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000470static unsigned int
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100471execlists_check_remove_request(struct intel_engine_cs *engine, u32 ctx_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100472{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000473 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100474
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000475 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100476
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000477 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000478 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100479 execlist_link);
480
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100481 if (WARN_ON(!head_req || (head_req->ctx_hw_id != ctx_id)))
482 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100483
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000484 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
485
486 if (--head_req->elsp_submitted > 0)
487 return 0;
488
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100489 list_del(&head_req->execlist_link);
490 i915_gem_request_unreference(head_req);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000491
492 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100493}
494
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000495static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000497 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800498{
Chris Wilsonc0336662016-05-06 15:40:21 +0100499 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000500 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800501
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000502 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800503
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000504 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000505
506 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
507 return 0;
508
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000509 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000510 read_pointer));
511
512 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800513}
514
Oscar Mateo73e4d072014-07-24 17:04:48 +0100515/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100516 * intel_lrc_irq_handler() - handle Context Switch interrupts
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100517 * @engine: Engine Command Streamer to handle.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100518 *
519 * Check the unread Context Status Buffers and manage the submission of new
520 * contexts to the ELSP accordingly.
521 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100522static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100523{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100524 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilsonc0336662016-05-06 15:40:21 +0100525 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100526 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000527 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000528 u32 csb[GEN8_CSB_ENTRIES][2];
529 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000530 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100531
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100532 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000533
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000534 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100535
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000536 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800537 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100538 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100539 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100540
Thomas Daniele981e7b2014-07-24 17:04:39 +0100541 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000542 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
543 break;
544 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
545 &csb[csb_read][1]);
546 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100547 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100550
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800551 /* Update the read pointer to the old write pointer. Manual ringbuffer
552 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000553 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000556
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100557 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000558
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000559 spin_lock(&engine->execlist_lock);
560
561 for (i = 0; i < csb_read; i++) {
562 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
563 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
564 if (execlists_check_remove_request(engine, csb[i][1]))
565 WARN(1, "Lite Restored request removed from queue\n");
566 } else
567 WARN(1, "Preemption without Lite Restore\n");
568 }
569
570 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
571 GEN8_CTX_STATUS_ELEMENT_SWITCH))
572 submit_contexts +=
573 execlists_check_remove_request(engine, csb[i][1]);
574 }
575
576 if (submit_contexts) {
577 if (!engine->disable_lite_restore_wa ||
578 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
579 execlists_context_unqueue(engine);
580 }
581
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000582 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000583
584 if (unlikely(submit_contexts > 2))
585 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100586}
587
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000588static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100589{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000590 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000591 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100592 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100593
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100594 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100595
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000596 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100597 if (++num_elements > 2)
598 break;
599
600 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000601 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100602
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000603 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000604 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100605 execlist_link);
606
John Harrisonae707972015-05-29 17:44:14 +0100607 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100608 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000609 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100610 list_del(&tail_req->execlist_link);
611 i915_gem_request_unreference(tail_req);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100612 }
613 }
614
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100615 i915_gem_request_reference(request);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000616 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Tvrtko Ursulina3d12762016-04-28 09:56:57 +0100617 request->ctx_hw_id = request->ctx->hw_id;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100618 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000619 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100620
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100621 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100622}
623
John Harrison2f200552015-05-29 17:43:53 +0100624static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100625{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000626 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100627 uint32_t flush_domains;
628 int ret;
629
630 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000631 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100632 flush_domains = I915_GEM_GPU_DOMAINS;
633
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000634 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100635 if (ret)
636 return ret;
637
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000638 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100639 return 0;
640}
641
John Harrison535fbe82015-05-29 17:43:32 +0100642static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100643 struct list_head *vmas)
644{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000645 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100646 struct i915_vma *vma;
647 uint32_t flush_domains = 0;
648 bool flush_chipset = false;
649 int ret;
650
651 list_for_each_entry(vma, vmas, exec_list) {
652 struct drm_i915_gem_object *obj = vma->obj;
653
Chris Wilson03ade512015-04-27 13:41:18 +0100654 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000655 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100656 if (ret)
657 return ret;
658 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100659
660 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
661 flush_chipset |= i915_gem_clflush_object(obj, false);
662
663 flush_domains |= obj->base.write_domain;
664 }
665
666 if (flush_domains & I915_GEM_DOMAIN_GTT)
667 wmb();
668
669 /* Unconditionally invalidate gpu caches and ensure that we do flush
670 * any residual writes from the previous batch.
671 */
John Harrison2f200552015-05-29 17:43:53 +0100672 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100673}
674
John Harrison40e895c2015-05-29 17:43:26 +0100675int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000676{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100677 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100678 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100679 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000680
Chris Wilson63103462016-04-28 09:56:49 +0100681 /* Flush enough space to reduce the likelihood of waiting after
682 * we start building the request - in which case we will just
683 * have to repeat work.
684 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100685 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100686
Chris Wilson9021ad02016-05-24 14:53:37 +0100687 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100688 ret = execlists_context_deferred_alloc(request->ctx, engine);
689 if (ret)
690 return ret;
691 }
692
Chris Wilson9021ad02016-05-24 14:53:37 +0100693 request->ringbuf = ce->ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300694
Alex Daia7e02192015-12-16 11:45:55 -0800695 if (i915.enable_guc_submission) {
696 /*
697 * Check that the GuC has space for the request before
698 * going any further, as the i915_add_request() call
699 * later on mustn't fail ...
700 */
Dave Gordon7c2c2702016-05-13 15:36:32 +0100701 ret = i915_guc_wq_check_space(request);
Alex Daia7e02192015-12-16 11:45:55 -0800702 if (ret)
703 return ret;
704 }
705
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100706 ret = intel_lr_context_pin(request->ctx, engine);
707 if (ret)
708 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000709
Chris Wilsonbfa01202016-04-28 09:56:48 +0100710 ret = intel_ring_begin(request, 0);
711 if (ret)
712 goto err_unpin;
713
Chris Wilson9021ad02016-05-24 14:53:37 +0100714 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100715 ret = engine->init_context(request);
716 if (ret)
717 goto err_unpin;
718
Chris Wilson9021ad02016-05-24 14:53:37 +0100719 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100720 }
721
722 /* Note that after this point, we have committed to using
723 * this request as it is being used to both track the
724 * state of engine initialisation and liveness of the
725 * golden renderstate above. Think twice before you try
726 * to cancel/unwind this request now.
727 */
728
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100729 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100730 return 0;
731
732err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100733 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000734 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000735}
736
John Harrisonbc0dce32015-03-19 12:30:07 +0000737/*
738 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100739 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000740 *
741 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
742 * really happens during submission is that the context and current tail will be placed
743 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
744 * point, the tail *inside* the context is updated and the ELSP written to.
745 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200746static int
John Harrisonae707972015-05-29 17:44:14 +0100747intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000748{
Chris Wilson7c17d372016-01-20 15:43:35 +0200749 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000750 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000751
Chris Wilson7c17d372016-01-20 15:43:35 +0200752 intel_logical_ring_advance(ringbuf);
753 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000754
Chris Wilson7c17d372016-01-20 15:43:35 +0200755 /*
756 * Here we add two extra NOOPs as padding to avoid
757 * lite restore of a context with HEAD==TAIL.
758 *
759 * Caller must reserve WA_TAIL_DWORDS for us!
760 */
761 intel_logical_ring_emit(ringbuf, MI_NOOP);
762 intel_logical_ring_emit(ringbuf, MI_NOOP);
763 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100764
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000765 if (intel_engine_stopped(engine))
Chris Wilson7c17d372016-01-20 15:43:35 +0200766 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000767
Chris Wilsona16a4052016-04-28 09:56:56 +0100768 /* We keep the previous context alive until we retire the following
769 * request. This ensures that any the context object is still pinned
770 * for any residual writes the HW makes into it on the context switch
771 * into the next object following the breadcrumb. Otherwise, we may
772 * retire the context too early.
773 */
774 request->previous_context = engine->last_context;
775 engine->last_context = request->ctx;
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000776
Dave Gordon7c2c2702016-05-13 15:36:32 +0100777 if (i915.enable_guc_submission)
778 i915_guc_submit(request);
Alex Daid1675192015-08-12 15:43:43 +0100779 else
780 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200781
782 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000783}
784
Oscar Mateo73e4d072014-07-24 17:04:48 +0100785/**
786 * execlists_submission() - submit a batchbuffer for execution, Execlists style
787 * @dev: DRM device.
788 * @file: DRM file.
789 * @ring: Engine Command Streamer to submit to.
790 * @ctx: Context to employ for this submission.
791 * @args: execbuffer call arguments.
792 * @vmas: list of vmas.
793 * @batch_obj: the batchbuffer to submit.
794 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000795 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100796 *
797 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
798 * away the submission details of the execbuffer ioctl call.
799 *
800 * Return: non-zero if the submission fails.
801 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100802int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100803 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100804 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100805{
John Harrison5f19e2b2015-05-29 17:43:27 +0100806 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000807 struct intel_engine_cs *engine = params->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100808 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000809 struct intel_ringbuffer *ringbuf = params->ctx->engine[engine->id].ringbuf;
John Harrison5f19e2b2015-05-29 17:43:27 +0100810 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100811 int instp_mode;
812 u32 instp_mask;
813 int ret;
814
815 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
816 instp_mask = I915_EXEC_CONSTANTS_MASK;
817 switch (instp_mode) {
818 case I915_EXEC_CONSTANTS_REL_GENERAL:
819 case I915_EXEC_CONSTANTS_ABSOLUTE:
820 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000821 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100822 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
823 return -EINVAL;
824 }
825
826 if (instp_mode != dev_priv->relative_constants_mode) {
827 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
828 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
829 return -EINVAL;
830 }
831
832 /* The HW changed the meaning on this bit on gen6 */
833 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
834 }
835 break;
836 default:
837 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
838 return -EINVAL;
839 }
840
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100841 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
842 DRM_DEBUG("sol reset is gen7 only\n");
843 return -EINVAL;
844 }
845
John Harrison535fbe82015-05-29 17:43:32 +0100846 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100847 if (ret)
848 return ret;
849
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000850 if (engine == &dev_priv->engine[RCS] &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100851 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson987046a2016-04-28 09:56:46 +0100852 ret = intel_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100853 if (ret)
854 return ret;
855
856 intel_logical_ring_emit(ringbuf, MI_NOOP);
857 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200858 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100859 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
860 intel_logical_ring_advance(ringbuf);
861
862 dev_priv->relative_constants_mode = instp_mode;
863 }
864
John Harrison5f19e2b2015-05-29 17:43:27 +0100865 exec_start = params->batch_obj_vm_offset +
866 args->batch_start_offset;
867
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000868 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100869 if (ret)
870 return ret;
871
John Harrison95c24162015-05-29 17:43:31 +0100872 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000873
John Harrison8a8edb52015-05-29 17:43:33 +0100874 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100875
Oscar Mateo454afeb2014-07-24 17:04:22 +0100876 return 0;
877}
878
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100879void intel_execlists_cancel_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000880{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000881 struct drm_i915_gem_request *req, *tmp;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100882 LIST_HEAD(cancel_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000883
Chris Wilsonc0336662016-05-06 15:40:21 +0100884 WARN_ON(!mutex_is_locked(&engine->i915->dev->struct_mutex));
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000885
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100886 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100887 list_replace_init(&engine->execlist_queue, &cancel_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100888 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000889
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100890 list_for_each_entry_safe(req, tmp, &cancel_list, execlist_link) {
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000891 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000892 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000893 }
894}
895
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000896void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100897{
Chris Wilsonc0336662016-05-06 15:40:21 +0100898 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100899 int ret;
900
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000901 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100902 return;
903
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000904 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100905 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100906 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000907 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100908
909 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000910 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
911 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
912 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100913 return;
914 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000915 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100916}
917
John Harrison4866d722015-05-29 17:43:55 +0100918int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100919{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000920 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100921 int ret;
922
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000923 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100924 return 0;
925
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000926 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100927 if (ret)
928 return ret;
929
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000930 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100931 return 0;
932}
933
Chris Wilsone2efd132016-05-24 14:53:34 +0100934static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100935 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000936{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100937 struct drm_i915_private *dev_priv = ctx->i915;
Chris Wilson9021ad02016-05-24 14:53:37 +0100938 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100939 void *vaddr;
940 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000941 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000942
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100943 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000944
Chris Wilson9021ad02016-05-24 14:53:37 +0100945 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100946 return 0;
947
Chris Wilson9021ad02016-05-24 14:53:37 +0100948 ret = i915_gem_obj_ggtt_pin(ce->state, GEN8_LR_CONTEXT_ALIGN,
949 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
Nick Hoathe84fe802015-09-11 12:53:46 +0100950 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100951 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000952
Chris Wilson9021ad02016-05-24 14:53:37 +0100953 vaddr = i915_gem_object_pin_map(ce->state);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100954 if (IS_ERR(vaddr)) {
955 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000956 goto unpin_ctx_obj;
957 }
958
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100959 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
960
Chris Wilson9021ad02016-05-24 14:53:37 +0100961 ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ce->ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +0100962 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100963 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100964
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100965 i915_gem_context_reference(ctx);
Chris Wilson9021ad02016-05-24 14:53:37 +0100966 ce->lrc_vma = i915_gem_obj_to_ggtt(ce->state);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000967 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100968
969 lrc_reg_state[CTX_RING_BUFFER_START+1] = ce->ringbuf->vma->node.start;
970 ce->lrc_reg_state = lrc_reg_state;
971 ce->state->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200972
Nick Hoathe84fe802015-09-11 12:53:46 +0100973 /* Invalidate GuC TLB. */
974 if (i915.enable_guc_submission)
975 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000976
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100977 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000978
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100979unpin_map:
Chris Wilson9021ad02016-05-24 14:53:37 +0100980 i915_gem_object_unpin_map(ce->state);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000981unpin_ctx_obj:
Chris Wilson9021ad02016-05-24 14:53:37 +0100982 i915_gem_object_ggtt_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100983err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100984 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000985 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000986}
987
Chris Wilsone2efd132016-05-24 14:53:34 +0100988void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000989 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000990{
Chris Wilson9021ad02016-05-24 14:53:37 +0100991 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100992
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100993 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100994 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000995
Chris Wilson9021ad02016-05-24 14:53:37 +0100996 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100997 return;
998
Chris Wilson9021ad02016-05-24 14:53:37 +0100999 intel_unpin_ringbuffer_obj(ce->ringbuf);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001000
Chris Wilson9021ad02016-05-24 14:53:37 +01001001 i915_gem_object_unpin_map(ce->state);
1002 i915_gem_object_ggtt_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001003
Chris Wilson9021ad02016-05-24 14:53:37 +01001004 ce->lrc_vma = NULL;
1005 ce->lrc_desc = 0;
1006 ce->lrc_reg_state = NULL;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001007
1008 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001009}
1010
John Harrisone2be4fa2015-05-29 17:43:54 +01001011static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001012{
1013 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001014 struct intel_engine_cs *engine = req->engine;
John Harrisone2be4fa2015-05-29 17:43:54 +01001015 struct intel_ringbuffer *ringbuf = req->ringbuf;
Chris Wilsonc0336662016-05-06 15:40:21 +01001016 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +00001017
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001018 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001019 return 0;
1020
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001021 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001022 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001023 if (ret)
1024 return ret;
1025
Chris Wilson987046a2016-04-28 09:56:46 +01001026 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001027 if (ret)
1028 return ret;
1029
1030 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1031 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001032 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001033 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1034 }
1035 intel_logical_ring_emit(ringbuf, MI_NOOP);
1036
1037 intel_logical_ring_advance(ringbuf);
1038
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001039 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001040 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001041 if (ret)
1042 return ret;
1043
1044 return 0;
1045}
1046
Arun Siluvery83b8a982015-07-08 10:27:05 +01001047#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001048 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001049 int __index = (index)++; \
1050 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001051 return -ENOSPC; \
1052 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001053 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001054 } while (0)
1055
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001056#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001057 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001058
1059/*
1060 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1061 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1062 * but there is a slight complication as this is applied in WA batch where the
1063 * values are only initialized once so we cannot take register value at the
1064 * beginning and reuse it further; hence we save its value to memory, upload a
1065 * constant value with bit21 set and then we restore it back with the saved value.
1066 * To simplify the WA, a constant value is formed by using the default value
1067 * of this register. This shouldn't be a problem because we are only modifying
1068 * it for a short period and this batch in non-premptible. We can ofcourse
1069 * use additional instructions that read the actual value of the register
1070 * at that time and set our bit of interest but it makes the WA complicated.
1071 *
1072 * This WA is also required for Gen9 so extracting as a function avoids
1073 * code duplication.
1074 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001075static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Arun Siluvery9e000842015-07-03 14:27:31 +01001076 uint32_t *const batch,
1077 uint32_t index)
1078{
1079 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1080
Arun Siluverya4106a72015-07-14 15:01:29 +01001081 /*
1082 * WaDisableLSQCROPERFforOCL:skl
1083 * This WA is implemented in skl_init_clock_gating() but since
1084 * this batch updates GEN8_L3SQCREG4 with default value we need to
1085 * set this bit here to retain the WA during flush.
1086 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001087 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001088 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1089
Arun Siluveryf1afe242015-08-04 16:22:20 +01001090 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001091 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001092 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001093 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001094 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001095
Arun Siluvery83b8a982015-07-08 10:27:05 +01001096 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001097 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001098 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001099
Arun Siluvery83b8a982015-07-08 10:27:05 +01001100 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1101 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1102 PIPE_CONTROL_DC_FLUSH_ENABLE));
1103 wa_ctx_emit(batch, index, 0);
1104 wa_ctx_emit(batch, index, 0);
1105 wa_ctx_emit(batch, index, 0);
1106 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001107
Arun Siluveryf1afe242015-08-04 16:22:20 +01001108 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001109 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001110 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001111 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001112 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001113
1114 return index;
1115}
1116
Arun Siluvery17ee9502015-06-19 19:07:01 +01001117static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1118 uint32_t offset,
1119 uint32_t start_alignment)
1120{
1121 return wa_ctx->offset = ALIGN(offset, start_alignment);
1122}
1123
1124static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1125 uint32_t offset,
1126 uint32_t size_alignment)
1127{
1128 wa_ctx->size = offset - wa_ctx->offset;
1129
1130 WARN(wa_ctx->size % size_alignment,
1131 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1132 wa_ctx->size, size_alignment);
1133 return 0;
1134}
1135
1136/**
1137 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1138 *
1139 * @ring: only applicable for RCS
1140 * @wa_ctx: structure representing wa_ctx
1141 * offset: specifies start of the batch, should be cache-aligned. This is updated
1142 * with the offset value received as input.
1143 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1144 * @batch: page in which WA are loaded
1145 * @offset: This field specifies the start of the batch, it should be
1146 * cache-aligned otherwise it is adjusted accordingly.
1147 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1148 * initialized at the beginning and shared across all contexts but this field
1149 * helps us to have multiple batches at different offsets and select them based
1150 * on a criteria. At the moment this batch always start at the beginning of the page
1151 * and at this point we don't have multiple wa_ctx batch buffers.
1152 *
1153 * The number of WA applied are not known at the beginning; we use this field
1154 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001155 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001156 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1157 * so it adds NOOPs as padding to make it cacheline aligned.
1158 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1159 * makes a complete batch buffer.
1160 *
1161 * Return: non-zero if we exceed the PAGE_SIZE limit.
1162 */
1163
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001164static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001165 struct i915_wa_ctx_bb *wa_ctx,
1166 uint32_t *const batch,
1167 uint32_t *offset)
1168{
Arun Siluvery0160f052015-06-23 15:46:57 +01001169 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001170 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1171
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001172 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001173 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001174
Arun Siluveryc82435b2015-06-19 18:37:13 +01001175 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001176 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001177 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001178 if (rc < 0)
1179 return rc;
1180 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001181 }
1182
Arun Siluvery0160f052015-06-23 15:46:57 +01001183 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1184 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001185 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001186
Arun Siluvery83b8a982015-07-08 10:27:05 +01001187 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1188 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1189 PIPE_CONTROL_GLOBAL_GTT_IVB |
1190 PIPE_CONTROL_CS_STALL |
1191 PIPE_CONTROL_QW_WRITE));
1192 wa_ctx_emit(batch, index, scratch_addr);
1193 wa_ctx_emit(batch, index, 0);
1194 wa_ctx_emit(batch, index, 0);
1195 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001196
Arun Siluvery17ee9502015-06-19 19:07:01 +01001197 /* Pad to end of cacheline */
1198 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001199 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001200
1201 /*
1202 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1203 * execution depends on the length specified in terms of cache lines
1204 * in the register CTX_RCS_INDIRECT_CTX
1205 */
1206
1207 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1208}
1209
1210/**
1211 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1212 *
1213 * @ring: only applicable for RCS
1214 * @wa_ctx: structure representing wa_ctx
1215 * offset: specifies start of the batch, should be cache-aligned.
1216 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001217 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001218 * @offset: This field specifies the start of this batch.
1219 * This batch is started immediately after indirect_ctx batch. Since we ensure
1220 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1221 *
1222 * The number of DWORDS written are returned using this field.
1223 *
1224 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1225 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1226 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001227static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001228 struct i915_wa_ctx_bb *wa_ctx,
1229 uint32_t *const batch,
1230 uint32_t *offset)
1231{
1232 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1233
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001234 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001235 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001236
Arun Siluvery83b8a982015-07-08 10:27:05 +01001237 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001238
1239 return wa_ctx_end(wa_ctx, *offset = index, 1);
1240}
1241
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001242static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001243 struct i915_wa_ctx_bb *wa_ctx,
1244 uint32_t *const batch,
1245 uint32_t *offset)
1246{
Arun Siluverya4106a72015-07-14 15:01:29 +01001247 int ret;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001248 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1249
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001250 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001251 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1252 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001253 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001254
Arun Siluverya4106a72015-07-14 15:01:29 +01001255 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001256 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001257 if (ret < 0)
1258 return ret;
1259 index = ret;
1260
Arun Siluvery0504cff2015-07-14 15:01:27 +01001261 /* Pad to end of cacheline */
1262 while (index % CACHELINE_DWORDS)
1263 wa_ctx_emit(batch, index, MI_NOOP);
1264
1265 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1266}
1267
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001268static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001269 struct i915_wa_ctx_bb *wa_ctx,
1270 uint32_t *const batch,
1271 uint32_t *offset)
1272{
1273 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1274
Arun Siluvery9b014352015-07-14 15:01:30 +01001275 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001276 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_B0) ||
1277 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001278 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001279 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001280 wa_ctx_emit(batch, index,
1281 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1282 wa_ctx_emit(batch, index, MI_NOOP);
1283 }
1284
Tim Goreb1e429f2016-03-21 14:37:29 +00001285 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001286 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001287 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1288
1289 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1290 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1291
1292 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1293 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1294
1295 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1296 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1297
1298 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1299 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1300 wa_ctx_emit(batch, index, 0x0);
1301 wa_ctx_emit(batch, index, MI_NOOP);
1302 }
1303
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001304 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001305 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1306 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001307 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1308
Arun Siluvery0504cff2015-07-14 15:01:27 +01001309 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1310
1311 return wa_ctx_end(wa_ctx, *offset = index, 1);
1312}
1313
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001314static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001315{
1316 int ret;
1317
Chris Wilsonc0336662016-05-06 15:40:21 +01001318 engine->wa_ctx.obj = i915_gem_object_create(engine->i915->dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001319 PAGE_ALIGN(size));
Chris Wilsonfe3db792016-04-25 13:32:13 +01001320 if (IS_ERR(engine->wa_ctx.obj)) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001321 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001322 ret = PTR_ERR(engine->wa_ctx.obj);
1323 engine->wa_ctx.obj = NULL;
1324 return ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001325 }
1326
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001327 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001328 if (ret) {
1329 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1330 ret);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001331 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001332 return ret;
1333 }
1334
1335 return 0;
1336}
1337
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001338static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001339{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001340 if (engine->wa_ctx.obj) {
1341 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
1342 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
1343 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001344 }
1345}
1346
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001347static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001348{
1349 int ret;
1350 uint32_t *batch;
1351 uint32_t offset;
1352 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001353 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001354
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001355 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001356
Arun Siluvery5e60d792015-06-23 15:50:44 +01001357 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001358 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001359 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001360 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001361 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001362 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001363
Arun Siluveryc4db7592015-06-19 18:37:11 +01001364 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001365 if (engine->scratch.obj == NULL) {
1366 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001367 return -EINVAL;
1368 }
1369
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001370 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001371 if (ret) {
1372 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1373 return ret;
1374 }
1375
Dave Gordon033908a2015-12-10 18:51:23 +00001376 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001377 batch = kmap_atomic(page);
1378 offset = 0;
1379
Chris Wilsonc0336662016-05-06 15:40:21 +01001380 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001381 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001382 &wa_ctx->indirect_ctx,
1383 batch,
1384 &offset);
1385 if (ret)
1386 goto out;
1387
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001388 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001389 &wa_ctx->per_ctx,
1390 batch,
1391 &offset);
1392 if (ret)
1393 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001394 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001395 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001396 &wa_ctx->indirect_ctx,
1397 batch,
1398 &offset);
1399 if (ret)
1400 goto out;
1401
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001402 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001403 &wa_ctx->per_ctx,
1404 batch,
1405 &offset);
1406 if (ret)
1407 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001408 }
1409
1410out:
1411 kunmap_atomic(batch);
1412 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001413 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001414
1415 return ret;
1416}
1417
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001418static void lrc_init_hws(struct intel_engine_cs *engine)
1419{
Chris Wilsonc0336662016-05-06 15:40:21 +01001420 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001421
1422 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1423 (u32)engine->status_page.gfx_addr);
1424 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1425}
1426
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001427static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001428{
Chris Wilsonc0336662016-05-06 15:40:21 +01001429 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001430 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001431
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001432 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001433
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001434 I915_WRITE_IMR(engine,
1435 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1436 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001437
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001438 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001439 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1440 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001441 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001442
1443 /*
1444 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1445 * zero, we need to read the write pointer from hardware and use its
1446 * value because "this register is power context save restored".
1447 * Effectively, these states have been observed:
1448 *
1449 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1450 * BDW | CSB regs not reset | CSB regs reset |
1451 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001452 * SKL | ? | ? |
1453 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001454 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001455 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001456 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001457
1458 /*
1459 * When the CSB registers are reset (also after power-up / gpu reset),
1460 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1461 * this special case, so the first element read is CSB[0].
1462 */
1463 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1464 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1465
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001466 engine->next_context_status_buffer = next_context_status_buffer_hw;
1467 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001468
Tomas Elffc0768c2016-03-21 16:26:59 +00001469 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001470
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001471 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001472}
1473
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001474static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001475{
Chris Wilsonc0336662016-05-06 15:40:21 +01001476 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001477 int ret;
1478
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001479 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001480 if (ret)
1481 return ret;
1482
1483 /* We need to disable the AsyncFlip performance optimisations in order
1484 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1485 * programmed to '1' on all products.
1486 *
1487 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1488 */
1489 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1490
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001491 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1492
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001493 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001494}
1495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001496static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001497{
1498 int ret;
1499
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001500 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001501 if (ret)
1502 return ret;
1503
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001504 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001505}
1506
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001507static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1508{
1509 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001510 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001511 struct intel_ringbuffer *ringbuf = req->ringbuf;
1512 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1513 int i, ret;
1514
Chris Wilson987046a2016-04-28 09:56:46 +01001515 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001516 if (ret)
1517 return ret;
1518
1519 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1520 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1521 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1522
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001523 intel_logical_ring_emit_reg(ringbuf,
1524 GEN8_RING_PDP_UDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001525 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001526 intel_logical_ring_emit_reg(ringbuf,
1527 GEN8_RING_PDP_LDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001528 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1529 }
1530
1531 intel_logical_ring_emit(ringbuf, MI_NOOP);
1532 intel_logical_ring_advance(ringbuf);
1533
1534 return 0;
1535}
1536
John Harrisonbe795fc2015-05-29 17:44:03 +01001537static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001538 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001539{
John Harrisonbe795fc2015-05-29 17:44:03 +01001540 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001541 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001542 int ret;
1543
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001544 /* Don't rely in hw updating PDPs, specially in lite-restore.
1545 * Ideally, we should set Force PD Restore in ctx descriptor,
1546 * but we can't. Force Restore would be a second option, but
1547 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001548 * not idle). PML4 is allocated during ppgtt init so this is
1549 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001550 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001551 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001552 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001553 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001554 ret = intel_logical_ring_emit_pdps(req);
1555 if (ret)
1556 return ret;
1557 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001558
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001559 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001560 }
1561
Chris Wilson987046a2016-04-28 09:56:46 +01001562 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001563 if (ret)
1564 return ret;
1565
1566 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001567 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1568 (ppgtt<<8) |
1569 (dispatch_flags & I915_DISPATCH_RS ?
1570 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001571 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1572 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1573 intel_logical_ring_emit(ringbuf, MI_NOOP);
1574 intel_logical_ring_advance(ringbuf);
1575
1576 return 0;
1577}
1578
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001579static bool gen8_logical_ring_get_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001580{
Chris Wilsonc0336662016-05-06 15:40:21 +01001581 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001582 unsigned long flags;
1583
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001584 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001585 return false;
1586
1587 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001588 if (engine->irq_refcount++ == 0) {
1589 I915_WRITE_IMR(engine,
1590 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1591 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001592 }
1593 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1594
1595 return true;
1596}
1597
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001598static void gen8_logical_ring_put_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001599{
Chris Wilsonc0336662016-05-06 15:40:21 +01001600 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001601 unsigned long flags;
1602
1603 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001604 if (--engine->irq_refcount == 0) {
1605 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1606 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001607 }
1608 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1609}
1610
John Harrison7deb4d32015-05-29 17:43:59 +01001611static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001612 u32 invalidate_domains,
1613 u32 unused)
1614{
John Harrison7deb4d32015-05-29 17:43:59 +01001615 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001616 struct intel_engine_cs *engine = ringbuf->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001617 struct drm_i915_private *dev_priv = request->i915;
Oscar Mateo47122742014-07-24 17:04:28 +01001618 uint32_t cmd;
1619 int ret;
1620
Chris Wilson987046a2016-04-28 09:56:46 +01001621 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001622 if (ret)
1623 return ret;
1624
1625 cmd = MI_FLUSH_DW + 1;
1626
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001627 /* We always require a command barrier so that subsequent
1628 * commands, such as breadcrumb interrupts, are strictly ordered
1629 * wrt the contents of the write cache being flushed to memory
1630 * (and thus being coherent from the CPU).
1631 */
1632 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1633
1634 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1635 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001636 if (engine == &dev_priv->engine[VCS])
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001637 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001638 }
1639
1640 intel_logical_ring_emit(ringbuf, cmd);
1641 intel_logical_ring_emit(ringbuf,
1642 I915_GEM_HWS_SCRATCH_ADDR |
1643 MI_FLUSH_DW_USE_GTT);
1644 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1645 intel_logical_ring_emit(ringbuf, 0); /* value */
1646 intel_logical_ring_advance(ringbuf);
1647
1648 return 0;
1649}
1650
John Harrison7deb4d32015-05-29 17:43:59 +01001651static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001652 u32 invalidate_domains,
1653 u32 flush_domains)
1654{
John Harrison7deb4d32015-05-29 17:43:59 +01001655 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001656 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001657 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001658 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001659 u32 flags = 0;
1660 int ret;
1661
1662 flags |= PIPE_CONTROL_CS_STALL;
1663
1664 if (flush_domains) {
1665 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1666 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001667 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001668 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001669 }
1670
1671 if (invalidate_domains) {
1672 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1673 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1674 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1675 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1676 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1677 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1678 flags |= PIPE_CONTROL_QW_WRITE;
1679 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001680
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001681 /*
1682 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1683 * pipe control.
1684 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001685 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001686 vf_flush_wa = true;
1687 }
Imre Deak9647ff32015-01-25 13:27:11 -08001688
Chris Wilson987046a2016-04-28 09:56:46 +01001689 ret = intel_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001690 if (ret)
1691 return ret;
1692
Imre Deak9647ff32015-01-25 13:27:11 -08001693 if (vf_flush_wa) {
1694 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1695 intel_logical_ring_emit(ringbuf, 0);
1696 intel_logical_ring_emit(ringbuf, 0);
1697 intel_logical_ring_emit(ringbuf, 0);
1698 intel_logical_ring_emit(ringbuf, 0);
1699 intel_logical_ring_emit(ringbuf, 0);
1700 }
1701
Oscar Mateo47122742014-07-24 17:04:28 +01001702 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1703 intel_logical_ring_emit(ringbuf, flags);
1704 intel_logical_ring_emit(ringbuf, scratch_addr);
1705 intel_logical_ring_emit(ringbuf, 0);
1706 intel_logical_ring_emit(ringbuf, 0);
1707 intel_logical_ring_emit(ringbuf, 0);
1708 intel_logical_ring_advance(ringbuf);
1709
1710 return 0;
1711}
1712
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001713static u32 gen8_get_seqno(struct intel_engine_cs *engine)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001714{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001715 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001716}
1717
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001718static void gen8_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001719{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001720 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001721}
1722
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001723static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001724{
Imre Deak319404d2015-08-14 18:35:27 +03001725 /*
1726 * On BXT A steppings there is a HW coherency issue whereby the
1727 * MI_STORE_DATA_IMM storing the completed request's seqno
1728 * occasionally doesn't invalidate the CPU cache. Work around this by
1729 * clflushing the corresponding cacheline whenever the caller wants
1730 * the coherency to be guaranteed. Note that this cacheline is known
1731 * to be clean at this point, since we only write it in
1732 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1733 * this clflush in practice becomes an invalidate operation.
1734 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001735 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001736}
1737
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001738static void bxt_a_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Imre Deak319404d2015-08-14 18:35:27 +03001739{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001740 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Imre Deak319404d2015-08-14 18:35:27 +03001741
1742 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001743 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001744}
1745
Chris Wilson7c17d372016-01-20 15:43:35 +02001746/*
1747 * Reserve space for 2 NOOPs at the end of each request to be
1748 * used as a workaround for not being allowed to do lite
1749 * restore with HEAD==TAIL (WaIdleLiteRestore).
1750 */
1751#define WA_TAIL_DWORDS 2
1752
John Harrisonc4e76632015-05-29 17:44:01 +01001753static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001754{
John Harrisonc4e76632015-05-29 17:44:01 +01001755 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001756 int ret;
1757
Chris Wilson987046a2016-04-28 09:56:46 +01001758 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001759 if (ret)
1760 return ret;
1761
Chris Wilson7c17d372016-01-20 15:43:35 +02001762 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1763 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001764
Oscar Mateo4da46e12014-07-24 17:04:27 +01001765 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001766 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1767 intel_logical_ring_emit(ringbuf,
Chris Wilsona58c01a2016-04-29 13:18:21 +01001768 intel_hws_seqno_address(request->engine) |
Chris Wilson7c17d372016-01-20 15:43:35 +02001769 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001770 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001771 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001772 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1773 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001774 return intel_logical_ring_advance_and_submit(request);
1775}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001776
Chris Wilson7c17d372016-01-20 15:43:35 +02001777static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1778{
1779 struct intel_ringbuffer *ringbuf = request->ringbuf;
1780 int ret;
1781
Chris Wilson987046a2016-04-28 09:56:46 +01001782 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001783 if (ret)
1784 return ret;
1785
Michał Winiarskice81a652016-04-12 15:51:55 +02001786 /* We're using qword write, seqno should be aligned to 8 bytes. */
1787 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1788
Chris Wilson7c17d372016-01-20 15:43:35 +02001789 /* w/a for post sync ops following a GPGPU operation we
1790 * need a prior CS_STALL, which is emitted by the flush
1791 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001792 */
Michał Winiarskice81a652016-04-12 15:51:55 +02001793 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
Chris Wilson7c17d372016-01-20 15:43:35 +02001794 intel_logical_ring_emit(ringbuf,
1795 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1796 PIPE_CONTROL_CS_STALL |
1797 PIPE_CONTROL_QW_WRITE));
Chris Wilsona58c01a2016-04-29 13:18:21 +01001798 intel_logical_ring_emit(ringbuf,
1799 intel_hws_seqno_address(request->engine));
Chris Wilson7c17d372016-01-20 15:43:35 +02001800 intel_logical_ring_emit(ringbuf, 0);
1801 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001802 /* We're thrashing one dword of HWS. */
1803 intel_logical_ring_emit(ringbuf, 0);
Chris Wilson7c17d372016-01-20 15:43:35 +02001804 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
Michał Winiarskice81a652016-04-12 15:51:55 +02001805 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001806 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001807}
1808
John Harrisonbe013632015-05-29 17:43:45 +01001809static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001810{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001811 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001812 int ret;
1813
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001814 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001815 if (ret)
1816 return ret;
1817
1818 if (so.rodata == NULL)
1819 return 0;
1820
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001821 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001822 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001823 if (ret)
1824 goto out;
1825
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001826 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001827 (so.ggtt_offset + so.aux_batch_offset),
1828 I915_DISPATCH_SECURE);
1829 if (ret)
1830 goto out;
1831
John Harrisonb2af0372015-05-29 17:43:50 +01001832 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001833
Damien Lespiaucef437a2015-02-10 19:32:19 +00001834out:
1835 i915_gem_render_state_fini(&so);
1836 return ret;
1837}
1838
John Harrison87531812015-05-29 17:43:44 +01001839static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001840{
1841 int ret;
1842
John Harrisone2be4fa2015-05-29 17:43:54 +01001843 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001844 if (ret)
1845 return ret;
1846
Peter Antoine3bbaba02015-07-10 20:13:11 +03001847 ret = intel_rcs_context_init_mocs(req);
1848 /*
1849 * Failing to program the MOCS is non-fatal.The system will not
1850 * run at peak performance. So generate an error and carry on.
1851 */
1852 if (ret)
1853 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1854
John Harrisonbe013632015-05-29 17:43:45 +01001855 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001856}
1857
Oscar Mateo73e4d072014-07-24 17:04:48 +01001858/**
1859 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1860 *
1861 * @ring: Engine Command Streamer.
1862 *
1863 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001864void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001865{
John Harrison6402c332014-10-31 12:00:26 +00001866 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001867
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001868 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001869 return;
1870
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001871 /*
1872 * Tasklet cannot be active at this point due intel_mark_active/idle
1873 * so this is just for documentation.
1874 */
1875 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1876 tasklet_kill(&engine->irq_tasklet);
1877
Chris Wilsonc0336662016-05-06 15:40:21 +01001878 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001879
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001880 if (engine->buffer) {
1881 intel_logical_ring_stop(engine);
1882 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001883 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001884
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001885 if (engine->cleanup)
1886 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001887
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001888 i915_cmd_parser_fini_ring(engine);
1889 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001890
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001891 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001892 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001893 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001894 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001895 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001896
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001897 engine->idle_lite_restore_wa = 0;
1898 engine->disable_lite_restore_wa = false;
1899 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001900
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001901 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001902 engine->i915 = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001903}
1904
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001905static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001906logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001907{
1908 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001909 engine->init_hw = gen8_init_common_ring;
1910 engine->emit_request = gen8_emit_request;
1911 engine->emit_flush = gen8_emit_flush;
1912 engine->irq_get = gen8_logical_ring_get_irq;
1913 engine->irq_put = gen8_logical_ring_put_irq;
1914 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001915 engine->get_seqno = gen8_get_seqno;
1916 engine->set_seqno = gen8_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01001917 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001918 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001919 engine->set_seqno = bxt_a_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001920 }
1921}
1922
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001923static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001924logical_ring_default_irqs(struct intel_engine_cs *engine, unsigned shift)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001925{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001926 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1927 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Chris Wilsone1382ef2016-05-06 15:40:20 +01001928 init_waitqueue_head(&engine->irq_queue);
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001929}
1930
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001931static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001932lrc_setup_hws(struct intel_engine_cs *engine,
1933 struct drm_i915_gem_object *dctx_obj)
1934{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001935 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001936
1937 /* The HWSP is part of the default context object in LRC mode. */
1938 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
1939 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001940 hws = i915_gem_object_pin_map(dctx_obj);
1941 if (IS_ERR(hws))
1942 return PTR_ERR(hws);
1943 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001944 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001945
1946 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001947}
1948
Chris Wilsone1382ef2016-05-06 15:40:20 +01001949static const struct logical_ring_info {
1950 const char *name;
1951 unsigned exec_id;
1952 unsigned guc_id;
1953 u32 mmio_base;
1954 unsigned irq_shift;
1955} logical_rings[] = {
1956 [RCS] = {
1957 .name = "render ring",
1958 .exec_id = I915_EXEC_RENDER,
1959 .guc_id = GUC_RENDER_ENGINE,
1960 .mmio_base = RENDER_RING_BASE,
1961 .irq_shift = GEN8_RCS_IRQ_SHIFT,
1962 },
1963 [BCS] = {
1964 .name = "blitter ring",
1965 .exec_id = I915_EXEC_BLT,
1966 .guc_id = GUC_BLITTER_ENGINE,
1967 .mmio_base = BLT_RING_BASE,
1968 .irq_shift = GEN8_BCS_IRQ_SHIFT,
1969 },
1970 [VCS] = {
1971 .name = "bsd ring",
1972 .exec_id = I915_EXEC_BSD,
1973 .guc_id = GUC_VIDEO_ENGINE,
1974 .mmio_base = GEN6_BSD_RING_BASE,
1975 .irq_shift = GEN8_VCS1_IRQ_SHIFT,
1976 },
1977 [VCS2] = {
1978 .name = "bsd2 ring",
1979 .exec_id = I915_EXEC_BSD,
1980 .guc_id = GUC_VIDEO_ENGINE2,
1981 .mmio_base = GEN8_BSD2_RING_BASE,
1982 .irq_shift = GEN8_VCS2_IRQ_SHIFT,
1983 },
1984 [VECS] = {
1985 .name = "video enhancement ring",
1986 .exec_id = I915_EXEC_VEBOX,
1987 .guc_id = GUC_VIDEOENHANCE_ENGINE,
1988 .mmio_base = VEBOX_RING_BASE,
1989 .irq_shift = GEN8_VECS_IRQ_SHIFT,
1990 },
1991};
1992
1993static struct intel_engine_cs *
1994logical_ring_setup(struct drm_device *dev, enum intel_engine_id id)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001995{
Chris Wilsone1382ef2016-05-06 15:40:20 +01001996 const struct logical_ring_info *info = &logical_rings[id];
Tvrtko Ursulin37566852016-04-12 14:37:31 +01001997 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone1382ef2016-05-06 15:40:20 +01001998 struct intel_engine_cs *engine = &dev_priv->engine[id];
Tvrtko Ursulin37566852016-04-12 14:37:31 +01001999 enum forcewake_domains fw_domains;
Chris Wilsone1382ef2016-05-06 15:40:20 +01002000
2001 engine->id = id;
2002 engine->name = info->name;
2003 engine->exec_id = info->exec_id;
2004 engine->guc_id = info->guc_id;
2005 engine->mmio_base = info->mmio_base;
2006
Chris Wilsonc0336662016-05-06 15:40:21 +01002007 engine->i915 = dev_priv;
Oscar Mateo48d82382014-07-24 17:04:23 +01002008
2009 /* Intentionally left blank. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002010 engine->buffer = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01002011
Tvrtko Ursulin37566852016-04-12 14:37:31 +01002012 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2013 RING_ELSP(engine),
2014 FW_REG_WRITE);
2015
2016 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2017 RING_CONTEXT_STATUS_PTR(engine),
2018 FW_REG_READ | FW_REG_WRITE);
2019
2020 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2021 RING_CONTEXT_STATUS_BUF_BASE(engine),
2022 FW_REG_READ);
2023
2024 engine->fw_domains = fw_domains;
2025
Chris Wilsone1382ef2016-05-06 15:40:20 +01002026 INIT_LIST_HEAD(&engine->active_list);
2027 INIT_LIST_HEAD(&engine->request_list);
2028 INIT_LIST_HEAD(&engine->buffers);
2029 INIT_LIST_HEAD(&engine->execlist_queue);
2030 spin_lock_init(&engine->execlist_lock);
2031
2032 tasklet_init(&engine->irq_tasklet,
2033 intel_lrc_irq_handler, (unsigned long)engine);
2034
2035 logical_ring_init_platform_invariants(engine);
2036 logical_ring_default_vfuncs(engine);
2037 logical_ring_default_irqs(engine, info->irq_shift);
2038
2039 intel_engine_init_hangcheck(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01002040 i915_gem_batch_pool_init(dev, &engine->batch_pool);
Chris Wilsone1382ef2016-05-06 15:40:20 +01002041
2042 return engine;
2043}
2044
2045static int
2046logical_ring_init(struct intel_engine_cs *engine)
2047{
Chris Wilsone2efd132016-05-24 14:53:34 +01002048 struct i915_gem_context *dctx = engine->i915->kernel_context;
Chris Wilsone1382ef2016-05-06 15:40:20 +01002049 int ret;
2050
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002051 ret = i915_cmd_parser_init_ring(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002052 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002053 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002054
Chris Wilson978f1e02016-04-28 09:56:54 +01002055 ret = execlists_context_deferred_alloc(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002056 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002057 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002058
2059 /* As this is the default context, always pin it */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002060 ret = intel_lr_context_pin(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002061 if (ret) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002062 DRM_ERROR("Failed to pin context for %s: %d\n",
2063 engine->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002064 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002065 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002066
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002067 /* And setup the hardware status page. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002068 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2069 if (ret) {
2070 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2071 goto error;
2072 }
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002073
Dave Gordonb0366a52015-12-08 15:02:36 +00002074 return 0;
2075
2076error:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002077 intel_logical_ring_cleanup(engine);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002078 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002079}
2080
2081static int logical_render_ring_init(struct drm_device *dev)
2082{
Chris Wilsone1382ef2016-05-06 15:40:20 +01002083 struct intel_engine_cs *engine = logical_ring_setup(dev, RCS);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002084 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002085
Oscar Mateo73d477f2014-07-24 17:04:31 +01002086 if (HAS_L3_DPF(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002087 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002088
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002089 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002090 if (INTEL_INFO(dev)->gen >= 9)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002091 engine->init_hw = gen9_init_render_ring;
Damien Lespiau82ef8222015-02-09 19:33:08 +00002092 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002093 engine->init_hw = gen8_init_render_ring;
2094 engine->init_context = gen8_init_rcs_context;
2095 engine->cleanup = intel_fini_pipe_control;
2096 engine->emit_flush = gen8_emit_flush_render;
2097 engine->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002098
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002099 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002100 if (ret)
2101 return ret;
2102
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002103 ret = intel_init_workaround_bb(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002104 if (ret) {
2105 /*
2106 * We continue even if we fail to initialize WA batch
2107 * because we only expect rare glitches but nothing
2108 * critical to prevent us from using GPU
2109 */
2110 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2111 ret);
2112 }
2113
Chris Wilsone1382ef2016-05-06 15:40:20 +01002114 ret = logical_ring_init(engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002115 if (ret) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002116 lrc_destroy_wa_ctx_obj(engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002117 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002118
2119 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002120}
2121
2122static int logical_bsd_ring_init(struct drm_device *dev)
2123{
Chris Wilsone1382ef2016-05-06 15:40:20 +01002124 struct intel_engine_cs *engine = logical_ring_setup(dev, VCS);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002125
Chris Wilsone1382ef2016-05-06 15:40:20 +01002126 return logical_ring_init(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002127}
2128
2129static int logical_bsd2_ring_init(struct drm_device *dev)
2130{
Chris Wilsone1382ef2016-05-06 15:40:20 +01002131 struct intel_engine_cs *engine = logical_ring_setup(dev, VCS2);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002132
Chris Wilsone1382ef2016-05-06 15:40:20 +01002133 return logical_ring_init(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002134}
2135
2136static int logical_blt_ring_init(struct drm_device *dev)
2137{
Chris Wilsone1382ef2016-05-06 15:40:20 +01002138 struct intel_engine_cs *engine = logical_ring_setup(dev, BCS);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002139
Chris Wilsone1382ef2016-05-06 15:40:20 +01002140 return logical_ring_init(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002141}
2142
2143static int logical_vebox_ring_init(struct drm_device *dev)
2144{
Chris Wilsone1382ef2016-05-06 15:40:20 +01002145 struct intel_engine_cs *engine = logical_ring_setup(dev, VECS);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002146
Chris Wilsone1382ef2016-05-06 15:40:20 +01002147 return logical_ring_init(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002148}
2149
Oscar Mateo73e4d072014-07-24 17:04:48 +01002150/**
2151 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2152 * @dev: DRM device.
2153 *
2154 * This function inits the engines for an Execlists submission style (the equivalent in the
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002155 * legacy ringbuffer submission world would be i915_gem_init_engines). It does it only for
Oscar Mateo73e4d072014-07-24 17:04:48 +01002156 * those engines that are present in the hardware.
2157 *
2158 * Return: non-zero if the initialization failed.
2159 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002160int intel_logical_rings_init(struct drm_device *dev)
2161{
2162 struct drm_i915_private *dev_priv = dev->dev_private;
2163 int ret;
2164
2165 ret = logical_render_ring_init(dev);
2166 if (ret)
2167 return ret;
2168
2169 if (HAS_BSD(dev)) {
2170 ret = logical_bsd_ring_init(dev);
2171 if (ret)
2172 goto cleanup_render_ring;
2173 }
2174
2175 if (HAS_BLT(dev)) {
2176 ret = logical_blt_ring_init(dev);
2177 if (ret)
2178 goto cleanup_bsd_ring;
2179 }
2180
2181 if (HAS_VEBOX(dev)) {
2182 ret = logical_vebox_ring_init(dev);
2183 if (ret)
2184 goto cleanup_blt_ring;
2185 }
2186
2187 if (HAS_BSD2(dev)) {
2188 ret = logical_bsd2_ring_init(dev);
2189 if (ret)
2190 goto cleanup_vebox_ring;
2191 }
2192
Oscar Mateo454afeb2014-07-24 17:04:22 +01002193 return 0;
2194
Oscar Mateo454afeb2014-07-24 17:04:22 +01002195cleanup_vebox_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002196 intel_logical_ring_cleanup(&dev_priv->engine[VECS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002197cleanup_blt_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002198 intel_logical_ring_cleanup(&dev_priv->engine[BCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002199cleanup_bsd_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002200 intel_logical_ring_cleanup(&dev_priv->engine[VCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002201cleanup_render_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002202 intel_logical_ring_cleanup(&dev_priv->engine[RCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002203
2204 return ret;
2205}
2206
Jeff McGee0cea6502015-02-13 10:27:56 -06002207static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002208make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002209{
2210 u32 rpcs = 0;
2211
2212 /*
2213 * No explicit RPCS request is needed to ensure full
2214 * slice/subslice/EU enablement prior to Gen9.
2215 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002216 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002217 return 0;
2218
2219 /*
2220 * Starting in Gen9, render power gating can leave
2221 * slice/subslice/EU in a partially enabled state. We
2222 * must make an explicit request through RPCS for full
2223 * enablement.
2224 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002225 if (INTEL_INFO(dev_priv)->has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002226 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Chris Wilsonc0336662016-05-06 15:40:21 +01002227 rpcs |= INTEL_INFO(dev_priv)->slice_total <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002228 GEN8_RPCS_S_CNT_SHIFT;
2229 rpcs |= GEN8_RPCS_ENABLE;
2230 }
2231
Chris Wilsonc0336662016-05-06 15:40:21 +01002232 if (INTEL_INFO(dev_priv)->has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002233 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Chris Wilsonc0336662016-05-06 15:40:21 +01002234 rpcs |= INTEL_INFO(dev_priv)->subslice_per_slice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002235 GEN8_RPCS_SS_CNT_SHIFT;
2236 rpcs |= GEN8_RPCS_ENABLE;
2237 }
2238
Chris Wilsonc0336662016-05-06 15:40:21 +01002239 if (INTEL_INFO(dev_priv)->has_eu_pg) {
2240 rpcs |= INTEL_INFO(dev_priv)->eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002241 GEN8_RPCS_EU_MIN_SHIFT;
Chris Wilsonc0336662016-05-06 15:40:21 +01002242 rpcs |= INTEL_INFO(dev_priv)->eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002243 GEN8_RPCS_EU_MAX_SHIFT;
2244 rpcs |= GEN8_RPCS_ENABLE;
2245 }
2246
2247 return rpcs;
2248}
2249
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002250static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002251{
2252 u32 indirect_ctx_offset;
2253
Chris Wilsonc0336662016-05-06 15:40:21 +01002254 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002255 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002256 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002257 /* fall through */
2258 case 9:
2259 indirect_ctx_offset =
2260 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2261 break;
2262 case 8:
2263 indirect_ctx_offset =
2264 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2265 break;
2266 }
2267
2268 return indirect_ctx_offset;
2269}
2270
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002271static int
Chris Wilsone2efd132016-05-24 14:53:34 +01002272populate_lr_context(struct i915_gem_context *ctx,
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002273 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002274 struct intel_engine_cs *engine,
2275 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002276{
Chris Wilsonc0336662016-05-06 15:40:21 +01002277 struct drm_i915_private *dev_priv = ctx->i915;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002278 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002279 void *vaddr;
2280 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002281 int ret;
2282
Thomas Daniel2d965532014-08-19 10:13:36 +01002283 if (!ppgtt)
2284 ppgtt = dev_priv->mm.aliasing_ppgtt;
2285
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002286 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2287 if (ret) {
2288 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2289 return ret;
2290 }
2291
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002292 vaddr = i915_gem_object_pin_map(ctx_obj);
2293 if (IS_ERR(vaddr)) {
2294 ret = PTR_ERR(vaddr);
2295 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002296 return ret;
2297 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002298 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002299
2300 /* The second page of the context object contains some fields which must
2301 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002302 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002303
2304 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2305 * commands followed by (reg, value) pairs. The values we are setting here are
2306 * only for the first context restore: on a subsequent save, the GPU will
2307 * recreate this batchbuffer with new values (including all the missing
2308 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002309 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002310 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2311 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2312 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002313 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2314 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01002315 (HAS_RESOURCE_STREAMER(dev_priv) ?
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002316 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002317 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2318 0);
2319 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2320 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002321 /* Ring buffer start address is not known until the buffer is pinned.
2322 * It is written to the context image in execlists_update_context()
2323 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002324 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2325 RING_START(engine->mmio_base), 0);
2326 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2327 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002328 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002329 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2330 RING_BBADDR_UDW(engine->mmio_base), 0);
2331 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2332 RING_BBADDR(engine->mmio_base), 0);
2333 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2334 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002335 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002336 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2337 RING_SBBADDR_UDW(engine->mmio_base), 0);
2338 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2339 RING_SBBADDR(engine->mmio_base), 0);
2340 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2341 RING_SBBSTATE(engine->mmio_base), 0);
2342 if (engine->id == RCS) {
2343 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2344 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2345 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2346 RING_INDIRECT_CTX(engine->mmio_base), 0);
2347 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2348 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2349 if (engine->wa_ctx.obj) {
2350 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002351 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2352
2353 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2354 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2355 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2356
2357 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002358 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002359
2360 reg_state[CTX_BB_PER_CTX_PTR+1] =
2361 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2362 0x01;
2363 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002364 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002365 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002366 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2367 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002368 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002369 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2370 0);
2371 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2372 0);
2373 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2374 0);
2375 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2376 0);
2377 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2378 0);
2379 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2380 0);
2381 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2382 0);
2383 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2384 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002385
Michel Thierry2dba3232015-07-30 11:06:23 +01002386 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2387 /* 64b PPGTT (48bit canonical)
2388 * PDP0_DESCRIPTOR contains the base address to PML4 and
2389 * other PDP Descriptors are ignored.
2390 */
2391 ASSIGN_CTX_PML4(ppgtt, reg_state);
2392 } else {
2393 /* 32b PPGTT
2394 * PDP*_DESCRIPTOR contains the base address of space supported.
2395 * With dynamic page allocation, PDPs may not be allocated at
2396 * this point. Point the unallocated PDPs to the scratch page
2397 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002398 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002399 }
2400
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002401 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002402 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002403 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002404 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002405 }
2406
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002407 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002408
2409 return 0;
2410}
2411
Oscar Mateo73e4d072014-07-24 17:04:48 +01002412/**
2413 * intel_lr_context_free() - free the LRC specific bits of a context
2414 * @ctx: the LR context to free.
2415 *
2416 * The real context freeing is done in i915_gem_context_free: this only
2417 * takes care of the bits that are LRC related: the per-engine backing
2418 * objects and the logical ringbuffer.
2419 */
Chris Wilsone2efd132016-05-24 14:53:34 +01002420void intel_lr_context_free(struct i915_gem_context *ctx)
Oscar Mateoede7d422014-07-24 17:04:12 +01002421{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002422 int i;
2423
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002424 for (i = I915_NUM_ENGINES; --i >= 0; ) {
Dave Gordone28e4042016-01-19 19:02:55 +00002425 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002426 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002427
Dave Gordone28e4042016-01-19 19:02:55 +00002428 if (!ctx_obj)
2429 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002430
Dave Gordone28e4042016-01-19 19:02:55 +00002431 WARN_ON(ctx->engine[i].pin_count);
2432 intel_ringbuffer_free(ringbuf);
2433 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002434 }
2435}
2436
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002437/**
2438 * intel_lr_context_size() - return the size of the context for an engine
2439 * @ring: which engine to find the context size for
2440 *
2441 * Each engine may require a different amount of space for a context image,
2442 * so when allocating (or copying) an image, this function can be used to
2443 * find the right size for the specific engine.
2444 *
2445 * Return: size (in bytes) of an engine-specific context image
2446 *
2447 * Note: this size includes the HWSP, which is part of the context image
2448 * in LRC mode, but does not include the "shared data page" used with
2449 * GuC submission. The caller should account for this if using the GuC.
2450 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002451uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002452{
2453 int ret = 0;
2454
Chris Wilsonc0336662016-05-06 15:40:21 +01002455 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002456
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002457 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002458 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002459 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002460 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2461 else
2462 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002463 break;
2464 case VCS:
2465 case BCS:
2466 case VECS:
2467 case VCS2:
2468 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2469 break;
2470 }
2471
2472 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002473}
2474
Oscar Mateo73e4d072014-07-24 17:04:48 +01002475/**
Chris Wilson978f1e02016-04-28 09:56:54 +01002476 * execlists_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002477 * @ctx: LR context to create.
Chris Wilson978f1e02016-04-28 09:56:54 +01002478 * @engine: engine to be used with the context.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002479 *
2480 * This function can be called more than once, with different engines, if we plan
2481 * to use the context with them. The context backing objects and the ringbuffers
2482 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2483 * the creation is a deferred call: it's better to make sure first that we need to use
2484 * a given ring with the context.
2485 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002486 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002487 */
Chris Wilsone2efd132016-05-24 14:53:34 +01002488static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002489 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002490{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002491 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002492 struct intel_context *ce = &ctx->engine[engine->id];
Oscar Mateo8c8579172014-07-24 17:04:14 +01002493 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002494 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002495 int ret;
2496
Oscar Mateoede7d422014-07-24 17:04:12 +01002497 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Chris Wilson9021ad02016-05-24 14:53:37 +01002498 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002499
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002500 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002501
Alex Daid1675192015-08-12 15:43:43 +01002502 /* One extra page as the sharing data between driver and GuC */
2503 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2504
Chris Wilsonc0336662016-05-06 15:40:21 +01002505 ctx_obj = i915_gem_object_create(ctx->i915->dev, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002506 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002507 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002508 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002509 }
2510
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002511 ringbuf = intel_engine_create_ringbuffer(engine, 4 * PAGE_SIZE);
Chris Wilson01101fa2015-09-03 13:01:39 +01002512 if (IS_ERR(ringbuf)) {
2513 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002514 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002515 }
2516
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002517 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002518 if (ret) {
2519 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002520 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002521 }
2522
Chris Wilson9021ad02016-05-24 14:53:37 +01002523 ce->ringbuf = ringbuf;
2524 ce->state = ctx_obj;
2525 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002526
2527 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002528
Chris Wilson01101fa2015-09-03 13:01:39 +01002529error_ringbuf:
2530 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002531error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002532 drm_gem_object_unreference(&ctx_obj->base);
Chris Wilson9021ad02016-05-24 14:53:37 +01002533 ce->ringbuf = NULL;
2534 ce->state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002535 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002536}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002537
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002538void intel_lr_context_reset(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002539 struct i915_gem_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002540{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002541 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002542
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002543 for_each_engine(engine, dev_priv) {
Chris Wilson9021ad02016-05-24 14:53:37 +01002544 struct intel_context *ce = &ctx->engine[engine->id];
2545 struct drm_i915_gem_object *ctx_obj = ce->state;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002546 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002547 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002548
2549 if (!ctx_obj)
2550 continue;
2551
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002552 vaddr = i915_gem_object_pin_map(ctx_obj);
2553 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002554 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002555
2556 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2557 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002558
2559 reg_state[CTX_RING_HEAD+1] = 0;
2560 reg_state[CTX_RING_TAIL+1] = 0;
2561
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002562 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002563
Chris Wilson9021ad02016-05-24 14:53:37 +01002564 ce->ringbuf->head = 0;
2565 ce->ringbuf->tail = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002566 }
2567}