blob: 941ece08ba7852e5fa9151082af294dec1482192 [file] [log] [blame]
hayeswangac718b62013-05-02 16:01:25 +00001/*
hayeswangc7de7de2014-01-15 10:42:16 +08002 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
hayeswangac718b62013-05-02 16:01:25 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2 as published by the Free Software Foundation.
7 *
8 */
9
hayeswangac718b62013-05-02 16:01:25 +000010#include <linux/signal.h>
11#include <linux/slab.h>
12#include <linux/module.h>
hayeswangac718b62013-05-02 16:01:25 +000013#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/mii.h>
16#include <linux/ethtool.h>
17#include <linux/usb.h>
18#include <linux/crc32.h>
19#include <linux/if_vlan.h>
20#include <linux/uaccess.h>
hayeswangebc2ec482013-08-14 20:54:38 +080021#include <linux/list.h>
hayeswang5bd23882013-08-14 20:54:39 +080022#include <linux/ip.h>
23#include <linux/ipv6.h>
hayeswang6128d1bb2014-03-07 11:04:40 +080024#include <net/ip6_checksum.h>
hayeswang4c4a6b12014-09-25 20:54:00 +080025#include <uapi/linux/mdio.h>
26#include <linux/mdio.h>
hayeswangd9a28c52014-12-04 10:43:11 +080027#include <linux/usb/cdc.h>
hayeswang5ee3c602016-01-07 17:12:17 +080028#include <linux/suspend.h>
Mario Limonciello34ee32c2016-07-11 19:58:04 -050029#include <linux/acpi.h>
hayeswangac718b62013-05-02 16:01:25 +000030
hayeswangd0942472015-09-07 11:57:43 +080031/* Information for net-next */
hayeswang65b82d62017-06-15 14:44:03 +080032#define NETNEXT_VERSION "09"
hayeswangd0942472015-09-07 11:57:43 +080033
34/* Information for net */
hayeswangb20cb602017-03-20 16:13:45 +080035#define NET_VERSION "9"
hayeswangd0942472015-09-07 11:57:43 +080036
37#define DRIVER_VERSION "v1." NETNEXT_VERSION "." NET_VERSION
hayeswangac718b62013-05-02 16:01:25 +000038#define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
hayeswang44d942a2014-01-15 10:42:14 +080039#define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
hayeswangac718b62013-05-02 16:01:25 +000040#define MODULENAME "r8152"
41
42#define R8152_PHY_ID 32
43
44#define PLA_IDR 0xc000
45#define PLA_RCR 0xc010
46#define PLA_RMS 0xc016
47#define PLA_RXFIFO_CTRL0 0xc0a0
48#define PLA_RXFIFO_CTRL1 0xc0a4
49#define PLA_RXFIFO_CTRL2 0xc0a8
hayeswang65bab842015-02-12 16:20:46 +080050#define PLA_DMY_REG0 0xc0b0
hayeswangac718b62013-05-02 16:01:25 +000051#define PLA_FMC 0xc0b4
52#define PLA_CFG_WOL 0xc0b6
hayeswang43779f82014-01-02 11:25:10 +080053#define PLA_TEREDO_CFG 0xc0bc
hayeswang65b82d62017-06-15 14:44:03 +080054#define PLA_TEREDO_WAKE_BASE 0xc0c4
hayeswangac718b62013-05-02 16:01:25 +000055#define PLA_MAR 0xcd00
hayeswang43779f82014-01-02 11:25:10 +080056#define PLA_BACKUP 0xd000
hayeswangac718b62013-05-02 16:01:25 +000057#define PAL_BDC_CR 0xd1a0
hayeswang43779f82014-01-02 11:25:10 +080058#define PLA_TEREDO_TIMER 0xd2cc
59#define PLA_REALWOW_TIMER 0xd2e8
hayeswang65b82d62017-06-15 14:44:03 +080060#define PLA_EFUSE_DATA 0xdd00
61#define PLA_EFUSE_CMD 0xdd02
hayeswangac718b62013-05-02 16:01:25 +000062#define PLA_LEDSEL 0xdd90
63#define PLA_LED_FEATURE 0xdd92
64#define PLA_PHYAR 0xde00
hayeswang43779f82014-01-02 11:25:10 +080065#define PLA_BOOT_CTRL 0xe004
hayeswangac718b62013-05-02 16:01:25 +000066#define PLA_GPHY_INTR_IMR 0xe022
67#define PLA_EEE_CR 0xe040
68#define PLA_EEEP_CR 0xe080
69#define PLA_MAC_PWR_CTRL 0xe0c0
hayeswang43779f82014-01-02 11:25:10 +080070#define PLA_MAC_PWR_CTRL2 0xe0ca
71#define PLA_MAC_PWR_CTRL3 0xe0cc
72#define PLA_MAC_PWR_CTRL4 0xe0ce
73#define PLA_WDT6_CTRL 0xe428
hayeswangac718b62013-05-02 16:01:25 +000074#define PLA_TCR0 0xe610
75#define PLA_TCR1 0xe612
hayeswang69b4b7a2014-07-10 10:58:54 +080076#define PLA_MTPS 0xe615
hayeswangac718b62013-05-02 16:01:25 +000077#define PLA_TXFIFO_CTRL 0xe618
hayeswang4f1d4d52014-03-11 16:24:19 +080078#define PLA_RSTTALLY 0xe800
hayeswangac718b62013-05-02 16:01:25 +000079#define PLA_CR 0xe813
80#define PLA_CRWECR 0xe81c
hayeswang21ff2e82014-02-18 21:49:06 +080081#define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
82#define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
hayeswangac718b62013-05-02 16:01:25 +000083#define PLA_CONFIG5 0xe822
84#define PLA_PHY_PWR 0xe84c
85#define PLA_OOB_CTRL 0xe84f
86#define PLA_CPCR 0xe854
87#define PLA_MISC_0 0xe858
88#define PLA_MISC_1 0xe85a
89#define PLA_OCP_GPHY_BASE 0xe86c
hayeswang4f1d4d52014-03-11 16:24:19 +080090#define PLA_TALLYCNT 0xe890
hayeswangac718b62013-05-02 16:01:25 +000091#define PLA_SFF_STS_7 0xe8de
92#define PLA_PHYSTATUS 0xe908
93#define PLA_BP_BA 0xfc26
94#define PLA_BP_0 0xfc28
95#define PLA_BP_1 0xfc2a
96#define PLA_BP_2 0xfc2c
97#define PLA_BP_3 0xfc2e
98#define PLA_BP_4 0xfc30
99#define PLA_BP_5 0xfc32
100#define PLA_BP_6 0xfc34
101#define PLA_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800102#define PLA_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +0000103
hayeswang65bab842015-02-12 16:20:46 +0800104#define USB_USB2PHY 0xb41e
105#define USB_SSPHYLINK2 0xb428
hayeswang43779f82014-01-02 11:25:10 +0800106#define USB_U2P3_CTRL 0xb460
hayeswang65bab842015-02-12 16:20:46 +0800107#define USB_CSR_DUMMY1 0xb464
108#define USB_CSR_DUMMY2 0xb466
hayeswangac718b62013-05-02 16:01:25 +0000109#define USB_DEV_STAT 0xb808
hayeswang65bab842015-02-12 16:20:46 +0800110#define USB_CONNECT_TIMER 0xcbf8
hayeswang65b82d62017-06-15 14:44:03 +0800111#define USB_MSC_TIMER 0xcbfc
hayeswang65bab842015-02-12 16:20:46 +0800112#define USB_BURST_SIZE 0xcfc0
hayeswang65b82d62017-06-15 14:44:03 +0800113#define USB_LPM_CONFIG 0xcfd8
hayeswangac718b62013-05-02 16:01:25 +0000114#define USB_USB_CTRL 0xd406
115#define USB_PHY_CTRL 0xd408
116#define USB_TX_AGG 0xd40a
117#define USB_RX_BUF_TH 0xd40c
118#define USB_USB_TIMER 0xd428
hayeswang464ec102015-02-12 14:33:46 +0800119#define USB_RX_EARLY_TIMEOUT 0xd42c
120#define USB_RX_EARLY_SIZE 0xd42e
hayeswang65b82d62017-06-15 14:44:03 +0800121#define USB_PM_CTRL_STATUS 0xd432 /* RTL8153A */
122#define USB_RX_EXTRA_AGGR_TMR 0xd432 /* RTL8153B */
hayeswangac718b62013-05-02 16:01:25 +0000123#define USB_TX_DMA 0xd434
hayeswang65b82d62017-06-15 14:44:03 +0800124#define USB_UPT_RXDMA_OWN 0xd437
hayeswang43779f82014-01-02 11:25:10 +0800125#define USB_TOLERANCE 0xd490
126#define USB_LPM_CTRL 0xd41a
hayeswang93fe9b12016-06-16 10:55:18 +0800127#define USB_BMU_RESET 0xd4b0
hayeswang65b82d62017-06-15 14:44:03 +0800128#define USB_U1U2_TIMER 0xd4da
hayeswangac718b62013-05-02 16:01:25 +0000129#define USB_UPS_CTRL 0xd800
hayeswang43779f82014-01-02 11:25:10 +0800130#define USB_POWER_CUT 0xd80a
hayeswang65b82d62017-06-15 14:44:03 +0800131#define USB_MISC_0 0xd81a
hayeswang43779f82014-01-02 11:25:10 +0800132#define USB_AFE_CTRL2 0xd824
hayeswang65b82d62017-06-15 14:44:03 +0800133#define USB_UPS_CFG 0xd842
134#define USB_UPS_FLAGS 0xd848
hayeswang43779f82014-01-02 11:25:10 +0800135#define USB_WDT11_CTRL 0xe43c
hayeswangac718b62013-05-02 16:01:25 +0000136#define USB_BP_BA 0xfc26
137#define USB_BP_0 0xfc28
138#define USB_BP_1 0xfc2a
139#define USB_BP_2 0xfc2c
140#define USB_BP_3 0xfc2e
141#define USB_BP_4 0xfc30
142#define USB_BP_5 0xfc32
143#define USB_BP_6 0xfc34
144#define USB_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800145#define USB_BP_EN 0xfc38
hayeswang65b82d62017-06-15 14:44:03 +0800146#define USB_BP_8 0xfc38
147#define USB_BP_9 0xfc3a
148#define USB_BP_10 0xfc3c
149#define USB_BP_11 0xfc3e
150#define USB_BP_12 0xfc40
151#define USB_BP_13 0xfc42
152#define USB_BP_14 0xfc44
153#define USB_BP_15 0xfc46
154#define USB_BP2_EN 0xfc48
hayeswangac718b62013-05-02 16:01:25 +0000155
156/* OCP Registers */
157#define OCP_ALDPS_CONFIG 0x2010
158#define OCP_EEE_CONFIG1 0x2080
159#define OCP_EEE_CONFIG2 0x2092
160#define OCP_EEE_CONFIG3 0x2094
hayeswangac244d32014-01-02 11:22:40 +0800161#define OCP_BASE_MII 0xa400
hayeswangac718b62013-05-02 16:01:25 +0000162#define OCP_EEE_AR 0xa41a
163#define OCP_EEE_DATA 0xa41c
hayeswang43779f82014-01-02 11:25:10 +0800164#define OCP_PHY_STATUS 0xa420
hayeswang65b82d62017-06-15 14:44:03 +0800165#define OCP_NCTL_CFG 0xa42c
hayeswang43779f82014-01-02 11:25:10 +0800166#define OCP_POWER_CFG 0xa430
167#define OCP_EEE_CFG 0xa432
168#define OCP_SRAM_ADDR 0xa436
169#define OCP_SRAM_DATA 0xa438
170#define OCP_DOWN_SPEED 0xa442
hayeswangdf35d282014-09-25 20:54:02 +0800171#define OCP_EEE_ABLE 0xa5c4
hayeswang4c4a6b12014-09-25 20:54:00 +0800172#define OCP_EEE_ADV 0xa5d0
hayeswangdf35d282014-09-25 20:54:02 +0800173#define OCP_EEE_LPABLE 0xa5d2
hayeswang2dd49e02015-09-07 11:57:44 +0800174#define OCP_PHY_STATE 0xa708 /* nway state for 8153 */
hayeswang65b82d62017-06-15 14:44:03 +0800175#define OCP_PHY_PATCH_STAT 0xb800
176#define OCP_PHY_PATCH_CMD 0xb820
177#define OCP_ADC_IOFFSET 0xbcfc
hayeswang43779f82014-01-02 11:25:10 +0800178#define OCP_ADC_CFG 0xbc06
hayeswang65b82d62017-06-15 14:44:03 +0800179#define OCP_SYSCLK_CFG 0xc416
hayeswang43779f82014-01-02 11:25:10 +0800180
181/* SRAM Register */
hayeswang65b82d62017-06-15 14:44:03 +0800182#define SRAM_GREEN_CFG 0x8011
hayeswang43779f82014-01-02 11:25:10 +0800183#define SRAM_LPF_CFG 0x8012
184#define SRAM_10M_AMP1 0x8080
185#define SRAM_10M_AMP2 0x8082
186#define SRAM_IMPEDANCE 0x8084
hayeswangac718b62013-05-02 16:01:25 +0000187
188/* PLA_RCR */
189#define RCR_AAP 0x00000001
190#define RCR_APM 0x00000002
191#define RCR_AM 0x00000004
192#define RCR_AB 0x00000008
193#define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
194
195/* PLA_RXFIFO_CTRL0 */
196#define RXFIFO_THR1_NORMAL 0x00080002
197#define RXFIFO_THR1_OOB 0x01800003
198
199/* PLA_RXFIFO_CTRL1 */
200#define RXFIFO_THR2_FULL 0x00000060
201#define RXFIFO_THR2_HIGH 0x00000038
202#define RXFIFO_THR2_OOB 0x0000004a
hayeswang43779f82014-01-02 11:25:10 +0800203#define RXFIFO_THR2_NORMAL 0x00a0
hayeswangac718b62013-05-02 16:01:25 +0000204
205/* PLA_RXFIFO_CTRL2 */
206#define RXFIFO_THR3_FULL 0x00000078
207#define RXFIFO_THR3_HIGH 0x00000048
208#define RXFIFO_THR3_OOB 0x0000005a
hayeswang43779f82014-01-02 11:25:10 +0800209#define RXFIFO_THR3_NORMAL 0x0110
hayeswangac718b62013-05-02 16:01:25 +0000210
211/* PLA_TXFIFO_CTRL */
212#define TXFIFO_THR_NORMAL 0x00400008
hayeswang43779f82014-01-02 11:25:10 +0800213#define TXFIFO_THR_NORMAL2 0x01000008
hayeswangac718b62013-05-02 16:01:25 +0000214
hayeswang65bab842015-02-12 16:20:46 +0800215/* PLA_DMY_REG0 */
216#define ECM_ALDPS 0x0002
217
hayeswangac718b62013-05-02 16:01:25 +0000218/* PLA_FMC */
219#define FMC_FCR_MCU_EN 0x0001
220
221/* PLA_EEEP_CR */
222#define EEEP_CR_EEEP_TX 0x0002
223
hayeswang43779f82014-01-02 11:25:10 +0800224/* PLA_WDT6_CTRL */
225#define WDT6_SET_MODE 0x0010
226
hayeswangac718b62013-05-02 16:01:25 +0000227/* PLA_TCR0 */
228#define TCR0_TX_EMPTY 0x0800
229#define TCR0_AUTO_FIFO 0x0080
230
231/* PLA_TCR1 */
232#define VERSION_MASK 0x7cf0
233
hayeswang69b4b7a2014-07-10 10:58:54 +0800234/* PLA_MTPS */
235#define MTPS_JUMBO (12 * 1024 / 64)
236#define MTPS_DEFAULT (6 * 1024 / 64)
237
hayeswang4f1d4d52014-03-11 16:24:19 +0800238/* PLA_RSTTALLY */
239#define TALLY_RESET 0x0001
240
hayeswangac718b62013-05-02 16:01:25 +0000241/* PLA_CR */
242#define CR_RST 0x10
243#define CR_RE 0x08
244#define CR_TE 0x04
245
246/* PLA_CRWECR */
247#define CRWECR_NORAML 0x00
248#define CRWECR_CONFIG 0xc0
249
250/* PLA_OOB_CTRL */
251#define NOW_IS_OOB 0x80
252#define TXFIFO_EMPTY 0x20
253#define RXFIFO_EMPTY 0x10
254#define LINK_LIST_READY 0x02
255#define DIS_MCU_CLROOB 0x01
256#define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
257
258/* PLA_MISC_1 */
259#define RXDY_GATED_EN 0x0008
260
261/* PLA_SFF_STS_7 */
262#define RE_INIT_LL 0x8000
263#define MCU_BORW_EN 0x4000
264
265/* PLA_CPCR */
266#define CPCR_RX_VLAN 0x0040
267
268/* PLA_CFG_WOL */
269#define MAGIC_EN 0x0001
270
hayeswang43779f82014-01-02 11:25:10 +0800271/* PLA_TEREDO_CFG */
272#define TEREDO_SEL 0x8000
273#define TEREDO_WAKE_MASK 0x7f00
274#define TEREDO_RS_EVENT_MASK 0x00fe
275#define OOB_TEREDO_EN 0x0001
276
hayeswangac718b62013-05-02 16:01:25 +0000277/* PAL_BDC_CR */
278#define ALDPS_PROXY_MODE 0x0001
279
hayeswang65b82d62017-06-15 14:44:03 +0800280/* PLA_EFUSE_CMD */
281#define EFUSE_READ_CMD BIT(15)
282#define EFUSE_DATA_BIT16 BIT(7)
283
hayeswang21ff2e82014-02-18 21:49:06 +0800284/* PLA_CONFIG34 */
285#define LINK_ON_WAKE_EN 0x0010
286#define LINK_OFF_WAKE_EN 0x0008
287
hayeswangac718b62013-05-02 16:01:25 +0000288/* PLA_CONFIG5 */
hayeswang21ff2e82014-02-18 21:49:06 +0800289#define BWF_EN 0x0040
290#define MWF_EN 0x0020
291#define UWF_EN 0x0010
hayeswangac718b62013-05-02 16:01:25 +0000292#define LAN_WAKE_EN 0x0002
293
294/* PLA_LED_FEATURE */
295#define LED_MODE_MASK 0x0700
296
297/* PLA_PHY_PWR */
298#define TX_10M_IDLE_EN 0x0080
299#define PFM_PWM_SWITCH 0x0040
300
301/* PLA_MAC_PWR_CTRL */
302#define D3_CLK_GATED_EN 0x00004000
303#define MCU_CLK_RATIO 0x07010f07
304#define MCU_CLK_RATIO_MASK 0x0f0f0f0f
hayeswang43779f82014-01-02 11:25:10 +0800305#define ALDPS_SPDWN_RATIO 0x0f87
306
307/* PLA_MAC_PWR_CTRL2 */
308#define EEE_SPDWN_RATIO 0x8007
hayeswang65b82d62017-06-15 14:44:03 +0800309#define MAC_CLK_SPDWN_EN BIT(15)
hayeswang43779f82014-01-02 11:25:10 +0800310
311/* PLA_MAC_PWR_CTRL3 */
312#define PKT_AVAIL_SPDWN_EN 0x0100
313#define SUSPEND_SPDWN_EN 0x0004
314#define U1U2_SPDWN_EN 0x0002
315#define L1_SPDWN_EN 0x0001
316
317/* PLA_MAC_PWR_CTRL4 */
318#define PWRSAVE_SPDWN_EN 0x1000
319#define RXDV_SPDWN_EN 0x0800
320#define TX10MIDLE_EN 0x0100
321#define TP100_SPDWN_EN 0x0020
322#define TP500_SPDWN_EN 0x0010
323#define TP1000_SPDWN_EN 0x0008
324#define EEE_SPDWN_EN 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000325
326/* PLA_GPHY_INTR_IMR */
327#define GPHY_STS_MSK 0x0001
328#define SPEED_DOWN_MSK 0x0002
329#define SPDWN_RXDV_MSK 0x0004
330#define SPDWN_LINKCHG_MSK 0x0008
331
332/* PLA_PHYAR */
333#define PHYAR_FLAG 0x80000000
334
335/* PLA_EEE_CR */
336#define EEE_RX_EN 0x0001
337#define EEE_TX_EN 0x0002
338
hayeswang43779f82014-01-02 11:25:10 +0800339/* PLA_BOOT_CTRL */
340#define AUTOLOAD_DONE 0x0002
341
hayeswang65bab842015-02-12 16:20:46 +0800342/* USB_USB2PHY */
343#define USB2PHY_SUSPEND 0x0001
344#define USB2PHY_L1 0x0002
345
346/* USB_SSPHYLINK2 */
347#define pwd_dn_scale_mask 0x3ffe
348#define pwd_dn_scale(x) ((x) << 1)
349
350/* USB_CSR_DUMMY1 */
351#define DYNAMIC_BURST 0x0001
352
353/* USB_CSR_DUMMY2 */
354#define EP4_FULL_FC 0x0001
355
hayeswangac718b62013-05-02 16:01:25 +0000356/* USB_DEV_STAT */
357#define STAT_SPEED_MASK 0x0006
358#define STAT_SPEED_HIGH 0x0000
hayeswanga3cc4652014-07-24 16:37:43 +0800359#define STAT_SPEED_FULL 0x0002
hayeswangac718b62013-05-02 16:01:25 +0000360
hayeswang65b82d62017-06-15 14:44:03 +0800361/* USB_LPM_CONFIG */
362#define LPM_U1U2_EN BIT(0)
363
hayeswangac718b62013-05-02 16:01:25 +0000364/* USB_TX_AGG */
365#define TX_AGG_MAX_THRESHOLD 0x03
366
367/* USB_RX_BUF_TH */
hayeswang43779f82014-01-02 11:25:10 +0800368#define RX_THR_SUPPER 0x0c350180
hayeswang8e1f51b2014-01-02 11:22:41 +0800369#define RX_THR_HIGH 0x7a120180
hayeswang43779f82014-01-02 11:25:10 +0800370#define RX_THR_SLOW 0xffff0180
hayeswang65b82d62017-06-15 14:44:03 +0800371#define RX_THR_B 0x00010001
hayeswangac718b62013-05-02 16:01:25 +0000372
373/* USB_TX_DMA */
374#define TEST_MODE_DISABLE 0x00000001
375#define TX_SIZE_ADJUST1 0x00000100
376
hayeswang93fe9b12016-06-16 10:55:18 +0800377/* USB_BMU_RESET */
378#define BMU_RESET_EP_IN 0x01
379#define BMU_RESET_EP_OUT 0x02
380
hayeswang65b82d62017-06-15 14:44:03 +0800381/* USB_UPT_RXDMA_OWN */
382#define OWN_UPDATE BIT(0)
383#define OWN_CLEAR BIT(1)
384
hayeswangac718b62013-05-02 16:01:25 +0000385/* USB_UPS_CTRL */
386#define POWER_CUT 0x0100
387
388/* USB_PM_CTRL_STATUS */
hayeswang8e1f51b2014-01-02 11:22:41 +0800389#define RESUME_INDICATE 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000390
391/* USB_USB_CTRL */
392#define RX_AGG_DISABLE 0x0010
hayeswange90fba82015-07-31 11:23:39 +0800393#define RX_ZERO_EN 0x0080
hayeswangac718b62013-05-02 16:01:25 +0000394
hayeswang43779f82014-01-02 11:25:10 +0800395/* USB_U2P3_CTRL */
396#define U2P3_ENABLE 0x0001
397
398/* USB_POWER_CUT */
399#define PWR_EN 0x0001
400#define PHASE2_EN 0x0008
hayeswang65b82d62017-06-15 14:44:03 +0800401#define UPS_EN BIT(4)
402#define USP_PREWAKE BIT(5)
hayeswang43779f82014-01-02 11:25:10 +0800403
404/* USB_MISC_0 */
405#define PCUT_STATUS 0x0001
406
hayeswang464ec102015-02-12 14:33:46 +0800407/* USB_RX_EARLY_TIMEOUT */
408#define COALESCE_SUPER 85000U
409#define COALESCE_HIGH 250000U
410#define COALESCE_SLOW 524280U
hayeswang43779f82014-01-02 11:25:10 +0800411
412/* USB_WDT11_CTRL */
413#define TIMER11_EN 0x0001
414
415/* USB_LPM_CTRL */
hayeswang65bab842015-02-12 16:20:46 +0800416/* bit 4 ~ 5: fifo empty boundary */
417#define FIFO_EMPTY_1FB 0x30 /* 0x1fb * 64 = 32448 bytes */
418/* bit 2 ~ 3: LMP timer */
hayeswang43779f82014-01-02 11:25:10 +0800419#define LPM_TIMER_MASK 0x0c
420#define LPM_TIMER_500MS 0x04 /* 500 ms */
421#define LPM_TIMER_500US 0x0c /* 500 us */
hayeswang65bab842015-02-12 16:20:46 +0800422#define ROK_EXIT_LPM 0x02
hayeswang43779f82014-01-02 11:25:10 +0800423
424/* USB_AFE_CTRL2 */
425#define SEN_VAL_MASK 0xf800
426#define SEN_VAL_NORMAL 0xa000
427#define SEL_RXIDLE 0x0100
428
hayeswang65b82d62017-06-15 14:44:03 +0800429/* USB_UPS_CFG */
430#define SAW_CNT_1MS_MASK 0x0fff
431
432/* USB_UPS_FLAGS */
433#define UPS_FLAGS_R_TUNE BIT(0)
434#define UPS_FLAGS_EN_10M_CKDIV BIT(1)
435#define UPS_FLAGS_250M_CKDIV BIT(2)
436#define UPS_FLAGS_EN_ALDPS BIT(3)
437#define UPS_FLAGS_CTAP_SHORT_DIS BIT(4)
438#define UPS_FLAGS_SPEED_MASK (0xf << 16)
439#define ups_flags_speed(x) ((x) << 16)
440#define UPS_FLAGS_EN_EEE BIT(20)
441#define UPS_FLAGS_EN_500M_EEE BIT(21)
442#define UPS_FLAGS_EN_EEE_CKDIV BIT(22)
443#define UPS_FLAGS_EEE_PLLOFF_GIGA BIT(24)
444#define UPS_FLAGS_EEE_CMOD_LV_EN BIT(25)
445#define UPS_FLAGS_EN_GREEN BIT(26)
446#define UPS_FLAGS_EN_FLOW_CTR BIT(27)
447
448enum spd_duplex {
449 NWAY_10M_HALF = 1,
450 NWAY_10M_FULL,
451 NWAY_100M_HALF,
452 NWAY_100M_FULL,
453 NWAY_1000M_FULL,
454 FORCE_10M_HALF,
455 FORCE_10M_FULL,
456 FORCE_100M_HALF,
457 FORCE_100M_FULL,
458};
459
hayeswangac718b62013-05-02 16:01:25 +0000460/* OCP_ALDPS_CONFIG */
461#define ENPWRSAVE 0x8000
462#define ENPDNPS 0x0200
463#define LINKENA 0x0100
464#define DIS_SDSAVE 0x0010
465
hayeswang43779f82014-01-02 11:25:10 +0800466/* OCP_PHY_STATUS */
467#define PHY_STAT_MASK 0x0007
hayeswangc564b872017-06-09 17:11:38 +0800468#define PHY_STAT_EXT_INIT 2
hayeswang43779f82014-01-02 11:25:10 +0800469#define PHY_STAT_LAN_ON 3
470#define PHY_STAT_PWRDN 5
471
hayeswang65b82d62017-06-15 14:44:03 +0800472/* OCP_NCTL_CFG */
473#define PGA_RETURN_EN BIT(1)
474
hayeswang43779f82014-01-02 11:25:10 +0800475/* OCP_POWER_CFG */
476#define EEE_CLKDIV_EN 0x8000
477#define EN_ALDPS 0x0004
478#define EN_10M_PLLOFF 0x0001
479
hayeswangac718b62013-05-02 16:01:25 +0000480/* OCP_EEE_CONFIG1 */
481#define RG_TXLPI_MSK_HFDUP 0x8000
482#define RG_MATCLR_EN 0x4000
483#define EEE_10_CAP 0x2000
484#define EEE_NWAY_EN 0x1000
485#define TX_QUIET_EN 0x0200
486#define RX_QUIET_EN 0x0100
hayeswangd24f6132014-09-25 20:54:01 +0800487#define sd_rise_time_mask 0x0070
hayeswang4c4a6b12014-09-25 20:54:00 +0800488#define sd_rise_time(x) (min(x, 7) << 4) /* bit 4 ~ 6 */
hayeswangac718b62013-05-02 16:01:25 +0000489#define RG_RXLPI_MSK_HFDUP 0x0008
490#define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
491
492/* OCP_EEE_CONFIG2 */
493#define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
494#define RG_DACQUIET_EN 0x0400
495#define RG_LDVQUIET_EN 0x0200
496#define RG_CKRSEL 0x0020
497#define RG_EEEPRG_EN 0x0010
498
499/* OCP_EEE_CONFIG3 */
hayeswangd24f6132014-09-25 20:54:01 +0800500#define fast_snr_mask 0xff80
hayeswang4c4a6b12014-09-25 20:54:00 +0800501#define fast_snr(x) (min(x, 0x1ff) << 7) /* bit 7 ~ 15 */
hayeswangac718b62013-05-02 16:01:25 +0000502#define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
503#define MSK_PH 0x0006 /* bit 0 ~ 3 */
504
505/* OCP_EEE_AR */
506/* bit[15:14] function */
507#define FUN_ADDR 0x0000
508#define FUN_DATA 0x4000
509/* bit[4:0] device addr */
hayeswangac718b62013-05-02 16:01:25 +0000510
hayeswang43779f82014-01-02 11:25:10 +0800511/* OCP_EEE_CFG */
512#define CTAP_SHORT_EN 0x0040
513#define EEE10_EN 0x0010
514
515/* OCP_DOWN_SPEED */
hayeswang65b82d62017-06-15 14:44:03 +0800516#define EN_EEE_CMODE BIT(14)
517#define EN_EEE_1000 BIT(13)
518#define EN_EEE_100 BIT(12)
519#define EN_10M_CLKDIV BIT(11)
hayeswang43779f82014-01-02 11:25:10 +0800520#define EN_10M_BGOFF 0x0080
521
hayeswang2dd49e02015-09-07 11:57:44 +0800522/* OCP_PHY_STATE */
523#define TXDIS_STATE 0x01
524#define ABD_STATE 0x02
525
hayeswang65b82d62017-06-15 14:44:03 +0800526/* OCP_PHY_PATCH_STAT */
527#define PATCH_READY BIT(6)
528
529/* OCP_PHY_PATCH_CMD */
530#define PATCH_REQUEST BIT(4)
531
hayeswang43779f82014-01-02 11:25:10 +0800532/* OCP_ADC_CFG */
533#define CKADSEL_L 0x0100
534#define ADC_EN 0x0080
535#define EN_EMI_L 0x0040
536
hayeswang65b82d62017-06-15 14:44:03 +0800537/* OCP_SYSCLK_CFG */
538#define clk_div_expo(x) (min(x, 5) << 8)
539
540/* SRAM_GREEN_CFG */
541#define GREEN_ETH_EN BIT(15)
542#define R_TUNE_EN BIT(11)
543
hayeswang43779f82014-01-02 11:25:10 +0800544/* SRAM_LPF_CFG */
545#define LPF_AUTO_TUNE 0x8000
546
547/* SRAM_10M_AMP1 */
548#define GDAC_IB_UPALL 0x0008
549
550/* SRAM_10M_AMP2 */
551#define AMP_DN 0x0200
552
553/* SRAM_IMPEDANCE */
554#define RX_DRIVING_MASK 0x6000
555
Mario Limonciello34ee32c2016-07-11 19:58:04 -0500556/* MAC PASSTHRU */
557#define AD_MASK 0xfee0
558#define EFUSE 0xcfdb
559#define PASS_THRU_MASK 0x1
560
hayeswangac718b62013-05-02 16:01:25 +0000561enum rtl_register_content {
hayeswang43779f82014-01-02 11:25:10 +0800562 _1000bps = 0x10,
hayeswangac718b62013-05-02 16:01:25 +0000563 _100bps = 0x08,
564 _10bps = 0x04,
565 LINK_STATUS = 0x02,
566 FULL_DUP = 0x01,
567};
568
hayeswang1764bcd2014-08-28 10:24:18 +0800569#define RTL8152_MAX_TX 4
hayeswangebc2ec482013-08-14 20:54:38 +0800570#define RTL8152_MAX_RX 10
hayeswang40a82912013-08-14 20:54:40 +0800571#define INTBUFSIZE 2
hayeswang8e1f51b2014-01-02 11:22:41 +0800572#define TX_ALIGN 4
573#define RX_ALIGN 8
hayeswang40a82912013-08-14 20:54:40 +0800574
575#define INTR_LINK 0x0004
hayeswangebc2ec482013-08-14 20:54:38 +0800576
hayeswangac718b62013-05-02 16:01:25 +0000577#define RTL8152_REQT_READ 0xc0
578#define RTL8152_REQT_WRITE 0x40
579#define RTL8152_REQ_GET_REGS 0x05
580#define RTL8152_REQ_SET_REGS 0x05
581
582#define BYTE_EN_DWORD 0xff
583#define BYTE_EN_WORD 0x33
584#define BYTE_EN_BYTE 0x11
585#define BYTE_EN_SIX_BYTES 0x3f
586#define BYTE_EN_START_MASK 0x0f
587#define BYTE_EN_END_MASK 0xf0
588
hayeswang69b4b7a2014-07-10 10:58:54 +0800589#define RTL8153_MAX_PACKET 9216 /* 9K */
hayeswangb65c0c92017-06-21 11:25:18 +0800590#define RTL8153_MAX_MTU (RTL8153_MAX_PACKET - VLAN_ETH_HLEN - \
591 ETH_FCS_LEN)
592#define RTL8152_RMS (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
hayeswang69b4b7a2014-07-10 10:58:54 +0800593#define RTL8153_RMS RTL8153_MAX_PACKET
hayeswangb8125402014-07-03 11:55:48 +0800594#define RTL8152_TX_TIMEOUT (5 * HZ)
hayeswangd823ab62015-01-12 12:06:23 +0800595#define RTL8152_NAPI_WEIGHT 64
hayeswangb65c0c92017-06-21 11:25:18 +0800596#define rx_reserved_size(x) ((x) + VLAN_ETH_HLEN + ETH_FCS_LEN + \
hayeswangb20cb602017-03-20 16:13:45 +0800597 sizeof(struct rx_desc) + RX_ALIGN)
hayeswangac718b62013-05-02 16:01:25 +0000598
599/* rtl8152 flags */
600enum rtl8152_flags {
601 RTL8152_UNPLUG = 0,
hayeswangac718b62013-05-02 16:01:25 +0000602 RTL8152_SET_RX_MODE,
hayeswang40a82912013-08-14 20:54:40 +0800603 WORK_ENABLE,
604 RTL8152_LINK_CHG,
hayeswang9a4be1b2014-02-18 21:49:07 +0800605 SELECTIVE_SUSPEND,
hayeswangaa66a5f2014-02-18 21:49:04 +0800606 PHY_RESET,
hayeswangd823ab62015-01-12 12:06:23 +0800607 SCHEDULE_NAPI,
hayeswang65b82d62017-06-15 14:44:03 +0800608 GREEN_ETHERNET,
hayeswangac718b62013-05-02 16:01:25 +0000609};
610
611/* Define these values to match your device */
612#define VENDOR_ID_REALTEK 0x0bda
René Rebed5b07cc2017-03-28 07:56:51 +0200613#define VENDOR_ID_MICROSOFT 0x045e
hayeswang43779f82014-01-02 11:25:10 +0800614#define VENDOR_ID_SAMSUNG 0x04e8
Christian Hesse347eec32015-03-31 14:10:07 +0200615#define VENDOR_ID_LENOVO 0x17ef
Grant Grundler90841042017-09-28 11:35:00 -0700616#define VENDOR_ID_LINKSYS 0x13b1
Zheng Liud065c3c2015-07-07 13:54:12 -0700617#define VENDOR_ID_NVIDIA 0x0955
hayeswangac718b62013-05-02 16:01:25 +0000618
619#define MCU_TYPE_PLA 0x0100
620#define MCU_TYPE_USB 0x0000
621
hayeswang4f1d4d52014-03-11 16:24:19 +0800622struct tally_counter {
623 __le64 tx_packets;
624 __le64 rx_packets;
625 __le64 tx_errors;
626 __le32 rx_errors;
627 __le16 rx_missed;
628 __le16 align_errors;
629 __le32 tx_one_collision;
630 __le32 tx_multi_collision;
631 __le64 rx_unicast;
632 __le64 rx_broadcast;
633 __le32 rx_multicast;
634 __le16 tx_aborted;
hayeswangf37119c2014-10-28 14:05:51 +0800635 __le16 tx_underrun;
hayeswang4f1d4d52014-03-11 16:24:19 +0800636};
637
hayeswangac718b62013-05-02 16:01:25 +0000638struct rx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800639 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000640#define RX_LEN_MASK 0x7fff
hayeswang565cab02014-03-07 11:04:38 +0800641
hayeswang500b6d72013-11-20 17:30:57 +0800642 __le32 opts2;
hayeswangf5aaaa62015-02-06 11:30:51 +0800643#define RD_UDP_CS BIT(23)
644#define RD_TCP_CS BIT(22)
645#define RD_IPV6_CS BIT(20)
646#define RD_IPV4_CS BIT(19)
hayeswang565cab02014-03-07 11:04:38 +0800647
hayeswang500b6d72013-11-20 17:30:57 +0800648 __le32 opts3;
hayeswangf5aaaa62015-02-06 11:30:51 +0800649#define IPF BIT(23) /* IP checksum fail */
650#define UDPF BIT(22) /* UDP checksum fail */
651#define TCPF BIT(21) /* TCP checksum fail */
652#define RX_VLAN_TAG BIT(16)
hayeswang565cab02014-03-07 11:04:38 +0800653
hayeswang500b6d72013-11-20 17:30:57 +0800654 __le32 opts4;
655 __le32 opts5;
656 __le32 opts6;
hayeswangac718b62013-05-02 16:01:25 +0000657};
658
659struct tx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800660 __le32 opts1;
hayeswangf5aaaa62015-02-06 11:30:51 +0800661#define TX_FS BIT(31) /* First segment of a packet */
662#define TX_LS BIT(30) /* Final segment of a packet */
663#define GTSENDV4 BIT(28)
664#define GTSENDV6 BIT(27)
hayeswang60c89072014-03-07 11:04:39 +0800665#define GTTCPHO_SHIFT 18
hayeswang6128d1bb2014-03-07 11:04:40 +0800666#define GTTCPHO_MAX 0x7fU
hayeswang60c89072014-03-07 11:04:39 +0800667#define TX_LEN_MAX 0x3ffffU
hayeswang5bd23882013-08-14 20:54:39 +0800668
hayeswang500b6d72013-11-20 17:30:57 +0800669 __le32 opts2;
hayeswangf5aaaa62015-02-06 11:30:51 +0800670#define UDP_CS BIT(31) /* Calculate UDP/IP checksum */
671#define TCP_CS BIT(30) /* Calculate TCP/IP checksum */
672#define IPV4_CS BIT(29) /* Calculate IPv4 checksum */
673#define IPV6_CS BIT(28) /* Calculate IPv6 checksum */
hayeswang60c89072014-03-07 11:04:39 +0800674#define MSS_SHIFT 17
675#define MSS_MAX 0x7ffU
676#define TCPHO_SHIFT 17
hayeswang6128d1bb2014-03-07 11:04:40 +0800677#define TCPHO_MAX 0x7ffU
hayeswangf5aaaa62015-02-06 11:30:51 +0800678#define TX_VLAN_TAG BIT(16)
hayeswangac718b62013-05-02 16:01:25 +0000679};
680
hayeswangdff4e8a2013-08-16 16:09:33 +0800681struct r8152;
682
hayeswangebc2ec482013-08-14 20:54:38 +0800683struct rx_agg {
684 struct list_head list;
685 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800686 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800687 void *buffer;
688 void *head;
689};
690
691struct tx_agg {
692 struct list_head list;
693 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800694 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800695 void *buffer;
696 void *head;
697 u32 skb_num;
698 u32 skb_len;
699};
700
hayeswangac718b62013-05-02 16:01:25 +0000701struct r8152 {
702 unsigned long flags;
703 struct usb_device *udev;
hayeswangd823ab62015-01-12 12:06:23 +0800704 struct napi_struct napi;
hayeswang40a82912013-08-14 20:54:40 +0800705 struct usb_interface *intf;
hayeswangac718b62013-05-02 16:01:25 +0000706 struct net_device *netdev;
hayeswang40a82912013-08-14 20:54:40 +0800707 struct urb *intr_urb;
hayeswangebc2ec482013-08-14 20:54:38 +0800708 struct tx_agg tx_info[RTL8152_MAX_TX];
709 struct rx_agg rx_info[RTL8152_MAX_RX];
710 struct list_head rx_done, tx_free;
hayeswangd823ab62015-01-12 12:06:23 +0800711 struct sk_buff_head tx_queue, rx_queue;
hayeswangebc2ec482013-08-14 20:54:38 +0800712 spinlock_t rx_lock, tx_lock;
hayeswanga028a9e2016-06-13 17:49:36 +0800713 struct delayed_work schedule, hw_phy_work;
hayeswangac718b62013-05-02 16:01:25 +0000714 struct mii_if_info mii;
hayeswangb5403272014-10-09 18:00:26 +0800715 struct mutex control; /* use for hw setting */
hayeswang5ee3c602016-01-07 17:12:17 +0800716#ifdef CONFIG_PM_SLEEP
717 struct notifier_block pm_notifier;
718#endif
hayeswangc81229c2014-01-02 11:22:42 +0800719
720 struct rtl_ops {
721 void (*init)(struct r8152 *);
722 int (*enable)(struct r8152 *);
723 void (*disable)(struct r8152 *);
hayeswang7e9da482014-02-18 21:49:05 +0800724 void (*up)(struct r8152 *);
hayeswangc81229c2014-01-02 11:22:42 +0800725 void (*down)(struct r8152 *);
726 void (*unload)(struct r8152 *);
hayeswangdf35d282014-09-25 20:54:02 +0800727 int (*eee_get)(struct r8152 *, struct ethtool_eee *);
728 int (*eee_set)(struct r8152 *, struct ethtool_eee *);
hayeswang2dd49e02015-09-07 11:57:44 +0800729 bool (*in_nway)(struct r8152 *);
hayeswanga028a9e2016-06-13 17:49:36 +0800730 void (*hw_phy_cfg)(struct r8152 *);
hayeswang2609af12016-07-05 16:11:46 +0800731 void (*autosuspend_en)(struct r8152 *tp, bool enable);
hayeswangc81229c2014-01-02 11:22:42 +0800732 } rtl_ops;
733
hayeswang40a82912013-08-14 20:54:40 +0800734 int intr_interval;
hayeswang21ff2e82014-02-18 21:49:06 +0800735 u32 saved_wolopts;
hayeswangac718b62013-05-02 16:01:25 +0000736 u32 msg_enable;
hayeswangdd1b1192013-11-20 17:30:56 +0800737 u32 tx_qlen;
hayeswang464ec102015-02-12 14:33:46 +0800738 u32 coalesce;
hayeswangac718b62013-05-02 16:01:25 +0000739 u16 ocp_base;
hayeswangaa7e26b2016-06-13 17:49:38 +0800740 u16 speed;
hayeswang40a82912013-08-14 20:54:40 +0800741 u8 *intr_buff;
hayeswangac718b62013-05-02 16:01:25 +0000742 u8 version;
hayeswangaa7e26b2016-06-13 17:49:38 +0800743 u8 duplex;
744 u8 autoneg;
hayeswangac718b62013-05-02 16:01:25 +0000745};
746
747enum rtl_version {
748 RTL_VER_UNKNOWN = 0,
749 RTL_VER_01,
hayeswang43779f82014-01-02 11:25:10 +0800750 RTL_VER_02,
751 RTL_VER_03,
752 RTL_VER_04,
753 RTL_VER_05,
hayeswangfb02eb42015-07-22 15:27:41 +0800754 RTL_VER_06,
hayeswangc27b32c2017-06-15 14:44:02 +0800755 RTL_VER_07,
hayeswang65b82d62017-06-15 14:44:03 +0800756 RTL_VER_08,
757 RTL_VER_09,
hayeswang43779f82014-01-02 11:25:10 +0800758 RTL_VER_MAX
hayeswangac718b62013-05-02 16:01:25 +0000759};
760
hayeswang60c89072014-03-07 11:04:39 +0800761enum tx_csum_stat {
762 TX_CSUM_SUCCESS = 0,
763 TX_CSUM_TSO,
764 TX_CSUM_NONE
765};
766
hayeswangac718b62013-05-02 16:01:25 +0000767/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
768 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
769 */
770static const int multicast_filter_limit = 32;
hayeswang52aec122014-09-02 10:27:52 +0800771static unsigned int agg_buf_sz = 16384;
hayeswangac718b62013-05-02 16:01:25 +0000772
hayeswang52aec122014-09-02 10:27:52 +0800773#define RTL_LIMITED_TSO_SIZE (agg_buf_sz - sizeof(struct tx_desc) - \
hayeswangb65c0c92017-06-21 11:25:18 +0800774 VLAN_ETH_HLEN - ETH_FCS_LEN)
hayeswang60c89072014-03-07 11:04:39 +0800775
hayeswangac718b62013-05-02 16:01:25 +0000776static
777int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
778{
hayeswang31787f52013-07-31 17:21:25 +0800779 int ret;
780 void *tmp;
781
782 tmp = kmalloc(size, GFP_KERNEL);
783 if (!tmp)
784 return -ENOMEM;
785
786 ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800787 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
788 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800789
790 memcpy(data, tmp, size);
791 kfree(tmp);
792
793 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000794}
795
796static
797int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
798{
hayeswang31787f52013-07-31 17:21:25 +0800799 int ret;
800 void *tmp;
801
Benoit Tainec4438f02014-05-26 17:21:23 +0200802 tmp = kmemdup(data, size, GFP_KERNEL);
hayeswang31787f52013-07-31 17:21:25 +0800803 if (!tmp)
804 return -ENOMEM;
805
hayeswang31787f52013-07-31 17:21:25 +0800806 ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800807 RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
808 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800809
810 kfree(tmp);
hayeswangdb8515e2014-03-06 15:07:16 +0800811
hayeswang31787f52013-07-31 17:21:25 +0800812 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000813}
814
815static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
hayeswangb209af92014-08-25 15:53:00 +0800816 void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000817{
hayeswang45f4a192014-01-06 17:08:41 +0800818 u16 limit = 64;
819 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +0000820
821 if (test_bit(RTL8152_UNPLUG, &tp->flags))
822 return -ENODEV;
823
824 /* both size and indix must be 4 bytes align */
825 if ((size & 3) || !size || (index & 3) || !data)
826 return -EPERM;
827
828 if ((u32)index + (u32)size > 0xffff)
829 return -EPERM;
830
831 while (size) {
832 if (size > limit) {
833 ret = get_registers(tp, index, type, limit, data);
834 if (ret < 0)
835 break;
836
837 index += limit;
838 data += limit;
839 size -= limit;
840 } else {
841 ret = get_registers(tp, index, type, size, data);
842 if (ret < 0)
843 break;
844
845 index += size;
846 data += size;
847 size = 0;
848 break;
849 }
850 }
851
hayeswang67610492014-10-30 11:46:40 +0800852 if (ret == -ENODEV)
853 set_bit(RTL8152_UNPLUG, &tp->flags);
854
hayeswangac718b62013-05-02 16:01:25 +0000855 return ret;
856}
857
858static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
hayeswangb209af92014-08-25 15:53:00 +0800859 u16 size, void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000860{
hayeswang45f4a192014-01-06 17:08:41 +0800861 int ret;
862 u16 byteen_start, byteen_end, byen;
863 u16 limit = 512;
hayeswangac718b62013-05-02 16:01:25 +0000864
865 if (test_bit(RTL8152_UNPLUG, &tp->flags))
866 return -ENODEV;
867
868 /* both size and indix must be 4 bytes align */
869 if ((size & 3) || !size || (index & 3) || !data)
870 return -EPERM;
871
872 if ((u32)index + (u32)size > 0xffff)
873 return -EPERM;
874
875 byteen_start = byteen & BYTE_EN_START_MASK;
876 byteen_end = byteen & BYTE_EN_END_MASK;
877
878 byen = byteen_start | (byteen_start << 4);
879 ret = set_registers(tp, index, type | byen, 4, data);
880 if (ret < 0)
881 goto error1;
882
883 index += 4;
884 data += 4;
885 size -= 4;
886
887 if (size) {
888 size -= 4;
889
890 while (size) {
891 if (size > limit) {
892 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800893 type | BYTE_EN_DWORD,
894 limit, data);
hayeswangac718b62013-05-02 16:01:25 +0000895 if (ret < 0)
896 goto error1;
897
898 index += limit;
899 data += limit;
900 size -= limit;
901 } else {
902 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800903 type | BYTE_EN_DWORD,
904 size, data);
hayeswangac718b62013-05-02 16:01:25 +0000905 if (ret < 0)
906 goto error1;
907
908 index += size;
909 data += size;
910 size = 0;
911 break;
912 }
913 }
914
915 byen = byteen_end | (byteen_end >> 4);
916 ret = set_registers(tp, index, type | byen, 4, data);
917 if (ret < 0)
918 goto error1;
919 }
920
921error1:
hayeswang67610492014-10-30 11:46:40 +0800922 if (ret == -ENODEV)
923 set_bit(RTL8152_UNPLUG, &tp->flags);
924
hayeswangac718b62013-05-02 16:01:25 +0000925 return ret;
926}
927
928static inline
929int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
930{
931 return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
932}
933
934static inline
935int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
936{
937 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
938}
939
940static inline
hayeswangac718b62013-05-02 16:01:25 +0000941int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
942{
943 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
944}
945
946static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
947{
hayeswangc8826de2013-07-31 17:21:26 +0800948 __le32 data;
hayeswangac718b62013-05-02 16:01:25 +0000949
hayeswangc8826de2013-07-31 17:21:26 +0800950 generic_ocp_read(tp, index, sizeof(data), &data, type);
hayeswangac718b62013-05-02 16:01:25 +0000951
952 return __le32_to_cpu(data);
953}
954
955static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
956{
hayeswangc8826de2013-07-31 17:21:26 +0800957 __le32 tmp = __cpu_to_le32(data);
958
959 generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000960}
961
962static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
963{
964 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800965 __le32 tmp;
hayeswangd8fbd272017-06-15 14:44:04 +0800966 u16 byen = BYTE_EN_WORD;
hayeswangac718b62013-05-02 16:01:25 +0000967 u8 shift = index & 2;
968
969 index &= ~3;
hayeswangd8fbd272017-06-15 14:44:04 +0800970 byen <<= shift;
hayeswangac718b62013-05-02 16:01:25 +0000971
hayeswangd8fbd272017-06-15 14:44:04 +0800972 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type | byen);
hayeswangac718b62013-05-02 16:01:25 +0000973
hayeswangc8826de2013-07-31 17:21:26 +0800974 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000975 data >>= (shift * 8);
976 data &= 0xffff;
977
978 return (u16)data;
979}
980
981static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
982{
hayeswangc8826de2013-07-31 17:21:26 +0800983 u32 mask = 0xffff;
984 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000985 u16 byen = BYTE_EN_WORD;
986 u8 shift = index & 2;
987
988 data &= mask;
989
990 if (index & 2) {
991 byen <<= shift;
992 mask <<= (shift * 8);
993 data <<= (shift * 8);
994 index &= ~3;
995 }
996
hayeswangc8826de2013-07-31 17:21:26 +0800997 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +0000998
hayeswangc8826de2013-07-31 17:21:26 +0800999 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001000}
1001
1002static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
1003{
1004 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +08001005 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +00001006 u8 shift = index & 3;
1007
1008 index &= ~3;
1009
hayeswangc8826de2013-07-31 17:21:26 +08001010 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001011
hayeswangc8826de2013-07-31 17:21:26 +08001012 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +00001013 data >>= (shift * 8);
1014 data &= 0xff;
1015
1016 return (u8)data;
1017}
1018
1019static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
1020{
hayeswangc8826de2013-07-31 17:21:26 +08001021 u32 mask = 0xff;
1022 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +00001023 u16 byen = BYTE_EN_BYTE;
1024 u8 shift = index & 3;
1025
1026 data &= mask;
1027
1028 if (index & 3) {
1029 byen <<= shift;
1030 mask <<= (shift * 8);
1031 data <<= (shift * 8);
1032 index &= ~3;
1033 }
1034
hayeswangc8826de2013-07-31 17:21:26 +08001035 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +00001036
hayeswangc8826de2013-07-31 17:21:26 +08001037 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001038}
1039
hayeswangac244d32014-01-02 11:22:40 +08001040static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
1041{
1042 u16 ocp_base, ocp_index;
1043
1044 ocp_base = addr & 0xf000;
1045 if (ocp_base != tp->ocp_base) {
1046 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1047 tp->ocp_base = ocp_base;
1048 }
1049
1050 ocp_index = (addr & 0x0fff) | 0xb000;
1051 return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
1052}
1053
hayeswange3fe0b12014-01-02 11:22:39 +08001054static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
1055{
1056 u16 ocp_base, ocp_index;
1057
1058 ocp_base = addr & 0xf000;
1059 if (ocp_base != tp->ocp_base) {
1060 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1061 tp->ocp_base = ocp_base;
1062 }
1063
1064 ocp_index = (addr & 0x0fff) | 0xb000;
1065 ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
1066}
1067
hayeswangac244d32014-01-02 11:22:40 +08001068static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
hayeswangac718b62013-05-02 16:01:25 +00001069{
hayeswangac244d32014-01-02 11:22:40 +08001070 ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
hayeswangac718b62013-05-02 16:01:25 +00001071}
1072
hayeswangac244d32014-01-02 11:22:40 +08001073static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
hayeswangac718b62013-05-02 16:01:25 +00001074{
hayeswangac244d32014-01-02 11:22:40 +08001075 return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
hayeswangac718b62013-05-02 16:01:25 +00001076}
1077
hayeswang43779f82014-01-02 11:25:10 +08001078static void sram_write(struct r8152 *tp, u16 addr, u16 data)
1079{
1080 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1081 ocp_reg_write(tp, OCP_SRAM_DATA, data);
1082}
1083
hayeswang65b82d62017-06-15 14:44:03 +08001084static u16 sram_read(struct r8152 *tp, u16 addr)
1085{
1086 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1087 return ocp_reg_read(tp, OCP_SRAM_DATA);
1088}
1089
hayeswangac718b62013-05-02 16:01:25 +00001090static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
1091{
1092 struct r8152 *tp = netdev_priv(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001093 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001094
hayeswang68714382014-04-11 17:54:31 +08001095 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1096 return -ENODEV;
1097
hayeswangac718b62013-05-02 16:01:25 +00001098 if (phy_id != R8152_PHY_ID)
1099 return -EINVAL;
1100
hayeswang9a4be1b2014-02-18 21:49:07 +08001101 ret = r8152_mdio_read(tp, reg);
1102
hayeswang9a4be1b2014-02-18 21:49:07 +08001103 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001104}
1105
1106static
1107void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
1108{
1109 struct r8152 *tp = netdev_priv(netdev);
1110
hayeswang68714382014-04-11 17:54:31 +08001111 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1112 return;
1113
hayeswangac718b62013-05-02 16:01:25 +00001114 if (phy_id != R8152_PHY_ID)
1115 return;
1116
1117 r8152_mdio_write(tp, reg, val);
1118}
1119
hayeswangb209af92014-08-25 15:53:00 +08001120static int
1121r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001122
hayeswang8ba789a2014-09-04 16:15:41 +08001123static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
1124{
1125 struct r8152 *tp = netdev_priv(netdev);
1126 struct sockaddr *addr = p;
hayeswangea6a7112014-10-02 17:03:12 +08001127 int ret = -EADDRNOTAVAIL;
hayeswang8ba789a2014-09-04 16:15:41 +08001128
1129 if (!is_valid_ether_addr(addr->sa_data))
hayeswangea6a7112014-10-02 17:03:12 +08001130 goto out1;
1131
1132 ret = usb_autopm_get_interface(tp->intf);
1133 if (ret < 0)
1134 goto out1;
hayeswang8ba789a2014-09-04 16:15:41 +08001135
hayeswangb5403272014-10-09 18:00:26 +08001136 mutex_lock(&tp->control);
1137
hayeswang8ba789a2014-09-04 16:15:41 +08001138 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1139
1140 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
1141 pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
1142 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
1143
hayeswangb5403272014-10-09 18:00:26 +08001144 mutex_unlock(&tp->control);
1145
hayeswangea6a7112014-10-02 17:03:12 +08001146 usb_autopm_put_interface(tp->intf);
1147out1:
1148 return ret;
hayeswang8ba789a2014-09-04 16:15:41 +08001149}
1150
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001151/* Devices containing RTL8153-AD can support a persistent
1152 * host system provided MAC address.
1153 * Examples of this are Dell TB15 and Dell WD15 docks
1154 */
1155static int vendor_mac_passthru_addr_read(struct r8152 *tp, struct sockaddr *sa)
1156{
1157 acpi_status status;
1158 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1159 union acpi_object *obj;
1160 int ret = -EINVAL;
1161 u32 ocp_data;
1162 unsigned char buf[6];
1163
1164 /* test for -AD variant of RTL8153 */
1165 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
1166 if ((ocp_data & AD_MASK) != 0x1000)
1167 return -ENODEV;
1168
1169 /* test for MAC address pass-through bit */
1170 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, EFUSE);
1171 if ((ocp_data & PASS_THRU_MASK) != 1)
1172 return -ENODEV;
1173
1174 /* returns _AUXMAC_#AABBCCDDEEFF# */
1175 status = acpi_evaluate_object(NULL, "\\_SB.AMAC", NULL, &buffer);
1176 obj = (union acpi_object *)buffer.pointer;
1177 if (!ACPI_SUCCESS(status))
1178 return -ENODEV;
1179 if (obj->type != ACPI_TYPE_BUFFER || obj->string.length != 0x17) {
1180 netif_warn(tp, probe, tp->netdev,
hayeswang53700f02016-09-01 17:01:42 +08001181 "Invalid buffer for pass-thru MAC addr: (%d, %d)\n",
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001182 obj->type, obj->string.length);
1183 goto amacout;
1184 }
1185 if (strncmp(obj->string.pointer, "_AUXMAC_#", 9) != 0 ||
1186 strncmp(obj->string.pointer + 0x15, "#", 1) != 0) {
1187 netif_warn(tp, probe, tp->netdev,
1188 "Invalid header when reading pass-thru MAC addr\n");
1189 goto amacout;
1190 }
1191 ret = hex2bin(buf, obj->string.pointer + 9, 6);
1192 if (!(ret == 0 && is_valid_ether_addr(buf))) {
1193 netif_warn(tp, probe, tp->netdev,
hayeswang53700f02016-09-01 17:01:42 +08001194 "Invalid MAC for pass-thru MAC addr: %d, %pM\n",
1195 ret, buf);
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001196 ret = -EINVAL;
1197 goto amacout;
1198 }
1199 memcpy(sa->sa_data, buf, 6);
1200 ether_addr_copy(tp->netdev->dev_addr, sa->sa_data);
1201 netif_info(tp, probe, tp->netdev,
1202 "Using pass-thru MAC addr %pM\n", sa->sa_data);
1203
1204amacout:
1205 kfree(obj);
1206 return ret;
1207}
1208
hayeswang179bb6d2014-09-04 16:15:42 +08001209static int set_ethernet_addr(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00001210{
1211 struct net_device *dev = tp->netdev;
hayeswang179bb6d2014-09-04 16:15:42 +08001212 struct sockaddr sa;
hayeswang8a91c822014-02-18 21:49:01 +08001213 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001214
hayeswang53700f02016-09-01 17:01:42 +08001215 if (tp->version == RTL_VER_01) {
hayeswang179bb6d2014-09-04 16:15:42 +08001216 ret = pla_ocp_read(tp, PLA_IDR, 8, sa.sa_data);
hayeswang53700f02016-09-01 17:01:42 +08001217 } else {
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001218 /* if this is not an RTL8153-AD, no eFuse mac pass thru set,
1219 * or system doesn't provide valid _SB.AMAC this will be
1220 * be expected to non-zero
1221 */
1222 ret = vendor_mac_passthru_addr_read(tp, &sa);
1223 if (ret < 0)
1224 ret = pla_ocp_read(tp, PLA_BACKUP, 8, sa.sa_data);
1225 }
hayeswang8a91c822014-02-18 21:49:01 +08001226
1227 if (ret < 0) {
hayeswang179bb6d2014-09-04 16:15:42 +08001228 netif_err(tp, probe, dev, "Get ether addr fail\n");
1229 } else if (!is_valid_ether_addr(sa.sa_data)) {
1230 netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1231 sa.sa_data);
1232 eth_hw_addr_random(dev);
1233 ether_addr_copy(sa.sa_data, dev->dev_addr);
1234 ret = rtl8152_set_mac_address(dev, &sa);
1235 netif_info(tp, probe, dev, "Random ether addr %pM\n",
1236 sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001237 } else {
hayeswang179bb6d2014-09-04 16:15:42 +08001238 if (tp->version == RTL_VER_01)
1239 ether_addr_copy(dev->dev_addr, sa.sa_data);
1240 else
1241 ret = rtl8152_set_mac_address(dev, &sa);
hayeswangac718b62013-05-02 16:01:25 +00001242 }
hayeswang179bb6d2014-09-04 16:15:42 +08001243
1244 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001245}
1246
hayeswangac718b62013-05-02 16:01:25 +00001247static void read_bulk_callback(struct urb *urb)
1248{
hayeswangac718b62013-05-02 16:01:25 +00001249 struct net_device *netdev;
hayeswangac718b62013-05-02 16:01:25 +00001250 int status = urb->status;
hayeswangebc2ec482013-08-14 20:54:38 +08001251 struct rx_agg *agg;
1252 struct r8152 *tp;
hayeswangac718b62013-05-02 16:01:25 +00001253
hayeswangebc2ec482013-08-14 20:54:38 +08001254 agg = urb->context;
1255 if (!agg)
1256 return;
1257
1258 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001259 if (!tp)
1260 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001261
hayeswangac718b62013-05-02 16:01:25 +00001262 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1263 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001264
1265 if (!test_bit(WORK_ENABLE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00001266 return;
1267
hayeswangebc2ec482013-08-14 20:54:38 +08001268 netdev = tp->netdev;
hayeswang7559fb2f2013-08-16 16:09:38 +08001269
1270 /* When link down, the driver would cancel all bulks. */
1271 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08001272 if (!netif_carrier_ok(netdev))
1273 return;
1274
hayeswang9a4be1b2014-02-18 21:49:07 +08001275 usb_mark_last_busy(tp->udev);
1276
hayeswangac718b62013-05-02 16:01:25 +00001277 switch (status) {
1278 case 0:
hayeswangebc2ec482013-08-14 20:54:38 +08001279 if (urb->actual_length < ETH_ZLEN)
1280 break;
1281
hayeswang2685d412014-03-07 11:04:34 +08001282 spin_lock(&tp->rx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001283 list_add_tail(&agg->list, &tp->rx_done);
hayeswang2685d412014-03-07 11:04:34 +08001284 spin_unlock(&tp->rx_lock);
hayeswangd823ab62015-01-12 12:06:23 +08001285 napi_schedule(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08001286 return;
hayeswangac718b62013-05-02 16:01:25 +00001287 case -ESHUTDOWN:
1288 set_bit(RTL8152_UNPLUG, &tp->flags);
1289 netif_device_detach(tp->netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08001290 return;
hayeswangac718b62013-05-02 16:01:25 +00001291 case -ENOENT:
1292 return; /* the urb is in unlink state */
1293 case -ETIME:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001294 if (net_ratelimit())
1295 netdev_warn(netdev, "maybe reset is needed?\n");
hayeswangebc2ec482013-08-14 20:54:38 +08001296 break;
hayeswangac718b62013-05-02 16:01:25 +00001297 default:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001298 if (net_ratelimit())
1299 netdev_warn(netdev, "Rx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001300 break;
hayeswangac718b62013-05-02 16:01:25 +00001301 }
1302
hayeswanga0fccd42014-11-20 10:29:05 +08001303 r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangac718b62013-05-02 16:01:25 +00001304}
1305
1306static void write_bulk_callback(struct urb *urb)
1307{
hayeswangebc2ec482013-08-14 20:54:38 +08001308 struct net_device_stats *stats;
hayeswangd104eaf2014-03-06 15:07:17 +08001309 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08001310 struct tx_agg *agg;
hayeswangac718b62013-05-02 16:01:25 +00001311 struct r8152 *tp;
1312 int status = urb->status;
1313
hayeswangebc2ec482013-08-14 20:54:38 +08001314 agg = urb->context;
1315 if (!agg)
1316 return;
1317
1318 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001319 if (!tp)
1320 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001321
hayeswangd104eaf2014-03-06 15:07:17 +08001322 netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001323 stats = &netdev->stats;
hayeswangebc2ec482013-08-14 20:54:38 +08001324 if (status) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08001325 if (net_ratelimit())
hayeswangd104eaf2014-03-06 15:07:17 +08001326 netdev_warn(netdev, "Tx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001327 stats->tx_errors += agg->skb_num;
1328 } else {
1329 stats->tx_packets += agg->skb_num;
1330 stats->tx_bytes += agg->skb_len;
1331 }
1332
hayeswang2685d412014-03-07 11:04:34 +08001333 spin_lock(&tp->tx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001334 list_add_tail(&agg->list, &tp->tx_free);
hayeswang2685d412014-03-07 11:04:34 +08001335 spin_unlock(&tp->tx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001336
hayeswang9a4be1b2014-02-18 21:49:07 +08001337 usb_autopm_put_interface_async(tp->intf);
1338
hayeswangd104eaf2014-03-06 15:07:17 +08001339 if (!netif_carrier_ok(netdev))
hayeswangac718b62013-05-02 16:01:25 +00001340 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001341
1342 if (!test_bit(WORK_ENABLE, &tp->flags))
1343 return;
1344
1345 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1346 return;
1347
1348 if (!skb_queue_empty(&tp->tx_queue))
hayeswangd823ab62015-01-12 12:06:23 +08001349 napi_schedule(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08001350}
1351
hayeswang40a82912013-08-14 20:54:40 +08001352static void intr_callback(struct urb *urb)
1353{
1354 struct r8152 *tp;
hayeswang500b6d72013-11-20 17:30:57 +08001355 __le16 *d;
hayeswang40a82912013-08-14 20:54:40 +08001356 int status = urb->status;
1357 int res;
1358
1359 tp = urb->context;
1360 if (!tp)
1361 return;
1362
1363 if (!test_bit(WORK_ENABLE, &tp->flags))
1364 return;
1365
1366 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1367 return;
1368
1369 switch (status) {
1370 case 0: /* success */
1371 break;
1372 case -ECONNRESET: /* unlink */
1373 case -ESHUTDOWN:
1374 netif_device_detach(tp->netdev);
1375 case -ENOENT:
hayeswangd59c8762014-10-31 13:35:57 +08001376 case -EPROTO:
1377 netif_info(tp, intr, tp->netdev,
1378 "Stop submitting intr, status %d\n", status);
hayeswang40a82912013-08-14 20:54:40 +08001379 return;
1380 case -EOVERFLOW:
1381 netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1382 goto resubmit;
1383 /* -EPIPE: should clear the halt */
1384 default:
1385 netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1386 goto resubmit;
1387 }
1388
1389 d = urb->transfer_buffer;
1390 if (INTR_LINK & __le16_to_cpu(d[0])) {
hayeswang51d979f2015-02-06 11:30:47 +08001391 if (!netif_carrier_ok(tp->netdev)) {
hayeswang40a82912013-08-14 20:54:40 +08001392 set_bit(RTL8152_LINK_CHG, &tp->flags);
1393 schedule_delayed_work(&tp->schedule, 0);
1394 }
1395 } else {
hayeswang51d979f2015-02-06 11:30:47 +08001396 if (netif_carrier_ok(tp->netdev)) {
hayeswang2f25abe2017-03-23 19:14:19 +08001397 netif_stop_queue(tp->netdev);
hayeswang40a82912013-08-14 20:54:40 +08001398 set_bit(RTL8152_LINK_CHG, &tp->flags);
1399 schedule_delayed_work(&tp->schedule, 0);
1400 }
1401 }
1402
1403resubmit:
1404 res = usb_submit_urb(urb, GFP_ATOMIC);
hayeswang67610492014-10-30 11:46:40 +08001405 if (res == -ENODEV) {
1406 set_bit(RTL8152_UNPLUG, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08001407 netif_device_detach(tp->netdev);
hayeswang67610492014-10-30 11:46:40 +08001408 } else if (res) {
hayeswang40a82912013-08-14 20:54:40 +08001409 netif_err(tp, intr, tp->netdev,
Hayes Wang4a8deae2014-01-07 11:18:22 +08001410 "can't resubmit intr, status %d\n", res);
hayeswang67610492014-10-30 11:46:40 +08001411 }
hayeswang40a82912013-08-14 20:54:40 +08001412}
1413
hayeswangebc2ec482013-08-14 20:54:38 +08001414static inline void *rx_agg_align(void *data)
1415{
hayeswang8e1f51b2014-01-02 11:22:41 +08001416 return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001417}
1418
1419static inline void *tx_agg_align(void *data)
1420{
hayeswang8e1f51b2014-01-02 11:22:41 +08001421 return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001422}
1423
1424static void free_all_mem(struct r8152 *tp)
1425{
1426 int i;
1427
1428 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001429 usb_free_urb(tp->rx_info[i].urb);
1430 tp->rx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001431
hayeswang9629e3c2014-01-15 10:42:15 +08001432 kfree(tp->rx_info[i].buffer);
1433 tp->rx_info[i].buffer = NULL;
1434 tp->rx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001435 }
1436
1437 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001438 usb_free_urb(tp->tx_info[i].urb);
1439 tp->tx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001440
hayeswang9629e3c2014-01-15 10:42:15 +08001441 kfree(tp->tx_info[i].buffer);
1442 tp->tx_info[i].buffer = NULL;
1443 tp->tx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001444 }
hayeswang40a82912013-08-14 20:54:40 +08001445
hayeswang9629e3c2014-01-15 10:42:15 +08001446 usb_free_urb(tp->intr_urb);
1447 tp->intr_urb = NULL;
hayeswang40a82912013-08-14 20:54:40 +08001448
hayeswang9629e3c2014-01-15 10:42:15 +08001449 kfree(tp->intr_buff);
1450 tp->intr_buff = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001451}
1452
1453static int alloc_all_mem(struct r8152 *tp)
1454{
1455 struct net_device *netdev = tp->netdev;
hayeswang40a82912013-08-14 20:54:40 +08001456 struct usb_interface *intf = tp->intf;
1457 struct usb_host_interface *alt = intf->cur_altsetting;
1458 struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
hayeswangebc2ec482013-08-14 20:54:38 +08001459 struct urb *urb;
1460 int node, i;
1461 u8 *buf;
1462
1463 node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1464
1465 spin_lock_init(&tp->rx_lock);
1466 spin_lock_init(&tp->tx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001467 INIT_LIST_HEAD(&tp->tx_free);
hayeswang98d068a2017-03-14 14:15:20 +08001468 INIT_LIST_HEAD(&tp->rx_done);
hayeswangebc2ec482013-08-14 20:54:38 +08001469 skb_queue_head_init(&tp->tx_queue);
hayeswangd823ab62015-01-12 12:06:23 +08001470 skb_queue_head_init(&tp->rx_queue);
hayeswangebc2ec482013-08-14 20:54:38 +08001471
1472 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001473 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001474 if (!buf)
1475 goto err1;
1476
1477 if (buf != rx_agg_align(buf)) {
1478 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001479 buf = kmalloc_node(agg_buf_sz + RX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001480 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001481 if (!buf)
1482 goto err1;
1483 }
1484
1485 urb = usb_alloc_urb(0, GFP_KERNEL);
1486 if (!urb) {
1487 kfree(buf);
1488 goto err1;
1489 }
1490
1491 INIT_LIST_HEAD(&tp->rx_info[i].list);
1492 tp->rx_info[i].context = tp;
1493 tp->rx_info[i].urb = urb;
1494 tp->rx_info[i].buffer = buf;
1495 tp->rx_info[i].head = rx_agg_align(buf);
1496 }
1497
1498 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001499 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001500 if (!buf)
1501 goto err1;
1502
1503 if (buf != tx_agg_align(buf)) {
1504 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001505 buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001506 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001507 if (!buf)
1508 goto err1;
1509 }
1510
1511 urb = usb_alloc_urb(0, GFP_KERNEL);
1512 if (!urb) {
1513 kfree(buf);
1514 goto err1;
1515 }
1516
1517 INIT_LIST_HEAD(&tp->tx_info[i].list);
1518 tp->tx_info[i].context = tp;
1519 tp->tx_info[i].urb = urb;
1520 tp->tx_info[i].buffer = buf;
1521 tp->tx_info[i].head = tx_agg_align(buf);
1522
1523 list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1524 }
1525
hayeswang40a82912013-08-14 20:54:40 +08001526 tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1527 if (!tp->intr_urb)
1528 goto err1;
1529
1530 tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1531 if (!tp->intr_buff)
1532 goto err1;
1533
1534 tp->intr_interval = (int)ep_intr->desc.bInterval;
1535 usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
hayeswangb209af92014-08-25 15:53:00 +08001536 tp->intr_buff, INTBUFSIZE, intr_callback,
1537 tp, tp->intr_interval);
hayeswang40a82912013-08-14 20:54:40 +08001538
hayeswangebc2ec482013-08-14 20:54:38 +08001539 return 0;
1540
1541err1:
1542 free_all_mem(tp);
1543 return -ENOMEM;
1544}
1545
hayeswang0de98f62013-08-16 16:09:35 +08001546static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1547{
1548 struct tx_agg *agg = NULL;
1549 unsigned long flags;
1550
hayeswang21949ab2014-03-07 11:04:35 +08001551 if (list_empty(&tp->tx_free))
1552 return NULL;
1553
hayeswang0de98f62013-08-16 16:09:35 +08001554 spin_lock_irqsave(&tp->tx_lock, flags);
1555 if (!list_empty(&tp->tx_free)) {
1556 struct list_head *cursor;
1557
1558 cursor = tp->tx_free.next;
1559 list_del_init(cursor);
1560 agg = list_entry(cursor, struct tx_agg, list);
1561 }
1562 spin_unlock_irqrestore(&tp->tx_lock, flags);
1563
1564 return agg;
1565}
1566
hayeswangb209af92014-08-25 15:53:00 +08001567/* r8152_csum_workaround()
hayeswang6128d1bb2014-03-07 11:04:40 +08001568 * The hw limites the value the transport offset. When the offset is out of the
1569 * range, calculate the checksum by sw.
1570 */
1571static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
1572 struct sk_buff_head *list)
1573{
1574 if (skb_shinfo(skb)->gso_size) {
1575 netdev_features_t features = tp->netdev->features;
1576 struct sk_buff_head seg_list;
1577 struct sk_buff *segs, *nskb;
1578
hayeswanga91d45f2014-07-11 16:48:27 +08001579 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
hayeswang6128d1bb2014-03-07 11:04:40 +08001580 segs = skb_gso_segment(skb, features);
1581 if (IS_ERR(segs) || !segs)
1582 goto drop;
1583
1584 __skb_queue_head_init(&seg_list);
1585
1586 do {
1587 nskb = segs;
1588 segs = segs->next;
1589 nskb->next = NULL;
1590 __skb_queue_tail(&seg_list, nskb);
1591 } while (segs);
1592
1593 skb_queue_splice(&seg_list, list);
1594 dev_kfree_skb(skb);
1595 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
1596 if (skb_checksum_help(skb) < 0)
1597 goto drop;
1598
1599 __skb_queue_head(list, skb);
1600 } else {
1601 struct net_device_stats *stats;
1602
1603drop:
1604 stats = &tp->netdev->stats;
1605 stats->tx_dropped++;
1606 dev_kfree_skb(skb);
1607 }
1608}
1609
hayeswangb209af92014-08-25 15:53:00 +08001610/* msdn_giant_send_check()
hayeswang6128d1bb2014-03-07 11:04:40 +08001611 * According to the document of microsoft, the TCP Pseudo Header excludes the
1612 * packet length for IPv6 TCP large packets.
1613 */
1614static int msdn_giant_send_check(struct sk_buff *skb)
1615{
1616 const struct ipv6hdr *ipv6h;
1617 struct tcphdr *th;
hayeswangfcb308d2014-03-11 10:20:32 +08001618 int ret;
1619
1620 ret = skb_cow_head(skb, 0);
1621 if (ret)
1622 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001623
1624 ipv6h = ipv6_hdr(skb);
1625 th = tcp_hdr(skb);
1626
1627 th->check = 0;
1628 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
1629
hayeswangfcb308d2014-03-11 10:20:32 +08001630 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001631}
1632
hayeswangc5554292014-09-12 10:43:11 +08001633static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
1634{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001635 if (skb_vlan_tag_present(skb)) {
hayeswangc5554292014-09-12 10:43:11 +08001636 u32 opts2;
1637
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001638 opts2 = TX_VLAN_TAG | swab16(skb_vlan_tag_get(skb));
hayeswangc5554292014-09-12 10:43:11 +08001639 desc->opts2 |= cpu_to_le32(opts2);
1640 }
1641}
1642
1643static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
1644{
1645 u32 opts2 = le32_to_cpu(desc->opts2);
1646
1647 if (opts2 & RX_VLAN_TAG)
1648 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1649 swab16(opts2 & 0xffff));
1650}
1651
hayeswang60c89072014-03-07 11:04:39 +08001652static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
1653 struct sk_buff *skb, u32 len, u32 transport_offset)
1654{
1655 u32 mss = skb_shinfo(skb)->gso_size;
1656 u32 opts1, opts2 = 0;
1657 int ret = TX_CSUM_SUCCESS;
1658
1659 WARN_ON_ONCE(len > TX_LEN_MAX);
1660
1661 opts1 = len | TX_FS | TX_LS;
1662
1663 if (mss) {
hayeswang6128d1bb2014-03-07 11:04:40 +08001664 if (transport_offset > GTTCPHO_MAX) {
1665 netif_warn(tp, tx_err, tp->netdev,
1666 "Invalid transport offset 0x%x for TSO\n",
1667 transport_offset);
1668 ret = TX_CSUM_TSO;
1669 goto unavailable;
1670 }
1671
hayeswang6e74d172015-02-06 11:30:50 +08001672 switch (vlan_get_protocol(skb)) {
hayeswang60c89072014-03-07 11:04:39 +08001673 case htons(ETH_P_IP):
1674 opts1 |= GTSENDV4;
1675 break;
1676
hayeswang6128d1bb2014-03-07 11:04:40 +08001677 case htons(ETH_P_IPV6):
hayeswangfcb308d2014-03-11 10:20:32 +08001678 if (msdn_giant_send_check(skb)) {
1679 ret = TX_CSUM_TSO;
1680 goto unavailable;
1681 }
hayeswang6128d1bb2014-03-07 11:04:40 +08001682 opts1 |= GTSENDV6;
hayeswang6128d1bb2014-03-07 11:04:40 +08001683 break;
1684
hayeswang60c89072014-03-07 11:04:39 +08001685 default:
1686 WARN_ON_ONCE(1);
1687 break;
1688 }
1689
1690 opts1 |= transport_offset << GTTCPHO_SHIFT;
1691 opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
1692 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswang5bd23882013-08-14 20:54:39 +08001693 u8 ip_protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001694
hayeswang6128d1bb2014-03-07 11:04:40 +08001695 if (transport_offset > TCPHO_MAX) {
1696 netif_warn(tp, tx_err, tp->netdev,
1697 "Invalid transport offset 0x%x\n",
1698 transport_offset);
1699 ret = TX_CSUM_NONE;
1700 goto unavailable;
1701 }
1702
hayeswang6e74d172015-02-06 11:30:50 +08001703 switch (vlan_get_protocol(skb)) {
hayeswang5bd23882013-08-14 20:54:39 +08001704 case htons(ETH_P_IP):
1705 opts2 |= IPV4_CS;
1706 ip_protocol = ip_hdr(skb)->protocol;
1707 break;
1708
1709 case htons(ETH_P_IPV6):
1710 opts2 |= IPV6_CS;
1711 ip_protocol = ipv6_hdr(skb)->nexthdr;
1712 break;
1713
1714 default:
1715 ip_protocol = IPPROTO_RAW;
1716 break;
1717 }
1718
hayeswang60c89072014-03-07 11:04:39 +08001719 if (ip_protocol == IPPROTO_TCP)
hayeswang5bd23882013-08-14 20:54:39 +08001720 opts2 |= TCP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001721 else if (ip_protocol == IPPROTO_UDP)
hayeswang5bd23882013-08-14 20:54:39 +08001722 opts2 |= UDP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001723 else
hayeswang5bd23882013-08-14 20:54:39 +08001724 WARN_ON_ONCE(1);
hayeswang5bd23882013-08-14 20:54:39 +08001725
hayeswang60c89072014-03-07 11:04:39 +08001726 opts2 |= transport_offset << TCPHO_SHIFT;
hayeswang5bd23882013-08-14 20:54:39 +08001727 }
hayeswang60c89072014-03-07 11:04:39 +08001728
1729 desc->opts2 = cpu_to_le32(opts2);
1730 desc->opts1 = cpu_to_le32(opts1);
1731
hayeswang6128d1bb2014-03-07 11:04:40 +08001732unavailable:
hayeswang60c89072014-03-07 11:04:39 +08001733 return ret;
hayeswang5bd23882013-08-14 20:54:39 +08001734}
1735
hayeswangb1379d92013-08-16 16:09:37 +08001736static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
1737{
hayeswangd84130a2014-02-18 21:49:02 +08001738 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang9a4be1b2014-02-18 21:49:07 +08001739 int remain, ret;
hayeswangb1379d92013-08-16 16:09:37 +08001740 u8 *tx_data;
1741
hayeswangd84130a2014-02-18 21:49:02 +08001742 __skb_queue_head_init(&skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001743 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001744 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001745 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001746
hayeswangb1379d92013-08-16 16:09:37 +08001747 tx_data = agg->head;
hayeswangb209af92014-08-25 15:53:00 +08001748 agg->skb_num = 0;
1749 agg->skb_len = 0;
hayeswang52aec122014-09-02 10:27:52 +08001750 remain = agg_buf_sz;
hayeswangb1379d92013-08-16 16:09:37 +08001751
hayeswang7937f9e2013-11-20 17:30:54 +08001752 while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
hayeswangb1379d92013-08-16 16:09:37 +08001753 struct tx_desc *tx_desc;
1754 struct sk_buff *skb;
1755 unsigned int len;
hayeswang60c89072014-03-07 11:04:39 +08001756 u32 offset;
hayeswangb1379d92013-08-16 16:09:37 +08001757
hayeswangd84130a2014-02-18 21:49:02 +08001758 skb = __skb_dequeue(&skb_head);
hayeswangb1379d92013-08-16 16:09:37 +08001759 if (!skb)
1760 break;
1761
hayeswang60c89072014-03-07 11:04:39 +08001762 len = skb->len + sizeof(*tx_desc);
1763
1764 if (len > remain) {
hayeswangd84130a2014-02-18 21:49:02 +08001765 __skb_queue_head(&skb_head, skb);
hayeswangb1379d92013-08-16 16:09:37 +08001766 break;
1767 }
1768
hayeswang7937f9e2013-11-20 17:30:54 +08001769 tx_data = tx_agg_align(tx_data);
hayeswangb1379d92013-08-16 16:09:37 +08001770 tx_desc = (struct tx_desc *)tx_data;
hayeswang60c89072014-03-07 11:04:39 +08001771
1772 offset = (u32)skb_transport_offset(skb);
1773
hayeswang6128d1bb2014-03-07 11:04:40 +08001774 if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
1775 r8152_csum_workaround(tp, skb, &skb_head);
1776 continue;
1777 }
hayeswang60c89072014-03-07 11:04:39 +08001778
hayeswangc5554292014-09-12 10:43:11 +08001779 rtl_tx_vlan_tag(tx_desc, skb);
1780
hayeswangb1379d92013-08-16 16:09:37 +08001781 tx_data += sizeof(*tx_desc);
1782
hayeswang60c89072014-03-07 11:04:39 +08001783 len = skb->len;
1784 if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
1785 struct net_device_stats *stats = &tp->netdev->stats;
1786
1787 stats->tx_dropped++;
1788 dev_kfree_skb_any(skb);
1789 tx_data -= sizeof(*tx_desc);
1790 continue;
1791 }
hayeswangb1379d92013-08-16 16:09:37 +08001792
hayeswang7937f9e2013-11-20 17:30:54 +08001793 tx_data += len;
hayeswang60c89072014-03-07 11:04:39 +08001794 agg->skb_len += len;
1795 agg->skb_num++;
1796
1797 dev_kfree_skb_any(skb);
1798
hayeswang52aec122014-09-02 10:27:52 +08001799 remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
hayeswangb1379d92013-08-16 16:09:37 +08001800 }
1801
hayeswangd84130a2014-02-18 21:49:02 +08001802 if (!skb_queue_empty(&skb_head)) {
hayeswang0c3121f2014-03-07 11:04:36 +08001803 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001804 skb_queue_splice(&skb_head, tx_queue);
hayeswang0c3121f2014-03-07 11:04:36 +08001805 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001806 }
1807
hayeswang0c3121f2014-03-07 11:04:36 +08001808 netif_tx_lock(tp->netdev);
hayeswangdd1b1192013-11-20 17:30:56 +08001809
1810 if (netif_queue_stopped(tp->netdev) &&
1811 skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
1812 netif_wake_queue(tp->netdev);
1813
hayeswang0c3121f2014-03-07 11:04:36 +08001814 netif_tx_unlock(tp->netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001815
hayeswang0c3121f2014-03-07 11:04:36 +08001816 ret = usb_autopm_get_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001817 if (ret < 0)
1818 goto out_tx_fill;
hayeswangdd1b1192013-11-20 17:30:56 +08001819
hayeswangb1379d92013-08-16 16:09:37 +08001820 usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
1821 agg->head, (int)(tx_data - (u8 *)agg->head),
1822 (usb_complete_t)write_bulk_callback, agg);
1823
hayeswang0c3121f2014-03-07 11:04:36 +08001824 ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
hayeswang9a4be1b2014-02-18 21:49:07 +08001825 if (ret < 0)
hayeswang0c3121f2014-03-07 11:04:36 +08001826 usb_autopm_put_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001827
1828out_tx_fill:
1829 return ret;
hayeswangb1379d92013-08-16 16:09:37 +08001830}
1831
hayeswang565cab02014-03-07 11:04:38 +08001832static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
1833{
1834 u8 checksum = CHECKSUM_NONE;
1835 u32 opts2, opts3;
1836
hayeswang19c0f402017-01-11 16:25:34 +08001837 if (!(tp->netdev->features & NETIF_F_RXCSUM))
hayeswang565cab02014-03-07 11:04:38 +08001838 goto return_result;
1839
1840 opts2 = le32_to_cpu(rx_desc->opts2);
1841 opts3 = le32_to_cpu(rx_desc->opts3);
1842
1843 if (opts2 & RD_IPV4_CS) {
1844 if (opts3 & IPF)
1845 checksum = CHECKSUM_NONE;
1846 else if ((opts2 & RD_UDP_CS) && (opts3 & UDPF))
1847 checksum = CHECKSUM_NONE;
1848 else if ((opts2 & RD_TCP_CS) && (opts3 & TCPF))
1849 checksum = CHECKSUM_NONE;
1850 else
1851 checksum = CHECKSUM_UNNECESSARY;
Mark Lordb9a321b2016-10-30 19:28:27 -04001852 } else if (opts2 & RD_IPV6_CS) {
hayeswang6128d1bb2014-03-07 11:04:40 +08001853 if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1854 checksum = CHECKSUM_UNNECESSARY;
1855 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
1856 checksum = CHECKSUM_UNNECESSARY;
hayeswang565cab02014-03-07 11:04:38 +08001857 }
1858
1859return_result:
1860 return checksum;
1861}
1862
hayeswangd823ab62015-01-12 12:06:23 +08001863static int rx_bottom(struct r8152 *tp, int budget)
hayeswangebc2ec482013-08-14 20:54:38 +08001864{
hayeswanga5a4f462013-08-16 16:09:34 +08001865 unsigned long flags;
hayeswangd84130a2014-02-18 21:49:02 +08001866 struct list_head *cursor, *next, rx_queue;
hayeswange1a2ca92015-02-06 11:30:45 +08001867 int ret = 0, work_done = 0;
hayeswangce594e92017-03-16 14:32:22 +08001868 struct napi_struct *napi = &tp->napi;
hayeswangd823ab62015-01-12 12:06:23 +08001869
1870 if (!skb_queue_empty(&tp->rx_queue)) {
1871 while (work_done < budget) {
1872 struct sk_buff *skb = __skb_dequeue(&tp->rx_queue);
1873 struct net_device *netdev = tp->netdev;
1874 struct net_device_stats *stats = &netdev->stats;
1875 unsigned int pkt_len;
1876
1877 if (!skb)
1878 break;
1879
1880 pkt_len = skb->len;
hayeswangce594e92017-03-16 14:32:22 +08001881 napi_gro_receive(napi, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001882 work_done++;
1883 stats->rx_packets++;
1884 stats->rx_bytes += pkt_len;
1885 }
1886 }
hayeswangebc2ec482013-08-14 20:54:38 +08001887
hayeswangd84130a2014-02-18 21:49:02 +08001888 if (list_empty(&tp->rx_done))
hayeswangd823ab62015-01-12 12:06:23 +08001889 goto out1;
hayeswangd84130a2014-02-18 21:49:02 +08001890
1891 INIT_LIST_HEAD(&rx_queue);
hayeswanga5a4f462013-08-16 16:09:34 +08001892 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangd84130a2014-02-18 21:49:02 +08001893 list_splice_init(&tp->rx_done, &rx_queue);
1894 spin_unlock_irqrestore(&tp->rx_lock, flags);
1895
1896 list_for_each_safe(cursor, next, &rx_queue) {
hayeswang43a44782013-08-16 16:09:36 +08001897 struct rx_desc *rx_desc;
1898 struct rx_agg *agg;
hayeswang43a44782013-08-16 16:09:36 +08001899 int len_used = 0;
1900 struct urb *urb;
1901 u8 *rx_data;
hayeswang43a44782013-08-16 16:09:36 +08001902
hayeswangebc2ec482013-08-14 20:54:38 +08001903 list_del_init(cursor);
hayeswangebc2ec482013-08-14 20:54:38 +08001904
1905 agg = list_entry(cursor, struct rx_agg, list);
1906 urb = agg->urb;
hayeswang0de98f62013-08-16 16:09:35 +08001907 if (urb->actual_length < ETH_ZLEN)
1908 goto submit;
hayeswangebc2ec482013-08-14 20:54:38 +08001909
hayeswangebc2ec482013-08-14 20:54:38 +08001910 rx_desc = agg->head;
1911 rx_data = agg->head;
hayeswang7937f9e2013-11-20 17:30:54 +08001912 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001913
hayeswang7937f9e2013-11-20 17:30:54 +08001914 while (urb->actual_length > len_used) {
hayeswang43a44782013-08-16 16:09:36 +08001915 struct net_device *netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001916 struct net_device_stats *stats = &netdev->stats;
hayeswang7937f9e2013-11-20 17:30:54 +08001917 unsigned int pkt_len;
hayeswang43a44782013-08-16 16:09:36 +08001918 struct sk_buff *skb;
1919
hayeswang74544452017-06-09 17:11:47 +08001920 /* limite the skb numbers for rx_queue */
1921 if (unlikely(skb_queue_len(&tp->rx_queue) >= 1000))
1922 break;
1923
hayeswang7937f9e2013-11-20 17:30:54 +08001924 pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
hayeswangebc2ec482013-08-14 20:54:38 +08001925 if (pkt_len < ETH_ZLEN)
1926 break;
1927
hayeswang7937f9e2013-11-20 17:30:54 +08001928 len_used += pkt_len;
1929 if (urb->actual_length < len_used)
1930 break;
1931
hayeswangb65c0c92017-06-21 11:25:18 +08001932 pkt_len -= ETH_FCS_LEN;
hayeswangebc2ec482013-08-14 20:54:38 +08001933 rx_data += sizeof(struct rx_desc);
1934
hayeswangce594e92017-03-16 14:32:22 +08001935 skb = napi_alloc_skb(napi, pkt_len);
hayeswangebc2ec482013-08-14 20:54:38 +08001936 if (!skb) {
1937 stats->rx_dropped++;
hayeswang5e2f7482014-03-07 11:04:37 +08001938 goto find_next_rx;
hayeswangebc2ec482013-08-14 20:54:38 +08001939 }
hayeswang565cab02014-03-07 11:04:38 +08001940
1941 skb->ip_summed = r8152_rx_csum(tp, rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001942 memcpy(skb->data, rx_data, pkt_len);
1943 skb_put(skb, pkt_len);
1944 skb->protocol = eth_type_trans(skb, netdev);
hayeswangc5554292014-09-12 10:43:11 +08001945 rtl_rx_vlan_tag(rx_desc, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001946 if (work_done < budget) {
hayeswangce594e92017-03-16 14:32:22 +08001947 napi_gro_receive(napi, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001948 work_done++;
1949 stats->rx_packets++;
1950 stats->rx_bytes += pkt_len;
1951 } else {
1952 __skb_queue_tail(&tp->rx_queue, skb);
1953 }
hayeswangebc2ec482013-08-14 20:54:38 +08001954
hayeswang5e2f7482014-03-07 11:04:37 +08001955find_next_rx:
hayeswangb65c0c92017-06-21 11:25:18 +08001956 rx_data = rx_agg_align(rx_data + pkt_len + ETH_FCS_LEN);
hayeswangebc2ec482013-08-14 20:54:38 +08001957 rx_desc = (struct rx_desc *)rx_data;
hayeswangebc2ec482013-08-14 20:54:38 +08001958 len_used = (int)(rx_data - (u8 *)agg->head);
hayeswang7937f9e2013-11-20 17:30:54 +08001959 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001960 }
1961
hayeswang0de98f62013-08-16 16:09:35 +08001962submit:
hayeswange1a2ca92015-02-06 11:30:45 +08001963 if (!ret) {
1964 ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
1965 } else {
1966 urb->actual_length = 0;
1967 list_add_tail(&agg->list, next);
1968 }
1969 }
1970
1971 if (!list_empty(&rx_queue)) {
1972 spin_lock_irqsave(&tp->rx_lock, flags);
1973 list_splice_tail(&rx_queue, &tp->rx_done);
1974 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001975 }
hayeswangd823ab62015-01-12 12:06:23 +08001976
1977out1:
1978 return work_done;
hayeswangebc2ec482013-08-14 20:54:38 +08001979}
1980
1981static void tx_bottom(struct r8152 *tp)
1982{
hayeswangebc2ec482013-08-14 20:54:38 +08001983 int res;
1984
hayeswangb1379d92013-08-16 16:09:37 +08001985 do {
1986 struct tx_agg *agg;
hayeswangebc2ec482013-08-14 20:54:38 +08001987
hayeswangb1379d92013-08-16 16:09:37 +08001988 if (skb_queue_empty(&tp->tx_queue))
hayeswangebc2ec482013-08-14 20:54:38 +08001989 break;
1990
hayeswangb1379d92013-08-16 16:09:37 +08001991 agg = r8152_get_tx_agg(tp);
1992 if (!agg)
hayeswangebc2ec482013-08-14 20:54:38 +08001993 break;
hayeswangb1379d92013-08-16 16:09:37 +08001994
1995 res = r8152_tx_agg_fill(tp, agg);
1996 if (res) {
hayeswang05e0f1a2014-03-06 15:07:18 +08001997 struct net_device *netdev = tp->netdev;
hayeswangb1379d92013-08-16 16:09:37 +08001998
1999 if (res == -ENODEV) {
hayeswang67610492014-10-30 11:46:40 +08002000 set_bit(RTL8152_UNPLUG, &tp->flags);
hayeswangb1379d92013-08-16 16:09:37 +08002001 netif_device_detach(netdev);
2002 } else {
hayeswang05e0f1a2014-03-06 15:07:18 +08002003 struct net_device_stats *stats = &netdev->stats;
2004 unsigned long flags;
2005
hayeswangb1379d92013-08-16 16:09:37 +08002006 netif_warn(tp, tx_err, netdev,
2007 "failed tx_urb %d\n", res);
2008 stats->tx_dropped += agg->skb_num;
hayeswangdb8515e2014-03-06 15:07:16 +08002009
hayeswangb1379d92013-08-16 16:09:37 +08002010 spin_lock_irqsave(&tp->tx_lock, flags);
2011 list_add_tail(&agg->list, &tp->tx_free);
2012 spin_unlock_irqrestore(&tp->tx_lock, flags);
2013 }
hayeswangebc2ec482013-08-14 20:54:38 +08002014 }
hayeswangb1379d92013-08-16 16:09:37 +08002015 } while (res == 0);
hayeswangebc2ec482013-08-14 20:54:38 +08002016}
2017
hayeswangd823ab62015-01-12 12:06:23 +08002018static void bottom_half(struct r8152 *tp)
hayeswangebc2ec482013-08-14 20:54:38 +08002019{
hayeswangebc2ec482013-08-14 20:54:38 +08002020 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2021 return;
2022
2023 if (!test_bit(WORK_ENABLE, &tp->flags))
2024 return;
2025
hayeswang7559fb2f2013-08-16 16:09:38 +08002026 /* When link down, the driver would cancel all bulks. */
2027 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08002028 if (!netif_carrier_ok(tp->netdev))
2029 return;
2030
hayeswangd823ab62015-01-12 12:06:23 +08002031 clear_bit(SCHEDULE_NAPI, &tp->flags);
hayeswang9451a112014-11-12 10:05:04 +08002032
hayeswang0c3121f2014-03-07 11:04:36 +08002033 tx_bottom(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002034}
2035
hayeswangd823ab62015-01-12 12:06:23 +08002036static int r8152_poll(struct napi_struct *napi, int budget)
2037{
2038 struct r8152 *tp = container_of(napi, struct r8152, napi);
2039 int work_done;
2040
2041 work_done = rx_bottom(tp, budget);
2042 bottom_half(tp);
2043
2044 if (work_done < budget) {
hayeswanga3307f92017-06-09 17:11:48 +08002045 if (!napi_complete_done(napi, work_done))
2046 goto out;
hayeswangd823ab62015-01-12 12:06:23 +08002047 if (!list_empty(&tp->rx_done))
2048 napi_schedule(napi);
hayeswang248b2132017-01-26 09:38:33 +08002049 else if (!skb_queue_empty(&tp->tx_queue) &&
2050 !list_empty(&tp->tx_free))
2051 napi_schedule(napi);
hayeswangd823ab62015-01-12 12:06:23 +08002052 }
2053
hayeswanga3307f92017-06-09 17:11:48 +08002054out:
hayeswangd823ab62015-01-12 12:06:23 +08002055 return work_done;
2056}
2057
hayeswangebc2ec482013-08-14 20:54:38 +08002058static
2059int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
2060{
hayeswanga0fccd42014-11-20 10:29:05 +08002061 int ret;
2062
hayeswangef827a52015-01-09 10:26:36 +08002063 /* The rx would be stopped, so skip submitting */
2064 if (test_bit(RTL8152_UNPLUG, &tp->flags) ||
2065 !test_bit(WORK_ENABLE, &tp->flags) || !netif_carrier_ok(tp->netdev))
2066 return 0;
2067
hayeswangebc2ec482013-08-14 20:54:38 +08002068 usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
hayeswang52aec122014-09-02 10:27:52 +08002069 agg->head, agg_buf_sz,
hayeswangb209af92014-08-25 15:53:00 +08002070 (usb_complete_t)read_bulk_callback, agg);
hayeswangebc2ec482013-08-14 20:54:38 +08002071
hayeswanga0fccd42014-11-20 10:29:05 +08002072 ret = usb_submit_urb(agg->urb, mem_flags);
2073 if (ret == -ENODEV) {
2074 set_bit(RTL8152_UNPLUG, &tp->flags);
2075 netif_device_detach(tp->netdev);
2076 } else if (ret) {
2077 struct urb *urb = agg->urb;
2078 unsigned long flags;
2079
2080 urb->actual_length = 0;
2081 spin_lock_irqsave(&tp->rx_lock, flags);
2082 list_add_tail(&agg->list, &tp->rx_done);
2083 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangd823ab62015-01-12 12:06:23 +08002084
2085 netif_err(tp, rx_err, tp->netdev,
2086 "Couldn't submit rx[%p], ret = %d\n", agg, ret);
2087
2088 napi_schedule(&tp->napi);
hayeswanga0fccd42014-11-20 10:29:05 +08002089 }
2090
2091 return ret;
hayeswangac718b62013-05-02 16:01:25 +00002092}
2093
hayeswang00a5e362014-02-18 21:48:59 +08002094static void rtl_drop_queued_tx(struct r8152 *tp)
2095{
2096 struct net_device_stats *stats = &tp->netdev->stats;
hayeswangd84130a2014-02-18 21:49:02 +08002097 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang00a5e362014-02-18 21:48:59 +08002098 struct sk_buff *skb;
2099
hayeswangd84130a2014-02-18 21:49:02 +08002100 if (skb_queue_empty(tx_queue))
2101 return;
2102
2103 __skb_queue_head_init(&skb_head);
hayeswang2685d412014-03-07 11:04:34 +08002104 spin_lock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08002105 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang2685d412014-03-07 11:04:34 +08002106 spin_unlock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08002107
2108 while ((skb = __skb_dequeue(&skb_head))) {
hayeswang00a5e362014-02-18 21:48:59 +08002109 dev_kfree_skb(skb);
2110 stats->tx_dropped++;
2111 }
2112}
2113
hayeswangac718b62013-05-02 16:01:25 +00002114static void rtl8152_tx_timeout(struct net_device *netdev)
2115{
2116 struct r8152 *tp = netdev_priv(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08002117
Hayes Wang4a8deae2014-01-07 11:18:22 +08002118 netif_warn(tp, tx_err, netdev, "Tx timeout\n");
hayeswang37608f32015-07-29 20:39:09 +08002119
2120 usb_queue_reset_device(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002121}
2122
2123static void rtl8152_set_rx_mode(struct net_device *netdev)
2124{
2125 struct r8152 *tp = netdev_priv(netdev);
2126
hayeswang51d979f2015-02-06 11:30:47 +08002127 if (netif_carrier_ok(netdev)) {
hayeswangac718b62013-05-02 16:01:25 +00002128 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08002129 schedule_delayed_work(&tp->schedule, 0);
2130 }
hayeswangac718b62013-05-02 16:01:25 +00002131}
2132
2133static void _rtl8152_set_rx_mode(struct net_device *netdev)
2134{
2135 struct r8152 *tp = netdev_priv(netdev);
hayeswang31787f52013-07-31 17:21:25 +08002136 u32 mc_filter[2]; /* Multicast hash filter */
2137 __le32 tmp[2];
hayeswangac718b62013-05-02 16:01:25 +00002138 u32 ocp_data;
2139
hayeswangac718b62013-05-02 16:01:25 +00002140 netif_stop_queue(netdev);
2141 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2142 ocp_data &= ~RCR_ACPT_ALL;
2143 ocp_data |= RCR_AB | RCR_APM;
2144
2145 if (netdev->flags & IFF_PROMISC) {
2146 /* Unconditionally log net taps. */
2147 netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
2148 ocp_data |= RCR_AM | RCR_AAP;
hayeswangb209af92014-08-25 15:53:00 +08002149 mc_filter[1] = 0xffffffff;
2150 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00002151 } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
2152 (netdev->flags & IFF_ALLMULTI)) {
2153 /* Too many to filter perfectly -- accept all multicasts. */
2154 ocp_data |= RCR_AM;
hayeswangb209af92014-08-25 15:53:00 +08002155 mc_filter[1] = 0xffffffff;
2156 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00002157 } else {
2158 struct netdev_hw_addr *ha;
2159
hayeswangb209af92014-08-25 15:53:00 +08002160 mc_filter[1] = 0;
2161 mc_filter[0] = 0;
hayeswangac718b62013-05-02 16:01:25 +00002162 netdev_for_each_mc_addr(ha, netdev) {
2163 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
hayeswangb209af92014-08-25 15:53:00 +08002164
hayeswangac718b62013-05-02 16:01:25 +00002165 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2166 ocp_data |= RCR_AM;
2167 }
2168 }
2169
hayeswang31787f52013-07-31 17:21:25 +08002170 tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
2171 tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
hayeswangac718b62013-05-02 16:01:25 +00002172
hayeswang31787f52013-07-31 17:21:25 +08002173 pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
hayeswangac718b62013-05-02 16:01:25 +00002174 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2175 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002176}
2177
hayeswanga5e31252015-01-06 17:41:58 +08002178static netdev_features_t
2179rtl8152_features_check(struct sk_buff *skb, struct net_device *dev,
2180 netdev_features_t features)
2181{
2182 u32 mss = skb_shinfo(skb)->gso_size;
2183 int max_offset = mss ? GTTCPHO_MAX : TCPHO_MAX;
2184 int offset = skb_transport_offset(skb);
2185
2186 if ((mss || skb->ip_summed == CHECKSUM_PARTIAL) && offset > max_offset)
Tom Herberta1882222015-12-14 11:19:43 -08002187 features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
hayeswanga5e31252015-01-06 17:41:58 +08002188 else if ((skb->len + sizeof(struct tx_desc)) > agg_buf_sz)
2189 features &= ~NETIF_F_GSO_MASK;
2190
2191 return features;
2192}
2193
hayeswangac718b62013-05-02 16:01:25 +00002194static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
hayeswangb209af92014-08-25 15:53:00 +08002195 struct net_device *netdev)
hayeswangac718b62013-05-02 16:01:25 +00002196{
2197 struct r8152 *tp = netdev_priv(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002198
hayeswangac718b62013-05-02 16:01:25 +00002199 skb_tx_timestamp(skb);
hayeswangebc2ec482013-08-14 20:54:38 +08002200
hayeswang61598782013-11-20 17:30:55 +08002201 skb_queue_tail(&tp->tx_queue, skb);
hayeswangebc2ec482013-08-14 20:54:38 +08002202
hayeswang0c3121f2014-03-07 11:04:36 +08002203 if (!list_empty(&tp->tx_free)) {
2204 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
hayeswangd823ab62015-01-12 12:06:23 +08002205 set_bit(SCHEDULE_NAPI, &tp->flags);
hayeswang0c3121f2014-03-07 11:04:36 +08002206 schedule_delayed_work(&tp->schedule, 0);
2207 } else {
2208 usb_mark_last_busy(tp->udev);
hayeswangd823ab62015-01-12 12:06:23 +08002209 napi_schedule(&tp->napi);
hayeswang0c3121f2014-03-07 11:04:36 +08002210 }
hayeswangb209af92014-08-25 15:53:00 +08002211 } else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
hayeswangdd1b1192013-11-20 17:30:56 +08002212 netif_stop_queue(netdev);
hayeswangb209af92014-08-25 15:53:00 +08002213 }
hayeswangdd1b1192013-11-20 17:30:56 +08002214
hayeswangac718b62013-05-02 16:01:25 +00002215 return NETDEV_TX_OK;
2216}
2217
2218static void r8152b_reset_packet_filter(struct r8152 *tp)
2219{
2220 u32 ocp_data;
2221
2222 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
2223 ocp_data &= ~FMC_FCR_MCU_EN;
2224 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2225 ocp_data |= FMC_FCR_MCU_EN;
2226 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2227}
2228
2229static void rtl8152_nic_reset(struct r8152 *tp)
2230{
2231 int i;
2232
2233 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
2234
2235 for (i = 0; i < 1000; i++) {
2236 if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
2237 break;
hayeswangb209af92014-08-25 15:53:00 +08002238 usleep_range(100, 400);
hayeswangac718b62013-05-02 16:01:25 +00002239 }
2240}
2241
hayeswangdd1b1192013-11-20 17:30:56 +08002242static void set_tx_qlen(struct r8152 *tp)
2243{
2244 struct net_device *netdev = tp->netdev;
2245
hayeswangb65c0c92017-06-21 11:25:18 +08002246 tp->tx_qlen = agg_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN +
hayeswang52aec122014-09-02 10:27:52 +08002247 sizeof(struct tx_desc));
hayeswangdd1b1192013-11-20 17:30:56 +08002248}
2249
hayeswangac718b62013-05-02 16:01:25 +00002250static inline u8 rtl8152_get_speed(struct r8152 *tp)
2251{
2252 return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
2253}
2254
hayeswang507605a2014-01-02 11:22:43 +08002255static void rtl_set_eee_plus(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002256{
hayeswangebc2ec482013-08-14 20:54:38 +08002257 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002258 u8 speed;
2259
2260 speed = rtl8152_get_speed(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002261 if (speed & _10bps) {
hayeswangac718b62013-05-02 16:01:25 +00002262 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08002263 ocp_data |= EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00002264 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2265 } else {
2266 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08002267 ocp_data &= ~EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00002268 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2269 }
hayeswang507605a2014-01-02 11:22:43 +08002270}
2271
hayeswang00a5e362014-02-18 21:48:59 +08002272static void rxdy_gated_en(struct r8152 *tp, bool enable)
2273{
2274 u32 ocp_data;
2275
2276 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
2277 if (enable)
2278 ocp_data |= RXDY_GATED_EN;
2279 else
2280 ocp_data &= ~RXDY_GATED_EN;
2281 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
2282}
2283
hayeswang445f7f42014-09-23 16:31:47 +08002284static int rtl_start_rx(struct r8152 *tp)
2285{
2286 int i, ret = 0;
2287
2288 INIT_LIST_HEAD(&tp->rx_done);
2289 for (i = 0; i < RTL8152_MAX_RX; i++) {
2290 INIT_LIST_HEAD(&tp->rx_info[i].list);
2291 ret = r8152_submit_rx(tp, &tp->rx_info[i], GFP_KERNEL);
2292 if (ret)
2293 break;
2294 }
2295
hayeswang7bcf4f62014-11-20 10:29:06 +08002296 if (ret && ++i < RTL8152_MAX_RX) {
2297 struct list_head rx_queue;
2298 unsigned long flags;
2299
2300 INIT_LIST_HEAD(&rx_queue);
2301
2302 do {
2303 struct rx_agg *agg = &tp->rx_info[i++];
2304 struct urb *urb = agg->urb;
2305
2306 urb->actual_length = 0;
2307 list_add_tail(&agg->list, &rx_queue);
2308 } while (i < RTL8152_MAX_RX);
2309
2310 spin_lock_irqsave(&tp->rx_lock, flags);
2311 list_splice_tail(&rx_queue, &tp->rx_done);
2312 spin_unlock_irqrestore(&tp->rx_lock, flags);
2313 }
2314
hayeswang445f7f42014-09-23 16:31:47 +08002315 return ret;
2316}
2317
2318static int rtl_stop_rx(struct r8152 *tp)
2319{
2320 int i;
2321
2322 for (i = 0; i < RTL8152_MAX_RX; i++)
2323 usb_kill_urb(tp->rx_info[i].urb);
2324
hayeswangd823ab62015-01-12 12:06:23 +08002325 while (!skb_queue_empty(&tp->rx_queue))
2326 dev_kfree_skb(__skb_dequeue(&tp->rx_queue));
2327
hayeswang445f7f42014-09-23 16:31:47 +08002328 return 0;
2329}
2330
hayeswang507605a2014-01-02 11:22:43 +08002331static int rtl_enable(struct r8152 *tp)
2332{
2333 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002334
2335 r8152b_reset_packet_filter(tp);
2336
2337 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2338 ocp_data |= CR_RE | CR_TE;
2339 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2340
hayeswang00a5e362014-02-18 21:48:59 +08002341 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002342
hayeswangaa2e0922015-01-09 10:26:35 +08002343 return 0;
hayeswangac718b62013-05-02 16:01:25 +00002344}
2345
hayeswang507605a2014-01-02 11:22:43 +08002346static int rtl8152_enable(struct r8152 *tp)
2347{
hayeswang68714382014-04-11 17:54:31 +08002348 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2349 return -ENODEV;
2350
hayeswang507605a2014-01-02 11:22:43 +08002351 set_tx_qlen(tp);
2352 rtl_set_eee_plus(tp);
2353
2354 return rtl_enable(tp);
2355}
2356
hayeswang65b82d62017-06-15 14:44:03 +08002357static inline void r8153b_rx_agg_chg_indicate(struct r8152 *tp)
2358{
2359 ocp_write_byte(tp, MCU_TYPE_USB, USB_UPT_RXDMA_OWN,
2360 OWN_UPDATE | OWN_CLEAR);
2361}
2362
hayeswang464ec102015-02-12 14:33:46 +08002363static void r8153_set_rx_early_timeout(struct r8152 *tp)
hayeswang43779f82014-01-02 11:25:10 +08002364{
hayeswang464ec102015-02-12 14:33:46 +08002365 u32 ocp_data = tp->coalesce / 8;
hayeswang43779f82014-01-02 11:25:10 +08002366
hayeswang65b82d62017-06-15 14:44:03 +08002367 switch (tp->version) {
2368 case RTL_VER_03:
2369 case RTL_VER_04:
2370 case RTL_VER_05:
2371 case RTL_VER_06:
2372 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2373 ocp_data);
2374 break;
2375
2376 case RTL_VER_08:
2377 case RTL_VER_09:
2378 /* The RTL8153B uses USB_RX_EXTRA_AGGR_TMR for rx timeout
2379 * primarily. For USB_RX_EARLY_TIMEOUT, we fix it to 128ns.
2380 */
2381 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2382 128 / 8);
2383 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
2384 ocp_data);
2385 r8153b_rx_agg_chg_indicate(tp);
2386 break;
2387
2388 default:
2389 break;
2390 }
hayeswang464ec102015-02-12 14:33:46 +08002391}
2392
2393static void r8153_set_rx_early_size(struct r8152 *tp)
2394{
hayeswang65b82d62017-06-15 14:44:03 +08002395 u32 ocp_data = agg_buf_sz - rx_reserved_size(tp->netdev->mtu);
hayeswang464ec102015-02-12 14:33:46 +08002396
hayeswang65b82d62017-06-15 14:44:03 +08002397 switch (tp->version) {
2398 case RTL_VER_03:
2399 case RTL_VER_04:
2400 case RTL_VER_05:
2401 case RTL_VER_06:
2402 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2403 ocp_data / 4);
2404 break;
2405 case RTL_VER_08:
2406 case RTL_VER_09:
2407 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2408 ocp_data / 8);
2409 r8153b_rx_agg_chg_indicate(tp);
2410 break;
2411 default:
2412 WARN_ON_ONCE(1);
2413 break;
2414 }
hayeswang43779f82014-01-02 11:25:10 +08002415}
2416
2417static int rtl8153_enable(struct r8152 *tp)
2418{
hayeswang68714382014-04-11 17:54:31 +08002419 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2420 return -ENODEV;
2421
hayeswang43779f82014-01-02 11:25:10 +08002422 set_tx_qlen(tp);
2423 rtl_set_eee_plus(tp);
hayeswang464ec102015-02-12 14:33:46 +08002424 r8153_set_rx_early_timeout(tp);
2425 r8153_set_rx_early_size(tp);
hayeswang43779f82014-01-02 11:25:10 +08002426
2427 return rtl_enable(tp);
2428}
2429
hayeswangd70b1132014-09-19 15:17:18 +08002430static void rtl_disable(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002431{
hayeswangebc2ec482013-08-14 20:54:38 +08002432 u32 ocp_data;
2433 int i;
hayeswangac718b62013-05-02 16:01:25 +00002434
hayeswang68714382014-04-11 17:54:31 +08002435 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2436 rtl_drop_queued_tx(tp);
2437 return;
2438 }
2439
hayeswangac718b62013-05-02 16:01:25 +00002440 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2441 ocp_data &= ~RCR_ACPT_ALL;
2442 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2443
hayeswang00a5e362014-02-18 21:48:59 +08002444 rtl_drop_queued_tx(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002445
2446 for (i = 0; i < RTL8152_MAX_TX; i++)
2447 usb_kill_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00002448
hayeswang00a5e362014-02-18 21:48:59 +08002449 rxdy_gated_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002450
2451 for (i = 0; i < 1000; i++) {
2452 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2453 if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
2454 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002455 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002456 }
2457
2458 for (i = 0; i < 1000; i++) {
2459 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
2460 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002461 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002462 }
2463
hayeswang445f7f42014-09-23 16:31:47 +08002464 rtl_stop_rx(tp);
hayeswangac718b62013-05-02 16:01:25 +00002465
2466 rtl8152_nic_reset(tp);
2467}
2468
hayeswang00a5e362014-02-18 21:48:59 +08002469static void r8152_power_cut_en(struct r8152 *tp, bool enable)
2470{
2471 u32 ocp_data;
2472
2473 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2474 if (enable)
2475 ocp_data |= POWER_CUT;
2476 else
2477 ocp_data &= ~POWER_CUT;
2478 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2479
2480 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
2481 ocp_data &= ~RESUME_INDICATE;
2482 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
hayeswang00a5e362014-02-18 21:48:59 +08002483}
2484
hayeswangc5554292014-09-12 10:43:11 +08002485static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
2486{
2487 u32 ocp_data;
2488
2489 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2490 if (enable)
2491 ocp_data |= CPCR_RX_VLAN;
2492 else
2493 ocp_data &= ~CPCR_RX_VLAN;
2494 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2495}
2496
2497static int rtl8152_set_features(struct net_device *dev,
2498 netdev_features_t features)
2499{
2500 netdev_features_t changed = features ^ dev->features;
2501 struct r8152 *tp = netdev_priv(dev);
hayeswang405f8a02014-10-09 18:00:24 +08002502 int ret;
2503
2504 ret = usb_autopm_get_interface(tp->intf);
2505 if (ret < 0)
2506 goto out;
hayeswangc5554292014-09-12 10:43:11 +08002507
hayeswangb5403272014-10-09 18:00:26 +08002508 mutex_lock(&tp->control);
2509
hayeswangc5554292014-09-12 10:43:11 +08002510 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
2511 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2512 rtl_rx_vlan_en(tp, true);
2513 else
2514 rtl_rx_vlan_en(tp, false);
2515 }
2516
hayeswangb5403272014-10-09 18:00:26 +08002517 mutex_unlock(&tp->control);
2518
hayeswang405f8a02014-10-09 18:00:24 +08002519 usb_autopm_put_interface(tp->intf);
2520
2521out:
2522 return ret;
hayeswangc5554292014-09-12 10:43:11 +08002523}
2524
hayeswang21ff2e82014-02-18 21:49:06 +08002525#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2526
2527static u32 __rtl_get_wol(struct r8152 *tp)
2528{
2529 u32 ocp_data;
2530 u32 wolopts = 0;
2531
hayeswang21ff2e82014-02-18 21:49:06 +08002532 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2533 if (ocp_data & LINK_ON_WAKE_EN)
2534 wolopts |= WAKE_PHY;
2535
2536 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2537 if (ocp_data & UWF_EN)
2538 wolopts |= WAKE_UCAST;
2539 if (ocp_data & BWF_EN)
2540 wolopts |= WAKE_BCAST;
2541 if (ocp_data & MWF_EN)
2542 wolopts |= WAKE_MCAST;
2543
2544 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2545 if (ocp_data & MAGIC_EN)
2546 wolopts |= WAKE_MAGIC;
2547
2548 return wolopts;
2549}
2550
2551static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
2552{
2553 u32 ocp_data;
2554
2555 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2556
2557 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2558 ocp_data &= ~LINK_ON_WAKE_EN;
2559 if (wolopts & WAKE_PHY)
2560 ocp_data |= LINK_ON_WAKE_EN;
2561 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2562
2563 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
hayeswang92f7d072016-07-06 17:35:59 +08002564 ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN);
hayeswang21ff2e82014-02-18 21:49:06 +08002565 if (wolopts & WAKE_UCAST)
2566 ocp_data |= UWF_EN;
2567 if (wolopts & WAKE_BCAST)
2568 ocp_data |= BWF_EN;
2569 if (wolopts & WAKE_MCAST)
2570 ocp_data |= MWF_EN;
hayeswang21ff2e82014-02-18 21:49:06 +08002571 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
2572
2573 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2574
2575 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2576 ocp_data &= ~MAGIC_EN;
2577 if (wolopts & WAKE_MAGIC)
2578 ocp_data |= MAGIC_EN;
2579 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
2580
2581 if (wolopts & WAKE_ANY)
2582 device_set_wakeup_enable(&tp->udev->dev, true);
2583 else
2584 device_set_wakeup_enable(&tp->udev->dev, false);
2585}
2586
hayeswang134f98b2017-06-09 17:11:40 +08002587static void r8153_mac_clk_spd(struct r8152 *tp, bool enable)
2588{
2589 /* MAC clock speed down */
2590 if (enable) {
2591 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL,
2592 ALDPS_SPDWN_RATIO);
2593 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2,
2594 EEE_SPDWN_RATIO);
2595 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
2596 PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
2597 U1U2_SPDWN_EN | L1_SPDWN_EN);
2598 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
2599 PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
2600 TP100_SPDWN_EN | TP500_SPDWN_EN | EEE_SPDWN_EN |
2601 TP1000_SPDWN_EN);
2602 } else {
2603 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, 0);
2604 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, 0);
2605 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, 0);
2606 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, 0);
2607 }
2608}
2609
hayeswangb2143962015-07-24 13:54:23 +08002610static void r8153_u1u2en(struct r8152 *tp, bool enable)
2611{
2612 u8 u1u2[8];
2613
2614 if (enable)
2615 memset(u1u2, 0xff, sizeof(u1u2));
2616 else
2617 memset(u1u2, 0x00, sizeof(u1u2));
2618
2619 usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
2620}
2621
hayeswang65b82d62017-06-15 14:44:03 +08002622static void r8153b_u1u2en(struct r8152 *tp, bool enable)
2623{
2624 u32 ocp_data;
2625
2626 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG);
2627 if (enable)
2628 ocp_data |= LPM_U1U2_EN;
2629 else
2630 ocp_data &= ~LPM_U1U2_EN;
2631
2632 ocp_write_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG, ocp_data);
2633}
2634
hayeswangb2143962015-07-24 13:54:23 +08002635static void r8153_u2p3en(struct r8152 *tp, bool enable)
2636{
2637 u32 ocp_data;
2638
2639 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
hayeswang3cb32342017-06-09 17:11:43 +08002640 if (enable)
hayeswangb2143962015-07-24 13:54:23 +08002641 ocp_data |= U2P3_ENABLE;
2642 else
2643 ocp_data &= ~U2P3_ENABLE;
2644 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
2645}
2646
hayeswang65b82d62017-06-15 14:44:03 +08002647static void r8153b_ups_flags_w1w0(struct r8152 *tp, u32 set, u32 clear)
2648{
2649 u32 ocp_data;
2650
2651 ocp_data = ocp_read_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS);
2652 ocp_data &= ~clear;
2653 ocp_data |= set;
2654 ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ocp_data);
2655}
2656
2657static void r8153b_green_en(struct r8152 *tp, bool enable)
2658{
2659 u16 data;
2660
2661 if (enable) {
2662 sram_write(tp, 0x8045, 0); /* 10M abiq&ldvbias */
2663 sram_write(tp, 0x804d, 0x1222); /* 100M short abiq&ldvbias */
2664 sram_write(tp, 0x805d, 0x0022); /* 1000M short abiq&ldvbias */
2665 } else {
2666 sram_write(tp, 0x8045, 0x2444); /* 10M abiq&ldvbias */
2667 sram_write(tp, 0x804d, 0x2444); /* 100M short abiq&ldvbias */
2668 sram_write(tp, 0x805d, 0x2444); /* 1000M short abiq&ldvbias */
2669 }
2670
2671 data = sram_read(tp, SRAM_GREEN_CFG);
2672 data |= GREEN_ETH_EN;
2673 sram_write(tp, SRAM_GREEN_CFG, data);
2674
2675 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_GREEN, 0);
2676}
2677
hayeswangc564b872017-06-09 17:11:38 +08002678static u16 r8153_phy_status(struct r8152 *tp, u16 desired)
2679{
2680 u16 data;
2681 int i;
2682
2683 for (i = 0; i < 500; i++) {
2684 data = ocp_reg_read(tp, OCP_PHY_STATUS);
2685 data &= PHY_STAT_MASK;
2686 if (desired) {
2687 if (data == desired)
2688 break;
2689 } else if (data == PHY_STAT_LAN_ON || data == PHY_STAT_PWRDN ||
2690 data == PHY_STAT_EXT_INIT) {
2691 break;
2692 }
2693
2694 msleep(20);
2695 }
2696
2697 return data;
2698}
2699
hayeswang65b82d62017-06-15 14:44:03 +08002700static void r8153b_ups_en(struct r8152 *tp, bool enable)
2701{
2702 u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
2703
2704 if (enable) {
2705 ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
2706 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2707
2708 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
2709 ocp_data |= BIT(0);
2710 ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
2711 } else {
2712 u16 data;
2713
2714 ocp_data &= ~(UPS_EN | USP_PREWAKE);
2715 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2716
2717 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
2718 ocp_data &= ~BIT(0);
2719 ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
2720
2721 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2722 ocp_data &= ~PCUT_STATUS;
2723 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2724
2725 data = r8153_phy_status(tp, 0);
2726
2727 switch (data) {
2728 case PHY_STAT_PWRDN:
2729 case PHY_STAT_EXT_INIT:
2730 r8153b_green_en(tp,
2731 test_bit(GREEN_ETHERNET, &tp->flags));
2732
2733 data = r8152_mdio_read(tp, MII_BMCR);
2734 data &= ~BMCR_PDOWN;
2735 data |= BMCR_RESET;
2736 r8152_mdio_write(tp, MII_BMCR, data);
2737
2738 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
2739
2740 default:
2741 if (data != PHY_STAT_LAN_ON)
2742 netif_warn(tp, link, tp->netdev,
2743 "PHY not ready");
2744 break;
2745 }
2746 }
2747}
2748
hayeswangb2143962015-07-24 13:54:23 +08002749static void r8153_power_cut_en(struct r8152 *tp, bool enable)
2750{
2751 u32 ocp_data;
2752
2753 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2754 if (enable)
2755 ocp_data |= PWR_EN | PHASE2_EN;
2756 else
2757 ocp_data &= ~(PWR_EN | PHASE2_EN);
2758 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2759
2760 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2761 ocp_data &= ~PCUT_STATUS;
2762 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2763}
2764
hayeswang65b82d62017-06-15 14:44:03 +08002765static void r8153b_power_cut_en(struct r8152 *tp, bool enable)
2766{
2767 u32 ocp_data;
2768
2769 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2770 if (enable)
2771 ocp_data |= PWR_EN | PHASE2_EN;
2772 else
2773 ocp_data &= ~PWR_EN;
2774 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2775
2776 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2777 ocp_data &= ~PCUT_STATUS;
2778 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2779}
2780
2781static void r8153b_queue_wake(struct r8152 *tp, bool enable)
2782{
2783 u32 ocp_data;
2784
2785 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, 0xd38a);
2786 if (enable)
2787 ocp_data |= BIT(0);
2788 else
2789 ocp_data &= ~BIT(0);
2790 ocp_write_byte(tp, MCU_TYPE_PLA, 0xd38a, ocp_data);
2791
2792 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, 0xd38c);
2793 ocp_data &= ~BIT(0);
2794 ocp_write_byte(tp, MCU_TYPE_PLA, 0xd38c, ocp_data);
2795}
2796
hayeswang7daed8d2015-07-24 13:54:24 +08002797static bool rtl_can_wakeup(struct r8152 *tp)
2798{
2799 struct usb_device *udev = tp->udev;
2800
2801 return (udev->actconfig->desc.bmAttributes & USB_CONFIG_ATT_WAKEUP);
2802}
2803
hayeswang9a4be1b2014-02-18 21:49:07 +08002804static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
2805{
2806 if (enable) {
2807 u32 ocp_data;
2808
2809 __rtl_set_wol(tp, WAKE_ANY);
2810
2811 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2812
2813 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2814 ocp_data |= LINK_OFF_WAKE_EN;
2815 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2816
2817 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2818 } else {
hayeswangf95ae8a2016-06-30 15:33:35 +08002819 u32 ocp_data;
2820
hayeswang9a4be1b2014-02-18 21:49:07 +08002821 __rtl_set_wol(tp, tp->saved_wolopts);
hayeswangf95ae8a2016-06-30 15:33:35 +08002822
2823 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2824
2825 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2826 ocp_data &= ~LINK_OFF_WAKE_EN;
2827 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2828
2829 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
hayeswang2609af12016-07-05 16:11:46 +08002830 }
2831}
hayeswangf95ae8a2016-06-30 15:33:35 +08002832
hayeswang2609af12016-07-05 16:11:46 +08002833static void rtl8153_runtime_enable(struct r8152 *tp, bool enable)
2834{
hayeswang2609af12016-07-05 16:11:46 +08002835 if (enable) {
2836 r8153_u1u2en(tp, false);
2837 r8153_u2p3en(tp, false);
hayeswang134f98b2017-06-09 17:11:40 +08002838 r8153_mac_clk_spd(tp, true);
hayeswang02552752017-06-09 17:11:42 +08002839 rtl_runtime_suspend_enable(tp, true);
hayeswang2609af12016-07-05 16:11:46 +08002840 } else {
hayeswang02552752017-06-09 17:11:42 +08002841 rtl_runtime_suspend_enable(tp, false);
hayeswang134f98b2017-06-09 17:11:40 +08002842 r8153_mac_clk_spd(tp, false);
hayeswang3cb32342017-06-09 17:11:43 +08002843
2844 switch (tp->version) {
2845 case RTL_VER_03:
2846 case RTL_VER_04:
2847 break;
2848 case RTL_VER_05:
2849 case RTL_VER_06:
2850 default:
2851 r8153_u2p3en(tp, true);
2852 break;
2853 }
2854
hayeswangb2143962015-07-24 13:54:23 +08002855 r8153_u1u2en(tp, true);
hayeswang9a4be1b2014-02-18 21:49:07 +08002856 }
2857}
2858
hayeswang65b82d62017-06-15 14:44:03 +08002859static void rtl8153b_runtime_enable(struct r8152 *tp, bool enable)
2860{
2861 if (enable) {
2862 r8153b_queue_wake(tp, true);
2863 r8153b_u1u2en(tp, false);
2864 r8153_u2p3en(tp, false);
2865 rtl_runtime_suspend_enable(tp, true);
2866 r8153b_ups_en(tp, true);
2867 } else {
2868 r8153b_ups_en(tp, false);
2869 r8153b_queue_wake(tp, false);
2870 rtl_runtime_suspend_enable(tp, false);
2871 r8153_u2p3en(tp, true);
2872 r8153b_u1u2en(tp, true);
2873 }
2874}
2875
hayeswang43499682014-02-18 21:48:58 +08002876static void r8153_teredo_off(struct r8152 *tp)
2877{
2878 u32 ocp_data;
2879
hayeswang65b82d62017-06-15 14:44:03 +08002880 switch (tp->version) {
2881 case RTL_VER_01:
2882 case RTL_VER_02:
2883 case RTL_VER_03:
2884 case RTL_VER_04:
2885 case RTL_VER_05:
2886 case RTL_VER_06:
2887 case RTL_VER_07:
2888 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2889 ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK |
2890 OOB_TEREDO_EN);
2891 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2892 break;
2893
2894 case RTL_VER_08:
2895 case RTL_VER_09:
2896 /* The bit 0 ~ 7 are relative with teredo settings. They are
2897 * W1C (write 1 to clear), so set all 1 to disable it.
2898 */
2899 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, 0xff);
2900 break;
2901
2902 default:
2903 break;
2904 }
hayeswang43499682014-02-18 21:48:58 +08002905
2906 ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
2907 ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
2908 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
2909}
2910
hayeswang93fe9b12016-06-16 10:55:18 +08002911static void rtl_reset_bmu(struct r8152 *tp)
2912{
2913 u32 ocp_data;
2914
2915 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_RESET);
2916 ocp_data &= ~(BMU_RESET_EP_IN | BMU_RESET_EP_OUT);
2917 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2918 ocp_data |= BMU_RESET_EP_IN | BMU_RESET_EP_OUT;
2919 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2920}
2921
hayeswangcda9fb02016-01-07 17:51:12 +08002922static void r8152_aldps_en(struct r8152 *tp, bool enable)
hayeswang43499682014-02-18 21:48:58 +08002923{
hayeswangcda9fb02016-01-07 17:51:12 +08002924 if (enable) {
2925 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
2926 LINKENA | DIS_SDSAVE);
2927 } else {
2928 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA |
2929 DIS_SDSAVE);
2930 msleep(20);
2931 }
hayeswang43499682014-02-18 21:48:58 +08002932}
2933
hayeswange6449532016-09-20 16:22:05 +08002934static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
2935{
2936 ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
2937 ocp_reg_write(tp, OCP_EEE_DATA, reg);
2938 ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
2939}
2940
2941static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
2942{
2943 u16 data;
2944
2945 r8152_mmd_indirect(tp, dev, reg);
2946 data = ocp_reg_read(tp, OCP_EEE_DATA);
2947 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2948
2949 return data;
2950}
2951
2952static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
2953{
2954 r8152_mmd_indirect(tp, dev, reg);
2955 ocp_reg_write(tp, OCP_EEE_DATA, data);
2956 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2957}
2958
2959static void r8152_eee_en(struct r8152 *tp, bool enable)
2960{
2961 u16 config1, config2, config3;
2962 u32 ocp_data;
2963
2964 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
2965 config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
2966 config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
2967 config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
2968
2969 if (enable) {
2970 ocp_data |= EEE_RX_EN | EEE_TX_EN;
2971 config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
2972 config1 |= sd_rise_time(1);
2973 config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
2974 config3 |= fast_snr(42);
2975 } else {
2976 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
2977 config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
2978 RX_QUIET_EN);
2979 config1 |= sd_rise_time(7);
2980 config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
2981 config3 |= fast_snr(511);
2982 }
2983
2984 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
2985 ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
2986 ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
2987 ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
2988}
2989
2990static void r8152b_enable_eee(struct r8152 *tp)
2991{
2992 r8152_eee_en(tp, true);
2993 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, MDIO_EEE_100TX);
2994}
2995
2996static void r8152b_enable_fc(struct r8152 *tp)
2997{
2998 u16 anar;
2999
3000 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3001 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3002 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3003}
3004
hayeswangd70b1132014-09-19 15:17:18 +08003005static void rtl8152_disable(struct r8152 *tp)
3006{
hayeswangcda9fb02016-01-07 17:51:12 +08003007 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003008 rtl_disable(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003009 r8152_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003010}
3011
hayeswang43499682014-02-18 21:48:58 +08003012static void r8152b_hw_phy_cfg(struct r8152 *tp)
3013{
hayeswangef39df82016-09-20 16:22:07 +08003014 r8152b_enable_eee(tp);
3015 r8152_aldps_en(tp, true);
3016 r8152b_enable_fc(tp);
hayeswangf0cbe0a2014-02-18 21:49:03 +08003017
hayeswangaa66a5f2014-02-18 21:49:04 +08003018 set_bit(PHY_RESET, &tp->flags);
hayeswang43499682014-02-18 21:48:58 +08003019}
3020
hayeswangac718b62013-05-02 16:01:25 +00003021static void r8152b_exit_oob(struct r8152 *tp)
3022{
hayeswangdb8515e2014-03-06 15:07:16 +08003023 u32 ocp_data;
3024 int i;
hayeswangac718b62013-05-02 16:01:25 +00003025
3026 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3027 ocp_data &= ~RCR_ACPT_ALL;
3028 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3029
hayeswang00a5e362014-02-18 21:48:59 +08003030 rxdy_gated_en(tp, true);
hayeswangda9bd112014-02-18 21:49:08 +08003031 r8153_teredo_off(tp);
hayeswangac718b62013-05-02 16:01:25 +00003032 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3033 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
3034
3035 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3036 ocp_data &= ~NOW_IS_OOB;
3037 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3038
3039 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3040 ocp_data &= ~MCU_BORW_EN;
3041 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3042
3043 for (i = 0; i < 1000; i++) {
3044 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3045 if (ocp_data & LINK_LIST_READY)
3046 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003047 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003048 }
3049
3050 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3051 ocp_data |= RE_INIT_LL;
3052 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3053
3054 for (i = 0; i < 1000; i++) {
3055 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3056 if (ocp_data & LINK_LIST_READY)
3057 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003058 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003059 }
3060
3061 rtl8152_nic_reset(tp);
3062
3063 /* rx share fifo credit full threshold */
3064 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
3065
hayeswanga3cc4652014-07-24 16:37:43 +08003066 if (tp->udev->speed == USB_SPEED_FULL ||
3067 tp->udev->speed == USB_SPEED_LOW) {
hayeswangac718b62013-05-02 16:01:25 +00003068 /* rx share fifo credit near full threshold */
3069 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
3070 RXFIFO_THR2_FULL);
3071 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
3072 RXFIFO_THR3_FULL);
3073 } else {
3074 /* rx share fifo credit near full threshold */
3075 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
3076 RXFIFO_THR2_HIGH);
3077 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
3078 RXFIFO_THR3_HIGH);
3079 }
3080
3081 /* TX share fifo free credit full threshold */
3082 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
3083
3084 ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
hayeswang8e1f51b2014-01-02 11:22:41 +08003085 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
hayeswangac718b62013-05-02 16:01:25 +00003086 ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
3087 TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
3088
hayeswangc5554292014-09-12 10:43:11 +08003089 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswangac718b62013-05-02 16:01:25 +00003090
3091 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
3092
3093 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
3094 ocp_data |= TCR0_AUTO_FIFO;
3095 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
3096}
3097
3098static void r8152b_enter_oob(struct r8152 *tp)
3099{
hayeswang45f4a192014-01-06 17:08:41 +08003100 u32 ocp_data;
3101 int i;
hayeswangac718b62013-05-02 16:01:25 +00003102
3103 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3104 ocp_data &= ~NOW_IS_OOB;
3105 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3106
3107 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
3108 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
3109 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
3110
hayeswangd70b1132014-09-19 15:17:18 +08003111 rtl_disable(tp);
hayeswangac718b62013-05-02 16:01:25 +00003112
3113 for (i = 0; i < 1000; i++) {
3114 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3115 if (ocp_data & LINK_LIST_READY)
3116 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003117 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003118 }
3119
3120 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3121 ocp_data |= RE_INIT_LL;
3122 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3123
3124 for (i = 0; i < 1000; i++) {
3125 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3126 if (ocp_data & LINK_LIST_READY)
3127 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003128 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003129 }
3130
3131 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
3132
hayeswangc5554292014-09-12 10:43:11 +08003133 rtl_rx_vlan_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00003134
3135 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
3136 ocp_data |= ALDPS_PROXY_MODE;
3137 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
3138
3139 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3140 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
3141 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3142
hayeswang00a5e362014-02-18 21:48:59 +08003143 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003144
3145 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3146 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
3147 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3148}
3149
hayeswang65b82d62017-06-15 14:44:03 +08003150static int r8153_patch_request(struct r8152 *tp, bool request)
3151{
3152 u16 data;
3153 int i;
3154
3155 data = ocp_reg_read(tp, OCP_PHY_PATCH_CMD);
3156 if (request)
3157 data |= PATCH_REQUEST;
3158 else
3159 data &= ~PATCH_REQUEST;
3160 ocp_reg_write(tp, OCP_PHY_PATCH_CMD, data);
3161
3162 for (i = 0; request && i < 5000; i++) {
3163 usleep_range(1000, 2000);
3164 if (ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)
3165 break;
3166 }
3167
3168 if (request && !(ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)) {
3169 netif_err(tp, drv, tp->netdev, "patch request fail\n");
3170 r8153_patch_request(tp, false);
3171 return -ETIME;
3172 } else {
3173 return 0;
3174 }
3175}
3176
hayeswange6449532016-09-20 16:22:05 +08003177static void r8153_aldps_en(struct r8152 *tp, bool enable)
3178{
3179 u16 data;
3180
3181 data = ocp_reg_read(tp, OCP_POWER_CFG);
3182 if (enable) {
3183 data |= EN_ALDPS;
3184 ocp_reg_write(tp, OCP_POWER_CFG, data);
3185 } else {
hayeswang4214cc52017-06-09 17:11:46 +08003186 int i;
3187
hayeswange6449532016-09-20 16:22:05 +08003188 data &= ~EN_ALDPS;
3189 ocp_reg_write(tp, OCP_POWER_CFG, data);
hayeswang4214cc52017-06-09 17:11:46 +08003190 for (i = 0; i < 20; i++) {
3191 usleep_range(1000, 2000);
3192 if (ocp_read_word(tp, MCU_TYPE_PLA, 0xe000) & 0x0100)
3193 break;
3194 }
hayeswange6449532016-09-20 16:22:05 +08003195 }
3196}
3197
hayeswang65b82d62017-06-15 14:44:03 +08003198static void r8153b_aldps_en(struct r8152 *tp, bool enable)
3199{
3200 r8153_aldps_en(tp, enable);
3201
3202 if (enable)
3203 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_ALDPS, 0);
3204 else
3205 r8153b_ups_flags_w1w0(tp, 0, UPS_FLAGS_EN_ALDPS);
3206}
3207
hayeswange6449532016-09-20 16:22:05 +08003208static void r8153_eee_en(struct r8152 *tp, bool enable)
3209{
3210 u32 ocp_data;
3211 u16 config;
3212
3213 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3214 config = ocp_reg_read(tp, OCP_EEE_CFG);
3215
3216 if (enable) {
3217 ocp_data |= EEE_RX_EN | EEE_TX_EN;
3218 config |= EEE10_EN;
3219 } else {
3220 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
3221 config &= ~EEE10_EN;
3222 }
3223
3224 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
3225 ocp_reg_write(tp, OCP_EEE_CFG, config);
3226}
3227
hayeswang65b82d62017-06-15 14:44:03 +08003228static void r8153b_eee_en(struct r8152 *tp, bool enable)
3229{
3230 r8153_eee_en(tp, enable);
3231
3232 if (enable)
3233 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_EEE, 0);
3234 else
3235 r8153b_ups_flags_w1w0(tp, 0, UPS_FLAGS_EN_EEE);
3236}
3237
3238static void r8153b_enable_fc(struct r8152 *tp)
3239{
3240 r8152b_enable_fc(tp);
3241 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_FLOW_CTR, 0);
3242}
3243
hayeswang43779f82014-01-02 11:25:10 +08003244static void r8153_hw_phy_cfg(struct r8152 *tp)
3245{
3246 u32 ocp_data;
3247 u16 data;
3248
hayeswangd768c612016-09-20 16:22:09 +08003249 /* disable ALDPS before updating the PHY parameters */
3250 r8153_aldps_en(tp, false);
hayeswangfb02eb42015-07-22 15:27:41 +08003251
hayeswangd768c612016-09-20 16:22:09 +08003252 /* disable EEE before updating the PHY parameters */
3253 r8153_eee_en(tp, false);
3254 ocp_reg_write(tp, OCP_EEE_ADV, 0);
hayeswang43779f82014-01-02 11:25:10 +08003255
3256 if (tp->version == RTL_VER_03) {
3257 data = ocp_reg_read(tp, OCP_EEE_CFG);
3258 data &= ~CTAP_SHORT_EN;
3259 ocp_reg_write(tp, OCP_EEE_CFG, data);
3260 }
3261
3262 data = ocp_reg_read(tp, OCP_POWER_CFG);
3263 data |= EEE_CLKDIV_EN;
3264 ocp_reg_write(tp, OCP_POWER_CFG, data);
3265
3266 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
3267 data |= EN_10M_BGOFF;
3268 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
3269 data = ocp_reg_read(tp, OCP_POWER_CFG);
3270 data |= EN_10M_PLLOFF;
3271 ocp_reg_write(tp, OCP_POWER_CFG, data);
hayeswangb4d99de2015-01-19 17:02:46 +08003272 sram_write(tp, SRAM_IMPEDANCE, 0x0b13);
hayeswang43779f82014-01-02 11:25:10 +08003273
3274 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3275 ocp_data |= PFM_PWM_SWITCH;
3276 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3277
hayeswangb4d99de2015-01-19 17:02:46 +08003278 /* Enable LPF corner auto tune */
3279 sram_write(tp, SRAM_LPF_CFG, 0xf70f);
hayeswang43779f82014-01-02 11:25:10 +08003280
hayeswangb4d99de2015-01-19 17:02:46 +08003281 /* Adjust 10M Amplitude */
3282 sram_write(tp, SRAM_10M_AMP1, 0x00af);
3283 sram_write(tp, SRAM_10M_AMP2, 0x0208);
hayeswangaa66a5f2014-02-18 21:49:04 +08003284
hayeswangaf0287e2016-09-20 16:22:08 +08003285 r8153_eee_en(tp, true);
3286 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
3287
hayeswangef39df82016-09-20 16:22:07 +08003288 r8153_aldps_en(tp, true);
3289 r8152b_enable_fc(tp);
3290
hayeswang3cb32342017-06-09 17:11:43 +08003291 switch (tp->version) {
3292 case RTL_VER_03:
3293 case RTL_VER_04:
3294 break;
3295 case RTL_VER_05:
3296 case RTL_VER_06:
3297 default:
3298 r8153_u2p3en(tp, true);
3299 break;
3300 }
3301
hayeswangaa66a5f2014-02-18 21:49:04 +08003302 set_bit(PHY_RESET, &tp->flags);
hayeswang43779f82014-01-02 11:25:10 +08003303}
3304
hayeswang65b82d62017-06-15 14:44:03 +08003305static u32 r8152_efuse_read(struct r8152 *tp, u8 addr)
3306{
3307 u32 ocp_data;
3308
3309 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD, EFUSE_READ_CMD | addr);
3310 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD);
3311 ocp_data = (ocp_data & EFUSE_DATA_BIT16) << 9; /* data of bit16 */
3312 ocp_data |= ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_DATA);
3313
3314 return ocp_data;
3315}
3316
3317static void r8153b_hw_phy_cfg(struct r8152 *tp)
3318{
3319 u32 ocp_data, ups_flags = 0;
3320 u16 data;
3321
3322 /* disable ALDPS before updating the PHY parameters */
3323 r8153b_aldps_en(tp, false);
3324
3325 /* disable EEE before updating the PHY parameters */
3326 r8153b_eee_en(tp, false);
3327 ocp_reg_write(tp, OCP_EEE_ADV, 0);
3328
3329 r8153b_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
3330
3331 data = sram_read(tp, SRAM_GREEN_CFG);
3332 data |= R_TUNE_EN;
3333 sram_write(tp, SRAM_GREEN_CFG, data);
3334 data = ocp_reg_read(tp, OCP_NCTL_CFG);
3335 data |= PGA_RETURN_EN;
3336 ocp_reg_write(tp, OCP_NCTL_CFG, data);
3337
3338 /* ADC Bias Calibration:
3339 * read efuse offset 0x7d to get a 17-bit data. Remove the dummy/fake
3340 * bit (bit3) to rebuild the real 16-bit data. Write the data to the
3341 * ADC ioffset.
3342 */
3343 ocp_data = r8152_efuse_read(tp, 0x7d);
3344 data = (u16)(((ocp_data & 0x1fff0) >> 1) | (ocp_data & 0x7));
3345 if (data != 0xffff)
3346 ocp_reg_write(tp, OCP_ADC_IOFFSET, data);
3347
3348 /* ups mode tx-link-pulse timing adjustment:
3349 * rg_saw_cnt = OCP reg 0xC426 Bit[13:0]
3350 * swr_cnt_1ms_ini = 16000000 / rg_saw_cnt
3351 */
3352 ocp_data = ocp_reg_read(tp, 0xc426);
3353 ocp_data &= 0x3fff;
3354 if (ocp_data) {
3355 u32 swr_cnt_1ms_ini;
3356
3357 swr_cnt_1ms_ini = (16000000 / ocp_data) & SAW_CNT_1MS_MASK;
3358 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG);
3359 ocp_data = (ocp_data & ~SAW_CNT_1MS_MASK) | swr_cnt_1ms_ini;
3360 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CFG, ocp_data);
3361 }
3362
3363 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3364 ocp_data |= PFM_PWM_SWITCH;
3365 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3366
3367 /* Advnace EEE */
3368 if (!r8153_patch_request(tp, true)) {
3369 data = ocp_reg_read(tp, OCP_POWER_CFG);
3370 data |= EEE_CLKDIV_EN;
3371 ocp_reg_write(tp, OCP_POWER_CFG, data);
3372
3373 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
3374 data |= EN_EEE_CMODE | EN_EEE_1000 | EN_10M_CLKDIV;
3375 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
3376
3377 ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
3378 ocp_reg_write(tp, OCP_SYSCLK_CFG, clk_div_expo(5));
3379
3380 ups_flags |= UPS_FLAGS_EN_10M_CKDIV | UPS_FLAGS_250M_CKDIV |
3381 UPS_FLAGS_EN_EEE_CKDIV | UPS_FLAGS_EEE_CMOD_LV_EN |
3382 UPS_FLAGS_EEE_PLLOFF_GIGA;
3383
3384 r8153_patch_request(tp, false);
3385 }
3386
3387 r8153b_ups_flags_w1w0(tp, ups_flags, 0);
3388
3389 r8153b_eee_en(tp, true);
3390 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
3391
3392 r8153b_aldps_en(tp, true);
3393 r8153b_enable_fc(tp);
3394 r8153_u2p3en(tp, true);
3395
3396 set_bit(PHY_RESET, &tp->flags);
3397}
3398
hayeswang43779f82014-01-02 11:25:10 +08003399static void r8153_first_init(struct r8152 *tp)
3400{
3401 u32 ocp_data;
3402 int i;
3403
hayeswang134f98b2017-06-09 17:11:40 +08003404 r8153_mac_clk_spd(tp, false);
hayeswang00a5e362014-02-18 21:48:59 +08003405 rxdy_gated_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003406 r8153_teredo_off(tp);
3407
3408 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3409 ocp_data &= ~RCR_ACPT_ALL;
3410 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3411
hayeswang43779f82014-01-02 11:25:10 +08003412 rtl8152_nic_reset(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003413 rtl_reset_bmu(tp);
hayeswang43779f82014-01-02 11:25:10 +08003414
3415 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3416 ocp_data &= ~NOW_IS_OOB;
3417 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3418
3419 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3420 ocp_data &= ~MCU_BORW_EN;
3421 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3422
3423 for (i = 0; i < 1000; i++) {
3424 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3425 if (ocp_data & LINK_LIST_READY)
3426 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003427 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003428 }
3429
3430 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3431 ocp_data |= RE_INIT_LL;
3432 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3433
3434 for (i = 0; i < 1000; i++) {
3435 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3436 if (ocp_data & LINK_LIST_READY)
3437 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003438 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003439 }
3440
hayeswangc5554292014-09-12 10:43:11 +08003441 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswang43779f82014-01-02 11:25:10 +08003442
hayeswangb65c0c92017-06-21 11:25:18 +08003443 ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08003444 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
hayeswang69b4b7a2014-07-10 10:58:54 +08003445 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
hayeswang43779f82014-01-02 11:25:10 +08003446
3447 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
3448 ocp_data |= TCR0_AUTO_FIFO;
3449 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
3450
3451 rtl8152_nic_reset(tp);
3452
3453 /* rx share fifo credit full threshold */
3454 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
3455 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
3456 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
3457 /* TX share fifo free credit full threshold */
3458 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
hayeswang43779f82014-01-02 11:25:10 +08003459}
3460
3461static void r8153_enter_oob(struct r8152 *tp)
3462{
3463 u32 ocp_data;
3464 int i;
3465
hayeswang134f98b2017-06-09 17:11:40 +08003466 r8153_mac_clk_spd(tp, true);
3467
hayeswang43779f82014-01-02 11:25:10 +08003468 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3469 ocp_data &= ~NOW_IS_OOB;
3470 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3471
hayeswangd70b1132014-09-19 15:17:18 +08003472 rtl_disable(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003473 rtl_reset_bmu(tp);
hayeswang43779f82014-01-02 11:25:10 +08003474
3475 for (i = 0; i < 1000; i++) {
3476 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3477 if (ocp_data & LINK_LIST_READY)
3478 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003479 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003480 }
3481
3482 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3483 ocp_data |= RE_INIT_LL;
3484 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3485
3486 for (i = 0; i < 1000; i++) {
3487 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3488 if (ocp_data & LINK_LIST_READY)
3489 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003490 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003491 }
3492
hayeswangb65c0c92017-06-21 11:25:18 +08003493 ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08003494 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
hayeswang43779f82014-01-02 11:25:10 +08003495
hayeswang65b82d62017-06-15 14:44:03 +08003496 switch (tp->version) {
3497 case RTL_VER_03:
3498 case RTL_VER_04:
3499 case RTL_VER_05:
3500 case RTL_VER_06:
3501 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
3502 ocp_data &= ~TEREDO_WAKE_MASK;
3503 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
3504 break;
3505
3506 case RTL_VER_08:
3507 case RTL_VER_09:
3508 /* Clear teredo wake event. bit[15:8] is the teredo wakeup
3509 * type. Set it to zero. bits[7:0] are the W1C bits about
3510 * the events. Set them to all 1 to clear them.
3511 */
3512 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
3513 break;
3514
3515 default:
3516 break;
3517 }
hayeswang43779f82014-01-02 11:25:10 +08003518
hayeswangc5554292014-09-12 10:43:11 +08003519 rtl_rx_vlan_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003520
3521 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
3522 ocp_data |= ALDPS_PROXY_MODE;
3523 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
3524
3525 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3526 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
3527 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3528
hayeswang00a5e362014-02-18 21:48:59 +08003529 rxdy_gated_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003530
3531 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3532 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
3533 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3534}
3535
hayeswangd70b1132014-09-19 15:17:18 +08003536static void rtl8153_disable(struct r8152 *tp)
3537{
hayeswangcda9fb02016-01-07 17:51:12 +08003538 r8153_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003539 rtl_disable(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003540 rtl_reset_bmu(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003541 r8153_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003542}
3543
hayeswang65b82d62017-06-15 14:44:03 +08003544static void rtl8153b_disable(struct r8152 *tp)
3545{
3546 r8153b_aldps_en(tp, false);
3547 rtl_disable(tp);
3548 rtl_reset_bmu(tp);
3549 r8153b_aldps_en(tp, true);
3550}
3551
hayeswangac718b62013-05-02 16:01:25 +00003552static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u16 speed, u8 duplex)
3553{
hayeswang43779f82014-01-02 11:25:10 +08003554 u16 bmcr, anar, gbcr;
hayeswang65b82d62017-06-15 14:44:03 +08003555 enum spd_duplex speed_duplex;
hayeswangac718b62013-05-02 16:01:25 +00003556 int ret = 0;
3557
hayeswangac718b62013-05-02 16:01:25 +00003558 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3559 anar &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
3560 ADVERTISE_100HALF | ADVERTISE_100FULL);
hayeswang43779f82014-01-02 11:25:10 +08003561 if (tp->mii.supports_gmii) {
3562 gbcr = r8152_mdio_read(tp, MII_CTRL1000);
3563 gbcr &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
3564 } else {
3565 gbcr = 0;
3566 }
hayeswangac718b62013-05-02 16:01:25 +00003567
3568 if (autoneg == AUTONEG_DISABLE) {
3569 if (speed == SPEED_10) {
3570 bmcr = 0;
3571 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003572 speed_duplex = FORCE_10M_HALF;
hayeswangac718b62013-05-02 16:01:25 +00003573 } else if (speed == SPEED_100) {
3574 bmcr = BMCR_SPEED100;
3575 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003576 speed_duplex = FORCE_100M_HALF;
hayeswang43779f82014-01-02 11:25:10 +08003577 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
3578 bmcr = BMCR_SPEED1000;
3579 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003580 speed_duplex = NWAY_1000M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003581 } else {
3582 ret = -EINVAL;
3583 goto out;
3584 }
3585
hayeswang65b82d62017-06-15 14:44:03 +08003586 if (duplex == DUPLEX_FULL) {
hayeswangac718b62013-05-02 16:01:25 +00003587 bmcr |= BMCR_FULLDPLX;
hayeswang65b82d62017-06-15 14:44:03 +08003588 if (speed != SPEED_1000)
3589 speed_duplex++;
3590 }
hayeswangac718b62013-05-02 16:01:25 +00003591 } else {
3592 if (speed == SPEED_10) {
hayeswang65b82d62017-06-15 14:44:03 +08003593 if (duplex == DUPLEX_FULL) {
hayeswangac718b62013-05-02 16:01:25 +00003594 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003595 speed_duplex = NWAY_10M_FULL;
3596 } else {
hayeswangac718b62013-05-02 16:01:25 +00003597 anar |= ADVERTISE_10HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003598 speed_duplex = NWAY_10M_HALF;
3599 }
hayeswangac718b62013-05-02 16:01:25 +00003600 } else if (speed == SPEED_100) {
3601 if (duplex == DUPLEX_FULL) {
3602 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
3603 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003604 speed_duplex = NWAY_100M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003605 } else {
3606 anar |= ADVERTISE_10HALF;
3607 anar |= ADVERTISE_100HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003608 speed_duplex = NWAY_100M_HALF;
hayeswangac718b62013-05-02 16:01:25 +00003609 }
hayeswang43779f82014-01-02 11:25:10 +08003610 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
3611 if (duplex == DUPLEX_FULL) {
3612 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
3613 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
3614 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
3615 } else {
3616 anar |= ADVERTISE_10HALF;
3617 anar |= ADVERTISE_100HALF;
3618 gbcr |= ADVERTISE_1000HALF;
3619 }
hayeswang65b82d62017-06-15 14:44:03 +08003620 speed_duplex = NWAY_1000M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003621 } else {
3622 ret = -EINVAL;
3623 goto out;
3624 }
3625
3626 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
3627 }
3628
hayeswangfae56172016-06-16 14:08:29 +08003629 if (test_and_clear_bit(PHY_RESET, &tp->flags))
hayeswangaa66a5f2014-02-18 21:49:04 +08003630 bmcr |= BMCR_RESET;
3631
hayeswang43779f82014-01-02 11:25:10 +08003632 if (tp->mii.supports_gmii)
3633 r8152_mdio_write(tp, MII_CTRL1000, gbcr);
3634
hayeswangac718b62013-05-02 16:01:25 +00003635 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3636 r8152_mdio_write(tp, MII_BMCR, bmcr);
3637
hayeswang65b82d62017-06-15 14:44:03 +08003638 switch (tp->version) {
3639 case RTL_VER_08:
3640 case RTL_VER_09:
3641 r8153b_ups_flags_w1w0(tp, ups_flags_speed(speed_duplex),
3642 UPS_FLAGS_SPEED_MASK);
3643 break;
3644
3645 default:
3646 break;
3647 }
3648
hayeswangfae56172016-06-16 14:08:29 +08003649 if (bmcr & BMCR_RESET) {
hayeswangaa66a5f2014-02-18 21:49:04 +08003650 int i;
3651
hayeswangaa66a5f2014-02-18 21:49:04 +08003652 for (i = 0; i < 50; i++) {
3653 msleep(20);
3654 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
3655 break;
3656 }
3657 }
3658
hayeswangac718b62013-05-02 16:01:25 +00003659out:
hayeswangac718b62013-05-02 16:01:25 +00003660 return ret;
3661}
3662
hayeswangd70b1132014-09-19 15:17:18 +08003663static void rtl8152_up(struct r8152 *tp)
3664{
3665 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3666 return;
3667
hayeswangcda9fb02016-01-07 17:51:12 +08003668 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003669 r8152b_exit_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003670 r8152_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003671}
3672
hayeswangac718b62013-05-02 16:01:25 +00003673static void rtl8152_down(struct r8152 *tp)
3674{
hayeswang68714382014-04-11 17:54:31 +08003675 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3676 rtl_drop_queued_tx(tp);
3677 return;
3678 }
3679
hayeswang00a5e362014-02-18 21:48:59 +08003680 r8152_power_cut_en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003681 r8152_aldps_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003682 r8152b_enter_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003683 r8152_aldps_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00003684}
3685
hayeswangd70b1132014-09-19 15:17:18 +08003686static void rtl8153_up(struct r8152 *tp)
3687{
3688 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3689 return;
3690
hayeswangb2143962015-07-24 13:54:23 +08003691 r8153_u1u2en(tp, false);
hayeswang3cb32342017-06-09 17:11:43 +08003692 r8153_u2p3en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003693 r8153_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003694 r8153_first_init(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003695 r8153_aldps_en(tp, true);
hayeswang3cb32342017-06-09 17:11:43 +08003696
3697 switch (tp->version) {
3698 case RTL_VER_03:
3699 case RTL_VER_04:
3700 break;
3701 case RTL_VER_05:
3702 case RTL_VER_06:
3703 default:
3704 r8153_u2p3en(tp, true);
3705 break;
3706 }
3707
hayeswangb2143962015-07-24 13:54:23 +08003708 r8153_u1u2en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003709}
3710
hayeswang43779f82014-01-02 11:25:10 +08003711static void rtl8153_down(struct r8152 *tp)
3712{
hayeswang68714382014-04-11 17:54:31 +08003713 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3714 rtl_drop_queued_tx(tp);
3715 return;
3716 }
3717
hayeswangb9702722014-02-18 21:49:00 +08003718 r8153_u1u2en(tp, false);
hayeswangb2143962015-07-24 13:54:23 +08003719 r8153_u2p3en(tp, false);
hayeswangb9702722014-02-18 21:49:00 +08003720 r8153_power_cut_en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003721 r8153_aldps_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003722 r8153_enter_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003723 r8153_aldps_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003724}
3725
hayeswang65b82d62017-06-15 14:44:03 +08003726static void rtl8153b_up(struct r8152 *tp)
3727{
3728 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3729 return;
3730
3731 r8153b_u1u2en(tp, false);
3732 r8153_u2p3en(tp, false);
3733 r8153b_aldps_en(tp, false);
3734
3735 r8153_first_init(tp);
3736 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
3737
3738 r8153b_aldps_en(tp, true);
3739 r8153_u2p3en(tp, true);
3740 r8153b_u1u2en(tp, true);
3741}
3742
3743static void rtl8153b_down(struct r8152 *tp)
3744{
3745 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3746 rtl_drop_queued_tx(tp);
3747 return;
3748 }
3749
3750 r8153b_u1u2en(tp, false);
3751 r8153_u2p3en(tp, false);
3752 r8153b_power_cut_en(tp, false);
3753 r8153b_aldps_en(tp, false);
3754 r8153_enter_oob(tp);
3755 r8153b_aldps_en(tp, true);
3756}
3757
hayeswang2dd49e02015-09-07 11:57:44 +08003758static bool rtl8152_in_nway(struct r8152 *tp)
3759{
3760 u16 nway_state;
3761
3762 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, 0x2000);
3763 tp->ocp_base = 0x2000;
3764 ocp_write_byte(tp, MCU_TYPE_PLA, 0xb014, 0x4c); /* phy state */
3765 nway_state = ocp_read_word(tp, MCU_TYPE_PLA, 0xb01a);
3766
3767 /* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
3768 if (nway_state & 0xc000)
3769 return false;
3770 else
3771 return true;
3772}
3773
3774static bool rtl8153_in_nway(struct r8152 *tp)
3775{
3776 u16 phy_state = ocp_reg_read(tp, OCP_PHY_STATE) & 0xff;
3777
3778 if (phy_state == TXDIS_STATE || phy_state == ABD_STATE)
3779 return false;
3780 else
3781 return true;
3782}
3783
hayeswangac718b62013-05-02 16:01:25 +00003784static void set_carrier(struct r8152 *tp)
3785{
3786 struct net_device *netdev = tp->netdev;
hayeswangce594e92017-03-16 14:32:22 +08003787 struct napi_struct *napi = &tp->napi;
hayeswangac718b62013-05-02 16:01:25 +00003788 u8 speed;
3789
3790 speed = rtl8152_get_speed(tp);
3791
3792 if (speed & LINK_STATUS) {
hayeswang51d979f2015-02-06 11:30:47 +08003793 if (!netif_carrier_ok(netdev)) {
hayeswangc81229c2014-01-02 11:22:42 +08003794 tp->rtl_ops.enable(tp);
hayeswangac718b62013-05-02 16:01:25 +00003795 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
hayeswangde9bf292017-01-26 09:38:32 +08003796 netif_stop_queue(netdev);
hayeswangce594e92017-03-16 14:32:22 +08003797 napi_disable(napi);
hayeswangac718b62013-05-02 16:01:25 +00003798 netif_carrier_on(netdev);
hayeswangaa2e0922015-01-09 10:26:35 +08003799 rtl_start_rx(tp);
hayeswang41cec842015-07-24 13:54:25 +08003800 napi_enable(&tp->napi);
hayeswangde9bf292017-01-26 09:38:32 +08003801 netif_wake_queue(netdev);
3802 netif_info(tp, link, netdev, "carrier on\n");
hayeswang2f25abe2017-03-23 19:14:19 +08003803 } else if (netif_queue_stopped(netdev) &&
3804 skb_queue_len(&tp->tx_queue) < tp->tx_qlen) {
3805 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00003806 }
3807 } else {
hayeswang51d979f2015-02-06 11:30:47 +08003808 if (netif_carrier_ok(netdev)) {
hayeswangac718b62013-05-02 16:01:25 +00003809 netif_carrier_off(netdev);
hayeswangce594e92017-03-16 14:32:22 +08003810 napi_disable(napi);
hayeswangc81229c2014-01-02 11:22:42 +08003811 tp->rtl_ops.disable(tp);
hayeswangce594e92017-03-16 14:32:22 +08003812 napi_enable(napi);
hayeswangde9bf292017-01-26 09:38:32 +08003813 netif_info(tp, link, netdev, "carrier off\n");
hayeswangac718b62013-05-02 16:01:25 +00003814 }
3815 }
hayeswangac718b62013-05-02 16:01:25 +00003816}
3817
3818static void rtl_work_func_t(struct work_struct *work)
3819{
3820 struct r8152 *tp = container_of(work, struct r8152, schedule.work);
3821
hayeswanga1f83fe2014-11-12 10:05:05 +08003822 /* If the device is unplugged or !netif_running(), the workqueue
3823 * doesn't need to wake the device, and could return directly.
3824 */
3825 if (test_bit(RTL8152_UNPLUG, &tp->flags) || !netif_running(tp->netdev))
3826 return;
3827
hayeswang9a4be1b2014-02-18 21:49:07 +08003828 if (usb_autopm_get_interface(tp->intf) < 0)
3829 return;
3830
hayeswangac718b62013-05-02 16:01:25 +00003831 if (!test_bit(WORK_ENABLE, &tp->flags))
3832 goto out1;
3833
hayeswangb5403272014-10-09 18:00:26 +08003834 if (!mutex_trylock(&tp->control)) {
3835 schedule_delayed_work(&tp->schedule, 0);
3836 goto out1;
3837 }
3838
hayeswang216a8342016-01-07 17:51:11 +08003839 if (test_and_clear_bit(RTL8152_LINK_CHG, &tp->flags))
hayeswang40a82912013-08-14 20:54:40 +08003840 set_carrier(tp);
hayeswangac718b62013-05-02 16:01:25 +00003841
hayeswang216a8342016-01-07 17:51:11 +08003842 if (test_and_clear_bit(RTL8152_SET_RX_MODE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00003843 _rtl8152_set_rx_mode(tp->netdev);
3844
hayeswangd823ab62015-01-12 12:06:23 +08003845 /* don't schedule napi before linking */
hayeswang216a8342016-01-07 17:51:11 +08003846 if (test_and_clear_bit(SCHEDULE_NAPI, &tp->flags) &&
3847 netif_carrier_ok(tp->netdev))
hayeswangd823ab62015-01-12 12:06:23 +08003848 napi_schedule(&tp->napi);
hayeswangaa66a5f2014-02-18 21:49:04 +08003849
hayeswangb5403272014-10-09 18:00:26 +08003850 mutex_unlock(&tp->control);
3851
hayeswangac718b62013-05-02 16:01:25 +00003852out1:
hayeswang9a4be1b2014-02-18 21:49:07 +08003853 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00003854}
3855
hayeswanga028a9e2016-06-13 17:49:36 +08003856static void rtl_hw_phy_work_func_t(struct work_struct *work)
3857{
3858 struct r8152 *tp = container_of(work, struct r8152, hw_phy_work.work);
3859
3860 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3861 return;
3862
3863 if (usb_autopm_get_interface(tp->intf) < 0)
3864 return;
3865
3866 mutex_lock(&tp->control);
3867
3868 tp->rtl_ops.hw_phy_cfg(tp);
3869
hayeswangaa7e26b2016-06-13 17:49:38 +08003870 rtl8152_set_speed(tp, tp->autoneg, tp->speed, tp->duplex);
hayeswang9d21c0d2016-06-13 17:49:37 +08003871
hayeswanga028a9e2016-06-13 17:49:36 +08003872 mutex_unlock(&tp->control);
3873
3874 usb_autopm_put_interface(tp->intf);
3875}
3876
hayeswang5ee3c602016-01-07 17:12:17 +08003877#ifdef CONFIG_PM_SLEEP
3878static int rtl_notifier(struct notifier_block *nb, unsigned long action,
3879 void *data)
3880{
3881 struct r8152 *tp = container_of(nb, struct r8152, pm_notifier);
3882
3883 switch (action) {
3884 case PM_HIBERNATION_PREPARE:
3885 case PM_SUSPEND_PREPARE:
3886 usb_autopm_get_interface(tp->intf);
3887 break;
3888
3889 case PM_POST_HIBERNATION:
3890 case PM_POST_SUSPEND:
3891 usb_autopm_put_interface(tp->intf);
3892 break;
3893
3894 case PM_POST_RESTORE:
3895 case PM_RESTORE_PREPARE:
3896 default:
3897 break;
3898 }
3899
3900 return NOTIFY_DONE;
3901}
3902#endif
3903
hayeswangac718b62013-05-02 16:01:25 +00003904static int rtl8152_open(struct net_device *netdev)
3905{
3906 struct r8152 *tp = netdev_priv(netdev);
3907 int res = 0;
3908
hayeswang7e9da482014-02-18 21:49:05 +08003909 res = alloc_all_mem(tp);
3910 if (res)
3911 goto out;
3912
hayeswang9a4be1b2014-02-18 21:49:07 +08003913 res = usb_autopm_get_interface(tp->intf);
Guenter Roeckca0a7532016-11-09 19:51:25 -08003914 if (res < 0)
3915 goto out_free;
hayeswang9a4be1b2014-02-18 21:49:07 +08003916
hayeswangb5403272014-10-09 18:00:26 +08003917 mutex_lock(&tp->control);
3918
hayeswang7e9da482014-02-18 21:49:05 +08003919 tp->rtl_ops.up(tp);
3920
hayeswang40a82912013-08-14 20:54:40 +08003921 netif_carrier_off(netdev);
hayeswangac718b62013-05-02 16:01:25 +00003922 netif_start_queue(netdev);
3923 set_bit(WORK_ENABLE, &tp->flags);
hayeswangdb8515e2014-03-06 15:07:16 +08003924
hayeswang3d55f442014-02-06 11:55:48 +08003925 res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
3926 if (res) {
3927 if (res == -ENODEV)
3928 netif_device_detach(tp->netdev);
3929 netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
3930 res);
Guenter Roeckca0a7532016-11-09 19:51:25 -08003931 goto out_unlock;
hayeswang3d55f442014-02-06 11:55:48 +08003932 }
Guenter Roeckca0a7532016-11-09 19:51:25 -08003933 napi_enable(&tp->napi);
hayeswang3d55f442014-02-06 11:55:48 +08003934
hayeswangb5403272014-10-09 18:00:26 +08003935 mutex_unlock(&tp->control);
3936
hayeswang9a4be1b2014-02-18 21:49:07 +08003937 usb_autopm_put_interface(tp->intf);
hayeswang5ee3c602016-01-07 17:12:17 +08003938#ifdef CONFIG_PM_SLEEP
3939 tp->pm_notifier.notifier_call = rtl_notifier;
3940 register_pm_notifier(&tp->pm_notifier);
3941#endif
Guenter Roeckca0a7532016-11-09 19:51:25 -08003942 return 0;
hayeswangac718b62013-05-02 16:01:25 +00003943
Guenter Roeckca0a7532016-11-09 19:51:25 -08003944out_unlock:
3945 mutex_unlock(&tp->control);
3946 usb_autopm_put_interface(tp->intf);
3947out_free:
3948 free_all_mem(tp);
hayeswang7e9da482014-02-18 21:49:05 +08003949out:
hayeswangac718b62013-05-02 16:01:25 +00003950 return res;
3951}
3952
3953static int rtl8152_close(struct net_device *netdev)
3954{
3955 struct r8152 *tp = netdev_priv(netdev);
3956 int res = 0;
3957
hayeswang5ee3c602016-01-07 17:12:17 +08003958#ifdef CONFIG_PM_SLEEP
3959 unregister_pm_notifier(&tp->pm_notifier);
3960#endif
hayeswangd823ab62015-01-12 12:06:23 +08003961 napi_disable(&tp->napi);
hayeswangac718b62013-05-02 16:01:25 +00003962 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang3d55f442014-02-06 11:55:48 +08003963 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00003964 cancel_delayed_work_sync(&tp->schedule);
3965 netif_stop_queue(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08003966
3967 res = usb_autopm_get_interface(tp->intf);
hayeswang53543db2015-02-06 11:30:48 +08003968 if (res < 0 || test_bit(RTL8152_UNPLUG, &tp->flags)) {
hayeswang9a4be1b2014-02-18 21:49:07 +08003969 rtl_drop_queued_tx(tp);
hayeswangd823ab62015-01-12 12:06:23 +08003970 rtl_stop_rx(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08003971 } else {
hayeswangb5403272014-10-09 18:00:26 +08003972 mutex_lock(&tp->control);
3973
hayeswang9a4be1b2014-02-18 21:49:07 +08003974 tp->rtl_ops.down(tp);
hayeswangb5403272014-10-09 18:00:26 +08003975
3976 mutex_unlock(&tp->control);
3977
hayeswang9a4be1b2014-02-18 21:49:07 +08003978 usb_autopm_put_interface(tp->intf);
3979 }
hayeswangac718b62013-05-02 16:01:25 +00003980
hayeswang7e9da482014-02-18 21:49:05 +08003981 free_all_mem(tp);
3982
hayeswangac718b62013-05-02 16:01:25 +00003983 return res;
3984}
3985
hayeswang4f1d4d52014-03-11 16:24:19 +08003986static void rtl_tally_reset(struct r8152 *tp)
3987{
3988 u32 ocp_data;
3989
3990 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
3991 ocp_data |= TALLY_RESET;
3992 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
3993}
3994
hayeswangac718b62013-05-02 16:01:25 +00003995static void r8152b_init(struct r8152 *tp)
3996{
hayeswangebc2ec482013-08-14 20:54:38 +08003997 u32 ocp_data;
hayeswang2dd436d2016-09-20 16:22:06 +08003998 u16 data;
hayeswangac718b62013-05-02 16:01:25 +00003999
hayeswang68714382014-04-11 17:54:31 +08004000 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4001 return;
4002
hayeswang2dd436d2016-09-20 16:22:06 +08004003 data = r8152_mdio_read(tp, MII_BMCR);
4004 if (data & BMCR_PDOWN) {
4005 data &= ~BMCR_PDOWN;
4006 r8152_mdio_write(tp, MII_BMCR, data);
4007 }
4008
hayeswangcda9fb02016-01-07 17:51:12 +08004009 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08004010
hayeswangac718b62013-05-02 16:01:25 +00004011 if (tp->version == RTL_VER_01) {
4012 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
4013 ocp_data &= ~LED_MODE_MASK;
4014 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
4015 }
4016
hayeswang00a5e362014-02-18 21:48:59 +08004017 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00004018
hayeswangac718b62013-05-02 16:01:25 +00004019 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
4020 ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
4021 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
4022 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
4023 ocp_data &= ~MCU_CLK_RATIO_MASK;
4024 ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
4025 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
4026 ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
4027 SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
4028 ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
4029
hayeswang4f1d4d52014-03-11 16:24:19 +08004030 rtl_tally_reset(tp);
hayeswangac718b62013-05-02 16:01:25 +00004031
hayeswangebc2ec482013-08-14 20:54:38 +08004032 /* enable rx aggregation */
hayeswangac718b62013-05-02 16:01:25 +00004033 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
hayeswange90fba82015-07-31 11:23:39 +08004034 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
hayeswangac718b62013-05-02 16:01:25 +00004035 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
4036}
4037
hayeswang43779f82014-01-02 11:25:10 +08004038static void r8153_init(struct r8152 *tp)
4039{
4040 u32 ocp_data;
hayeswang2dd436d2016-09-20 16:22:06 +08004041 u16 data;
hayeswang43779f82014-01-02 11:25:10 +08004042 int i;
4043
hayeswang68714382014-04-11 17:54:31 +08004044 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4045 return;
4046
hayeswangb9702722014-02-18 21:49:00 +08004047 r8153_u1u2en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08004048
4049 for (i = 0; i < 500; i++) {
4050 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
4051 AUTOLOAD_DONE)
4052 break;
4053 msleep(20);
4054 }
4055
hayeswangc564b872017-06-09 17:11:38 +08004056 data = r8153_phy_status(tp, 0);
hayeswang43779f82014-01-02 11:25:10 +08004057
hayeswang2dd436d2016-09-20 16:22:06 +08004058 if (tp->version == RTL_VER_03 || tp->version == RTL_VER_04 ||
4059 tp->version == RTL_VER_05)
4060 ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
4061
4062 data = r8152_mdio_read(tp, MII_BMCR);
4063 if (data & BMCR_PDOWN) {
4064 data &= ~BMCR_PDOWN;
4065 r8152_mdio_write(tp, MII_BMCR, data);
4066 }
4067
hayeswangc564b872017-06-09 17:11:38 +08004068 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
hayeswang2dd436d2016-09-20 16:22:06 +08004069
hayeswangb9702722014-02-18 21:49:00 +08004070 r8153_u2p3en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08004071
hayeswang65bab842015-02-12 16:20:46 +08004072 if (tp->version == RTL_VER_04) {
4073 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2);
4074 ocp_data &= ~pwd_dn_scale_mask;
4075 ocp_data |= pwd_dn_scale(96);
4076 ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2, ocp_data);
4077
4078 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
4079 ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
4080 ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
4081 } else if (tp->version == RTL_VER_05) {
4082 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0);
4083 ocp_data &= ~ECM_ALDPS;
4084 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0, ocp_data);
4085
4086 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
4087 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
4088 ocp_data &= ~DYNAMIC_BURST;
4089 else
4090 ocp_data |= DYNAMIC_BURST;
4091 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
hayeswangfb02eb42015-07-22 15:27:41 +08004092 } else if (tp->version == RTL_VER_06) {
4093 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
4094 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
4095 ocp_data &= ~DYNAMIC_BURST;
4096 else
4097 ocp_data |= DYNAMIC_BURST;
4098 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
hayeswang65bab842015-02-12 16:20:46 +08004099 }
4100
4101 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2);
4102 ocp_data |= EP4_FULL_FC;
4103 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2, ocp_data);
4104
hayeswang43779f82014-01-02 11:25:10 +08004105 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
4106 ocp_data &= ~TIMER11_EN;
4107 ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
4108
hayeswang43779f82014-01-02 11:25:10 +08004109 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
4110 ocp_data &= ~LED_MODE_MASK;
4111 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
4112
hayeswang65bab842015-02-12 16:20:46 +08004113 ocp_data = FIFO_EMPTY_1FB | ROK_EXIT_LPM;
Oliver Neukum2b84af94a2016-05-02 13:06:14 +02004114 if (tp->version == RTL_VER_04 && tp->udev->speed < USB_SPEED_SUPER)
hayeswang43779f82014-01-02 11:25:10 +08004115 ocp_data |= LPM_TIMER_500MS;
hayeswang34203e22015-02-06 11:30:46 +08004116 else
4117 ocp_data |= LPM_TIMER_500US;
hayeswang43779f82014-01-02 11:25:10 +08004118 ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
4119
4120 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
4121 ocp_data &= ~SEN_VAL_MASK;
4122 ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
4123 ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
4124
hayeswang65bab842015-02-12 16:20:46 +08004125 ocp_write_word(tp, MCU_TYPE_USB, USB_CONNECT_TIMER, 0x0001);
4126
hayeswangb9702722014-02-18 21:49:00 +08004127 r8153_power_cut_en(tp, false);
4128 r8153_u1u2en(tp, true);
hayeswang134f98b2017-06-09 17:11:40 +08004129 r8153_mac_clk_spd(tp, false);
hayeswangee4761c2017-06-09 17:11:39 +08004130 usb_enable_lpm(tp->udev);
hayeswang43779f82014-01-02 11:25:10 +08004131
hayeswange31f6362017-06-09 17:11:41 +08004132 /* rx aggregation */
4133 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
4134 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
4135 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
hayeswang43779f82014-01-02 11:25:10 +08004136
hayeswang4f1d4d52014-03-11 16:24:19 +08004137 rtl_tally_reset(tp);
hayeswang49d10342017-06-09 17:11:44 +08004138
4139 switch (tp->udev->speed) {
4140 case USB_SPEED_SUPER:
4141 case USB_SPEED_SUPER_PLUS:
4142 tp->coalesce = COALESCE_SUPER;
4143 break;
4144 case USB_SPEED_HIGH:
4145 tp->coalesce = COALESCE_HIGH;
4146 break;
4147 default:
4148 tp->coalesce = COALESCE_SLOW;
4149 break;
4150 }
hayeswang43779f82014-01-02 11:25:10 +08004151}
4152
hayeswang65b82d62017-06-15 14:44:03 +08004153static void r8153b_init(struct r8152 *tp)
4154{
4155 u32 ocp_data;
4156 u16 data;
4157 int i;
4158
4159 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4160 return;
4161
4162 r8153b_u1u2en(tp, false);
4163
4164 for (i = 0; i < 500; i++) {
4165 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
4166 AUTOLOAD_DONE)
4167 break;
4168 msleep(20);
4169 }
4170
4171 data = r8153_phy_status(tp, 0);
4172
4173 data = r8152_mdio_read(tp, MII_BMCR);
4174 if (data & BMCR_PDOWN) {
4175 data &= ~BMCR_PDOWN;
4176 r8152_mdio_write(tp, MII_BMCR, data);
4177 }
4178
4179 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
4180
4181 r8153_u2p3en(tp, false);
4182
4183 /* MSC timer = 0xfff * 8ms = 32760 ms */
4184 ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
4185
4186 /* U1/U2/L1 idle timer. 500 us */
4187 ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
4188
4189 r8153b_power_cut_en(tp, false);
4190 r8153b_ups_en(tp, false);
4191 r8153b_queue_wake(tp, false);
4192 rtl_runtime_suspend_enable(tp, false);
4193 r8153b_u1u2en(tp, true);
4194 usb_enable_lpm(tp->udev);
4195
4196 /* MAC clock speed down */
4197 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
4198 ocp_data |= MAC_CLK_SPDWN_EN;
4199 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
4200
4201 set_bit(GREEN_ETHERNET, &tp->flags);
4202
4203 /* rx aggregation */
4204 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
4205 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
4206 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
4207
4208 rtl_tally_reset(tp);
4209
4210 tp->coalesce = 15000; /* 15 us */
4211}
4212
hayeswange5011392015-07-29 20:39:08 +08004213static int rtl8152_pre_reset(struct usb_interface *intf)
4214{
4215 struct r8152 *tp = usb_get_intfdata(intf);
4216 struct net_device *netdev;
4217
4218 if (!tp)
4219 return 0;
4220
4221 netdev = tp->netdev;
4222 if (!netif_running(netdev))
4223 return 0;
4224
hayeswangde9bf292017-01-26 09:38:32 +08004225 netif_stop_queue(netdev);
hayeswange5011392015-07-29 20:39:08 +08004226 napi_disable(&tp->napi);
4227 clear_bit(WORK_ENABLE, &tp->flags);
4228 usb_kill_urb(tp->intr_urb);
4229 cancel_delayed_work_sync(&tp->schedule);
4230 if (netif_carrier_ok(netdev)) {
hayeswange5011392015-07-29 20:39:08 +08004231 mutex_lock(&tp->control);
4232 tp->rtl_ops.disable(tp);
4233 mutex_unlock(&tp->control);
4234 }
4235
4236 return 0;
4237}
4238
4239static int rtl8152_post_reset(struct usb_interface *intf)
4240{
4241 struct r8152 *tp = usb_get_intfdata(intf);
4242 struct net_device *netdev;
4243
4244 if (!tp)
4245 return 0;
4246
4247 netdev = tp->netdev;
4248 if (!netif_running(netdev))
4249 return 0;
4250
4251 set_bit(WORK_ENABLE, &tp->flags);
4252 if (netif_carrier_ok(netdev)) {
4253 mutex_lock(&tp->control);
4254 tp->rtl_ops.enable(tp);
hayeswang2c561b22017-01-20 14:33:55 +08004255 rtl_start_rx(tp);
hayeswange5011392015-07-29 20:39:08 +08004256 rtl8152_set_rx_mode(netdev);
4257 mutex_unlock(&tp->control);
hayeswange5011392015-07-29 20:39:08 +08004258 }
4259
4260 napi_enable(&tp->napi);
hayeswangde9bf292017-01-26 09:38:32 +08004261 netif_wake_queue(netdev);
hayeswang2c561b22017-01-20 14:33:55 +08004262 usb_submit_urb(tp->intr_urb, GFP_KERNEL);
hayeswange5011392015-07-29 20:39:08 +08004263
hayeswang7489bda2017-01-26 09:38:34 +08004264 if (!list_empty(&tp->rx_done))
4265 napi_schedule(&tp->napi);
hayeswange5011392015-07-29 20:39:08 +08004266
4267 return 0;
hayeswangac718b62013-05-02 16:01:25 +00004268}
4269
hayeswang2dd49e02015-09-07 11:57:44 +08004270static bool delay_autosuspend(struct r8152 *tp)
4271{
4272 bool sw_linking = !!netif_carrier_ok(tp->netdev);
4273 bool hw_linking = !!(rtl8152_get_speed(tp) & LINK_STATUS);
4274
4275 /* This means a linking change occurs and the driver doesn't detect it,
4276 * yet. If the driver has disabled tx/rx and hw is linking on, the
4277 * device wouldn't wake up by receiving any packet.
4278 */
4279 if (work_busy(&tp->schedule.work) || sw_linking != hw_linking)
4280 return true;
4281
4282 /* If the linking down is occurred by nway, the device may miss the
4283 * linking change event. And it wouldn't wake when linking on.
4284 */
4285 if (!sw_linking && tp->rtl_ops.in_nway(tp))
4286 return true;
hayeswang6a0b76c2017-01-23 14:18:43 +08004287 else if (!skb_queue_empty(&tp->tx_queue))
4288 return true;
hayeswang2dd49e02015-09-07 11:57:44 +08004289 else
4290 return false;
4291}
4292
hayeswang21cbd0e2017-06-13 15:14:39 +08004293static int rtl8152_runtime_resume(struct r8152 *tp)
4294{
4295 struct net_device *netdev = tp->netdev;
4296
4297 if (netif_running(netdev) && netdev->flags & IFF_UP) {
4298 struct napi_struct *napi = &tp->napi;
4299
4300 tp->rtl_ops.autosuspend_en(tp, false);
4301 napi_disable(napi);
4302 set_bit(WORK_ENABLE, &tp->flags);
4303
4304 if (netif_carrier_ok(netdev)) {
4305 if (rtl8152_get_speed(tp) & LINK_STATUS) {
4306 rtl_start_rx(tp);
4307 } else {
4308 netif_carrier_off(netdev);
4309 tp->rtl_ops.disable(tp);
4310 netif_info(tp, link, netdev, "linking down\n");
4311 }
4312 }
4313
4314 napi_enable(napi);
4315 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4316 smp_mb__after_atomic();
4317
4318 if (!list_empty(&tp->rx_done))
4319 napi_schedule(&tp->napi);
4320
4321 usb_submit_urb(tp->intr_urb, GFP_NOIO);
4322 } else {
4323 if (netdev->flags & IFF_UP)
4324 tp->rtl_ops.autosuspend_en(tp, false);
4325
4326 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4327 }
4328
4329 return 0;
4330}
4331
4332static int rtl8152_system_resume(struct r8152 *tp)
4333{
4334 struct net_device *netdev = tp->netdev;
4335
4336 netif_device_attach(netdev);
4337
4338 if (netif_running(netdev) && netdev->flags & IFF_UP) {
4339 tp->rtl_ops.up(tp);
4340 netif_carrier_off(netdev);
4341 set_bit(WORK_ENABLE, &tp->flags);
4342 usb_submit_urb(tp->intr_urb, GFP_NOIO);
4343 }
4344
4345 return 0;
4346}
4347
hayeswanga9c54ad2017-01-25 13:41:45 +08004348static int rtl8152_runtime_suspend(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00004349{
hayeswang6cc69f22014-10-17 16:55:08 +08004350 struct net_device *netdev = tp->netdev;
4351 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +00004352
hayeswang26afec32017-01-26 09:38:31 +08004353 set_bit(SELECTIVE_SUSPEND, &tp->flags);
4354 smp_mb__after_atomic();
4355
hayeswang8fb28062017-01-10 17:04:06 +08004356 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
hayeswang75dc6922017-01-10 17:04:07 +08004357 u32 rcr = 0;
4358
hayeswang75dc6922017-01-10 17:04:07 +08004359 if (netif_carrier_ok(netdev)) {
4360 u32 ocp_data;
4361
4362 rcr = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4363 ocp_data = rcr & ~RCR_ACPT_ALL;
4364 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4365 rxdy_gated_en(tp, true);
4366 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA,
4367 PLA_OOB_CTRL);
4368 if (!(ocp_data & RXFIFO_EMPTY)) {
4369 rxdy_gated_en(tp, false);
4370 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
hayeswang26afec32017-01-26 09:38:31 +08004371 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4372 smp_mb__after_atomic();
hayeswang75dc6922017-01-10 17:04:07 +08004373 ret = -EBUSY;
4374 goto out1;
4375 }
4376 }
4377
hayeswang8fb28062017-01-10 17:04:06 +08004378 clear_bit(WORK_ENABLE, &tp->flags);
4379 usb_kill_urb(tp->intr_urb);
hayeswang75dc6922017-01-10 17:04:07 +08004380
hayeswang8fb28062017-01-10 17:04:06 +08004381 tp->rtl_ops.autosuspend_en(tp, true);
hayeswang75dc6922017-01-10 17:04:07 +08004382
4383 if (netif_carrier_ok(netdev)) {
hayeswangce594e92017-03-16 14:32:22 +08004384 struct napi_struct *napi = &tp->napi;
4385
4386 napi_disable(napi);
hayeswang75dc6922017-01-10 17:04:07 +08004387 rtl_stop_rx(tp);
4388 rxdy_gated_en(tp, false);
4389 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
hayeswangce594e92017-03-16 14:32:22 +08004390 napi_enable(napi);
hayeswang75dc6922017-01-10 17:04:07 +08004391 }
hayeswangbd882982017-06-13 15:14:40 +08004392
4393 if (delay_autosuspend(tp)) {
4394 rtl8152_runtime_resume(tp);
4395 ret = -EBUSY;
4396 }
hayeswang6cc69f22014-10-17 16:55:08 +08004397 }
4398
hayeswang8fb28062017-01-10 17:04:06 +08004399out1:
4400 return ret;
4401}
4402
4403static int rtl8152_system_suspend(struct r8152 *tp)
4404{
4405 struct net_device *netdev = tp->netdev;
4406 int ret = 0;
4407
4408 netif_device_detach(netdev);
4409
hayeswange3bd1a82014-10-29 11:12:17 +08004410 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
hayeswangce594e92017-03-16 14:32:22 +08004411 struct napi_struct *napi = &tp->napi;
4412
hayeswangac718b62013-05-02 16:01:25 +00004413 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08004414 usb_kill_urb(tp->intr_urb);
hayeswangce594e92017-03-16 14:32:22 +08004415 napi_disable(napi);
hayeswang8fb28062017-01-10 17:04:06 +08004416 cancel_delayed_work_sync(&tp->schedule);
4417 tp->rtl_ops.down(tp);
hayeswangce594e92017-03-16 14:32:22 +08004418 napi_enable(napi);
hayeswangac718b62013-05-02 16:01:25 +00004419 }
hayeswang8fb28062017-01-10 17:04:06 +08004420
4421 return ret;
4422}
4423
4424static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
4425{
4426 struct r8152 *tp = usb_get_intfdata(intf);
4427 int ret;
4428
4429 mutex_lock(&tp->control);
4430
4431 if (PMSG_IS_AUTO(message))
hayeswanga9c54ad2017-01-25 13:41:45 +08004432 ret = rtl8152_runtime_suspend(tp);
hayeswang8fb28062017-01-10 17:04:06 +08004433 else
4434 ret = rtl8152_system_suspend(tp);
4435
hayeswangb5403272014-10-09 18:00:26 +08004436 mutex_unlock(&tp->control);
4437
hayeswang6cc69f22014-10-17 16:55:08 +08004438 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004439}
4440
4441static int rtl8152_resume(struct usb_interface *intf)
4442{
4443 struct r8152 *tp = usb_get_intfdata(intf);
hayeswang21cbd0e2017-06-13 15:14:39 +08004444 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004445
hayeswangb5403272014-10-09 18:00:26 +08004446 mutex_lock(&tp->control);
4447
hayeswang21cbd0e2017-06-13 15:14:39 +08004448 if (test_bit(SELECTIVE_SUSPEND, &tp->flags))
4449 ret = rtl8152_runtime_resume(tp);
4450 else
4451 ret = rtl8152_system_resume(tp);
hayeswangac718b62013-05-02 16:01:25 +00004452
hayeswangb5403272014-10-09 18:00:26 +08004453 mutex_unlock(&tp->control);
4454
hayeswang21cbd0e2017-06-13 15:14:39 +08004455 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004456}
4457
hayeswang7ec25412016-01-04 14:38:46 +08004458static int rtl8152_reset_resume(struct usb_interface *intf)
4459{
4460 struct r8152 *tp = usb_get_intfdata(intf);
4461
4462 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
hayeswangbefb2de2017-06-09 17:11:45 +08004463 mutex_lock(&tp->control);
4464 tp->rtl_ops.init(tp);
4465 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
4466 mutex_unlock(&tp->control);
hayeswang7ec25412016-01-04 14:38:46 +08004467 return rtl8152_resume(intf);
4468}
4469
hayeswang21ff2e82014-02-18 21:49:06 +08004470static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
4471{
4472 struct r8152 *tp = netdev_priv(dev);
4473
hayeswang9a4be1b2014-02-18 21:49:07 +08004474 if (usb_autopm_get_interface(tp->intf) < 0)
4475 return;
4476
hayeswang7daed8d2015-07-24 13:54:24 +08004477 if (!rtl_can_wakeup(tp)) {
4478 wol->supported = 0;
4479 wol->wolopts = 0;
4480 } else {
4481 mutex_lock(&tp->control);
4482 wol->supported = WAKE_ANY;
4483 wol->wolopts = __rtl_get_wol(tp);
4484 mutex_unlock(&tp->control);
4485 }
hayeswangb5403272014-10-09 18:00:26 +08004486
hayeswang9a4be1b2014-02-18 21:49:07 +08004487 usb_autopm_put_interface(tp->intf);
hayeswang21ff2e82014-02-18 21:49:06 +08004488}
4489
4490static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
4491{
4492 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08004493 int ret;
4494
hayeswang7daed8d2015-07-24 13:54:24 +08004495 if (!rtl_can_wakeup(tp))
4496 return -EOPNOTSUPP;
4497
hayeswang9a4be1b2014-02-18 21:49:07 +08004498 ret = usb_autopm_get_interface(tp->intf);
4499 if (ret < 0)
4500 goto out_set_wol;
hayeswang21ff2e82014-02-18 21:49:06 +08004501
hayeswangb5403272014-10-09 18:00:26 +08004502 mutex_lock(&tp->control);
4503
hayeswang21ff2e82014-02-18 21:49:06 +08004504 __rtl_set_wol(tp, wol->wolopts);
4505 tp->saved_wolopts = wol->wolopts & WAKE_ANY;
4506
hayeswangb5403272014-10-09 18:00:26 +08004507 mutex_unlock(&tp->control);
4508
hayeswang9a4be1b2014-02-18 21:49:07 +08004509 usb_autopm_put_interface(tp->intf);
4510
4511out_set_wol:
4512 return ret;
hayeswang21ff2e82014-02-18 21:49:06 +08004513}
4514
hayeswanga5ec27c2014-02-18 21:49:11 +08004515static u32 rtl8152_get_msglevel(struct net_device *dev)
4516{
4517 struct r8152 *tp = netdev_priv(dev);
4518
4519 return tp->msg_enable;
4520}
4521
4522static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
4523{
4524 struct r8152 *tp = netdev_priv(dev);
4525
4526 tp->msg_enable = value;
4527}
4528
hayeswangac718b62013-05-02 16:01:25 +00004529static void rtl8152_get_drvinfo(struct net_device *netdev,
4530 struct ethtool_drvinfo *info)
4531{
4532 struct r8152 *tp = netdev_priv(netdev);
4533
hayeswangb0b46c72014-08-26 10:08:23 +08004534 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
4535 strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
hayeswangac718b62013-05-02 16:01:25 +00004536 usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
4537}
4538
4539static
Philippe Reynes06144dc2017-03-12 22:41:58 +01004540int rtl8152_get_link_ksettings(struct net_device *netdev,
4541 struct ethtool_link_ksettings *cmd)
hayeswangac718b62013-05-02 16:01:25 +00004542{
4543 struct r8152 *tp = netdev_priv(netdev);
hayeswang8d4a4d72014-10-09 18:00:25 +08004544 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004545
4546 if (!tp->mii.mdio_read)
4547 return -EOPNOTSUPP;
4548
hayeswang8d4a4d72014-10-09 18:00:25 +08004549 ret = usb_autopm_get_interface(tp->intf);
4550 if (ret < 0)
4551 goto out;
4552
hayeswangb5403272014-10-09 18:00:26 +08004553 mutex_lock(&tp->control);
4554
yuval.shaia@oracle.com82c01a82017-06-04 20:22:00 +03004555 mii_ethtool_get_link_ksettings(&tp->mii, cmd);
hayeswang8d4a4d72014-10-09 18:00:25 +08004556
hayeswangb5403272014-10-09 18:00:26 +08004557 mutex_unlock(&tp->control);
4558
hayeswang8d4a4d72014-10-09 18:00:25 +08004559 usb_autopm_put_interface(tp->intf);
4560
4561out:
4562 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004563}
4564
Philippe Reynes06144dc2017-03-12 22:41:58 +01004565static int rtl8152_set_link_ksettings(struct net_device *dev,
4566 const struct ethtool_link_ksettings *cmd)
hayeswangac718b62013-05-02 16:01:25 +00004567{
4568 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08004569 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004570
hayeswang9a4be1b2014-02-18 21:49:07 +08004571 ret = usb_autopm_get_interface(tp->intf);
4572 if (ret < 0)
4573 goto out;
4574
hayeswangb5403272014-10-09 18:00:26 +08004575 mutex_lock(&tp->control);
4576
Philippe Reynes06144dc2017-03-12 22:41:58 +01004577 ret = rtl8152_set_speed(tp, cmd->base.autoneg, cmd->base.speed,
4578 cmd->base.duplex);
hayeswangaa7e26b2016-06-13 17:49:38 +08004579 if (!ret) {
Philippe Reynes06144dc2017-03-12 22:41:58 +01004580 tp->autoneg = cmd->base.autoneg;
4581 tp->speed = cmd->base.speed;
4582 tp->duplex = cmd->base.duplex;
hayeswangaa7e26b2016-06-13 17:49:38 +08004583 }
hayeswang9a4be1b2014-02-18 21:49:07 +08004584
hayeswangb5403272014-10-09 18:00:26 +08004585 mutex_unlock(&tp->control);
4586
hayeswang9a4be1b2014-02-18 21:49:07 +08004587 usb_autopm_put_interface(tp->intf);
4588
4589out:
4590 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004591}
4592
hayeswang4f1d4d52014-03-11 16:24:19 +08004593static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
4594 "tx_packets",
4595 "rx_packets",
4596 "tx_errors",
4597 "rx_errors",
4598 "rx_missed",
4599 "align_errors",
4600 "tx_single_collisions",
4601 "tx_multi_collisions",
4602 "rx_unicast",
4603 "rx_broadcast",
4604 "rx_multicast",
4605 "tx_aborted",
4606 "tx_underrun",
4607};
4608
4609static int rtl8152_get_sset_count(struct net_device *dev, int sset)
4610{
4611 switch (sset) {
4612 case ETH_SS_STATS:
4613 return ARRAY_SIZE(rtl8152_gstrings);
4614 default:
4615 return -EOPNOTSUPP;
4616 }
4617}
4618
4619static void rtl8152_get_ethtool_stats(struct net_device *dev,
4620 struct ethtool_stats *stats, u64 *data)
4621{
4622 struct r8152 *tp = netdev_priv(dev);
4623 struct tally_counter tally;
4624
hayeswang0b030242014-07-08 14:49:28 +08004625 if (usb_autopm_get_interface(tp->intf) < 0)
4626 return;
4627
hayeswang4f1d4d52014-03-11 16:24:19 +08004628 generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
4629
hayeswang0b030242014-07-08 14:49:28 +08004630 usb_autopm_put_interface(tp->intf);
4631
hayeswang4f1d4d52014-03-11 16:24:19 +08004632 data[0] = le64_to_cpu(tally.tx_packets);
4633 data[1] = le64_to_cpu(tally.rx_packets);
4634 data[2] = le64_to_cpu(tally.tx_errors);
4635 data[3] = le32_to_cpu(tally.rx_errors);
4636 data[4] = le16_to_cpu(tally.rx_missed);
4637 data[5] = le16_to_cpu(tally.align_errors);
4638 data[6] = le32_to_cpu(tally.tx_one_collision);
4639 data[7] = le32_to_cpu(tally.tx_multi_collision);
4640 data[8] = le64_to_cpu(tally.rx_unicast);
4641 data[9] = le64_to_cpu(tally.rx_broadcast);
4642 data[10] = le32_to_cpu(tally.rx_multicast);
4643 data[11] = le16_to_cpu(tally.tx_aborted);
hayeswangf37119c2014-10-28 14:05:51 +08004644 data[12] = le16_to_cpu(tally.tx_underrun);
hayeswang4f1d4d52014-03-11 16:24:19 +08004645}
4646
4647static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4648{
4649 switch (stringset) {
4650 case ETH_SS_STATS:
4651 memcpy(data, *rtl8152_gstrings, sizeof(rtl8152_gstrings));
4652 break;
4653 }
4654}
4655
hayeswangdf35d282014-09-25 20:54:02 +08004656static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
4657{
4658 u32 ocp_data, lp, adv, supported = 0;
4659 u16 val;
4660
4661 val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
4662 supported = mmd_eee_cap_to_ethtool_sup_t(val);
4663
4664 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
4665 adv = mmd_eee_adv_to_ethtool_adv_t(val);
4666
4667 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
4668 lp = mmd_eee_adv_to_ethtool_adv_t(val);
4669
4670 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4671 ocp_data &= EEE_RX_EN | EEE_TX_EN;
4672
4673 eee->eee_enabled = !!ocp_data;
4674 eee->eee_active = !!(supported & adv & lp);
4675 eee->supported = supported;
4676 eee->advertised = adv;
4677 eee->lp_advertised = lp;
4678
4679 return 0;
4680}
4681
4682static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4683{
4684 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4685
4686 r8152_eee_en(tp, eee->eee_enabled);
4687
4688 if (!eee->eee_enabled)
4689 val = 0;
4690
4691 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4692
4693 return 0;
4694}
4695
4696static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
4697{
4698 u32 ocp_data, lp, adv, supported = 0;
4699 u16 val;
4700
4701 val = ocp_reg_read(tp, OCP_EEE_ABLE);
4702 supported = mmd_eee_cap_to_ethtool_sup_t(val);
4703
4704 val = ocp_reg_read(tp, OCP_EEE_ADV);
4705 adv = mmd_eee_adv_to_ethtool_adv_t(val);
4706
4707 val = ocp_reg_read(tp, OCP_EEE_LPABLE);
4708 lp = mmd_eee_adv_to_ethtool_adv_t(val);
4709
4710 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4711 ocp_data &= EEE_RX_EN | EEE_TX_EN;
4712
4713 eee->eee_enabled = !!ocp_data;
4714 eee->eee_active = !!(supported & adv & lp);
4715 eee->supported = supported;
4716 eee->advertised = adv;
4717 eee->lp_advertised = lp;
4718
4719 return 0;
4720}
4721
4722static int r8153_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4723{
4724 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4725
4726 r8153_eee_en(tp, eee->eee_enabled);
4727
4728 if (!eee->eee_enabled)
4729 val = 0;
4730
4731 ocp_reg_write(tp, OCP_EEE_ADV, val);
4732
4733 return 0;
4734}
4735
hayeswang65b82d62017-06-15 14:44:03 +08004736static int r8153b_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4737{
4738 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4739
4740 r8153b_eee_en(tp, eee->eee_enabled);
4741
4742 if (!eee->eee_enabled)
4743 val = 0;
4744
4745 ocp_reg_write(tp, OCP_EEE_ADV, val);
4746
4747 return 0;
4748}
4749
hayeswangdf35d282014-09-25 20:54:02 +08004750static int
4751rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
4752{
4753 struct r8152 *tp = netdev_priv(net);
4754 int ret;
4755
4756 ret = usb_autopm_get_interface(tp->intf);
4757 if (ret < 0)
4758 goto out;
4759
hayeswangb5403272014-10-09 18:00:26 +08004760 mutex_lock(&tp->control);
4761
hayeswangdf35d282014-09-25 20:54:02 +08004762 ret = tp->rtl_ops.eee_get(tp, edata);
4763
hayeswangb5403272014-10-09 18:00:26 +08004764 mutex_unlock(&tp->control);
4765
hayeswangdf35d282014-09-25 20:54:02 +08004766 usb_autopm_put_interface(tp->intf);
4767
4768out:
4769 return ret;
4770}
4771
4772static int
4773rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
4774{
4775 struct r8152 *tp = netdev_priv(net);
4776 int ret;
4777
4778 ret = usb_autopm_get_interface(tp->intf);
4779 if (ret < 0)
4780 goto out;
4781
hayeswangb5403272014-10-09 18:00:26 +08004782 mutex_lock(&tp->control);
4783
hayeswangdf35d282014-09-25 20:54:02 +08004784 ret = tp->rtl_ops.eee_set(tp, edata);
hayeswang9d31a7b2014-10-06 10:36:04 +08004785 if (!ret)
4786 ret = mii_nway_restart(&tp->mii);
hayeswangdf35d282014-09-25 20:54:02 +08004787
hayeswangb5403272014-10-09 18:00:26 +08004788 mutex_unlock(&tp->control);
4789
hayeswangdf35d282014-09-25 20:54:02 +08004790 usb_autopm_put_interface(tp->intf);
4791
4792out:
4793 return ret;
4794}
4795
hayeswang8884f502014-10-28 14:05:52 +08004796static int rtl8152_nway_reset(struct net_device *dev)
4797{
4798 struct r8152 *tp = netdev_priv(dev);
4799 int ret;
4800
4801 ret = usb_autopm_get_interface(tp->intf);
4802 if (ret < 0)
4803 goto out;
4804
4805 mutex_lock(&tp->control);
4806
4807 ret = mii_nway_restart(&tp->mii);
4808
4809 mutex_unlock(&tp->control);
4810
4811 usb_autopm_put_interface(tp->intf);
4812
4813out:
4814 return ret;
4815}
4816
hayeswangefb3dd82015-02-12 14:33:48 +08004817static int rtl8152_get_coalesce(struct net_device *netdev,
4818 struct ethtool_coalesce *coalesce)
4819{
4820 struct r8152 *tp = netdev_priv(netdev);
4821
4822 switch (tp->version) {
4823 case RTL_VER_01:
4824 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004825 case RTL_VER_07:
hayeswangefb3dd82015-02-12 14:33:48 +08004826 return -EOPNOTSUPP;
4827 default:
4828 break;
4829 }
4830
4831 coalesce->rx_coalesce_usecs = tp->coalesce;
4832
4833 return 0;
4834}
4835
4836static int rtl8152_set_coalesce(struct net_device *netdev,
4837 struct ethtool_coalesce *coalesce)
4838{
4839 struct r8152 *tp = netdev_priv(netdev);
4840 int ret;
4841
4842 switch (tp->version) {
4843 case RTL_VER_01:
4844 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004845 case RTL_VER_07:
hayeswangefb3dd82015-02-12 14:33:48 +08004846 return -EOPNOTSUPP;
4847 default:
4848 break;
4849 }
4850
4851 if (coalesce->rx_coalesce_usecs > COALESCE_SLOW)
4852 return -EINVAL;
4853
4854 ret = usb_autopm_get_interface(tp->intf);
4855 if (ret < 0)
4856 return ret;
4857
4858 mutex_lock(&tp->control);
4859
4860 if (tp->coalesce != coalesce->rx_coalesce_usecs) {
4861 tp->coalesce = coalesce->rx_coalesce_usecs;
4862
4863 if (netif_running(tp->netdev) && netif_carrier_ok(netdev))
4864 r8153_set_rx_early_timeout(tp);
4865 }
4866
4867 mutex_unlock(&tp->control);
4868
4869 usb_autopm_put_interface(tp->intf);
4870
4871 return ret;
4872}
4873
Julia Lawall407a4712016-09-01 00:21:22 +02004874static const struct ethtool_ops ops = {
hayeswangac718b62013-05-02 16:01:25 +00004875 .get_drvinfo = rtl8152_get_drvinfo,
hayeswangac718b62013-05-02 16:01:25 +00004876 .get_link = ethtool_op_get_link,
hayeswang8884f502014-10-28 14:05:52 +08004877 .nway_reset = rtl8152_nway_reset,
hayeswanga5ec27c2014-02-18 21:49:11 +08004878 .get_msglevel = rtl8152_get_msglevel,
4879 .set_msglevel = rtl8152_set_msglevel,
hayeswang21ff2e82014-02-18 21:49:06 +08004880 .get_wol = rtl8152_get_wol,
4881 .set_wol = rtl8152_set_wol,
hayeswang4f1d4d52014-03-11 16:24:19 +08004882 .get_strings = rtl8152_get_strings,
4883 .get_sset_count = rtl8152_get_sset_count,
4884 .get_ethtool_stats = rtl8152_get_ethtool_stats,
hayeswangefb3dd82015-02-12 14:33:48 +08004885 .get_coalesce = rtl8152_get_coalesce,
4886 .set_coalesce = rtl8152_set_coalesce,
hayeswangdf35d282014-09-25 20:54:02 +08004887 .get_eee = rtl_ethtool_get_eee,
4888 .set_eee = rtl_ethtool_set_eee,
Philippe Reynes06144dc2017-03-12 22:41:58 +01004889 .get_link_ksettings = rtl8152_get_link_ksettings,
4890 .set_link_ksettings = rtl8152_set_link_ksettings,
hayeswangac718b62013-05-02 16:01:25 +00004891};
4892
4893static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
4894{
4895 struct r8152 *tp = netdev_priv(netdev);
4896 struct mii_ioctl_data *data = if_mii(rq);
hayeswang9a4be1b2014-02-18 21:49:07 +08004897 int res;
4898
hayeswang68714382014-04-11 17:54:31 +08004899 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4900 return -ENODEV;
4901
hayeswang9a4be1b2014-02-18 21:49:07 +08004902 res = usb_autopm_get_interface(tp->intf);
4903 if (res < 0)
4904 goto out;
hayeswangac718b62013-05-02 16:01:25 +00004905
4906 switch (cmd) {
4907 case SIOCGMIIPHY:
4908 data->phy_id = R8152_PHY_ID; /* Internal PHY */
4909 break;
4910
4911 case SIOCGMIIREG:
hayeswangb5403272014-10-09 18:00:26 +08004912 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004913 data->val_out = r8152_mdio_read(tp, data->reg_num);
hayeswangb5403272014-10-09 18:00:26 +08004914 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004915 break;
4916
4917 case SIOCSMIIREG:
4918 if (!capable(CAP_NET_ADMIN)) {
4919 res = -EPERM;
4920 break;
4921 }
hayeswangb5403272014-10-09 18:00:26 +08004922 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004923 r8152_mdio_write(tp, data->reg_num, data->val_in);
hayeswangb5403272014-10-09 18:00:26 +08004924 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004925 break;
4926
4927 default:
4928 res = -EOPNOTSUPP;
4929 }
4930
hayeswang9a4be1b2014-02-18 21:49:07 +08004931 usb_autopm_put_interface(tp->intf);
4932
4933out:
hayeswangac718b62013-05-02 16:01:25 +00004934 return res;
4935}
4936
hayeswang69b4b7a2014-07-10 10:58:54 +08004937static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
4938{
4939 struct r8152 *tp = netdev_priv(dev);
hayeswang396e2e22015-02-12 14:33:47 +08004940 int ret;
hayeswang69b4b7a2014-07-10 10:58:54 +08004941
4942 switch (tp->version) {
4943 case RTL_VER_01:
4944 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004945 case RTL_VER_07:
Jarod Wilsona52ad512016-10-07 22:04:34 -04004946 dev->mtu = new_mtu;
4947 return 0;
hayeswang69b4b7a2014-07-10 10:58:54 +08004948 default:
4949 break;
4950 }
4951
hayeswang396e2e22015-02-12 14:33:47 +08004952 ret = usb_autopm_get_interface(tp->intf);
4953 if (ret < 0)
4954 return ret;
4955
4956 mutex_lock(&tp->control);
4957
hayeswang69b4b7a2014-07-10 10:58:54 +08004958 dev->mtu = new_mtu;
4959
hayeswang210c4f72017-03-20 16:13:44 +08004960 if (netif_running(dev)) {
hayeswangb65c0c92017-06-21 11:25:18 +08004961 u32 rms = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08004962
4963 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, rms);
4964
4965 if (netif_carrier_ok(dev))
4966 r8153_set_rx_early_size(tp);
4967 }
hayeswang396e2e22015-02-12 14:33:47 +08004968
4969 mutex_unlock(&tp->control);
4970
4971 usb_autopm_put_interface(tp->intf);
4972
4973 return ret;
hayeswang69b4b7a2014-07-10 10:58:54 +08004974}
4975
hayeswangac718b62013-05-02 16:01:25 +00004976static const struct net_device_ops rtl8152_netdev_ops = {
4977 .ndo_open = rtl8152_open,
4978 .ndo_stop = rtl8152_close,
4979 .ndo_do_ioctl = rtl8152_ioctl,
4980 .ndo_start_xmit = rtl8152_start_xmit,
4981 .ndo_tx_timeout = rtl8152_tx_timeout,
hayeswangc5554292014-09-12 10:43:11 +08004982 .ndo_set_features = rtl8152_set_features,
hayeswangac718b62013-05-02 16:01:25 +00004983 .ndo_set_rx_mode = rtl8152_set_rx_mode,
4984 .ndo_set_mac_address = rtl8152_set_mac_address,
hayeswang69b4b7a2014-07-10 10:58:54 +08004985 .ndo_change_mtu = rtl8152_change_mtu,
hayeswangac718b62013-05-02 16:01:25 +00004986 .ndo_validate_addr = eth_validate_addr,
hayeswanga5e31252015-01-06 17:41:58 +08004987 .ndo_features_check = rtl8152_features_check,
hayeswangac718b62013-05-02 16:01:25 +00004988};
4989
hayeswange3fe0b12014-01-02 11:22:39 +08004990static void rtl8152_unload(struct r8152 *tp)
4991{
hayeswang68714382014-04-11 17:54:31 +08004992 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4993 return;
4994
hayeswang00a5e362014-02-18 21:48:59 +08004995 if (tp->version != RTL_VER_01)
4996 r8152_power_cut_en(tp, true);
hayeswange3fe0b12014-01-02 11:22:39 +08004997}
4998
hayeswang43779f82014-01-02 11:25:10 +08004999static void rtl8153_unload(struct r8152 *tp)
5000{
hayeswang68714382014-04-11 17:54:31 +08005001 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5002 return;
5003
hayeswang49be1722014-10-01 13:25:11 +08005004 r8153_power_cut_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08005005}
5006
hayeswang65b82d62017-06-15 14:44:03 +08005007static void rtl8153b_unload(struct r8152 *tp)
5008{
5009 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5010 return;
5011
5012 r8153b_power_cut_en(tp, false);
5013}
5014
hayeswang55b65472014-11-06 12:47:39 +08005015static int rtl_ops_init(struct r8152 *tp)
hayeswangc81229c2014-01-02 11:22:42 +08005016{
5017 struct rtl_ops *ops = &tp->rtl_ops;
hayeswang55b65472014-11-06 12:47:39 +08005018 int ret = 0;
hayeswangc81229c2014-01-02 11:22:42 +08005019
hayeswang55b65472014-11-06 12:47:39 +08005020 switch (tp->version) {
5021 case RTL_VER_01:
5022 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08005023 case RTL_VER_07:
hayeswang55b65472014-11-06 12:47:39 +08005024 ops->init = r8152b_init;
5025 ops->enable = rtl8152_enable;
5026 ops->disable = rtl8152_disable;
5027 ops->up = rtl8152_up;
5028 ops->down = rtl8152_down;
5029 ops->unload = rtl8152_unload;
5030 ops->eee_get = r8152_get_eee;
5031 ops->eee_set = r8152_set_eee;
hayeswang2dd49e02015-09-07 11:57:44 +08005032 ops->in_nway = rtl8152_in_nway;
hayeswanga028a9e2016-06-13 17:49:36 +08005033 ops->hw_phy_cfg = r8152b_hw_phy_cfg;
hayeswang2609af12016-07-05 16:11:46 +08005034 ops->autosuspend_en = rtl_runtime_suspend_enable;
hayeswang43779f82014-01-02 11:25:10 +08005035 break;
5036
hayeswang55b65472014-11-06 12:47:39 +08005037 case RTL_VER_03:
5038 case RTL_VER_04:
5039 case RTL_VER_05:
hayeswangfb02eb42015-07-22 15:27:41 +08005040 case RTL_VER_06:
hayeswang55b65472014-11-06 12:47:39 +08005041 ops->init = r8153_init;
5042 ops->enable = rtl8153_enable;
5043 ops->disable = rtl8153_disable;
5044 ops->up = rtl8153_up;
5045 ops->down = rtl8153_down;
5046 ops->unload = rtl8153_unload;
5047 ops->eee_get = r8153_get_eee;
5048 ops->eee_set = r8153_set_eee;
hayeswang2dd49e02015-09-07 11:57:44 +08005049 ops->in_nway = rtl8153_in_nway;
hayeswanga028a9e2016-06-13 17:49:36 +08005050 ops->hw_phy_cfg = r8153_hw_phy_cfg;
hayeswang2609af12016-07-05 16:11:46 +08005051 ops->autosuspend_en = rtl8153_runtime_enable;
hayeswangc81229c2014-01-02 11:22:42 +08005052 break;
5053
hayeswang65b82d62017-06-15 14:44:03 +08005054 case RTL_VER_08:
5055 case RTL_VER_09:
5056 ops->init = r8153b_init;
5057 ops->enable = rtl8153_enable;
5058 ops->disable = rtl8153b_disable;
5059 ops->up = rtl8153b_up;
5060 ops->down = rtl8153b_down;
5061 ops->unload = rtl8153b_unload;
5062 ops->eee_get = r8153_get_eee;
5063 ops->eee_set = r8153b_set_eee;
5064 ops->in_nway = rtl8153_in_nway;
5065 ops->hw_phy_cfg = r8153b_hw_phy_cfg;
5066 ops->autosuspend_en = rtl8153b_runtime_enable;
5067 break;
5068
hayeswangc81229c2014-01-02 11:22:42 +08005069 default:
hayeswang55b65472014-11-06 12:47:39 +08005070 ret = -ENODEV;
5071 netif_err(tp, probe, tp->netdev, "Unknown Device\n");
hayeswangc81229c2014-01-02 11:22:42 +08005072 break;
5073 }
5074
5075 return ret;
5076}
5077
hayeswang33928ee2017-03-17 11:20:13 +08005078static u8 rtl_get_version(struct usb_interface *intf)
5079{
5080 struct usb_device *udev = interface_to_usbdev(intf);
5081 u32 ocp_data = 0;
5082 __le32 *tmp;
5083 u8 version;
5084 int ret;
5085
5086 tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
5087 if (!tmp)
5088 return 0;
5089
5090 ret = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
5091 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
5092 PLA_TCR0, MCU_TYPE_PLA, tmp, sizeof(*tmp), 500);
5093 if (ret > 0)
5094 ocp_data = (__le32_to_cpu(*tmp) >> 16) & VERSION_MASK;
5095
5096 kfree(tmp);
5097
5098 switch (ocp_data) {
5099 case 0x4c00:
5100 version = RTL_VER_01;
5101 break;
5102 case 0x4c10:
5103 version = RTL_VER_02;
5104 break;
5105 case 0x5c00:
5106 version = RTL_VER_03;
5107 break;
5108 case 0x5c10:
5109 version = RTL_VER_04;
5110 break;
5111 case 0x5c20:
5112 version = RTL_VER_05;
5113 break;
5114 case 0x5c30:
5115 version = RTL_VER_06;
5116 break;
hayeswangc27b32c2017-06-15 14:44:02 +08005117 case 0x4800:
5118 version = RTL_VER_07;
5119 break;
hayeswang65b82d62017-06-15 14:44:03 +08005120 case 0x6000:
5121 version = RTL_VER_08;
5122 break;
5123 case 0x6010:
5124 version = RTL_VER_09;
5125 break;
hayeswang33928ee2017-03-17 11:20:13 +08005126 default:
5127 version = RTL_VER_UNKNOWN;
5128 dev_info(&intf->dev, "Unknown version 0x%04x\n", ocp_data);
5129 break;
5130 }
5131
Oliver Neukumeb3c28c2017-06-12 13:56:51 +02005132 dev_dbg(&intf->dev, "Detected version 0x%04x\n", version);
5133
hayeswang33928ee2017-03-17 11:20:13 +08005134 return version;
5135}
5136
hayeswangac718b62013-05-02 16:01:25 +00005137static int rtl8152_probe(struct usb_interface *intf,
5138 const struct usb_device_id *id)
5139{
5140 struct usb_device *udev = interface_to_usbdev(intf);
hayeswang33928ee2017-03-17 11:20:13 +08005141 u8 version = rtl_get_version(intf);
hayeswangac718b62013-05-02 16:01:25 +00005142 struct r8152 *tp;
5143 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08005144 int ret;
hayeswangac718b62013-05-02 16:01:25 +00005145
hayeswang33928ee2017-03-17 11:20:13 +08005146 if (version == RTL_VER_UNKNOWN)
5147 return -ENODEV;
5148
hayeswang10c32712014-03-04 20:47:48 +08005149 if (udev->actconfig->desc.bConfigurationValue != 1) {
5150 usb_driver_set_configuration(udev, 1);
5151 return -ENODEV;
5152 }
5153
5154 usb_reset_device(udev);
hayeswangac718b62013-05-02 16:01:25 +00005155 netdev = alloc_etherdev(sizeof(struct r8152));
5156 if (!netdev) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08005157 dev_err(&intf->dev, "Out of memory\n");
hayeswangac718b62013-05-02 16:01:25 +00005158 return -ENOMEM;
5159 }
5160
hayeswangebc2ec482013-08-14 20:54:38 +08005161 SET_NETDEV_DEV(netdev, &intf->dev);
hayeswangac718b62013-05-02 16:01:25 +00005162 tp = netdev_priv(netdev);
5163 tp->msg_enable = 0x7FFF;
5164
hayeswange3ad4122014-01-06 17:08:42 +08005165 tp->udev = udev;
5166 tp->netdev = netdev;
5167 tp->intf = intf;
hayeswang33928ee2017-03-17 11:20:13 +08005168 tp->version = version;
hayeswange3ad4122014-01-06 17:08:42 +08005169
hayeswang33928ee2017-03-17 11:20:13 +08005170 switch (version) {
5171 case RTL_VER_01:
5172 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08005173 case RTL_VER_07:
hayeswang33928ee2017-03-17 11:20:13 +08005174 tp->mii.supports_gmii = 0;
5175 break;
5176 default:
5177 tp->mii.supports_gmii = 1;
5178 break;
5179 }
5180
hayeswang55b65472014-11-06 12:47:39 +08005181 ret = rtl_ops_init(tp);
hayeswang31ca1de2014-01-06 17:08:43 +08005182 if (ret)
5183 goto out;
hayeswangc81229c2014-01-02 11:22:42 +08005184
hayeswangb5403272014-10-09 18:00:26 +08005185 mutex_init(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00005186 INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
hayeswanga028a9e2016-06-13 17:49:36 +08005187 INIT_DELAYED_WORK(&tp->hw_phy_work, rtl_hw_phy_work_func_t);
hayeswangac718b62013-05-02 16:01:25 +00005188
hayeswangac718b62013-05-02 16:01:25 +00005189 netdev->netdev_ops = &rtl8152_netdev_ops;
5190 netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
hayeswang5bd23882013-08-14 20:54:39 +08005191
hayeswang60c89072014-03-07 11:04:39 +08005192 netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08005193 NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
hayeswangc5554292014-09-12 10:43:11 +08005194 NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
5195 NETIF_F_HW_VLAN_CTAG_TX;
hayeswang60c89072014-03-07 11:04:39 +08005196 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08005197 NETIF_F_TSO | NETIF_F_FRAGLIST |
hayeswangc5554292014-09-12 10:43:11 +08005198 NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
hayeswangccc39fa2015-02-06 11:30:49 +08005199 NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX;
hayeswangc5554292014-09-12 10:43:11 +08005200 netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
5201 NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
5202 NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswangdb8515e2014-03-06 15:07:16 +08005203
hayeswang19c0f402017-01-11 16:25:34 +08005204 if (tp->version == RTL_VER_01) {
5205 netdev->features &= ~NETIF_F_RXCSUM;
5206 netdev->hw_features &= ~NETIF_F_RXCSUM;
5207 }
5208
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00005209 netdev->ethtool_ops = &ops;
hayeswang60c89072014-03-07 11:04:39 +08005210 netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
hayeswangac718b62013-05-02 16:01:25 +00005211
Jarod Wilsonf77f0ae2016-10-20 13:55:17 -04005212 /* MTU range: 68 - 1500 or 9194 */
5213 netdev->min_mtu = ETH_MIN_MTU;
5214 switch (tp->version) {
5215 case RTL_VER_01:
5216 case RTL_VER_02:
5217 netdev->max_mtu = ETH_DATA_LEN;
5218 break;
5219 default:
5220 netdev->max_mtu = RTL8153_MAX_MTU;
5221 break;
5222 }
5223
hayeswangac718b62013-05-02 16:01:25 +00005224 tp->mii.dev = netdev;
5225 tp->mii.mdio_read = read_mii_word;
5226 tp->mii.mdio_write = write_mii_word;
5227 tp->mii.phy_id_mask = 0x3f;
5228 tp->mii.reg_num_mask = 0x1f;
5229 tp->mii.phy_id = R8152_PHY_ID;
hayeswangac718b62013-05-02 16:01:25 +00005230
hayeswangaa7e26b2016-06-13 17:49:38 +08005231 tp->autoneg = AUTONEG_ENABLE;
5232 tp->speed = tp->mii.supports_gmii ? SPEED_1000 : SPEED_100;
5233 tp->duplex = DUPLEX_FULL;
5234
hayeswang9a4be1b2014-02-18 21:49:07 +08005235 intf->needs_remote_wakeup = 1;
5236
hayeswangc81229c2014-01-02 11:22:42 +08005237 tp->rtl_ops.init(tp);
hayeswanga028a9e2016-06-13 17:49:36 +08005238 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
hayeswangac718b62013-05-02 16:01:25 +00005239 set_ethernet_addr(tp);
5240
hayeswangac718b62013-05-02 16:01:25 +00005241 usb_set_intfdata(intf, tp);
hayeswangd823ab62015-01-12 12:06:23 +08005242 netif_napi_add(netdev, &tp->napi, r8152_poll, RTL8152_NAPI_WEIGHT);
hayeswangac718b62013-05-02 16:01:25 +00005243
hayeswangebc2ec482013-08-14 20:54:38 +08005244 ret = register_netdev(netdev);
5245 if (ret != 0) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08005246 netif_err(tp, probe, netdev, "couldn't register the device\n");
hayeswangebc2ec482013-08-14 20:54:38 +08005247 goto out1;
hayeswangac718b62013-05-02 16:01:25 +00005248 }
5249
hayeswang7daed8d2015-07-24 13:54:24 +08005250 if (!rtl_can_wakeup(tp))
5251 __rtl_set_wol(tp, 0);
5252
hayeswang21ff2e82014-02-18 21:49:06 +08005253 tp->saved_wolopts = __rtl_get_wol(tp);
5254 if (tp->saved_wolopts)
5255 device_set_wakeup_enable(&udev->dev, true);
5256 else
5257 device_set_wakeup_enable(&udev->dev, false);
5258
Hayes Wang4a8deae2014-01-07 11:18:22 +08005259 netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
hayeswangac718b62013-05-02 16:01:25 +00005260
5261 return 0;
5262
hayeswangac718b62013-05-02 16:01:25 +00005263out1:
hayeswangd823ab62015-01-12 12:06:23 +08005264 netif_napi_del(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08005265 usb_set_intfdata(intf, NULL);
hayeswangac718b62013-05-02 16:01:25 +00005266out:
5267 free_netdev(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08005268 return ret;
hayeswangac718b62013-05-02 16:01:25 +00005269}
5270
hayeswangac718b62013-05-02 16:01:25 +00005271static void rtl8152_disconnect(struct usb_interface *intf)
5272{
5273 struct r8152 *tp = usb_get_intfdata(intf);
5274
5275 usb_set_intfdata(intf, NULL);
5276 if (tp) {
hayeswangf561de32014-09-30 16:48:01 +08005277 struct usb_device *udev = tp->udev;
5278
5279 if (udev->state == USB_STATE_NOTATTACHED)
5280 set_bit(RTL8152_UNPLUG, &tp->flags);
5281
hayeswangd823ab62015-01-12 12:06:23 +08005282 netif_napi_del(&tp->napi);
hayeswangac718b62013-05-02 16:01:25 +00005283 unregister_netdev(tp->netdev);
hayeswanga028a9e2016-06-13 17:49:36 +08005284 cancel_delayed_work_sync(&tp->hw_phy_work);
hayeswangc81229c2014-01-02 11:22:42 +08005285 tp->rtl_ops.unload(tp);
hayeswangac718b62013-05-02 16:01:25 +00005286 free_netdev(tp->netdev);
5287 }
5288}
5289
hayeswangd9a28c52014-12-04 10:43:11 +08005290#define REALTEK_USB_DEVICE(vend, prod) \
5291 .match_flags = USB_DEVICE_ID_MATCH_DEVICE | \
5292 USB_DEVICE_ID_MATCH_INT_CLASS, \
5293 .idVendor = (vend), \
5294 .idProduct = (prod), \
5295 .bInterfaceClass = USB_CLASS_VENDOR_SPEC \
5296}, \
5297{ \
5298 .match_flags = USB_DEVICE_ID_MATCH_INT_INFO | \
5299 USB_DEVICE_ID_MATCH_DEVICE, \
5300 .idVendor = (vend), \
5301 .idProduct = (prod), \
5302 .bInterfaceClass = USB_CLASS_COMM, \
5303 .bInterfaceSubClass = USB_CDC_SUBCLASS_ETHERNET, \
5304 .bInterfaceProtocol = USB_CDC_PROTO_NONE
5305
hayeswangac718b62013-05-02 16:01:25 +00005306/* table of devices that work with this driver */
Arvind Yadav9b4355f2017-08-08 21:28:05 +05305307static const struct usb_device_id rtl8152_table[] = {
hayeswangc27b32c2017-06-15 14:44:02 +08005308 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8050)},
hayeswangd9a28c52014-12-04 10:43:11 +08005309 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8152)},
5310 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8153)},
René Rebed5b07cc2017-03-28 07:56:51 +02005311 {REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07ab)},
5312 {REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07c6)},
hayeswangd9a28c52014-12-04 10:43:11 +08005313 {REALTEK_USB_DEVICE(VENDOR_ID_SAMSUNG, 0xa101)},
Vasily Titskiy1006da12015-05-06 10:31:21 -04005314 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x304f)},
hayeswangd248caf2016-10-18 11:41:48 +08005315 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3062)},
5316 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3069)},
5317 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7205)},
5318 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x720c)},
5319 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7214)},
Grant Grundler90841042017-09-28 11:35:00 -07005320 {REALTEK_USB_DEVICE(VENDOR_ID_LINKSYS, 0x0041)},
Zheng Liud065c3c2015-07-07 13:54:12 -07005321 {REALTEK_USB_DEVICE(VENDOR_ID_NVIDIA, 0x09ff)},
hayeswangac718b62013-05-02 16:01:25 +00005322 {}
5323};
5324
5325MODULE_DEVICE_TABLE(usb, rtl8152_table);
5326
5327static struct usb_driver rtl8152_driver = {
5328 .name = MODULENAME,
hayeswangebc2ec482013-08-14 20:54:38 +08005329 .id_table = rtl8152_table,
hayeswangac718b62013-05-02 16:01:25 +00005330 .probe = rtl8152_probe,
5331 .disconnect = rtl8152_disconnect,
hayeswangac718b62013-05-02 16:01:25 +00005332 .suspend = rtl8152_suspend,
hayeswangebc2ec482013-08-14 20:54:38 +08005333 .resume = rtl8152_resume,
hayeswang7ec25412016-01-04 14:38:46 +08005334 .reset_resume = rtl8152_reset_resume,
hayeswange5011392015-07-29 20:39:08 +08005335 .pre_reset = rtl8152_pre_reset,
5336 .post_reset = rtl8152_post_reset,
hayeswang9a4be1b2014-02-18 21:49:07 +08005337 .supports_autosuspend = 1,
hayeswanga6347822014-02-18 21:49:10 +08005338 .disable_hub_initiated_lpm = 1,
hayeswangac718b62013-05-02 16:01:25 +00005339};
5340
Sachin Kamatb4236daa2013-05-16 17:48:08 +00005341module_usb_driver(rtl8152_driver);
hayeswangac718b62013-05-02 16:01:25 +00005342
5343MODULE_AUTHOR(DRIVER_AUTHOR);
5344MODULE_DESCRIPTION(DRIVER_DESC);
5345MODULE_LICENSE("GPL");
Grant Grundlerc961e872016-07-14 11:27:16 -07005346MODULE_VERSION(DRIVER_VERSION);