blob: 8b88e1743e412c7e19c555320501a7184f357531 [file] [log] [blame]
qipeng.zha0a8b8352015-06-27 00:32:15 +08001/*
2 * intel_pmc_ipc.c: Driver for the Intel PMC IPC mechanism
3 *
4 * (C) Copyright 2014-2015 Intel Corporation
5 *
6 * This driver is based on Intel SCU IPC driver(intel_scu_opc.c) by
7 * Sreedhara DS <sreedhara.ds@intel.com>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; version 2
12 * of the License.
13 *
14 * PMC running in ARC processor communicates with other entity running in IA
15 * core through IPC mechanism which in turn messaging between IA core ad PMC.
16 */
17
Andy Shevchenko90881772018-09-26 18:27:14 +030018#include <linux/acpi.h>
19#include <linux/atomic.h>
20#include <linux/bitops.h>
qipeng.zha0a8b8352015-06-27 00:32:15 +080021#include <linux/delay.h>
qipeng.zha0a8b8352015-06-27 00:32:15 +080022#include <linux/device.h>
Andy Shevchenko90881772018-09-26 18:27:14 +030023#include <linux/errno.h>
24#include <linux/interrupt.h>
25#include <linux/io-64-nonatomic-lo-hi.h>
26#include <linux/kernel.h>
27#include <linux/module.h>
28#include <linux/notifier.h>
qipeng.zha0a8b8352015-06-27 00:32:15 +080029#include <linux/pci.h>
30#include <linux/platform_device.h>
Andy Shevchenko90881772018-09-26 18:27:14 +030031#include <linux/pm.h>
qipeng.zha0a8b8352015-06-27 00:32:15 +080032#include <linux/pm_qos.h>
qipeng.zha0a8b8352015-06-27 00:32:15 +080033#include <linux/sched.h>
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -070034#include <linux/spinlock.h>
Andy Shevchenko90881772018-09-26 18:27:14 +030035#include <linux/suspend.h>
Shanth Murthy76062b42017-02-13 04:02:52 -080036
qipeng.zha0a8b8352015-06-27 00:32:15 +080037#include <asm/intel_pmc_ipc.h>
Shanth Murthy76062b42017-02-13 04:02:52 -080038
Matt Fleming420b54d2015-08-06 13:46:24 +010039#include <linux/platform_data/itco_wdt.h>
qipeng.zha0a8b8352015-06-27 00:32:15 +080040
41/*
42 * IPC registers
43 * The IA write to IPC_CMD command register triggers an interrupt to the ARC,
44 * The ARC handles the interrupt and services it, writing optional data to
45 * the IPC1 registers, updates the IPC_STS response register with the status.
46 */
47#define IPC_CMD 0x0
48#define IPC_CMD_MSI 0x100
49#define IPC_CMD_SIZE 16
50#define IPC_CMD_SUBCMD 12
51#define IPC_STATUS 0x04
52#define IPC_STATUS_IRQ 0x4
53#define IPC_STATUS_ERR 0x2
54#define IPC_STATUS_BUSY 0x1
55#define IPC_SPTR 0x08
56#define IPC_DPTR 0x0C
57#define IPC_WRITE_BUFFER 0x80
58#define IPC_READ_BUFFER 0x90
59
Shanth Murthy76062b42017-02-13 04:02:52 -080060/* Residency with clock rate at 19.2MHz to usecs */
61#define S0IX_RESIDENCY_IN_USECS(d, s) \
62({ \
63 u64 result = 10ull * ((d) + (s)); \
64 do_div(result, 192); \
65 result; \
66})
67
qipeng.zha0a8b8352015-06-27 00:32:15 +080068/*
69 * 16-byte buffer for sending data associated with IPC command.
70 */
71#define IPC_DATA_BUFFER_SIZE 16
72
73#define IPC_LOOP_CNT 3000000
74#define IPC_MAX_SEC 3
75
76#define IPC_TRIGGER_MODE_IRQ true
77
78/* exported resources from IFWI */
79#define PLAT_RESOURCE_IPC_INDEX 0
80#define PLAT_RESOURCE_IPC_SIZE 0x1000
Kuppuswamy Sathyanarayanane6749c82017-04-09 15:00:16 -070081#define PLAT_RESOURCE_GCR_OFFSET 0x1000
Shanth Murthy76062b42017-02-13 04:02:52 -080082#define PLAT_RESOURCE_GCR_SIZE 0x1000
Qipeng Zha8cc7fb42015-12-11 22:44:59 +080083#define PLAT_RESOURCE_BIOS_DATA_INDEX 1
84#define PLAT_RESOURCE_BIOS_IFACE_INDEX 2
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +053085#define PLAT_RESOURCE_TELEM_SSRAM_INDEX 3
Qipeng Zha8cc7fb42015-12-11 22:44:59 +080086#define PLAT_RESOURCE_ISP_DATA_INDEX 4
87#define PLAT_RESOURCE_ISP_IFACE_INDEX 5
88#define PLAT_RESOURCE_GTD_DATA_INDEX 6
89#define PLAT_RESOURCE_GTD_IFACE_INDEX 7
qipeng.zha0a8b8352015-06-27 00:32:15 +080090#define PLAT_RESOURCE_ACPI_IO_INDEX 0
91
92/*
93 * BIOS does not create an ACPI device for each PMC function,
94 * but exports multiple resources from one ACPI device(IPC) for
95 * multiple functions. This driver is responsible to create a
96 * platform device and to export resources for those functions.
97 */
98#define TCO_DEVICE_NAME "iTCO_wdt"
Yong, Jonathan334da2d2016-06-17 00:33:32 +000099#define SMI_EN_OFFSET 0x40
qipeng.zha0a8b8352015-06-27 00:32:15 +0800100#define SMI_EN_SIZE 4
101#define TCO_BASE_OFFSET 0x60
102#define TCO_REGS_SIZE 16
103#define PUNIT_DEVICE_NAME "intel_punit_ipc"
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530104#define TELEMETRY_DEVICE_NAME "intel_telemetry"
105#define TELEM_SSRAM_SIZE 240
106#define TELEM_PMC_SSRAM_OFFSET 0x1B00
107#define TELEM_PUNIT_SSRAM_OFFSET 0x1A00
Yong, Jonathan334da2d2016-06-17 00:33:32 +0000108#define TCO_PMC_OFFSET 0x8
109#define TCO_PMC_SIZE 0x4
qipeng.zha0a8b8352015-06-27 00:32:15 +0800110
Kuppuswamy Sathyanarayanan9d855d42017-04-09 15:00:20 -0700111/* PMC register bit definitions */
112
113/* PMC_CFG_REG bit masks */
114#define PMC_CFG_NO_REBOOT_MASK (1 << 4)
115#define PMC_CFG_NO_REBOOT_EN (1 << 4)
116#define PMC_CFG_NO_REBOOT_DIS (0 << 4)
117
qipeng.zha0a8b8352015-06-27 00:32:15 +0800118static struct intel_pmc_ipc_dev {
119 struct device *dev;
120 void __iomem *ipc_base;
121 bool irq_mode;
122 int irq;
123 int cmd;
124 struct completion cmd_complete;
125
126 /* The following PMC BARs share the same ACPI device with the IPC */
qipeng.zhab78fb512015-07-07 00:04:45 +0800127 resource_size_t acpi_io_base;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800128 int acpi_io_size;
129 struct platform_device *tco_dev;
130
131 /* gcr */
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700132 void __iomem *gcr_mem_base;
Shanth Murthy76062b42017-02-13 04:02:52 -0800133 bool has_gcr_regs;
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700134 spinlock_t gcr_lock;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800135
136 /* punit */
qipeng.zha0a8b8352015-06-27 00:32:15 +0800137 struct platform_device *punit_dev;
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530138
139 /* Telemetry */
140 resource_size_t telem_pmc_ssram_base;
141 resource_size_t telem_punit_ssram_base;
142 int telem_pmc_ssram_size;
143 int telem_punit_ssram_size;
144 u8 telem_res_inval;
145 struct platform_device *telemetry_dev;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800146} ipcdev;
147
148static char *ipc_err_sources[] = {
149 [IPC_ERR_NONE] =
150 "no error",
151 [IPC_ERR_CMD_NOT_SUPPORTED] =
152 "command not supported",
153 [IPC_ERR_CMD_NOT_SERVICED] =
154 "command not serviced",
155 [IPC_ERR_UNABLE_TO_SERVICE] =
156 "unable to service",
157 [IPC_ERR_CMD_INVALID] =
158 "command invalid",
159 [IPC_ERR_CMD_FAILED] =
160 "command failed",
161 [IPC_ERR_EMSECURITY] =
162 "Invalid Battery",
163 [IPC_ERR_UNSIGNEDKERNEL] =
164 "Unsigned kernel",
165};
166
167/* Prevent concurrent calls to the PMC */
168static DEFINE_MUTEX(ipclock);
169
170static inline void ipc_send_command(u32 cmd)
171{
172 ipcdev.cmd = cmd;
173 if (ipcdev.irq_mode) {
174 reinit_completion(&ipcdev.cmd_complete);
175 cmd |= IPC_CMD_MSI;
176 }
177 writel(cmd, ipcdev.ipc_base + IPC_CMD);
178}
179
180static inline u32 ipc_read_status(void)
181{
182 return readl(ipcdev.ipc_base + IPC_STATUS);
183}
184
185static inline void ipc_data_writel(u32 data, u32 offset)
186{
187 writel(data, ipcdev.ipc_base + IPC_WRITE_BUFFER + offset);
188}
189
Matthias Kaehlcke6bee1af2017-05-25 15:15:10 -0700190static inline u8 __maybe_unused ipc_data_readb(u32 offset)
qipeng.zha0a8b8352015-06-27 00:32:15 +0800191{
192 return readb(ipcdev.ipc_base + IPC_READ_BUFFER + offset);
193}
194
195static inline u32 ipc_data_readl(u32 offset)
196{
197 return readl(ipcdev.ipc_base + IPC_READ_BUFFER + offset);
198}
199
Shanth Murthy76062b42017-02-13 04:02:52 -0800200static inline u64 gcr_data_readq(u32 offset)
201{
Kuppuswamy Sathyanarayanan62a7b9c2017-04-09 15:00:21 -0700202 return readq(ipcdev.gcr_mem_base + offset);
Shanth Murthy76062b42017-02-13 04:02:52 -0800203}
204
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700205static inline int is_gcr_valid(u32 offset)
206{
207 if (!ipcdev.has_gcr_regs)
208 return -EACCES;
209
210 if (offset > PLAT_RESOURCE_GCR_SIZE)
211 return -EINVAL;
212
213 return 0;
214}
215
216/**
Chakravarty, Souvik K9c916542017-11-24 19:04:41 +0530217 * intel_pmc_gcr_read() - Read a 32-bit PMC GCR register
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700218 * @offset: offset of GCR register from GCR address base
219 * @data: data pointer for storing the register output
220 *
Chakravarty, Souvik K9c916542017-11-24 19:04:41 +0530221 * Reads the 32-bit PMC GCR register at given offset.
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700222 *
223 * Return: negative value on error or 0 on success.
224 */
225int intel_pmc_gcr_read(u32 offset, u32 *data)
226{
227 int ret;
228
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700229 spin_lock(&ipcdev.gcr_lock);
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700230
231 ret = is_gcr_valid(offset);
232 if (ret < 0) {
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700233 spin_unlock(&ipcdev.gcr_lock);
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700234 return ret;
235 }
236
237 *data = readl(ipcdev.gcr_mem_base + offset);
238
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700239 spin_unlock(&ipcdev.gcr_lock);
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700240
241 return 0;
242}
243EXPORT_SYMBOL_GPL(intel_pmc_gcr_read);
244
245/**
Chakravarty, Souvik K9c916542017-11-24 19:04:41 +0530246 * intel_pmc_gcr_read64() - Read a 64-bit PMC GCR register
247 * @offset: offset of GCR register from GCR address base
248 * @data: data pointer for storing the register output
249 *
250 * Reads the 64-bit PMC GCR register at given offset.
251 *
252 * Return: negative value on error or 0 on success.
253 */
254int intel_pmc_gcr_read64(u32 offset, u64 *data)
255{
256 int ret;
257
258 spin_lock(&ipcdev.gcr_lock);
259
260 ret = is_gcr_valid(offset);
261 if (ret < 0) {
262 spin_unlock(&ipcdev.gcr_lock);
263 return ret;
264 }
265
266 *data = readq(ipcdev.gcr_mem_base + offset);
267
268 spin_unlock(&ipcdev.gcr_lock);
269
270 return 0;
271}
272EXPORT_SYMBOL_GPL(intel_pmc_gcr_read64);
273
274/**
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700275 * intel_pmc_gcr_write() - Write PMC GCR register
276 * @offset: offset of GCR register from GCR address base
277 * @data: register update value
278 *
279 * Writes the PMC GCR register of given offset with given
280 * value.
281 *
282 * Return: negative value on error or 0 on success.
283 */
284int intel_pmc_gcr_write(u32 offset, u32 data)
285{
286 int ret;
287
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700288 spin_lock(&ipcdev.gcr_lock);
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700289
290 ret = is_gcr_valid(offset);
291 if (ret < 0) {
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700292 spin_unlock(&ipcdev.gcr_lock);
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700293 return ret;
294 }
295
296 writel(data, ipcdev.gcr_mem_base + offset);
297
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700298 spin_unlock(&ipcdev.gcr_lock);
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700299
300 return 0;
301}
302EXPORT_SYMBOL_GPL(intel_pmc_gcr_write);
303
304/**
305 * intel_pmc_gcr_update() - Update PMC GCR register bits
306 * @offset: offset of GCR register from GCR address base
307 * @mask: bit mask for update operation
308 * @val: update value
309 *
310 * Updates the bits of given GCR register as specified by
311 * @mask and @val.
312 *
313 * Return: negative value on error or 0 on success.
314 */
315int intel_pmc_gcr_update(u32 offset, u32 mask, u32 val)
316{
317 u32 new_val;
318 int ret = 0;
319
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700320 spin_lock(&ipcdev.gcr_lock);
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700321
322 ret = is_gcr_valid(offset);
323 if (ret < 0)
324 goto gcr_ipc_unlock;
325
326 new_val = readl(ipcdev.gcr_mem_base + offset);
327
328 new_val &= ~mask;
329 new_val |= val & mask;
330
331 writel(new_val, ipcdev.gcr_mem_base + offset);
332
333 new_val = readl(ipcdev.gcr_mem_base + offset);
334
335 /* check whether the bit update is successful */
336 if ((new_val & mask) != (val & mask)) {
337 ret = -EIO;
338 goto gcr_ipc_unlock;
339 }
340
341gcr_ipc_unlock:
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700342 spin_unlock(&ipcdev.gcr_lock);
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700343 return ret;
344}
345EXPORT_SYMBOL_GPL(intel_pmc_gcr_update);
346
Kuppuswamy Sathyanarayanan9d855d42017-04-09 15:00:20 -0700347static int update_no_reboot_bit(void *priv, bool set)
348{
349 u32 value = set ? PMC_CFG_NO_REBOOT_EN : PMC_CFG_NO_REBOOT_DIS;
350
351 return intel_pmc_gcr_update(PMC_GCR_PMC_CFG_REG,
352 PMC_CFG_NO_REBOOT_MASK, value);
353}
354
qipeng.zha0a8b8352015-06-27 00:32:15 +0800355static int intel_pmc_ipc_check_status(void)
356{
357 int status;
358 int ret = 0;
359
360 if (ipcdev.irq_mode) {
361 if (0 == wait_for_completion_timeout(
362 &ipcdev.cmd_complete, IPC_MAX_SEC * HZ))
363 ret = -ETIMEDOUT;
364 } else {
365 int loop_count = IPC_LOOP_CNT;
366
367 while ((ipc_read_status() & IPC_STATUS_BUSY) && --loop_count)
368 udelay(1);
369 if (loop_count == 0)
370 ret = -ETIMEDOUT;
371 }
372
373 status = ipc_read_status();
374 if (ret == -ETIMEDOUT) {
375 dev_err(ipcdev.dev,
376 "IPC timed out, TS=0x%x, CMD=0x%x\n",
377 status, ipcdev.cmd);
378 return ret;
379 }
380
381 if (status & IPC_STATUS_ERR) {
382 int i;
383
384 ret = -EIO;
385 i = (status >> IPC_CMD_SIZE) & 0xFF;
386 if (i < ARRAY_SIZE(ipc_err_sources))
387 dev_err(ipcdev.dev,
388 "IPC failed: %s, STS=0x%x, CMD=0x%x\n",
389 ipc_err_sources[i], status, ipcdev.cmd);
390 else
391 dev_err(ipcdev.dev,
392 "IPC failed: unknown, STS=0x%x, CMD=0x%x\n",
393 status, ipcdev.cmd);
394 if ((i == IPC_ERR_UNSIGNEDKERNEL) || (i == IPC_ERR_EMSECURITY))
395 ret = -EACCES;
396 }
397
398 return ret;
399}
400
qipeng.zha02941002015-07-09 00:14:15 +0800401/**
402 * intel_pmc_ipc_simple_command() - Simple IPC command
403 * @cmd: IPC command code.
404 * @sub: IPC command sub type.
405 *
406 * Send a simple IPC command to PMC when don't need to specify
407 * input/output data and source/dest pointers.
408 *
409 * Return: an IPC error code or 0 on success.
qipeng.zha0a8b8352015-06-27 00:32:15 +0800410 */
411int intel_pmc_ipc_simple_command(int cmd, int sub)
412{
413 int ret;
414
415 mutex_lock(&ipclock);
416 if (ipcdev.dev == NULL) {
417 mutex_unlock(&ipclock);
418 return -ENODEV;
419 }
420 ipc_send_command(sub << IPC_CMD_SUBCMD | cmd);
421 ret = intel_pmc_ipc_check_status();
422 mutex_unlock(&ipclock);
423
424 return ret;
425}
426EXPORT_SYMBOL_GPL(intel_pmc_ipc_simple_command);
427
qipeng.zha02941002015-07-09 00:14:15 +0800428/**
429 * intel_pmc_ipc_raw_cmd() - IPC command with data and pointers
430 * @cmd: IPC command code.
431 * @sub: IPC command sub type.
432 * @in: input data of this IPC command.
433 * @inlen: input data length in bytes.
434 * @out: output data of this IPC command.
435 * @outlen: output data length in dwords.
436 * @sptr: data writing to SPTR register.
437 * @dptr: data writing to DPTR register.
438 *
439 * Send an IPC command to PMC with input/output data and source/dest pointers.
440 *
441 * Return: an IPC error code or 0 on success.
qipeng.zha0a8b8352015-06-27 00:32:15 +0800442 */
443int intel_pmc_ipc_raw_cmd(u32 cmd, u32 sub, u8 *in, u32 inlen, u32 *out,
444 u32 outlen, u32 dptr, u32 sptr)
445{
446 u32 wbuf[4] = { 0 };
447 int ret;
448 int i;
449
450 if (inlen > IPC_DATA_BUFFER_SIZE || outlen > IPC_DATA_BUFFER_SIZE / 4)
451 return -EINVAL;
452
453 mutex_lock(&ipclock);
454 if (ipcdev.dev == NULL) {
455 mutex_unlock(&ipclock);
456 return -ENODEV;
457 }
458 memcpy(wbuf, in, inlen);
459 writel(dptr, ipcdev.ipc_base + IPC_DPTR);
460 writel(sptr, ipcdev.ipc_base + IPC_SPTR);
461 /* The input data register is 32bit register and inlen is in Byte */
462 for (i = 0; i < ((inlen + 3) / 4); i++)
463 ipc_data_writel(wbuf[i], 4 * i);
464 ipc_send_command((inlen << IPC_CMD_SIZE) |
465 (sub << IPC_CMD_SUBCMD) | cmd);
466 ret = intel_pmc_ipc_check_status();
467 if (!ret) {
468 /* out is read from 32bit register and outlen is in 32bit */
469 for (i = 0; i < outlen; i++)
470 *out++ = ipc_data_readl(4 * i);
471 }
472 mutex_unlock(&ipclock);
473
474 return ret;
475}
476EXPORT_SYMBOL_GPL(intel_pmc_ipc_raw_cmd);
477
qipeng.zha02941002015-07-09 00:14:15 +0800478/**
479 * intel_pmc_ipc_command() - IPC command with input/output data
480 * @cmd: IPC command code.
481 * @sub: IPC command sub type.
482 * @in: input data of this IPC command.
483 * @inlen: input data length in bytes.
484 * @out: output data of this IPC command.
485 * @outlen: output data length in dwords.
486 *
487 * Send an IPC command to PMC with input/output data.
488 *
489 * Return: an IPC error code or 0 on success.
qipeng.zha0a8b8352015-06-27 00:32:15 +0800490 */
491int intel_pmc_ipc_command(u32 cmd, u32 sub, u8 *in, u32 inlen,
492 u32 *out, u32 outlen)
493{
494 return intel_pmc_ipc_raw_cmd(cmd, sub, in, inlen, out, outlen, 0, 0);
495}
496EXPORT_SYMBOL_GPL(intel_pmc_ipc_command);
497
498static irqreturn_t ioc(int irq, void *dev_id)
499{
500 int status;
501
502 if (ipcdev.irq_mode) {
503 status = ipc_read_status();
504 writel(status | IPC_STATUS_IRQ, ipcdev.ipc_base + IPC_STATUS);
505 }
506 complete(&ipcdev.cmd_complete);
507
508 return IRQ_HANDLED;
509}
510
511static int ipc_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
512{
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700513 struct intel_pmc_ipc_dev *pmc = &ipcdev;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800514 int ret;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800515
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700516 /* Only one PMC is supported */
517 if (pmc->dev)
qipeng.zha0a8b8352015-06-27 00:32:15 +0800518 return -EBUSY;
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700519
520 pmc->irq_mode = IPC_TRIGGER_MODE_IRQ;
521
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700522 spin_lock_init(&ipcdev.gcr_lock);
523
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700524 ret = pcim_enable_device(pdev);
525 if (ret)
526 return ret;
527
528 ret = pcim_iomap_regions(pdev, 1 << 0, pci_name(pdev));
529 if (ret)
530 return ret;
531
532 init_completion(&pmc->cmd_complete);
533
534 pmc->ipc_base = pcim_iomap_table(pdev)[0];
535
536 ret = devm_request_irq(&pdev->dev, pdev->irq, ioc, 0, "intel_pmc_ipc",
537 pmc);
538 if (ret) {
539 dev_err(&pdev->dev, "Failed to request irq\n");
540 return ret;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800541 }
542
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700543 pmc->dev = &pdev->dev;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800544
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700545 pci_set_drvdata(pdev, pmc);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800546
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700547 return 0;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800548}
549
550static const struct pci_device_id ipc_pci_ids[] = {
551 {PCI_VDEVICE(INTEL, 0x0a94), 0},
552 {PCI_VDEVICE(INTEL, 0x1a94), 0},
Rajneesh Bhardwaj23e775d2017-02-13 16:11:47 +0530553 {PCI_VDEVICE(INTEL, 0x5a94), 0},
qipeng.zha0a8b8352015-06-27 00:32:15 +0800554 { 0,}
555};
556MODULE_DEVICE_TABLE(pci, ipc_pci_ids);
557
558static struct pci_driver ipc_pci_driver = {
559 .name = "intel_pmc_ipc",
560 .id_table = ipc_pci_ids,
561 .probe = ipc_pci_probe,
qipeng.zha0a8b8352015-06-27 00:32:15 +0800562};
563
564static ssize_t intel_pmc_ipc_simple_cmd_store(struct device *dev,
565 struct device_attribute *attr,
566 const char *buf, size_t count)
567{
568 int subcmd;
569 int cmd;
570 int ret;
571
572 ret = sscanf(buf, "%d %d", &cmd, &subcmd);
573 if (ret != 2) {
574 dev_err(dev, "Error args\n");
575 return -EINVAL;
576 }
577
578 ret = intel_pmc_ipc_simple_command(cmd, subcmd);
579 if (ret) {
580 dev_err(dev, "command %d error with %d\n", cmd, ret);
581 return ret;
582 }
583 return (ssize_t)count;
584}
585
586static ssize_t intel_pmc_ipc_northpeak_store(struct device *dev,
587 struct device_attribute *attr,
588 const char *buf, size_t count)
589{
590 unsigned long val;
591 int subcmd;
592 int ret;
593
594 if (kstrtoul(buf, 0, &val))
595 return -EINVAL;
596
597 if (val)
598 subcmd = 1;
599 else
600 subcmd = 0;
601 ret = intel_pmc_ipc_simple_command(PMC_IPC_NORTHPEAK_CTRL, subcmd);
602 if (ret) {
603 dev_err(dev, "command north %d error with %d\n", subcmd, ret);
604 return ret;
605 }
606 return (ssize_t)count;
607}
608
609static DEVICE_ATTR(simplecmd, S_IWUSR,
610 NULL, intel_pmc_ipc_simple_cmd_store);
611static DEVICE_ATTR(northpeak, S_IWUSR,
612 NULL, intel_pmc_ipc_northpeak_store);
613
614static struct attribute *intel_ipc_attrs[] = {
615 &dev_attr_northpeak.attr,
616 &dev_attr_simplecmd.attr,
617 NULL
618};
619
620static const struct attribute_group intel_ipc_group = {
621 .attrs = intel_ipc_attrs,
622};
623
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800624static struct resource punit_res_array[] = {
625 /* Punit BIOS */
626 {
627 .flags = IORESOURCE_MEM,
628 },
629 {
630 .flags = IORESOURCE_MEM,
631 },
632 /* Punit ISP */
633 {
634 .flags = IORESOURCE_MEM,
635 },
636 {
637 .flags = IORESOURCE_MEM,
638 },
639 /* Punit GTD */
qipeng.zha0a8b8352015-06-27 00:32:15 +0800640 {
641 .flags = IORESOURCE_MEM,
642 },
643 {
644 .flags = IORESOURCE_MEM,
645 },
646};
647
648#define TCO_RESOURCE_ACPI_IO 0
649#define TCO_RESOURCE_SMI_EN_IO 1
650#define TCO_RESOURCE_GCR_MEM 2
651static struct resource tco_res[] = {
652 /* ACPI - TCO */
653 {
654 .flags = IORESOURCE_IO,
655 },
656 /* ACPI - SMI */
657 {
658 .flags = IORESOURCE_IO,
659 },
qipeng.zha0a8b8352015-06-27 00:32:15 +0800660};
661
Matt Fleming420b54d2015-08-06 13:46:24 +0100662static struct itco_wdt_platform_data tco_info = {
qipeng.zha0a8b8352015-06-27 00:32:15 +0800663 .name = "Apollo Lake SoC",
Yong, Jonathan334da2d2016-06-17 00:33:32 +0000664 .version = 5,
Kuppuswamy Sathyanarayanan9d855d42017-04-09 15:00:20 -0700665 .no_reboot_priv = &ipcdev,
666 .update_no_reboot_bit = update_no_reboot_bit,
qipeng.zha0a8b8352015-06-27 00:32:15 +0800667};
668
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530669#define TELEMETRY_RESOURCE_PUNIT_SSRAM 0
670#define TELEMETRY_RESOURCE_PMC_SSRAM 1
671static struct resource telemetry_res[] = {
672 /*Telemetry*/
673 {
674 .flags = IORESOURCE_MEM,
675 },
676 {
677 .flags = IORESOURCE_MEM,
678 },
679};
680
qipeng.zha0a8b8352015-06-27 00:32:15 +0800681static int ipc_create_punit_device(void)
682{
683 struct platform_device *pdev;
Axel Linea1a76b2016-09-24 11:54:08 +0800684 const struct platform_device_info pdevinfo = {
685 .parent = ipcdev.dev,
686 .name = PUNIT_DEVICE_NAME,
687 .id = -1,
688 .res = punit_res_array,
689 .num_res = ARRAY_SIZE(punit_res_array),
690 };
qipeng.zha0a8b8352015-06-27 00:32:15 +0800691
Axel Linea1a76b2016-09-24 11:54:08 +0800692 pdev = platform_device_register_full(&pdevinfo);
693 if (IS_ERR(pdev))
694 return PTR_ERR(pdev);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800695
qipeng.zha0a8b8352015-06-27 00:32:15 +0800696 ipcdev.punit_dev = pdev;
697
698 return 0;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800699}
700
701static int ipc_create_tco_device(void)
702{
703 struct platform_device *pdev;
704 struct resource *res;
Axel Linea1a76b2016-09-24 11:54:08 +0800705 const struct platform_device_info pdevinfo = {
706 .parent = ipcdev.dev,
707 .name = TCO_DEVICE_NAME,
708 .id = -1,
709 .res = tco_res,
710 .num_res = ARRAY_SIZE(tco_res),
711 .data = &tco_info,
712 .size_data = sizeof(tco_info),
713 };
qipeng.zha0a8b8352015-06-27 00:32:15 +0800714
715 res = tco_res + TCO_RESOURCE_ACPI_IO;
qipeng.zhab78fb512015-07-07 00:04:45 +0800716 res->start = ipcdev.acpi_io_base + TCO_BASE_OFFSET;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800717 res->end = res->start + TCO_REGS_SIZE - 1;
718
719 res = tco_res + TCO_RESOURCE_SMI_EN_IO;
qipeng.zhab78fb512015-07-07 00:04:45 +0800720 res->start = ipcdev.acpi_io_base + SMI_EN_OFFSET;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800721 res->end = res->start + SMI_EN_SIZE - 1;
722
Axel Linea1a76b2016-09-24 11:54:08 +0800723 pdev = platform_device_register_full(&pdevinfo);
724 if (IS_ERR(pdev))
725 return PTR_ERR(pdev);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800726
qipeng.zha0a8b8352015-06-27 00:32:15 +0800727 ipcdev.tco_dev = pdev;
728
729 return 0;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800730}
731
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530732static int ipc_create_telemetry_device(void)
733{
734 struct platform_device *pdev;
735 struct resource *res;
Axel Linea1a76b2016-09-24 11:54:08 +0800736 const struct platform_device_info pdevinfo = {
737 .parent = ipcdev.dev,
738 .name = TELEMETRY_DEVICE_NAME,
739 .id = -1,
740 .res = telemetry_res,
741 .num_res = ARRAY_SIZE(telemetry_res),
742 };
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530743
744 res = telemetry_res + TELEMETRY_RESOURCE_PUNIT_SSRAM;
745 res->start = ipcdev.telem_punit_ssram_base;
746 res->end = res->start + ipcdev.telem_punit_ssram_size - 1;
747
748 res = telemetry_res + TELEMETRY_RESOURCE_PMC_SSRAM;
749 res->start = ipcdev.telem_pmc_ssram_base;
750 res->end = res->start + ipcdev.telem_pmc_ssram_size - 1;
751
Axel Linea1a76b2016-09-24 11:54:08 +0800752 pdev = platform_device_register_full(&pdevinfo);
753 if (IS_ERR(pdev))
754 return PTR_ERR(pdev);
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530755
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530756 ipcdev.telemetry_dev = pdev;
757
758 return 0;
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530759}
760
qipeng.zha0a8b8352015-06-27 00:32:15 +0800761static int ipc_create_pmc_devices(void)
762{
763 int ret;
764
Mika Westerbergbba65292016-09-20 15:30:54 +0300765 /* If we have ACPI based watchdog use that instead */
766 if (!acpi_has_watchdog()) {
767 ret = ipc_create_tco_device();
768 if (ret) {
769 dev_err(ipcdev.dev, "Failed to add tco platform device\n");
770 return ret;
771 }
qipeng.zha0a8b8352015-06-27 00:32:15 +0800772 }
Mika Westerbergbba65292016-09-20 15:30:54 +0300773
qipeng.zha0a8b8352015-06-27 00:32:15 +0800774 ret = ipc_create_punit_device();
775 if (ret) {
776 dev_err(ipcdev.dev, "Failed to add punit platform device\n");
777 platform_device_unregister(ipcdev.tco_dev);
778 }
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530779
780 if (!ipcdev.telem_res_inval) {
781 ret = ipc_create_telemetry_device();
782 if (ret)
783 dev_warn(ipcdev.dev,
784 "Failed to add telemetry platform device\n");
785 }
786
qipeng.zha0a8b8352015-06-27 00:32:15 +0800787 return ret;
788}
789
790static int ipc_plat_get_res(struct platform_device *pdev)
791{
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800792 struct resource *res, *punit_res;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800793 void __iomem *addr;
794 int size;
795
796 res = platform_get_resource(pdev, IORESOURCE_IO,
797 PLAT_RESOURCE_ACPI_IO_INDEX);
798 if (!res) {
799 dev_err(&pdev->dev, "Failed to get io resource\n");
800 return -ENXIO;
801 }
802 size = resource_size(res);
qipeng.zhab78fb512015-07-07 00:04:45 +0800803 ipcdev.acpi_io_base = res->start;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800804 ipcdev.acpi_io_size = size;
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800805 dev_info(&pdev->dev, "io res: %pR\n", res);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800806
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800807 punit_res = punit_res_array;
Aubrey Li5d071632016-03-31 14:28:09 -0500808 /* This is index 0 to cover BIOS data register */
qipeng.zha0a8b8352015-06-27 00:32:15 +0800809 res = platform_get_resource(pdev, IORESOURCE_MEM,
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800810 PLAT_RESOURCE_BIOS_DATA_INDEX);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800811 if (!res) {
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800812 dev_err(&pdev->dev, "Failed to get res of punit BIOS data\n");
qipeng.zha0a8b8352015-06-27 00:32:15 +0800813 return -ENXIO;
814 }
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800815 *punit_res = *res;
816 dev_info(&pdev->dev, "punit BIOS data res: %pR\n", res);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800817
Aubrey Li5d071632016-03-31 14:28:09 -0500818 /* This is index 1 to cover BIOS interface register */
qipeng.zha0a8b8352015-06-27 00:32:15 +0800819 res = platform_get_resource(pdev, IORESOURCE_MEM,
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800820 PLAT_RESOURCE_BIOS_IFACE_INDEX);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800821 if (!res) {
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800822 dev_err(&pdev->dev, "Failed to get res of punit BIOS iface\n");
qipeng.zha0a8b8352015-06-27 00:32:15 +0800823 return -ENXIO;
824 }
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800825 *++punit_res = *res;
826 dev_info(&pdev->dev, "punit BIOS interface res: %pR\n", res);
827
Aubrey Li5d071632016-03-31 14:28:09 -0500828 /* This is index 2 to cover ISP data register, optional */
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800829 res = platform_get_resource(pdev, IORESOURCE_MEM,
830 PLAT_RESOURCE_ISP_DATA_INDEX);
Aubrey Li5d071632016-03-31 14:28:09 -0500831 ++punit_res;
832 if (res) {
833 *punit_res = *res;
834 dev_info(&pdev->dev, "punit ISP data res: %pR\n", res);
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800835 }
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800836
Aubrey Li5d071632016-03-31 14:28:09 -0500837 /* This is index 3 to cover ISP interface register, optional */
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800838 res = platform_get_resource(pdev, IORESOURCE_MEM,
839 PLAT_RESOURCE_ISP_IFACE_INDEX);
Aubrey Li5d071632016-03-31 14:28:09 -0500840 ++punit_res;
841 if (res) {
842 *punit_res = *res;
843 dev_info(&pdev->dev, "punit ISP interface res: %pR\n", res);
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800844 }
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800845
Aubrey Li5d071632016-03-31 14:28:09 -0500846 /* This is index 4 to cover GTD data register, optional */
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800847 res = platform_get_resource(pdev, IORESOURCE_MEM,
848 PLAT_RESOURCE_GTD_DATA_INDEX);
Aubrey Li5d071632016-03-31 14:28:09 -0500849 ++punit_res;
850 if (res) {
851 *punit_res = *res;
852 dev_info(&pdev->dev, "punit GTD data res: %pR\n", res);
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800853 }
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800854
Aubrey Li5d071632016-03-31 14:28:09 -0500855 /* This is index 5 to cover GTD interface register, optional */
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800856 res = platform_get_resource(pdev, IORESOURCE_MEM,
857 PLAT_RESOURCE_GTD_IFACE_INDEX);
Aubrey Li5d071632016-03-31 14:28:09 -0500858 ++punit_res;
859 if (res) {
860 *punit_res = *res;
861 dev_info(&pdev->dev, "punit GTD interface res: %pR\n", res);
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800862 }
qipeng.zha0a8b8352015-06-27 00:32:15 +0800863
864 res = platform_get_resource(pdev, IORESOURCE_MEM,
865 PLAT_RESOURCE_IPC_INDEX);
866 if (!res) {
867 dev_err(&pdev->dev, "Failed to get ipc resource\n");
868 return -ENXIO;
869 }
Shanth Murthy76062b42017-02-13 04:02:52 -0800870 size = PLAT_RESOURCE_IPC_SIZE + PLAT_RESOURCE_GCR_SIZE;
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700871 res->end = res->start + size - 1;
Shanth Murthy76062b42017-02-13 04:02:52 -0800872
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700873 addr = devm_ioremap_resource(&pdev->dev, res);
874 if (IS_ERR(addr))
875 return PTR_ERR(addr);
876
qipeng.zha0a8b8352015-06-27 00:32:15 +0800877 ipcdev.ipc_base = addr;
878
Kuppuswamy Sathyanarayanan49670202017-04-09 15:00:17 -0700879 ipcdev.gcr_mem_base = addr + PLAT_RESOURCE_GCR_OFFSET;
Qipeng Zha8cc7fb42015-12-11 22:44:59 +0800880 dev_info(&pdev->dev, "ipc res: %pR\n", res);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800881
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530882 ipcdev.telem_res_inval = 0;
883 res = platform_get_resource(pdev, IORESOURCE_MEM,
884 PLAT_RESOURCE_TELEM_SSRAM_INDEX);
885 if (!res) {
886 dev_err(&pdev->dev, "Failed to get telemetry ssram resource\n");
887 ipcdev.telem_res_inval = 1;
888 } else {
889 ipcdev.telem_punit_ssram_base = res->start +
890 TELEM_PUNIT_SSRAM_OFFSET;
891 ipcdev.telem_punit_ssram_size = TELEM_SSRAM_SIZE;
892 ipcdev.telem_pmc_ssram_base = res->start +
893 TELEM_PMC_SSRAM_OFFSET;
894 ipcdev.telem_pmc_ssram_size = TELEM_SSRAM_SIZE;
895 dev_info(&pdev->dev, "telemetry ssram res: %pR\n", res);
896 }
897
qipeng.zha0a8b8352015-06-27 00:32:15 +0800898 return 0;
899}
900
Shanth Murthy76062b42017-02-13 04:02:52 -0800901/**
902 * intel_pmc_s0ix_counter_read() - Read S0ix residency.
903 * @data: Out param that contains current S0ix residency count.
904 *
905 * Return: an error code or 0 on success.
906 */
907int intel_pmc_s0ix_counter_read(u64 *data)
908{
909 u64 deep, shlw;
910
911 if (!ipcdev.has_gcr_regs)
912 return -EACCES;
913
Kuppuswamy Sathyanarayanan62a7b9c2017-04-09 15:00:21 -0700914 deep = gcr_data_readq(PMC_GCR_TELEM_DEEP_S0IX_REG);
915 shlw = gcr_data_readq(PMC_GCR_TELEM_SHLW_S0IX_REG);
Shanth Murthy76062b42017-02-13 04:02:52 -0800916
917 *data = S0IX_RESIDENCY_IN_USECS(deep, shlw);
918
919 return 0;
920}
921EXPORT_SYMBOL_GPL(intel_pmc_s0ix_counter_read);
922
qipeng.zha0a8b8352015-06-27 00:32:15 +0800923#ifdef CONFIG_ACPI
924static const struct acpi_device_id ipc_acpi_ids[] = {
925 { "INT34D2", 0},
926 { }
927};
928MODULE_DEVICE_TABLE(acpi, ipc_acpi_ids);
929#endif
930
931static int ipc_plat_probe(struct platform_device *pdev)
932{
qipeng.zha0a8b8352015-06-27 00:32:15 +0800933 int ret;
934
935 ipcdev.dev = &pdev->dev;
936 ipcdev.irq_mode = IPC_TRIGGER_MODE_IRQ;
937 init_completion(&ipcdev.cmd_complete);
Kuppuswamy Sathyanarayanan6687aeb2017-10-07 15:19:51 -0700938 spin_lock_init(&ipcdev.gcr_lock);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800939
940 ipcdev.irq = platform_get_irq(pdev, 0);
941 if (ipcdev.irq < 0) {
942 dev_err(&pdev->dev, "Failed to get irq\n");
943 return -EINVAL;
944 }
945
946 ret = ipc_plat_get_res(pdev);
947 if (ret) {
948 dev_err(&pdev->dev, "Failed to request resource\n");
949 return ret;
950 }
951
952 ret = ipc_create_pmc_devices();
953 if (ret) {
954 dev_err(&pdev->dev, "Failed to create pmc devices\n");
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700955 return ret;
qipeng.zha0a8b8352015-06-27 00:32:15 +0800956 }
957
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700958 if (devm_request_irq(&pdev->dev, ipcdev.irq, ioc, IRQF_NO_SUSPEND,
959 "intel_pmc_ipc", &ipcdev)) {
qipeng.zha0a8b8352015-06-27 00:32:15 +0800960 dev_err(&pdev->dev, "Failed to request irq\n");
961 ret = -EBUSY;
962 goto err_irq;
963 }
964
965 ret = sysfs_create_group(&pdev->dev.kobj, &intel_ipc_group);
966 if (ret) {
967 dev_err(&pdev->dev, "Failed to create sysfs group %d\n",
968 ret);
969 goto err_sys;
970 }
971
Shanth Murthy76062b42017-02-13 04:02:52 -0800972 ipcdev.has_gcr_regs = true;
973
qipeng.zha0a8b8352015-06-27 00:32:15 +0800974 return 0;
975err_sys:
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700976 devm_free_irq(&pdev->dev, ipcdev.irq, &ipcdev);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800977err_irq:
978 platform_device_unregister(ipcdev.tco_dev);
979 platform_device_unregister(ipcdev.punit_dev);
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530980 platform_device_unregister(ipcdev.telemetry_dev);
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700981
qipeng.zha0a8b8352015-06-27 00:32:15 +0800982 return ret;
983}
984
985static int ipc_plat_remove(struct platform_device *pdev)
986{
qipeng.zha0a8b8352015-06-27 00:32:15 +0800987 sysfs_remove_group(&pdev->dev.kobj, &intel_ipc_group);
Kuppuswamy Sathyanarayanan83beee5c2017-09-04 22:37:21 -0700988 devm_free_irq(&pdev->dev, ipcdev.irq, &ipcdev);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800989 platform_device_unregister(ipcdev.tco_dev);
990 platform_device_unregister(ipcdev.punit_dev);
Souvik Kumar Chakravarty48c19172016-01-12 16:02:54 +0530991 platform_device_unregister(ipcdev.telemetry_dev);
qipeng.zha0a8b8352015-06-27 00:32:15 +0800992 ipcdev.dev = NULL;
993 return 0;
994}
995
996static struct platform_driver ipc_plat_driver = {
997 .remove = ipc_plat_remove,
998 .probe = ipc_plat_probe,
999 .driver = {
1000 .name = "pmc-ipc-plat",
1001 .acpi_match_table = ACPI_PTR(ipc_acpi_ids),
1002 },
1003};
1004
1005static int __init intel_pmc_ipc_init(void)
1006{
1007 int ret;
1008
1009 ret = platform_driver_register(&ipc_plat_driver);
1010 if (ret) {
1011 pr_err("Failed to register PMC ipc platform driver\n");
1012 return ret;
1013 }
1014 ret = pci_register_driver(&ipc_pci_driver);
1015 if (ret) {
1016 pr_err("Failed to register PMC ipc pci driver\n");
1017 platform_driver_unregister(&ipc_plat_driver);
1018 return ret;
1019 }
1020 return ret;
1021}
1022
1023static void __exit intel_pmc_ipc_exit(void)
1024{
1025 pci_unregister_driver(&ipc_pci_driver);
1026 platform_driver_unregister(&ipc_plat_driver);
1027}
1028
1029MODULE_AUTHOR("Zha Qipeng <qipeng.zha@intel.com>");
1030MODULE_DESCRIPTION("Intel PMC IPC driver");
1031MODULE_LICENSE("GPL");
1032
1033/* Some modules are dependent on this, so init earlier */
1034fs_initcall(intel_pmc_ipc_init);
1035module_exit(intel_pmc_ipc_exit);