blob: a8b291f00109c653c05d47ab49abb7c9c306b238 [file] [log] [blame]
Santosh Shilimkar982726602011-08-16 17:31:40 +05301/*
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +05302 * OMAP4+ CPU idle Routines
Santosh Shilimkar982726602011-08-16 17:31:40 +05303 *
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +05304 * Copyright (C) 2011-2013 Texas Instruments, Inc.
Santosh Shilimkar982726602011-08-16 17:31:40 +05305 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 * Rajendra Nayak <rnayak@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/sched.h>
14#include <linux/cpuidle.h>
15#include <linux/cpu_pm.h>
16#include <linux/export.h>
Thomas Gleixnerfa8589f2015-04-03 02:02:47 +020017#include <linux/tick.h>
Santosh Shilimkar982726602011-08-16 17:31:40 +053018
Daniel Lezcano0e9e8b42013-04-23 08:54:39 +000019#include <asm/cpuidle.h>
Santosh Shilimkar982726602011-08-16 17:31:40 +053020
21#include "common.h"
22#include "pm.h"
23#include "prm.h"
Santosh Shilimkar7abdb0e2016-11-07 16:50:11 -070024#include "soc.h"
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053025#include "clockdomain.h"
Santosh Shilimkar982726602011-08-16 17:31:40 +053026
Santosh Shilimkar865da012014-02-17 13:22:55 +053027#define MAX_CPUS 2
28
Daniel Lezcano7aeb6582012-04-24 16:05:27 +020029/* Machine specific information */
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053030struct idle_statedata {
Santosh Shilimkar982726602011-08-16 17:31:40 +053031 u32 cpu_state;
32 u32 mpu_logic_state;
33 u32 mpu_state;
Santosh Shilimkar7abdb0e2016-11-07 16:50:11 -070034 u32 mpu_state_vote;
Santosh Shilimkar982726602011-08-16 17:31:40 +053035};
36
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053037static struct idle_statedata omap4_idle_data[] = {
Daniel Lezcanod0d133d2012-04-24 16:05:26 +020038 {
39 .cpu_state = PWRDM_POWER_ON,
40 .mpu_state = PWRDM_POWER_ON,
41 .mpu_logic_state = PWRDM_POWER_RET,
42 },
43 {
44 .cpu_state = PWRDM_POWER_OFF,
45 .mpu_state = PWRDM_POWER_RET,
46 .mpu_logic_state = PWRDM_POWER_RET,
47 },
48 {
49 .cpu_state = PWRDM_POWER_OFF,
50 .mpu_state = PWRDM_POWER_RET,
51 .mpu_logic_state = PWRDM_POWER_OFF,
52 },
53};
Santosh Shilimkar982726602011-08-16 17:31:40 +053054
Santosh Shilimkar7abdb0e2016-11-07 16:50:11 -070055static struct idle_statedata omap5_idle_data[] = {
56 {
57 .cpu_state = PWRDM_POWER_ON,
58 .mpu_state = PWRDM_POWER_ON,
59 .mpu_logic_state = PWRDM_POWER_ON,
60 },
61 {
62 .cpu_state = PWRDM_POWER_RET,
63 .mpu_state = PWRDM_POWER_RET,
64 .mpu_logic_state = PWRDM_POWER_RET,
65 },
66};
67
Santosh Shilimkar865da012014-02-17 13:22:55 +053068static struct powerdomain *mpu_pd, *cpu_pd[MAX_CPUS];
69static struct clockdomain *cpu_clkdm[MAX_CPUS];
Santosh Shilimkar982726602011-08-16 17:31:40 +053070
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -070071static atomic_t abort_barrier;
Santosh Shilimkar865da012014-02-17 13:22:55 +053072static bool cpu_done[MAX_CPUS];
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053073static struct idle_statedata *state_ptr = &omap4_idle_data[0];
Santosh Shilimkar7abdb0e2016-11-07 16:50:11 -070074static DEFINE_RAW_SPINLOCK(mpu_lock);
Santosh Shilimkar982726602011-08-16 17:31:40 +053075
Paul Walmsley9db316b2012-12-15 01:39:19 -070076/* Private functions */
77
Santosh Shilimkar982726602011-08-16 17:31:40 +053078/**
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053079 * omap_enter_idle_[simple/coupled] - OMAP4PLUS cpuidle entry functions
Santosh Shilimkar982726602011-08-16 17:31:40 +053080 * @dev: cpuidle device
81 * @drv: cpuidle driver
82 * @index: the index of state to be entered
83 *
84 * Called from the CPUidle framework to program the device to the
85 * specified low power state selected by the governor.
86 * Returns the amount of time spent in the low power state.
87 */
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053088static int omap_enter_idle_simple(struct cpuidle_device *dev,
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053089 struct cpuidle_driver *drv,
90 int index)
91{
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053092 omap_do_wfi();
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053093 return index;
94}
95
Santosh Shilimkar7abdb0e2016-11-07 16:50:11 -070096static int omap_enter_idle_smp(struct cpuidle_device *dev,
97 struct cpuidle_driver *drv,
98 int index)
99{
100 struct idle_statedata *cx = state_ptr + index;
101 unsigned long flag;
102
103 raw_spin_lock_irqsave(&mpu_lock, flag);
104 cx->mpu_state_vote++;
105 if (cx->mpu_state_vote == num_online_cpus()) {
106 pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state);
107 omap_set_pwrdm_state(mpu_pd, cx->mpu_state);
108 }
109 raw_spin_unlock_irqrestore(&mpu_lock, flag);
110
111 omap4_enter_lowpower(dev->cpu, cx->cpu_state);
112
113 raw_spin_lock_irqsave(&mpu_lock, flag);
114 if (cx->mpu_state_vote == num_online_cpus())
115 omap_set_pwrdm_state(mpu_pd, PWRDM_POWER_ON);
116 cx->mpu_state_vote--;
117 raw_spin_unlock_irqrestore(&mpu_lock, flag);
118
119 return index;
120}
121
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530122static int omap_enter_idle_coupled(struct cpuidle_device *dev,
Santosh Shilimkar982726602011-08-16 17:31:40 +0530123 struct cpuidle_driver *drv,
124 int index)
125{
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530126 struct idle_statedata *cx = state_ptr + index;
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300127 u32 mpuss_can_lose_context = 0;
Santosh Shilimkar982726602011-08-16 17:31:40 +0530128
Santosh Shilimkar982726602011-08-16 17:31:40 +0530129 /*
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530130 * CPU0 has to wait and stay ON until CPU1 is OFF state.
Santosh Shilimkar982726602011-08-16 17:31:40 +0530131 * This is necessary to honour hardware recommondation
132 * of triggeing all the possible low power modes once CPU1 is
133 * out of coherency and in OFF mode.
Santosh Shilimkar982726602011-08-16 17:31:40 +0530134 */
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530135 if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -0700136 while (pwrdm_read_pwrst(cpu_pd[1]) != PWRDM_POWER_OFF) {
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530137 cpu_relax();
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -0700138
139 /*
140 * CPU1 could have already entered & exited idle
141 * without hitting off because of a wakeup
142 * or a failed attempt to hit off mode. Check for
143 * that here, otherwise we could spin forever
144 * waiting for CPU1 off.
145 */
146 if (cpu_done[1])
147 goto fail;
148
149 }
Santosh Shilimkar982726602011-08-16 17:31:40 +0530150 }
151
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300152 mpuss_can_lose_context = (cx->mpu_state == PWRDM_POWER_RET) &&
153 (cx->mpu_logic_state == PWRDM_POWER_OFF);
154
Thomas Gleixnerfb7f0392015-04-03 02:31:29 +0200155 tick_broadcast_enter();
Santosh Shilimkar4b353a72014-05-12 17:37:59 -0400156
Santosh Shilimkar982726602011-08-16 17:31:40 +0530157 /*
158 * Call idle CPU PM enter notifier chain so that
159 * VFP and per CPU interrupt context is saved.
160 */
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530161 cpu_pm_enter();
Santosh Shilimkar982726602011-08-16 17:31:40 +0530162
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530163 if (dev->cpu == 0) {
164 pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state);
165 omap_set_pwrdm_state(mpu_pd, cx->mpu_state);
Santosh Shilimkar982726602011-08-16 17:31:40 +0530166
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530167 /*
168 * Call idle CPU cluster PM enter notifier chain
169 * to save GIC and wakeupgen context.
170 */
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300171 if (mpuss_can_lose_context)
172 cpu_cluster_pm_enter();
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530173 }
Santosh Shilimkar982726602011-08-16 17:31:40 +0530174
175 omap4_enter_lowpower(dev->cpu, cx->cpu_state);
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -0700176 cpu_done[dev->cpu] = true;
Santosh Shilimkar982726602011-08-16 17:31:40 +0530177
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530178 /* Wakeup CPU1 only if it is not offlined */
179 if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300180
181 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) &&
182 mpuss_can_lose_context)
183 gic_dist_disable();
184
Tero Kristo1d9a5422016-06-30 16:15:02 +0300185 clkdm_deny_idle(cpu_clkdm[1]);
Santosh Shilimkarb7806dc2013-02-08 22:50:58 +0530186 omap_set_pwrdm_state(cpu_pd[1], PWRDM_POWER_ON);
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530187 clkdm_allow_idle(cpu_clkdm[1]);
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300188
189 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) &&
190 mpuss_can_lose_context) {
191 while (gic_dist_disabled()) {
192 udelay(1);
193 cpu_relax();
194 }
195 gic_timer_retrigger();
196 }
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530197 }
Santosh Shilimkar982726602011-08-16 17:31:40 +0530198
199 /*
200 * Call idle CPU PM exit notifier chain to restore
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530201 * VFP and per CPU IRQ context.
Santosh Shilimkar982726602011-08-16 17:31:40 +0530202 */
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530203 cpu_pm_exit();
Santosh Shilimkar982726602011-08-16 17:31:40 +0530204
205 /*
206 * Call idle CPU cluster PM exit notifier chain
207 * to restore GIC and wakeupgen context.
208 */
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300209 if (dev->cpu == 0 && mpuss_can_lose_context)
Santosh Shilimkar982726602011-08-16 17:31:40 +0530210 cpu_cluster_pm_exit();
211
Thomas Gleixnerfb7f0392015-04-03 02:31:29 +0200212 tick_broadcast_exit();
Santosh Shilimkar4b353a72014-05-12 17:37:59 -0400213
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -0700214fail:
215 cpuidle_coupled_parallel_barrier(dev, &abort_barrier);
216 cpu_done[dev->cpu] = false;
Santosh Shilimkar98be0dd2011-01-16 00:42:31 +0530217
Santosh Shilimkar982726602011-08-16 17:31:40 +0530218 return index;
219}
220
Santosh Shilimkar4b353a72014-05-12 17:37:59 -0400221/*
222 * For each cpu, setup the broadcast timer because local timers
223 * stops for the states above C1.
224 */
225static void omap_setup_broadcast_timer(void *arg)
226{
Thomas Gleixnerfa8589f2015-04-03 02:02:47 +0200227 tick_broadcast_enable();
Santosh Shilimkar4b353a72014-05-12 17:37:59 -0400228}
229
Paul Walmsley9db316b2012-12-15 01:39:19 -0700230static struct cpuidle_driver omap4_idle_driver = {
Robert Leed13e9262012-03-20 15:22:47 -0500231 .name = "omap4_idle",
232 .owner = THIS_MODULE,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200233 .states = {
234 {
235 /* C1 - CPU0 ON + CPU1 ON + MPU ON */
236 .exit_latency = 2 + 2,
237 .target_residency = 5,
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530238 .enter = omap_enter_idle_simple,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200239 .name = "C1",
Santosh Shilimkareb495d32013-03-25 15:35:06 +0530240 .desc = "CPUx ON, MPUSS ON"
Daniel Lezcano78e90162012-04-24 16:05:23 +0200241 },
242 {
Paul Walmsley9db316b2012-12-15 01:39:19 -0700243 /* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */
Daniel Lezcano78e90162012-04-24 16:05:23 +0200244 .exit_latency = 328 + 440,
245 .target_residency = 960,
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100246 .flags = CPUIDLE_FLAG_COUPLED,
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530247 .enter = omap_enter_idle_coupled,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200248 .name = "C2",
Santosh Shilimkareb495d32013-03-25 15:35:06 +0530249 .desc = "CPUx OFF, MPUSS CSWR",
Daniel Lezcano78e90162012-04-24 16:05:23 +0200250 },
251 {
252 /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */
253 .exit_latency = 460 + 518,
254 .target_residency = 1100,
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100255 .flags = CPUIDLE_FLAG_COUPLED,
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530256 .enter = omap_enter_idle_coupled,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200257 .name = "C3",
Santosh Shilimkareb495d32013-03-25 15:35:06 +0530258 .desc = "CPUx OFF, MPUSS OSWR",
Daniel Lezcano78e90162012-04-24 16:05:23 +0200259 },
260 },
Daniel Lezcanod0d133d2012-04-24 16:05:26 +0200261 .state_count = ARRAY_SIZE(omap4_idle_data),
Daniel Lezcano78e90162012-04-24 16:05:23 +0200262 .safe_state_index = 0,
Santosh Shilimkar982726602011-08-16 17:31:40 +0530263};
264
Santosh Shilimkar7abdb0e2016-11-07 16:50:11 -0700265static struct cpuidle_driver omap5_idle_driver = {
266 .name = "omap5_idle",
267 .owner = THIS_MODULE,
268 .states = {
269 {
270 /* C1 - CPU0 ON + CPU1 ON + MPU ON */
271 .exit_latency = 2 + 2,
272 .target_residency = 5,
273 .enter = omap_enter_idle_simple,
274 .name = "C1",
275 .desc = "CPUx WFI, MPUSS ON"
276 },
277 {
278 /* C2 - CPU0 RET + CPU1 RET + MPU CSWR */
279 .exit_latency = 48 + 60,
280 .target_residency = 100,
281 .flags = CPUIDLE_FLAG_TIMER_STOP,
282 .enter = omap_enter_idle_smp,
283 .name = "C2",
284 .desc = "CPUx CSWR, MPUSS CSWR",
285 },
286 },
287 .state_count = ARRAY_SIZE(omap5_idle_data),
288 .safe_state_index = 0,
289};
290
Paul Walmsley9db316b2012-12-15 01:39:19 -0700291/* Public functions */
Santosh Shilimkarb93d70a2012-04-17 15:09:20 +0530292
Santosh Shilimkar982726602011-08-16 17:31:40 +0530293/**
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530294 * omap4_idle_init - Init routine for OMAP4+ idle
Santosh Shilimkar982726602011-08-16 17:31:40 +0530295 *
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530296 * Registers the OMAP4+ specific cpuidle driver to the cpuidle
Santosh Shilimkar982726602011-08-16 17:31:40 +0530297 * framework with the valid set of states.
298 */
299int __init omap4_idle_init(void)
300{
Santosh Shilimkar7abdb0e2016-11-07 16:50:11 -0700301 struct cpuidle_driver *idle_driver;
302
303 if (soc_is_omap54xx()) {
304 state_ptr = &omap5_idle_data[0];
305 idle_driver = &omap5_idle_driver;
306 } else {
307 state_ptr = &omap4_idle_data[0];
308 idle_driver = &omap4_idle_driver;
309 }
310
Santosh Shilimkar982726602011-08-16 17:31:40 +0530311 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530312 cpu_pd[0] = pwrdm_lookup("cpu0_pwrdm");
313 cpu_pd[1] = pwrdm_lookup("cpu1_pwrdm");
314 if ((!mpu_pd) || (!cpu_pd[0]) || (!cpu_pd[1]))
Santosh Shilimkar982726602011-08-16 17:31:40 +0530315 return -ENODEV;
316
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530317 cpu_clkdm[0] = clkdm_lookup("mpu0_clkdm");
318 cpu_clkdm[1] = clkdm_lookup("mpu1_clkdm");
319 if (!cpu_clkdm[0] || !cpu_clkdm[1])
320 return -ENODEV;
Santosh Shilimkar982726602011-08-16 17:31:40 +0530321
Santosh Shilimkar4b353a72014-05-12 17:37:59 -0400322 /* Configure the broadcast timer on each cpu */
323 on_each_cpu(omap_setup_broadcast_timer, NULL, 1);
324
Santosh Shilimkar7abdb0e2016-11-07 16:50:11 -0700325 return cpuidle_register(idle_driver, cpu_online_mask);
Santosh Shilimkar982726602011-08-16 17:31:40 +0530326}