Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 1 | /* |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 2 | * OMAP4+ CPU idle Routines |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 3 | * |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 4 | * Copyright (C) 2011-2013 Texas Instruments, Inc. |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 5 | * Santosh Shilimkar <santosh.shilimkar@ti.com> |
| 6 | * Rajendra Nayak <rnayak@ti.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/sched.h> |
| 14 | #include <linux/cpuidle.h> |
| 15 | #include <linux/cpu_pm.h> |
| 16 | #include <linux/export.h> |
Thomas Gleixner | fa8589f | 2015-04-03 02:02:47 +0200 | [diff] [blame] | 17 | #include <linux/tick.h> |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 18 | |
Daniel Lezcano | 0e9e8b4 | 2013-04-23 08:54:39 +0000 | [diff] [blame] | 19 | #include <asm/cpuidle.h> |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 20 | |
| 21 | #include "common.h" |
| 22 | #include "pm.h" |
| 23 | #include "prm.h" |
Santosh Shilimkar | 7abdb0e | 2016-11-07 16:50:11 -0700 | [diff] [blame] | 24 | #include "soc.h" |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 25 | #include "clockdomain.h" |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 26 | |
Santosh Shilimkar | 865da01 | 2014-02-17 13:22:55 +0530 | [diff] [blame] | 27 | #define MAX_CPUS 2 |
| 28 | |
Daniel Lezcano | 7aeb658 | 2012-04-24 16:05:27 +0200 | [diff] [blame] | 29 | /* Machine specific information */ |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 30 | struct idle_statedata { |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 31 | u32 cpu_state; |
| 32 | u32 mpu_logic_state; |
| 33 | u32 mpu_state; |
Santosh Shilimkar | 7abdb0e | 2016-11-07 16:50:11 -0700 | [diff] [blame] | 34 | u32 mpu_state_vote; |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 35 | }; |
| 36 | |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 37 | static struct idle_statedata omap4_idle_data[] = { |
Daniel Lezcano | d0d133d | 2012-04-24 16:05:26 +0200 | [diff] [blame] | 38 | { |
| 39 | .cpu_state = PWRDM_POWER_ON, |
| 40 | .mpu_state = PWRDM_POWER_ON, |
| 41 | .mpu_logic_state = PWRDM_POWER_RET, |
| 42 | }, |
| 43 | { |
| 44 | .cpu_state = PWRDM_POWER_OFF, |
| 45 | .mpu_state = PWRDM_POWER_RET, |
| 46 | .mpu_logic_state = PWRDM_POWER_RET, |
| 47 | }, |
| 48 | { |
| 49 | .cpu_state = PWRDM_POWER_OFF, |
| 50 | .mpu_state = PWRDM_POWER_RET, |
| 51 | .mpu_logic_state = PWRDM_POWER_OFF, |
| 52 | }, |
| 53 | }; |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 54 | |
Santosh Shilimkar | 7abdb0e | 2016-11-07 16:50:11 -0700 | [diff] [blame] | 55 | static struct idle_statedata omap5_idle_data[] = { |
| 56 | { |
| 57 | .cpu_state = PWRDM_POWER_ON, |
| 58 | .mpu_state = PWRDM_POWER_ON, |
| 59 | .mpu_logic_state = PWRDM_POWER_ON, |
| 60 | }, |
| 61 | { |
| 62 | .cpu_state = PWRDM_POWER_RET, |
| 63 | .mpu_state = PWRDM_POWER_RET, |
| 64 | .mpu_logic_state = PWRDM_POWER_RET, |
| 65 | }, |
| 66 | }; |
| 67 | |
Santosh Shilimkar | 865da01 | 2014-02-17 13:22:55 +0530 | [diff] [blame] | 68 | static struct powerdomain *mpu_pd, *cpu_pd[MAX_CPUS]; |
| 69 | static struct clockdomain *cpu_clkdm[MAX_CPUS]; |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 70 | |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 71 | static atomic_t abort_barrier; |
Santosh Shilimkar | 865da01 | 2014-02-17 13:22:55 +0530 | [diff] [blame] | 72 | static bool cpu_done[MAX_CPUS]; |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 73 | static struct idle_statedata *state_ptr = &omap4_idle_data[0]; |
Santosh Shilimkar | 7abdb0e | 2016-11-07 16:50:11 -0700 | [diff] [blame] | 74 | static DEFINE_RAW_SPINLOCK(mpu_lock); |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 75 | |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 76 | /* Private functions */ |
| 77 | |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 78 | /** |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 79 | * omap_enter_idle_[simple/coupled] - OMAP4PLUS cpuidle entry functions |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 80 | * @dev: cpuidle device |
| 81 | * @drv: cpuidle driver |
| 82 | * @index: the index of state to be entered |
| 83 | * |
| 84 | * Called from the CPUidle framework to program the device to the |
| 85 | * specified low power state selected by the governor. |
| 86 | * Returns the amount of time spent in the low power state. |
| 87 | */ |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 88 | static int omap_enter_idle_simple(struct cpuidle_device *dev, |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 89 | struct cpuidle_driver *drv, |
| 90 | int index) |
| 91 | { |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 92 | omap_do_wfi(); |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 93 | return index; |
| 94 | } |
| 95 | |
Santosh Shilimkar | 7abdb0e | 2016-11-07 16:50:11 -0700 | [diff] [blame] | 96 | static int omap_enter_idle_smp(struct cpuidle_device *dev, |
| 97 | struct cpuidle_driver *drv, |
| 98 | int index) |
| 99 | { |
| 100 | struct idle_statedata *cx = state_ptr + index; |
| 101 | unsigned long flag; |
| 102 | |
| 103 | raw_spin_lock_irqsave(&mpu_lock, flag); |
| 104 | cx->mpu_state_vote++; |
| 105 | if (cx->mpu_state_vote == num_online_cpus()) { |
| 106 | pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state); |
| 107 | omap_set_pwrdm_state(mpu_pd, cx->mpu_state); |
| 108 | } |
| 109 | raw_spin_unlock_irqrestore(&mpu_lock, flag); |
| 110 | |
| 111 | omap4_enter_lowpower(dev->cpu, cx->cpu_state); |
| 112 | |
| 113 | raw_spin_lock_irqsave(&mpu_lock, flag); |
| 114 | if (cx->mpu_state_vote == num_online_cpus()) |
| 115 | omap_set_pwrdm_state(mpu_pd, PWRDM_POWER_ON); |
| 116 | cx->mpu_state_vote--; |
| 117 | raw_spin_unlock_irqrestore(&mpu_lock, flag); |
| 118 | |
| 119 | return index; |
| 120 | } |
| 121 | |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 122 | static int omap_enter_idle_coupled(struct cpuidle_device *dev, |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 123 | struct cpuidle_driver *drv, |
| 124 | int index) |
| 125 | { |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 126 | struct idle_statedata *cx = state_ptr + index; |
Strashko, Grygorii | 74ed7bd | 2013-10-22 22:07:15 +0300 | [diff] [blame] | 127 | u32 mpuss_can_lose_context = 0; |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 128 | |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 129 | /* |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 130 | * CPU0 has to wait and stay ON until CPU1 is OFF state. |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 131 | * This is necessary to honour hardware recommondation |
| 132 | * of triggeing all the possible low power modes once CPU1 is |
| 133 | * out of coherency and in OFF mode. |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 134 | */ |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 135 | if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) { |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 136 | while (pwrdm_read_pwrst(cpu_pd[1]) != PWRDM_POWER_OFF) { |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 137 | cpu_relax(); |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 138 | |
| 139 | /* |
| 140 | * CPU1 could have already entered & exited idle |
| 141 | * without hitting off because of a wakeup |
| 142 | * or a failed attempt to hit off mode. Check for |
| 143 | * that here, otherwise we could spin forever |
| 144 | * waiting for CPU1 off. |
| 145 | */ |
| 146 | if (cpu_done[1]) |
| 147 | goto fail; |
| 148 | |
| 149 | } |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 150 | } |
| 151 | |
Strashko, Grygorii | 74ed7bd | 2013-10-22 22:07:15 +0300 | [diff] [blame] | 152 | mpuss_can_lose_context = (cx->mpu_state == PWRDM_POWER_RET) && |
| 153 | (cx->mpu_logic_state == PWRDM_POWER_OFF); |
| 154 | |
Thomas Gleixner | fb7f039 | 2015-04-03 02:31:29 +0200 | [diff] [blame] | 155 | tick_broadcast_enter(); |
Santosh Shilimkar | 4b353a7 | 2014-05-12 17:37:59 -0400 | [diff] [blame] | 156 | |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 157 | /* |
| 158 | * Call idle CPU PM enter notifier chain so that |
| 159 | * VFP and per CPU interrupt context is saved. |
| 160 | */ |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 161 | cpu_pm_enter(); |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 162 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 163 | if (dev->cpu == 0) { |
| 164 | pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state); |
| 165 | omap_set_pwrdm_state(mpu_pd, cx->mpu_state); |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 166 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 167 | /* |
| 168 | * Call idle CPU cluster PM enter notifier chain |
| 169 | * to save GIC and wakeupgen context. |
| 170 | */ |
Strashko, Grygorii | 74ed7bd | 2013-10-22 22:07:15 +0300 | [diff] [blame] | 171 | if (mpuss_can_lose_context) |
| 172 | cpu_cluster_pm_enter(); |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 173 | } |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 174 | |
| 175 | omap4_enter_lowpower(dev->cpu, cx->cpu_state); |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 176 | cpu_done[dev->cpu] = true; |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 177 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 178 | /* Wakeup CPU1 only if it is not offlined */ |
| 179 | if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) { |
Strashko, Grygorii | 74ed7bd | 2013-10-22 22:07:15 +0300 | [diff] [blame] | 180 | |
| 181 | if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) && |
| 182 | mpuss_can_lose_context) |
| 183 | gic_dist_disable(); |
| 184 | |
Tero Kristo | 1d9a542 | 2016-06-30 16:15:02 +0300 | [diff] [blame] | 185 | clkdm_deny_idle(cpu_clkdm[1]); |
Santosh Shilimkar | b7806dc | 2013-02-08 22:50:58 +0530 | [diff] [blame] | 186 | omap_set_pwrdm_state(cpu_pd[1], PWRDM_POWER_ON); |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 187 | clkdm_allow_idle(cpu_clkdm[1]); |
Strashko, Grygorii | 74ed7bd | 2013-10-22 22:07:15 +0300 | [diff] [blame] | 188 | |
| 189 | if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) && |
| 190 | mpuss_can_lose_context) { |
| 191 | while (gic_dist_disabled()) { |
| 192 | udelay(1); |
| 193 | cpu_relax(); |
| 194 | } |
| 195 | gic_timer_retrigger(); |
| 196 | } |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 197 | } |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 198 | |
| 199 | /* |
| 200 | * Call idle CPU PM exit notifier chain to restore |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 201 | * VFP and per CPU IRQ context. |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 202 | */ |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 203 | cpu_pm_exit(); |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 204 | |
| 205 | /* |
| 206 | * Call idle CPU cluster PM exit notifier chain |
| 207 | * to restore GIC and wakeupgen context. |
| 208 | */ |
Strashko, Grygorii | 74ed7bd | 2013-10-22 22:07:15 +0300 | [diff] [blame] | 209 | if (dev->cpu == 0 && mpuss_can_lose_context) |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 210 | cpu_cluster_pm_exit(); |
| 211 | |
Thomas Gleixner | fb7f039 | 2015-04-03 02:31:29 +0200 | [diff] [blame] | 212 | tick_broadcast_exit(); |
Santosh Shilimkar | 4b353a7 | 2014-05-12 17:37:59 -0400 | [diff] [blame] | 213 | |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 214 | fail: |
| 215 | cpuidle_coupled_parallel_barrier(dev, &abort_barrier); |
| 216 | cpu_done[dev->cpu] = false; |
Santosh Shilimkar | 98be0dd | 2011-01-16 00:42:31 +0530 | [diff] [blame] | 217 | |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 218 | return index; |
| 219 | } |
| 220 | |
Santosh Shilimkar | 4b353a7 | 2014-05-12 17:37:59 -0400 | [diff] [blame] | 221 | /* |
| 222 | * For each cpu, setup the broadcast timer because local timers |
| 223 | * stops for the states above C1. |
| 224 | */ |
| 225 | static void omap_setup_broadcast_timer(void *arg) |
| 226 | { |
Thomas Gleixner | fa8589f | 2015-04-03 02:02:47 +0200 | [diff] [blame] | 227 | tick_broadcast_enable(); |
Santosh Shilimkar | 4b353a7 | 2014-05-12 17:37:59 -0400 | [diff] [blame] | 228 | } |
| 229 | |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 230 | static struct cpuidle_driver omap4_idle_driver = { |
Robert Lee | d13e926 | 2012-03-20 15:22:47 -0500 | [diff] [blame] | 231 | .name = "omap4_idle", |
| 232 | .owner = THIS_MODULE, |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 233 | .states = { |
| 234 | { |
| 235 | /* C1 - CPU0 ON + CPU1 ON + MPU ON */ |
| 236 | .exit_latency = 2 + 2, |
| 237 | .target_residency = 5, |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 238 | .enter = omap_enter_idle_simple, |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 239 | .name = "C1", |
Santosh Shilimkar | eb495d3 | 2013-03-25 15:35:06 +0530 | [diff] [blame] | 240 | .desc = "CPUx ON, MPUSS ON" |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 241 | }, |
| 242 | { |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 243 | /* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */ |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 244 | .exit_latency = 328 + 440, |
| 245 | .target_residency = 960, |
Daniel Lezcano | b82b6cc | 2014-11-12 16:03:50 +0100 | [diff] [blame] | 246 | .flags = CPUIDLE_FLAG_COUPLED, |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 247 | .enter = omap_enter_idle_coupled, |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 248 | .name = "C2", |
Santosh Shilimkar | eb495d3 | 2013-03-25 15:35:06 +0530 | [diff] [blame] | 249 | .desc = "CPUx OFF, MPUSS CSWR", |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 250 | }, |
| 251 | { |
| 252 | /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */ |
| 253 | .exit_latency = 460 + 518, |
| 254 | .target_residency = 1100, |
Daniel Lezcano | b82b6cc | 2014-11-12 16:03:50 +0100 | [diff] [blame] | 255 | .flags = CPUIDLE_FLAG_COUPLED, |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 256 | .enter = omap_enter_idle_coupled, |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 257 | .name = "C3", |
Santosh Shilimkar | eb495d3 | 2013-03-25 15:35:06 +0530 | [diff] [blame] | 258 | .desc = "CPUx OFF, MPUSS OSWR", |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 259 | }, |
| 260 | }, |
Daniel Lezcano | d0d133d | 2012-04-24 16:05:26 +0200 | [diff] [blame] | 261 | .state_count = ARRAY_SIZE(omap4_idle_data), |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 262 | .safe_state_index = 0, |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 263 | }; |
| 264 | |
Santosh Shilimkar | 7abdb0e | 2016-11-07 16:50:11 -0700 | [diff] [blame] | 265 | static struct cpuidle_driver omap5_idle_driver = { |
| 266 | .name = "omap5_idle", |
| 267 | .owner = THIS_MODULE, |
| 268 | .states = { |
| 269 | { |
| 270 | /* C1 - CPU0 ON + CPU1 ON + MPU ON */ |
| 271 | .exit_latency = 2 + 2, |
| 272 | .target_residency = 5, |
| 273 | .enter = omap_enter_idle_simple, |
| 274 | .name = "C1", |
| 275 | .desc = "CPUx WFI, MPUSS ON" |
| 276 | }, |
| 277 | { |
| 278 | /* C2 - CPU0 RET + CPU1 RET + MPU CSWR */ |
| 279 | .exit_latency = 48 + 60, |
| 280 | .target_residency = 100, |
| 281 | .flags = CPUIDLE_FLAG_TIMER_STOP, |
| 282 | .enter = omap_enter_idle_smp, |
| 283 | .name = "C2", |
| 284 | .desc = "CPUx CSWR, MPUSS CSWR", |
| 285 | }, |
| 286 | }, |
| 287 | .state_count = ARRAY_SIZE(omap5_idle_data), |
| 288 | .safe_state_index = 0, |
| 289 | }; |
| 290 | |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 291 | /* Public functions */ |
Santosh Shilimkar | b93d70a | 2012-04-17 15:09:20 +0530 | [diff] [blame] | 292 | |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 293 | /** |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 294 | * omap4_idle_init - Init routine for OMAP4+ idle |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 295 | * |
Santosh Shilimkar | db4f3da | 2013-04-05 18:29:03 +0530 | [diff] [blame] | 296 | * Registers the OMAP4+ specific cpuidle driver to the cpuidle |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 297 | * framework with the valid set of states. |
| 298 | */ |
| 299 | int __init omap4_idle_init(void) |
| 300 | { |
Santosh Shilimkar | 7abdb0e | 2016-11-07 16:50:11 -0700 | [diff] [blame] | 301 | struct cpuidle_driver *idle_driver; |
| 302 | |
| 303 | if (soc_is_omap54xx()) { |
| 304 | state_ptr = &omap5_idle_data[0]; |
| 305 | idle_driver = &omap5_idle_driver; |
| 306 | } else { |
| 307 | state_ptr = &omap4_idle_data[0]; |
| 308 | idle_driver = &omap4_idle_driver; |
| 309 | } |
| 310 | |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 311 | mpu_pd = pwrdm_lookup("mpu_pwrdm"); |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 312 | cpu_pd[0] = pwrdm_lookup("cpu0_pwrdm"); |
| 313 | cpu_pd[1] = pwrdm_lookup("cpu1_pwrdm"); |
| 314 | if ((!mpu_pd) || (!cpu_pd[0]) || (!cpu_pd[1])) |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 315 | return -ENODEV; |
| 316 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 317 | cpu_clkdm[0] = clkdm_lookup("mpu0_clkdm"); |
| 318 | cpu_clkdm[1] = clkdm_lookup("mpu1_clkdm"); |
| 319 | if (!cpu_clkdm[0] || !cpu_clkdm[1]) |
| 320 | return -ENODEV; |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 321 | |
Santosh Shilimkar | 4b353a7 | 2014-05-12 17:37:59 -0400 | [diff] [blame] | 322 | /* Configure the broadcast timer on each cpu */ |
| 323 | on_each_cpu(omap_setup_broadcast_timer, NULL, 1); |
| 324 | |
Santosh Shilimkar | 7abdb0e | 2016-11-07 16:50:11 -0700 | [diff] [blame] | 325 | return cpuidle_register(idle_driver, cpu_online_mask); |
Santosh Shilimkar | 98272660 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 326 | } |