blob: d5f0f299ba0d6ae608c9d4ee87082c8fa50b7688 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/platsmp.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
7 *
8 * Copyright (C) 2002 ARM Ltd.
9 * All Rights Reserved
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14*/
15
16#include <linux/init.h>
17#include <linux/errno.h>
18#include <linux/delay.h>
19#include <linux/device.h>
20#include <linux/jiffies.h>
21#include <linux/smp.h>
22#include <linux/io.h>
23
24#include <asm/cacheflush.h>
Russell King0f7b3322011-04-03 13:01:30 +010025#include <asm/hardware/gic.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090026#include <asm/smp_scu.h>
27#include <asm/unified.h>
28
29#include <mach/hardware.h>
30#include <mach/regs-clock.h>
JungHi Min911c29b2011-07-16 13:39:09 +090031#include <mach/regs-pmu.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090032
Kukjin Kim56b20922011-08-20 13:41:21 +090033#include <plat/cpu.h>
34
Changhwan Youn90a454b2011-10-04 17:08:57 +090035extern unsigned int gic_bank_offset;
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090036extern void exynos4_secondary_startup(void);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090037
Kukjin Kim56b20922011-08-20 13:41:21 +090038#define CPU1_BOOT_REG (samsung_rev() == EXYNOS4210_REV_1_1 ? \
39 S5P_INFORM5 : S5P_VA_SYSRAM)
JungHi Min911c29b2011-07-16 13:39:09 +090040
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090041/*
42 * control for which core is the next to come out of the secondary
43 * boot "holding pen"
44 */
45
46volatile int __cpuinitdata pen_release = -1;
47
Russell King3705ff62010-12-18 10:53:12 +000048/*
49 * Write pen_release in a way that is guaranteed to be visible to all
50 * observers, irrespective of whether they're taking part in coherency
51 * or not. This is necessary for the hotplug code to work reliably.
52 */
53static void write_pen_release(int val)
54{
55 pen_release = val;
56 smp_wmb();
57 __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
58 outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
59}
60
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090061static void __iomem *scu_base_addr(void)
62{
63 return (void __iomem *)(S5P_VA_SCU);
64}
65
66static DEFINE_SPINLOCK(boot_lock);
67
Changhwan Younaab74d32011-07-16 10:49:51 +090068static void __cpuinit exynos4_gic_secondary_init(void)
69{
70 void __iomem *dist_base = S5P_VA_GIC_DIST +
Changhwan Youn90a454b2011-10-04 17:08:57 +090071 (gic_bank_offset * smp_processor_id());
Changhwan Younaab74d32011-07-16 10:49:51 +090072 void __iomem *cpu_base = S5P_VA_GIC_CPU +
Changhwan Youn90a454b2011-10-04 17:08:57 +090073 (gic_bank_offset * smp_processor_id());
Changhwan Younaab74d32011-07-16 10:49:51 +090074 int i;
75
76 /*
77 * Deal with the banked PPI and SGI interrupts - disable all
78 * PPI interrupts, ensure all SGI interrupts are enabled.
79 */
80 __raw_writel(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
81 __raw_writel(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
82
83 /*
84 * Set priority on PPI and SGI interrupts
85 */
86 for (i = 0; i < 32; i += 4)
87 __raw_writel(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
88
89 __raw_writel(0xf0, cpu_base + GIC_CPU_PRIMASK);
90 __raw_writel(1, cpu_base + GIC_CPU_CTRL);
91}
92
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090093void __cpuinit platform_secondary_init(unsigned int cpu)
94{
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090095 /*
96 * if any interrupts are already enabled for the primary
97 * core (e.g. timer irq), then they will not have been enabled
98 * for us: do so
99 */
Changhwan Younaab74d32011-07-16 10:49:51 +0900100 exynos4_gic_secondary_init();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900101
102 /*
103 * let the primary processor know we're out of the
104 * pen, then head off into the C entry point
105 */
Russell King3705ff62010-12-18 10:53:12 +0000106 write_pen_release(-1);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900107
108 /*
109 * Synchronise with the boot thread.
110 */
111 spin_lock(&boot_lock);
112 spin_unlock(&boot_lock);
Kukjin Kim4bd0fe12011-08-24 20:05:21 +0900113
114 set_cpu_online(cpu, true);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900115}
116
117int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
118{
119 unsigned long timeout;
120
121 /*
122 * Set synchronisation state between this boot processor
123 * and the secondary one
124 */
125 spin_lock(&boot_lock);
126
127 /*
128 * The secondary processor is waiting to be released from
129 * the holding pen - release it, then wait for it to flag
130 * that it has been released by resetting pen_release.
131 *
132 * Note that "pen_release" is the hardware CPU ID, whereas
133 * "cpu" is Linux's internal ID.
134 */
Russell King3705ff62010-12-18 10:53:12 +0000135 write_pen_release(cpu);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900136
JungHi Min911c29b2011-07-16 13:39:09 +0900137 if (!(__raw_readl(S5P_ARM_CORE1_STATUS) & S5P_CORE_LOCAL_PWR_EN)) {
138 __raw_writel(S5P_CORE_LOCAL_PWR_EN,
139 S5P_ARM_CORE1_CONFIGURATION);
140
141 timeout = 10;
142
143 /* wait max 10 ms until cpu1 is on */
144 while ((__raw_readl(S5P_ARM_CORE1_STATUS)
145 & S5P_CORE_LOCAL_PWR_EN) != S5P_CORE_LOCAL_PWR_EN) {
146 if (timeout-- == 0)
147 break;
148
149 mdelay(1);
150 }
151
152 if (timeout == 0) {
153 printk(KERN_ERR "cpu1 power enable failed");
154 spin_unlock(&boot_lock);
155 return -ETIMEDOUT;
156 }
157 }
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900158 /*
159 * Send the secondary CPU a soft interrupt, thereby causing
160 * the boot monitor to read the system wide flags register,
161 * and branch to the address found there.
162 */
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900163
164 timeout = jiffies + (1 * HZ);
165 while (time_before(jiffies, timeout)) {
166 smp_rmb();
JungHi Min911c29b2011-07-16 13:39:09 +0900167
168 __raw_writel(BSYM(virt_to_phys(exynos4_secondary_startup)),
169 CPU1_BOOT_REG);
170 gic_raise_softirq(cpumask_of(cpu), 1);
171
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900172 if (pen_release == -1)
173 break;
174
175 udelay(10);
176 }
177
178 /*
179 * now the secondary core is starting up let it run its
180 * calibrations, then wait for it to finish
181 */
182 spin_unlock(&boot_lock);
183
184 return pen_release != -1 ? -ENOSYS : 0;
185}
186
187/*
188 * Initialise the CPU possible map early - this describes the CPUs
189 * which may be present or become present in the system.
190 */
191
192void __init smp_init_cpus(void)
193{
194 void __iomem *scu_base = scu_base_addr();
195 unsigned int i, ncores;
196
197 ncores = scu_base ? scu_get_core_count(scu_base) : 1;
198
199 /* sanity check */
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900200 if (ncores > NR_CPUS) {
201 printk(KERN_WARNING
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900202 "EXYNOS4: no. of cores (%d) greater than configured "
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900203 "maximum of %d - clipping\n",
204 ncores, NR_CPUS);
205 ncores = NR_CPUS;
206 }
207
208 for (i = 0; i < ncores; i++)
209 set_cpu_possible(i, true);
Russell King0f7b3322011-04-03 13:01:30 +0100210
211 set_smp_cross_call(gic_raise_softirq);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900212}
213
Russell King05c74a62010-12-03 11:09:48 +0000214void __init platform_smp_prepare_cpus(unsigned int max_cpus)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900215{
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900216
Russell King05c74a62010-12-03 11:09:48 +0000217 scu_enable(scu_base_addr());
218
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900219 /*
Russell King05c74a62010-12-03 11:09:48 +0000220 * Write the address of secondary startup into the
221 * system-wide flags register. The boot monitor waits
222 * until it receives a soft interrupt, and then the
223 * secondary CPU branches to this address.
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900224 */
Kukjin Kim56b20922011-08-20 13:41:21 +0900225 __raw_writel(BSYM(virt_to_phys(exynos4_secondary_startup)),
226 CPU1_BOOT_REG);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900227}