blob: c9632b2f0eaaab753402854064adacc8e0d8af6b [file] [log] [blame]
Darius Augulisaa11e382009-01-30 10:32:28 +02001/*
2 * Copyright (C) 2002 Motorola GSG-China
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version 2
7 * of the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
Darius Augulisaa11e382009-01-30 10:32:28 +020014 * Author:
15 * Darius Augulis, Teltonika Inc.
16 *
17 * Desc.:
18 * Implementation of I2C Adapter/Algorithm Driver
19 * for I2C Bus integrated in Freescale i.MX/MXC processors
20 *
21 * Derived from Motorola GSG China I2C example driver
22 *
23 * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de
24 * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de
25 * Copyright (C) 2007 RightHand Technologies, Inc.
26 * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
27 *
Jingchang Lud533f042013-08-07 17:05:36 +080028 * Copyright 2013 Freescale Semiconductor, Inc.
29 *
Darius Augulisaa11e382009-01-30 10:32:28 +020030 */
31
Yao Yuan2fbed512014-11-18 18:31:05 +080032#include <linux/clk.h>
Yao Yuance1a7882014-11-18 18:31:06 +080033#include <linux/completion.h>
Yao Yuan2fbed512014-11-18 18:31:05 +080034#include <linux/delay.h>
Yao Yuance1a7882014-11-18 18:31:06 +080035#include <linux/dma-mapping.h>
36#include <linux/dmaengine.h>
37#include <linux/dmapool.h>
Yao Yuan2fbed512014-11-18 18:31:05 +080038#include <linux/err.h>
39#include <linux/errno.h>
Linus Walleij7d427622017-12-08 14:35:35 +010040#include <linux/gpio/consumer.h>
Yao Yuan2fbed512014-11-18 18:31:05 +080041#include <linux/i2c.h>
Darius Augulisaa11e382009-01-30 10:32:28 +020042#include <linux/init.h>
Yao Yuan2fbed512014-11-18 18:31:05 +080043#include <linux/interrupt.h>
44#include <linux/io.h>
Darius Augulisaa11e382009-01-30 10:32:28 +020045#include <linux/kernel.h>
46#include <linux/module.h>
Shawn Guodfcd04b2011-09-08 15:09:35 +080047#include <linux/of.h>
48#include <linux/of_device.h>
Yao Yuance1a7882014-11-18 18:31:06 +080049#include <linux/of_dma.h>
Hou Zhiqiang8bb6fd52015-11-17 17:53:18 +080050#include <linux/pinctrl/consumer.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020051#include <linux/platform_data/i2c-imx.h>
Yao Yuan2fbed512014-11-18 18:31:05 +080052#include <linux/platform_device.h>
Gao Pan588eb932015-12-11 10:24:09 +080053#include <linux/pm_runtime.h>
Yao Yuan2fbed512014-11-18 18:31:05 +080054#include <linux/sched.h>
55#include <linux/slab.h>
Darius Augulisaa11e382009-01-30 10:32:28 +020056
Darius Augulisaa11e382009-01-30 10:32:28 +020057/* This will be the driver name the kernel reports */
58#define DRIVER_NAME "imx-i2c"
59
60/* Default value */
61#define IMX_I2C_BIT_RATE 100000 /* 100kHz */
62
Yao Yuance1a7882014-11-18 18:31:06 +080063/*
64 * Enable DMA if transfer byte size is bigger than this threshold.
65 * As the hardware request, it must bigger than 4 bytes.\
66 * I have set '16' here, maybe it's not the best but I think it's
67 * the appropriate.
68 */
69#define DMA_THRESHOLD 16
70#define DMA_TIMEOUT 1000
71
Jingchang Lu8cc73312013-08-07 17:05:40 +080072/* IMX I2C registers:
73 * the I2C register offset is different between SoCs,
74 * to provid support for all these chips, split the
75 * register offset into a fixed base address and a
76 * variable shift value, then the full register offset
77 * will be calculated by
78 * reg_off = ( reg_base_addr << reg_shift)
79 */
Darius Augulisaa11e382009-01-30 10:32:28 +020080#define IMX_I2C_IADR 0x00 /* i2c slave address */
Jingchang Lu8cc73312013-08-07 17:05:40 +080081#define IMX_I2C_IFDR 0x01 /* i2c frequency divider */
82#define IMX_I2C_I2CR 0x02 /* i2c control */
83#define IMX_I2C_I2SR 0x03 /* i2c status */
84#define IMX_I2C_I2DR 0x04 /* i2c transfer data */
85
86#define IMX_I2C_REGSHIFT 2
Jingchang Luad90efa2013-08-07 17:05:43 +080087#define VF610_I2C_REGSHIFT 0
Darius Augulisaa11e382009-01-30 10:32:28 +020088
89/* Bits of IMX I2C registers */
90#define I2SR_RXAK 0x01
91#define I2SR_IIF 0x02
92#define I2SR_SRW 0x04
93#define I2SR_IAL 0x10
94#define I2SR_IBB 0x20
95#define I2SR_IAAS 0x40
96#define I2SR_ICF 0x80
Yao Yuance1a7882014-11-18 18:31:06 +080097#define I2CR_DMAEN 0x02
Darius Augulisaa11e382009-01-30 10:32:28 +020098#define I2CR_RSTA 0x04
99#define I2CR_TXAK 0x08
100#define I2CR_MTX 0x10
101#define I2CR_MSTA 0x20
102#define I2CR_IIEN 0x40
103#define I2CR_IEN 0x80
104
Jingchang Lu171408c2013-08-07 17:05:41 +0800105/* register bits different operating codes definition:
106 * 1) I2SR: Interrupt flags clear operation differ between SoCs:
107 * - write zero to clear(w0c) INT flag on i.MX,
108 * - but write one to clear(w1c) INT flag on Vybrid.
109 * 2) I2CR: I2C module enable operation also differ between SoCs:
110 * - set I2CR_IEN bit enable the module on i.MX,
111 * - but clear I2CR_IEN bit enable the module on Vybrid.
112 */
113#define I2SR_CLR_OPCODE_W0C 0x0
114#define I2SR_CLR_OPCODE_W1C (I2SR_IAL | I2SR_IIF)
115#define I2CR_IEN_OPCODE_0 0x0
116#define I2CR_IEN_OPCODE_1 I2CR_IEN
117
Gao Pan588eb932015-12-11 10:24:09 +0800118#define I2C_PM_TIMEOUT 10 /* ms */
119
Darius Augulisaa11e382009-01-30 10:32:28 +0200120/*
121 * sorted list of clock divider, register value pairs
122 * taken from table 26-5, p.26-9, Freescale i.MX
123 * Integrated Portable System Processor Reference Manual
124 * Document Number: MC9328MXLRM, Rev. 5.1, 06/2007
125 *
126 * Duplicated divider values removed from list
127 */
Jingchang Lud533f042013-08-07 17:05:36 +0800128struct imx_i2c_clk_pair {
129 u16 div;
130 u16 val;
131};
Darius Augulisaa11e382009-01-30 10:32:28 +0200132
Jingchang Lu4b775022013-08-07 17:05:42 +0800133static struct imx_i2c_clk_pair imx_i2c_clk_div[] = {
Darius Augulisaa11e382009-01-30 10:32:28 +0200134 { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
135 { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
136 { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
137 { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
138 { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
139 { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
140 { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
141 { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
142 { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
143 { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
144 { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
145 { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
146 { 3072, 0x1E }, { 3840, 0x1F }
147};
148
Jingchang Luad90efa2013-08-07 17:05:43 +0800149/* Vybrid VF610 clock divider, register value pairs */
150static struct imx_i2c_clk_pair vf610_i2c_clk_div[] = {
151 { 20, 0x00 }, { 22, 0x01 }, { 24, 0x02 }, { 26, 0x03 },
152 { 28, 0x04 }, { 30, 0x05 }, { 32, 0x09 }, { 34, 0x06 },
153 { 36, 0x0A }, { 40, 0x07 }, { 44, 0x0C }, { 48, 0x0D },
154 { 52, 0x43 }, { 56, 0x0E }, { 60, 0x45 }, { 64, 0x12 },
155 { 68, 0x0F }, { 72, 0x13 }, { 80, 0x14 }, { 88, 0x15 },
156 { 96, 0x19 }, { 104, 0x16 }, { 112, 0x1A }, { 128, 0x17 },
157 { 136, 0x4F }, { 144, 0x1C }, { 160, 0x1D }, { 176, 0x55 },
158 { 192, 0x1E }, { 208, 0x56 }, { 224, 0x22 }, { 228, 0x24 },
159 { 240, 0x1F }, { 256, 0x23 }, { 288, 0x5C }, { 320, 0x25 },
160 { 384, 0x26 }, { 448, 0x2A }, { 480, 0x27 }, { 512, 0x2B },
161 { 576, 0x2C }, { 640, 0x2D }, { 768, 0x31 }, { 896, 0x32 },
162 { 960, 0x2F }, { 1024, 0x33 }, { 1152, 0x34 }, { 1280, 0x35 },
163 { 1536, 0x36 }, { 1792, 0x3A }, { 1920, 0x37 }, { 2048, 0x3B },
164 { 2304, 0x3C }, { 2560, 0x3D }, { 3072, 0x3E }, { 3584, 0x7A },
165 { 3840, 0x3F }, { 4096, 0x7B }, { 5120, 0x7D }, { 6144, 0x7E },
166};
167
Shawn Guo5bdfba22012-09-14 15:19:00 +0800168enum imx_i2c_type {
169 IMX1_I2C,
170 IMX21_I2C,
Jingchang Luad90efa2013-08-07 17:05:43 +0800171 VF610_I2C,
Shawn Guo5bdfba22012-09-14 15:19:00 +0800172};
173
Jingchang Lu4b775022013-08-07 17:05:42 +0800174struct imx_i2c_hwdata {
175 enum imx_i2c_type devtype;
176 unsigned regshift;
177 struct imx_i2c_clk_pair *clk_div;
178 unsigned ndivs;
179 unsigned i2sr_clr_opcode;
180 unsigned i2cr_ien_opcode;
181};
182
Yao Yuance1a7882014-11-18 18:31:06 +0800183struct imx_i2c_dma {
184 struct dma_chan *chan_tx;
185 struct dma_chan *chan_rx;
186 struct dma_chan *chan_using;
187 struct completion cmd_complete;
188 dma_addr_t dma_buf;
189 unsigned int dma_len;
190 enum dma_transfer_direction dma_transfer_dir;
191 enum dma_data_direction dma_data_dir;
192};
193
Darius Augulisaa11e382009-01-30 10:32:28 +0200194struct imx_i2c_struct {
195 struct i2c_adapter adapter;
Darius Augulisaa11e382009-01-30 10:32:28 +0200196 struct clk *clk;
Lucas Stach90ad2cb2018-03-08 14:25:17 +0100197 struct notifier_block clk_change_nb;
Darius Augulisaa11e382009-01-30 10:32:28 +0200198 void __iomem *base;
Darius Augulisaa11e382009-01-30 10:32:28 +0200199 wait_queue_head_t queue;
200 unsigned long i2csr;
Philipp Zabel4e355f52015-01-22 16:17:29 +0100201 unsigned int disable_delay;
Richard Zhao43309f32009-10-17 17:46:22 +0800202 int stopped;
Richard Zhaodb3a3d42009-10-17 17:46:24 +0800203 unsigned int ifdr; /* IMX_I2C_IFDR */
Fugang Duan9b2a6da2014-05-20 10:21:45 +0800204 unsigned int cur_clk;
205 unsigned int bitrate;
Jingchang Lu4b775022013-08-07 17:05:42 +0800206 const struct imx_i2c_hwdata *hwdata;
Gao Pan1c4b6c32015-10-23 20:28:54 +0800207 struct i2c_bus_recovery_info rinfo;
208
209 struct pinctrl *pinctrl;
210 struct pinctrl_state *pinctrl_pins_default;
211 struct pinctrl_state *pinctrl_pins_gpio;
Yao Yuance1a7882014-11-18 18:31:06 +0800212
213 struct imx_i2c_dma *dma;
Jingchang Lu4b775022013-08-07 17:05:42 +0800214};
215
Dmitriy Baranov3bf58bb2016-01-25 15:48:32 +0300216static const struct imx_i2c_hwdata imx1_i2c_hwdata = {
Jingchang Lu4b775022013-08-07 17:05:42 +0800217 .devtype = IMX1_I2C,
218 .regshift = IMX_I2C_REGSHIFT,
219 .clk_div = imx_i2c_clk_div,
220 .ndivs = ARRAY_SIZE(imx_i2c_clk_div),
221 .i2sr_clr_opcode = I2SR_CLR_OPCODE_W0C,
222 .i2cr_ien_opcode = I2CR_IEN_OPCODE_1,
223
224};
225
Dmitriy Baranov3bf58bb2016-01-25 15:48:32 +0300226static const struct imx_i2c_hwdata imx21_i2c_hwdata = {
Jingchang Lu4b775022013-08-07 17:05:42 +0800227 .devtype = IMX21_I2C,
228 .regshift = IMX_I2C_REGSHIFT,
229 .clk_div = imx_i2c_clk_div,
230 .ndivs = ARRAY_SIZE(imx_i2c_clk_div),
231 .i2sr_clr_opcode = I2SR_CLR_OPCODE_W0C,
232 .i2cr_ien_opcode = I2CR_IEN_OPCODE_1,
233
Darius Augulisaa11e382009-01-30 10:32:28 +0200234};
235
Jingchang Luad90efa2013-08-07 17:05:43 +0800236static struct imx_i2c_hwdata vf610_i2c_hwdata = {
237 .devtype = VF610_I2C,
238 .regshift = VF610_I2C_REGSHIFT,
239 .clk_div = vf610_i2c_clk_div,
240 .ndivs = ARRAY_SIZE(vf610_i2c_clk_div),
241 .i2sr_clr_opcode = I2SR_CLR_OPCODE_W1C,
242 .i2cr_ien_opcode = I2CR_IEN_OPCODE_0,
243
244};
245
Krzysztof Kozlowskie9a02a32015-05-02 00:54:25 +0900246static const struct platform_device_id imx_i2c_devtype[] = {
Shawn Guo5bdfba22012-09-14 15:19:00 +0800247 {
248 .name = "imx1-i2c",
Jingchang Lu4b775022013-08-07 17:05:42 +0800249 .driver_data = (kernel_ulong_t)&imx1_i2c_hwdata,
Shawn Guo5bdfba22012-09-14 15:19:00 +0800250 }, {
251 .name = "imx21-i2c",
Jingchang Lu4b775022013-08-07 17:05:42 +0800252 .driver_data = (kernel_ulong_t)&imx21_i2c_hwdata,
Shawn Guo5bdfba22012-09-14 15:19:00 +0800253 }, {
254 /* sentinel */
255 }
256};
257MODULE_DEVICE_TABLE(platform, imx_i2c_devtype);
258
Shawn Guodfcd04b2011-09-08 15:09:35 +0800259static const struct of_device_id i2c_imx_dt_ids[] = {
Jingchang Lu4b775022013-08-07 17:05:42 +0800260 { .compatible = "fsl,imx1-i2c", .data = &imx1_i2c_hwdata, },
261 { .compatible = "fsl,imx21-i2c", .data = &imx21_i2c_hwdata, },
Jingchang Luad90efa2013-08-07 17:05:43 +0800262 { .compatible = "fsl,vf610-i2c", .data = &vf610_i2c_hwdata, },
Shawn Guodfcd04b2011-09-08 15:09:35 +0800263 { /* sentinel */ }
264};
Arnaud Patard \(Rtp\)2f641a82013-06-20 23:07:06 +0200265MODULE_DEVICE_TABLE(of, i2c_imx_dt_ids);
Shawn Guodfcd04b2011-09-08 15:09:35 +0800266
Shawn Guo5bdfba22012-09-14 15:19:00 +0800267static inline int is_imx1_i2c(struct imx_i2c_struct *i2c_imx)
268{
Jingchang Lu4b775022013-08-07 17:05:42 +0800269 return i2c_imx->hwdata->devtype == IMX1_I2C;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800270}
271
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800272static inline void imx_i2c_write_reg(unsigned int val,
273 struct imx_i2c_struct *i2c_imx, unsigned int reg)
274{
Jingchang Lu4b775022013-08-07 17:05:42 +0800275 writeb(val, i2c_imx->base + (reg << i2c_imx->hwdata->regshift));
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800276}
277
278static inline unsigned char imx_i2c_read_reg(struct imx_i2c_struct *i2c_imx,
279 unsigned int reg)
280{
Jingchang Lu4b775022013-08-07 17:05:42 +0800281 return readb(i2c_imx->base + (reg << i2c_imx->hwdata->regshift));
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800282}
283
Yao Yuance1a7882014-11-18 18:31:06 +0800284/* Functions for DMA support */
285static void i2c_imx_dma_request(struct imx_i2c_struct *i2c_imx,
286 dma_addr_t phy_addr)
287{
288 struct imx_i2c_dma *dma;
289 struct dma_slave_config dma_sconfig;
290 struct device *dev = &i2c_imx->adapter.dev;
291 int ret;
292
293 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
294 if (!dma)
295 return;
296
297 dma->chan_tx = dma_request_slave_channel(dev, "tx");
298 if (!dma->chan_tx) {
299 dev_dbg(dev, "can't request DMA tx channel\n");
Yao Yuance1a7882014-11-18 18:31:06 +0800300 goto fail_al;
301 }
302
303 dma_sconfig.dst_addr = phy_addr +
304 (IMX_I2C_I2DR << i2c_imx->hwdata->regshift);
305 dma_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
306 dma_sconfig.dst_maxburst = 1;
307 dma_sconfig.direction = DMA_MEM_TO_DEV;
308 ret = dmaengine_slave_config(dma->chan_tx, &dma_sconfig);
309 if (ret < 0) {
310 dev_dbg(dev, "can't configure tx channel\n");
311 goto fail_tx;
312 }
313
314 dma->chan_rx = dma_request_slave_channel(dev, "rx");
315 if (!dma->chan_rx) {
316 dev_dbg(dev, "can't request DMA rx channel\n");
Yao Yuance1a7882014-11-18 18:31:06 +0800317 goto fail_tx;
318 }
319
320 dma_sconfig.src_addr = phy_addr +
321 (IMX_I2C_I2DR << i2c_imx->hwdata->regshift);
322 dma_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
323 dma_sconfig.src_maxburst = 1;
324 dma_sconfig.direction = DMA_DEV_TO_MEM;
325 ret = dmaengine_slave_config(dma->chan_rx, &dma_sconfig);
326 if (ret < 0) {
327 dev_dbg(dev, "can't configure rx channel\n");
328 goto fail_rx;
329 }
330
331 i2c_imx->dma = dma;
332 init_completion(&dma->cmd_complete);
333 dev_info(dev, "using %s (tx) and %s (rx) for DMA transfers\n",
334 dma_chan_name(dma->chan_tx), dma_chan_name(dma->chan_rx));
335
336 return;
337
338fail_rx:
339 dma_release_channel(dma->chan_rx);
340fail_tx:
341 dma_release_channel(dma->chan_tx);
342fail_al:
343 devm_kfree(dev, dma);
Fabio Estevam5b661532015-11-01 14:22:51 -0200344 dev_info(dev, "can't use DMA, using PIO instead.\n");
Yao Yuance1a7882014-11-18 18:31:06 +0800345}
346
347static void i2c_imx_dma_callback(void *arg)
348{
349 struct imx_i2c_struct *i2c_imx = (struct imx_i2c_struct *)arg;
350 struct imx_i2c_dma *dma = i2c_imx->dma;
351
352 dma_unmap_single(dma->chan_using->device->dev, dma->dma_buf,
353 dma->dma_len, dma->dma_data_dir);
354 complete(&dma->cmd_complete);
355}
356
357static int i2c_imx_dma_xfer(struct imx_i2c_struct *i2c_imx,
358 struct i2c_msg *msgs)
359{
360 struct imx_i2c_dma *dma = i2c_imx->dma;
361 struct dma_async_tx_descriptor *txdesc;
362 struct device *dev = &i2c_imx->adapter.dev;
363 struct device *chan_dev = dma->chan_using->device->dev;
364
365 dma->dma_buf = dma_map_single(chan_dev, msgs->buf,
366 dma->dma_len, dma->dma_data_dir);
367 if (dma_mapping_error(chan_dev, dma->dma_buf)) {
368 dev_err(dev, "DMA mapping failed\n");
369 goto err_map;
370 }
371
372 txdesc = dmaengine_prep_slave_single(dma->chan_using, dma->dma_buf,
373 dma->dma_len, dma->dma_transfer_dir,
374 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
375 if (!txdesc) {
376 dev_err(dev, "Not able to get desc for DMA xfer\n");
377 goto err_desc;
378 }
379
380 txdesc->callback = i2c_imx_dma_callback;
381 txdesc->callback_param = i2c_imx;
382 if (dma_submit_error(dmaengine_submit(txdesc))) {
383 dev_err(dev, "DMA submit failed\n");
384 goto err_submit;
385 }
386
387 dma_async_issue_pending(dma->chan_using);
388 return 0;
389
390err_submit:
Gao Panc5528152016-01-08 13:33:15 +0800391 dmaengine_terminate_all(dma->chan_using);
Yao Yuance1a7882014-11-18 18:31:06 +0800392err_desc:
393 dma_unmap_single(chan_dev, dma->dma_buf,
394 dma->dma_len, dma->dma_data_dir);
395err_map:
396 return -EINVAL;
397}
398
399static void i2c_imx_dma_free(struct imx_i2c_struct *i2c_imx)
400{
401 struct imx_i2c_dma *dma = i2c_imx->dma;
402
403 dma->dma_buf = 0;
404 dma->dma_len = 0;
405
406 dma_release_channel(dma->chan_tx);
407 dma->chan_tx = NULL;
408
409 dma_release_channel(dma->chan_rx);
410 dma->chan_rx = NULL;
411
412 dma->chan_using = NULL;
413}
414
Richard Zhao43309f32009-10-17 17:46:22 +0800415static int i2c_imx_bus_busy(struct imx_i2c_struct *i2c_imx, int for_busy)
Darius Augulisaa11e382009-01-30 10:32:28 +0200416{
417 unsigned long orig_jiffies = jiffies;
Richard Zhao43309f32009-10-17 17:46:22 +0800418 unsigned int temp;
Darius Augulisaa11e382009-01-30 10:32:28 +0200419
420 dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
421
Richard Zhao43309f32009-10-17 17:46:22 +0800422 while (1) {
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800423 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
Haibo Chen639a26c2014-09-03 13:52:07 +0800424
425 /* check for arbitration lost */
426 if (temp & I2SR_IAL) {
427 temp &= ~I2SR_IAL;
428 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2SR);
429 return -EAGAIN;
430 }
431
Richard Zhao43309f32009-10-17 17:46:22 +0800432 if (for_busy && (temp & I2SR_IBB))
433 break;
434 if (!for_busy && !(temp & I2SR_IBB))
435 break;
Arnaud Patardda9c99f2010-03-23 17:28:28 +0100436 if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
Darius Augulisaa11e382009-01-30 10:32:28 +0200437 dev_dbg(&i2c_imx->adapter.dev,
438 "<%s> I2C bus is busy\n", __func__);
Arnaud Patardda9c99f2010-03-23 17:28:28 +0100439 return -ETIMEDOUT;
Darius Augulisaa11e382009-01-30 10:32:28 +0200440 }
441 schedule();
442 }
443
444 return 0;
445}
446
447static int i2c_imx_trx_complete(struct imx_i2c_struct *i2c_imx)
448{
Marc Kleine-Buddee39428d2010-06-21 09:27:05 +0200449 wait_event_timeout(i2c_imx->queue, i2c_imx->i2csr & I2SR_IIF, HZ / 10);
Darius Augulisaa11e382009-01-30 10:32:28 +0200450
Marc Kleine-Buddee39428d2010-06-21 09:27:05 +0200451 if (unlikely(!(i2c_imx->i2csr & I2SR_IIF))) {
Darius Augulisaa11e382009-01-30 10:32:28 +0200452 dev_dbg(&i2c_imx->adapter.dev, "<%s> Timeout\n", __func__);
453 return -ETIMEDOUT;
454 }
455 dev_dbg(&i2c_imx->adapter.dev, "<%s> TRX complete\n", __func__);
456 i2c_imx->i2csr = 0;
457 return 0;
458}
459
460static int i2c_imx_acked(struct imx_i2c_struct *i2c_imx)
461{
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800462 if (imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR) & I2SR_RXAK) {
Darius Augulisaa11e382009-01-30 10:32:28 +0200463 dev_dbg(&i2c_imx->adapter.dev, "<%s> No ACK\n", __func__);
Fabio Estevam4c0657a2015-10-22 14:41:20 -0200464 return -ENXIO; /* No ACK */
Darius Augulisaa11e382009-01-30 10:32:28 +0200465 }
466
467 dev_dbg(&i2c_imx->adapter.dev, "<%s> ACK received\n", __func__);
468 return 0;
469}
470
Lucas Stach90ad2cb2018-03-08 14:25:17 +0100471static void i2c_imx_set_clk(struct imx_i2c_struct *i2c_imx,
472 unsigned int i2c_clk_rate)
Fugang Duan9b2a6da2014-05-20 10:21:45 +0800473{
474 struct imx_i2c_clk_pair *i2c_clk_div = i2c_imx->hwdata->clk_div;
Fugang Duan9b2a6da2014-05-20 10:21:45 +0800475 unsigned int div;
476 int i;
477
478 /* Divider value calculation */
Fugang Duan9b2a6da2014-05-20 10:21:45 +0800479 if (i2c_imx->cur_clk == i2c_clk_rate)
480 return;
Philipp Zabel4e355f52015-01-22 16:17:29 +0100481
482 i2c_imx->cur_clk = i2c_clk_rate;
Fugang Duan9b2a6da2014-05-20 10:21:45 +0800483
484 div = (i2c_clk_rate + i2c_imx->bitrate - 1) / i2c_imx->bitrate;
485 if (div < i2c_clk_div[0].div)
486 i = 0;
487 else if (div > i2c_clk_div[i2c_imx->hwdata->ndivs - 1].div)
488 i = i2c_imx->hwdata->ndivs - 1;
489 else
Philipp Zabel4e355f52015-01-22 16:17:29 +0100490 for (i = 0; i2c_clk_div[i].div < div; i++)
491 ;
Fugang Duan9b2a6da2014-05-20 10:21:45 +0800492
493 /* Store divider value */
494 i2c_imx->ifdr = i2c_clk_div[i].val;
495
496 /*
497 * There dummy delay is calculated.
498 * It should be about one I2C clock period long.
499 * This delay is used in I2C bus disable function
500 * to fix chip hardware bug.
501 */
502 i2c_imx->disable_delay = (500000U * i2c_clk_div[i].div
503 + (i2c_clk_rate / 2) - 1) / (i2c_clk_rate / 2);
504
505#ifdef CONFIG_I2C_DEBUG_BUS
506 dev_dbg(&i2c_imx->adapter.dev, "I2C_CLK=%d, REQ DIV=%d\n",
507 i2c_clk_rate, div);
508 dev_dbg(&i2c_imx->adapter.dev, "IFDR[IC]=0x%x, REAL DIV=%d\n",
509 i2c_clk_div[i].val, i2c_clk_div[i].div);
510#endif
511}
512
Lucas Stach90ad2cb2018-03-08 14:25:17 +0100513static int i2c_imx_clk_notifier_call(struct notifier_block *nb,
514 unsigned long action, void *data)
515{
516 struct clk_notifier_data *ndata = data;
517 struct imx_i2c_struct *i2c_imx = container_of(&ndata->clk,
518 struct imx_i2c_struct,
519 clk);
520
521 if (action & POST_RATE_CHANGE)
522 i2c_imx_set_clk(i2c_imx, ndata->new_rate);
523
524 return NOTIFY_OK;
525}
526
Richard Zhao43309f32009-10-17 17:46:22 +0800527static int i2c_imx_start(struct imx_i2c_struct *i2c_imx)
Darius Augulisaa11e382009-01-30 10:32:28 +0200528{
529 unsigned int temp = 0;
Richard Zhao43309f32009-10-17 17:46:22 +0800530 int result;
Darius Augulisaa11e382009-01-30 10:32:28 +0200531
532 dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
533
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800534 imx_i2c_write_reg(i2c_imx->ifdr, i2c_imx, IMX_I2C_IFDR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200535 /* Enable I2C controller */
Jingchang Lu4b775022013-08-07 17:05:42 +0800536 imx_i2c_write_reg(i2c_imx->hwdata->i2sr_clr_opcode, i2c_imx, IMX_I2C_I2SR);
537 imx_i2c_write_reg(i2c_imx->hwdata->i2cr_ien_opcode, i2c_imx, IMX_I2C_I2CR);
Richard Zhao43309f32009-10-17 17:46:22 +0800538
539 /* Wait controller to be stable */
Oleksij Rempel2b899f32016-04-26 08:27:46 +0200540 usleep_range(50, 150);
Richard Zhao43309f32009-10-17 17:46:22 +0800541
Darius Augulisaa11e382009-01-30 10:32:28 +0200542 /* Start I2C transaction */
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800543 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200544 temp |= I2CR_MSTA;
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800545 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
Richard Zhao43309f32009-10-17 17:46:22 +0800546 result = i2c_imx_bus_busy(i2c_imx, 1);
547 if (result)
548 return result;
549 i2c_imx->stopped = 0;
550
Darius Augulisaa11e382009-01-30 10:32:28 +0200551 temp |= I2CR_IIEN | I2CR_MTX | I2CR_TXAK;
Yao Yuance1a7882014-11-18 18:31:06 +0800552 temp &= ~I2CR_DMAEN;
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800553 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
Richard Zhao43309f32009-10-17 17:46:22 +0800554 return result;
Darius Augulisaa11e382009-01-30 10:32:28 +0200555}
556
557static void i2c_imx_stop(struct imx_i2c_struct *i2c_imx)
558{
559 unsigned int temp = 0;
560
Richard Zhao43309f32009-10-17 17:46:22 +0800561 if (!i2c_imx->stopped) {
562 /* Stop I2C transaction */
563 dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800564 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
Richard Zhao43309f32009-10-17 17:46:22 +0800565 temp &= ~(I2CR_MSTA | I2CR_MTX);
Yao Yuance1a7882014-11-18 18:31:06 +0800566 if (i2c_imx->dma)
567 temp &= ~I2CR_DMAEN;
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800568 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
Richard Zhao43309f32009-10-17 17:46:22 +0800569 }
Shawn Guo5bdfba22012-09-14 15:19:00 +0800570 if (is_imx1_i2c(i2c_imx)) {
Richard Zhaoa4094a72009-10-17 17:46:23 +0800571 /*
572 * This delay caused by an i.MXL hardware bug.
573 * If no (or too short) delay, no "STOP" bit will be generated.
574 */
575 udelay(i2c_imx->disable_delay);
576 }
Richard Zhao43309f32009-10-17 17:46:22 +0800577
Valentin Longchampa1ee06b2010-01-21 18:55:32 +0100578 if (!i2c_imx->stopped) {
Richard Zhao43309f32009-10-17 17:46:22 +0800579 i2c_imx_bus_busy(i2c_imx, 0);
Valentin Longchampa1ee06b2010-01-21 18:55:32 +0100580 i2c_imx->stopped = 1;
581 }
Richard Zhao43309f32009-10-17 17:46:22 +0800582
Darius Augulisaa11e382009-01-30 10:32:28 +0200583 /* Disable I2C controller */
Jingchang Lu4b775022013-08-07 17:05:42 +0800584 temp = i2c_imx->hwdata->i2cr_ien_opcode ^ I2CR_IEN,
585 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200586}
587
Darius Augulisaa11e382009-01-30 10:32:28 +0200588static irqreturn_t i2c_imx_isr(int irq, void *dev_id)
589{
590 struct imx_i2c_struct *i2c_imx = dev_id;
591 unsigned int temp;
592
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800593 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200594 if (temp & I2SR_IIF) {
595 /* save status register */
596 i2c_imx->i2csr = temp;
597 temp &= ~I2SR_IIF;
Jingchang Lu4b775022013-08-07 17:05:42 +0800598 temp |= (i2c_imx->hwdata->i2sr_clr_opcode & I2SR_IIF);
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800599 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2SR);
Marc Kleine-Buddee39428d2010-06-21 09:27:05 +0200600 wake_up(&i2c_imx->queue);
Darius Augulisaa11e382009-01-30 10:32:28 +0200601 return IRQ_HANDLED;
602 }
603
604 return IRQ_NONE;
605}
606
Yao Yuance1a7882014-11-18 18:31:06 +0800607static int i2c_imx_dma_write(struct imx_i2c_struct *i2c_imx,
608 struct i2c_msg *msgs)
609{
610 int result;
Nicholas Mc Guire1ac63fe2015-02-08 06:39:56 -0500611 unsigned long time_left;
Yao Yuance1a7882014-11-18 18:31:06 +0800612 unsigned int temp = 0;
613 unsigned long orig_jiffies = jiffies;
614 struct imx_i2c_dma *dma = i2c_imx->dma;
615 struct device *dev = &i2c_imx->adapter.dev;
616
617 dma->chan_using = dma->chan_tx;
618 dma->dma_transfer_dir = DMA_MEM_TO_DEV;
619 dma->dma_data_dir = DMA_TO_DEVICE;
620 dma->dma_len = msgs->len - 1;
621 result = i2c_imx_dma_xfer(i2c_imx, msgs);
622 if (result)
623 return result;
624
625 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
626 temp |= I2CR_DMAEN;
627 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
628
629 /*
630 * Write slave address.
631 * The first byte must be transmitted by the CPU.
632 */
633 imx_i2c_write_reg(msgs->addr << 1, i2c_imx, IMX_I2C_I2DR);
634 reinit_completion(&i2c_imx->dma->cmd_complete);
Nicholas Mc Guire1ac63fe2015-02-08 06:39:56 -0500635 time_left = wait_for_completion_timeout(
Yao Yuance1a7882014-11-18 18:31:06 +0800636 &i2c_imx->dma->cmd_complete,
637 msecs_to_jiffies(DMA_TIMEOUT));
Nicholas Mc Guire1ac63fe2015-02-08 06:39:56 -0500638 if (time_left == 0) {
Yao Yuance1a7882014-11-18 18:31:06 +0800639 dmaengine_terminate_all(dma->chan_using);
Nicholas Mc Guirecb9eaba2014-12-27 08:33:53 -0500640 return -ETIMEDOUT;
Yao Yuance1a7882014-11-18 18:31:06 +0800641 }
642
643 /* Waiting for transfer complete. */
644 while (1) {
645 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
646 if (temp & I2SR_ICF)
647 break;
648 if (time_after(jiffies, orig_jiffies +
649 msecs_to_jiffies(DMA_TIMEOUT))) {
650 dev_dbg(dev, "<%s> Timeout\n", __func__);
651 return -ETIMEDOUT;
652 }
653 schedule();
654 }
655
656 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
657 temp &= ~I2CR_DMAEN;
658 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
659
660 /* The last data byte must be transferred by the CPU. */
661 imx_i2c_write_reg(msgs->buf[msgs->len-1],
662 i2c_imx, IMX_I2C_I2DR);
663 result = i2c_imx_trx_complete(i2c_imx);
664 if (result)
665 return result;
666
Wolfram Sangf5084932014-11-19 10:11:39 +0100667 return i2c_imx_acked(i2c_imx);
Yao Yuance1a7882014-11-18 18:31:06 +0800668}
669
670static int i2c_imx_dma_read(struct imx_i2c_struct *i2c_imx,
671 struct i2c_msg *msgs, bool is_lastmsg)
672{
673 int result;
Nicholas Mc Guire1ac63fe2015-02-08 06:39:56 -0500674 unsigned long time_left;
Yao Yuance1a7882014-11-18 18:31:06 +0800675 unsigned int temp;
676 unsigned long orig_jiffies = jiffies;
677 struct imx_i2c_dma *dma = i2c_imx->dma;
678 struct device *dev = &i2c_imx->adapter.dev;
679
680 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
681 temp |= I2CR_DMAEN;
682 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
683
684 dma->chan_using = dma->chan_rx;
685 dma->dma_transfer_dir = DMA_DEV_TO_MEM;
686 dma->dma_data_dir = DMA_FROM_DEVICE;
687 /* The last two data bytes must be transferred by the CPU. */
688 dma->dma_len = msgs->len - 2;
689 result = i2c_imx_dma_xfer(i2c_imx, msgs);
690 if (result)
691 return result;
692
693 reinit_completion(&i2c_imx->dma->cmd_complete);
Nicholas Mc Guire1ac63fe2015-02-08 06:39:56 -0500694 time_left = wait_for_completion_timeout(
Yao Yuance1a7882014-11-18 18:31:06 +0800695 &i2c_imx->dma->cmd_complete,
696 msecs_to_jiffies(DMA_TIMEOUT));
Nicholas Mc Guire1ac63fe2015-02-08 06:39:56 -0500697 if (time_left == 0) {
Yao Yuance1a7882014-11-18 18:31:06 +0800698 dmaengine_terminate_all(dma->chan_using);
Nicholas Mc Guirecb9eaba2014-12-27 08:33:53 -0500699 return -ETIMEDOUT;
Yao Yuance1a7882014-11-18 18:31:06 +0800700 }
701
702 /* waiting for transfer complete. */
703 while (1) {
704 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
705 if (temp & I2SR_ICF)
706 break;
707 if (time_after(jiffies, orig_jiffies +
708 msecs_to_jiffies(DMA_TIMEOUT))) {
709 dev_dbg(dev, "<%s> Timeout\n", __func__);
710 return -ETIMEDOUT;
711 }
712 schedule();
713 }
714
715 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
716 temp &= ~I2CR_DMAEN;
717 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
718
719 /* read n-1 byte data */
720 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
721 temp |= I2CR_TXAK;
722 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
723
724 msgs->buf[msgs->len-2] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
725 /* read n byte data */
726 result = i2c_imx_trx_complete(i2c_imx);
727 if (result)
728 return result;
729
730 if (is_lastmsg) {
731 /*
732 * It must generate STOP before read I2DR to prevent
733 * controller from generating another clock cycle
734 */
735 dev_dbg(dev, "<%s> clear MSTA\n", __func__);
736 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
737 temp &= ~(I2CR_MSTA | I2CR_MTX);
738 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
739 i2c_imx_bus_busy(i2c_imx, 0);
740 i2c_imx->stopped = 1;
741 } else {
742 /*
743 * For i2c master receiver repeat restart operation like:
744 * read -> repeat MSTA -> read/write
745 * The controller must set MTX before read the last byte in
746 * the first read operation, otherwise the first read cost
747 * one extra clock cycle.
748 */
Michail Georgios Etairidis6c782a52017-06-20 10:20:42 +0200749 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
Yao Yuance1a7882014-11-18 18:31:06 +0800750 temp |= I2CR_MTX;
Michail Georgios Etairidis6c782a52017-06-20 10:20:42 +0200751 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
Yao Yuance1a7882014-11-18 18:31:06 +0800752 }
753 msgs->buf[msgs->len-1] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
754
755 return 0;
756}
757
Darius Augulisaa11e382009-01-30 10:32:28 +0200758static int i2c_imx_write(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs)
759{
760 int i, result;
761
762 dev_dbg(&i2c_imx->adapter.dev, "<%s> write slave address: addr=0x%x\n",
763 __func__, msgs->addr << 1);
764
765 /* write slave address */
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800766 imx_i2c_write_reg(msgs->addr << 1, i2c_imx, IMX_I2C_I2DR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200767 result = i2c_imx_trx_complete(i2c_imx);
768 if (result)
769 return result;
770 result = i2c_imx_acked(i2c_imx);
771 if (result)
772 return result;
773 dev_dbg(&i2c_imx->adapter.dev, "<%s> write data\n", __func__);
774
775 /* write data */
776 for (i = 0; i < msgs->len; i++) {
777 dev_dbg(&i2c_imx->adapter.dev,
778 "<%s> write byte: B%d=0x%X\n",
779 __func__, i, msgs->buf[i]);
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800780 imx_i2c_write_reg(msgs->buf[i], i2c_imx, IMX_I2C_I2DR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200781 result = i2c_imx_trx_complete(i2c_imx);
782 if (result)
783 return result;
784 result = i2c_imx_acked(i2c_imx);
785 if (result)
786 return result;
787 }
788 return 0;
789}
790
Fugang Duan054b62d2014-04-30 14:24:58 +0800791static int i2c_imx_read(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs, bool is_lastmsg)
Darius Augulisaa11e382009-01-30 10:32:28 +0200792{
793 int i, result;
794 unsigned int temp;
Kaushal Butala8e8782c2014-04-04 14:56:10 +0200795 int block_data = msgs->flags & I2C_M_RECV_LEN;
Darius Augulisaa11e382009-01-30 10:32:28 +0200796
797 dev_dbg(&i2c_imx->adapter.dev,
798 "<%s> write slave address: addr=0x%x\n",
799 __func__, (msgs->addr << 1) | 0x01);
800
801 /* write slave address */
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800802 imx_i2c_write_reg((msgs->addr << 1) | 0x01, i2c_imx, IMX_I2C_I2DR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200803 result = i2c_imx_trx_complete(i2c_imx);
804 if (result)
805 return result;
806 result = i2c_imx_acked(i2c_imx);
807 if (result)
808 return result;
809
810 dev_dbg(&i2c_imx->adapter.dev, "<%s> setup bus\n", __func__);
811
812 /* setup bus to read data */
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800813 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200814 temp &= ~I2CR_MTX;
Kaushal Butala8e8782c2014-04-04 14:56:10 +0200815
816 /*
817 * Reset the I2CR_TXAK flag initially for SMBus block read since the
818 * length is unknown
819 */
820 if ((msgs->len - 1) || block_data)
Darius Augulisaa11e382009-01-30 10:32:28 +0200821 temp &= ~I2CR_TXAK;
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800822 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
823 imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR); /* dummy read */
Darius Augulisaa11e382009-01-30 10:32:28 +0200824
825 dev_dbg(&i2c_imx->adapter.dev, "<%s> read data\n", __func__);
826
Yao Yuance1a7882014-11-18 18:31:06 +0800827 if (i2c_imx->dma && msgs->len >= DMA_THRESHOLD && !block_data)
828 return i2c_imx_dma_read(i2c_imx, msgs, is_lastmsg);
829
Darius Augulisaa11e382009-01-30 10:32:28 +0200830 /* read data */
831 for (i = 0; i < msgs->len; i++) {
Kaushal Butala8e8782c2014-04-04 14:56:10 +0200832 u8 len = 0;
Philipp Zabel4e355f52015-01-22 16:17:29 +0100833
Darius Augulisaa11e382009-01-30 10:32:28 +0200834 result = i2c_imx_trx_complete(i2c_imx);
835 if (result)
836 return result;
Kaushal Butala8e8782c2014-04-04 14:56:10 +0200837 /*
838 * First byte is the length of remaining packet
839 * in the SMBus block data read. Add it to
840 * msgs->len.
841 */
842 if ((!i) && block_data) {
843 len = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
844 if ((len == 0) || (len > I2C_SMBUS_BLOCK_MAX))
845 return -EPROTO;
846 dev_dbg(&i2c_imx->adapter.dev,
847 "<%s> read length: 0x%X\n",
848 __func__, len);
849 msgs->len += len;
850 }
Darius Augulisaa11e382009-01-30 10:32:28 +0200851 if (i == (msgs->len - 1)) {
Fugang Duan054b62d2014-04-30 14:24:58 +0800852 if (is_lastmsg) {
853 /*
854 * It must generate STOP before read I2DR to prevent
855 * controller from generating another clock cycle
856 */
857 dev_dbg(&i2c_imx->adapter.dev,
858 "<%s> clear MSTA\n", __func__);
859 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
860 temp &= ~(I2CR_MSTA | I2CR_MTX);
861 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
862 i2c_imx_bus_busy(i2c_imx, 0);
863 i2c_imx->stopped = 1;
864 } else {
865 /*
866 * For i2c master receiver repeat restart operation like:
867 * read -> repeat MSTA -> read/write
868 * The controller must set MTX before read the last byte in
869 * the first read operation, otherwise the first read cost
870 * one extra clock cycle.
871 */
Michail Georgios Etairidis6c782a52017-06-20 10:20:42 +0200872 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
Fugang Duan054b62d2014-04-30 14:24:58 +0800873 temp |= I2CR_MTX;
Michail Georgios Etairidis6c782a52017-06-20 10:20:42 +0200874 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
Fugang Duan054b62d2014-04-30 14:24:58 +0800875 }
Darius Augulisaa11e382009-01-30 10:32:28 +0200876 } else if (i == (msgs->len - 2)) {
877 dev_dbg(&i2c_imx->adapter.dev,
878 "<%s> set TXAK\n", __func__);
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800879 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200880 temp |= I2CR_TXAK;
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800881 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200882 }
Kaushal Butala8e8782c2014-04-04 14:56:10 +0200883 if ((!i) && block_data)
884 msgs->buf[0] = len;
885 else
Dmitriy Baranov3bf58bb2016-01-25 15:48:32 +0300886 msgs->buf[i] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200887 dev_dbg(&i2c_imx->adapter.dev,
888 "<%s> read byte: B%d=0x%X\n",
889 __func__, i, msgs->buf[i]);
890 }
891 return 0;
892}
893
894static int i2c_imx_xfer(struct i2c_adapter *adapter,
895 struct i2c_msg *msgs, int num)
896{
897 unsigned int i, temp;
898 int result;
Fugang Duan054b62d2014-04-30 14:24:58 +0800899 bool is_lastmsg = false;
Darius Augulisaa11e382009-01-30 10:32:28 +0200900 struct imx_i2c_struct *i2c_imx = i2c_get_adapdata(adapter);
901
902 dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
903
Gao Pan588eb932015-12-11 10:24:09 +0800904 result = pm_runtime_get_sync(i2c_imx->adapter.dev.parent);
905 if (result < 0)
906 goto out;
907
Richard Zhao43309f32009-10-17 17:46:22 +0800908 /* Start I2C transfer */
909 result = i2c_imx_start(i2c_imx);
Gao Pan1c4b6c32015-10-23 20:28:54 +0800910 if (result) {
911 if (i2c_imx->adapter.bus_recovery_info) {
912 i2c_recover_bus(&i2c_imx->adapter);
913 result = i2c_imx_start(i2c_imx);
914 }
915 }
916
Darius Augulisaa11e382009-01-30 10:32:28 +0200917 if (result)
918 goto fail0;
919
Darius Augulisaa11e382009-01-30 10:32:28 +0200920 /* read/write data */
921 for (i = 0; i < num; i++) {
Fugang Duan054b62d2014-04-30 14:24:58 +0800922 if (i == num - 1)
923 is_lastmsg = true;
924
Darius Augulisaa11e382009-01-30 10:32:28 +0200925 if (i) {
926 dev_dbg(&i2c_imx->adapter.dev,
927 "<%s> repeated start\n", __func__);
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800928 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200929 temp |= I2CR_RSTA;
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800930 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
Dmitriy Baranov3bf58bb2016-01-25 15:48:32 +0300931 result = i2c_imx_bus_busy(i2c_imx, 1);
Richard Zhao43309f32009-10-17 17:46:22 +0800932 if (result)
933 goto fail0;
Darius Augulisaa11e382009-01-30 10:32:28 +0200934 }
935 dev_dbg(&i2c_imx->adapter.dev,
936 "<%s> transfer message: %d\n", __func__, i);
937 /* write/read data */
938#ifdef CONFIG_I2C_DEBUG_BUS
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800939 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
Philipp Zabel4e355f52015-01-22 16:17:29 +0100940 dev_dbg(&i2c_imx->adapter.dev,
941 "<%s> CONTROL: IEN=%d, IIEN=%d, MSTA=%d, MTX=%d, TXAK=%d, RSTA=%d\n",
942 __func__,
Darius Augulisaa11e382009-01-30 10:32:28 +0200943 (temp & I2CR_IEN ? 1 : 0), (temp & I2CR_IIEN ? 1 : 0),
944 (temp & I2CR_MSTA ? 1 : 0), (temp & I2CR_MTX ? 1 : 0),
945 (temp & I2CR_TXAK ? 1 : 0), (temp & I2CR_RSTA ? 1 : 0));
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +0800946 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
Darius Augulisaa11e382009-01-30 10:32:28 +0200947 dev_dbg(&i2c_imx->adapter.dev,
Philipp Zabel4e355f52015-01-22 16:17:29 +0100948 "<%s> STATUS: ICF=%d, IAAS=%d, IBB=%d, IAL=%d, SRW=%d, IIF=%d, RXAK=%d\n",
949 __func__,
Darius Augulisaa11e382009-01-30 10:32:28 +0200950 (temp & I2SR_ICF ? 1 : 0), (temp & I2SR_IAAS ? 1 : 0),
951 (temp & I2SR_IBB ? 1 : 0), (temp & I2SR_IAL ? 1 : 0),
952 (temp & I2SR_SRW ? 1 : 0), (temp & I2SR_IIF ? 1 : 0),
953 (temp & I2SR_RXAK ? 1 : 0));
954#endif
955 if (msgs[i].flags & I2C_M_RD)
Fugang Duan054b62d2014-04-30 14:24:58 +0800956 result = i2c_imx_read(i2c_imx, &msgs[i], is_lastmsg);
Yao Yuance1a7882014-11-18 18:31:06 +0800957 else {
958 if (i2c_imx->dma && msgs[i].len >= DMA_THRESHOLD)
959 result = i2c_imx_dma_write(i2c_imx, &msgs[i]);
960 else
961 result = i2c_imx_write(i2c_imx, &msgs[i]);
962 }
Arnaud Patardda9c99f2010-03-23 17:28:28 +0100963 if (result)
964 goto fail0;
Darius Augulisaa11e382009-01-30 10:32:28 +0200965 }
966
967fail0:
968 /* Stop I2C transfer */
969 i2c_imx_stop(i2c_imx);
970
Gao Pan588eb932015-12-11 10:24:09 +0800971 pm_runtime_mark_last_busy(i2c_imx->adapter.dev.parent);
972 pm_runtime_put_autosuspend(i2c_imx->adapter.dev.parent);
973
974out:
Darius Augulisaa11e382009-01-30 10:32:28 +0200975 dev_dbg(&i2c_imx->adapter.dev, "<%s> exit with: %s: %d\n", __func__,
976 (result < 0) ? "error" : "success msg",
977 (result < 0) ? result : num);
978 return (result < 0) ? result : num;
979}
980
Gao Pan1c4b6c32015-10-23 20:28:54 +0800981static void i2c_imx_prepare_recovery(struct i2c_adapter *adap)
982{
983 struct imx_i2c_struct *i2c_imx;
984
985 i2c_imx = container_of(adap, struct imx_i2c_struct, adapter);
986
987 pinctrl_select_state(i2c_imx->pinctrl, i2c_imx->pinctrl_pins_gpio);
988}
989
990static void i2c_imx_unprepare_recovery(struct i2c_adapter *adap)
991{
992 struct imx_i2c_struct *i2c_imx;
993
994 i2c_imx = container_of(adap, struct imx_i2c_struct, adapter);
995
996 pinctrl_select_state(i2c_imx->pinctrl, i2c_imx->pinctrl_pins_default);
997}
998
Yang Lifd8961c2016-09-12 17:22:30 -0500999/*
1000 * We switch SCL and SDA to their GPIO function and do some bitbanging
1001 * for bus recovery. These alternative pinmux settings can be
1002 * described in the device tree by a separate pinctrl state "gpio". If
1003 * this is missing this is not a big problem, the only implication is
1004 * that we can't do bus recovery.
1005 */
1006static int i2c_imx_init_recovery_info(struct imx_i2c_struct *i2c_imx,
Gao Pan1c4b6c32015-10-23 20:28:54 +08001007 struct platform_device *pdev)
1008{
1009 struct i2c_bus_recovery_info *rinfo = &i2c_imx->rinfo;
1010
Yang Lifd8961c2016-09-12 17:22:30 -05001011 i2c_imx->pinctrl = devm_pinctrl_get(&pdev->dev);
1012 if (!i2c_imx->pinctrl || IS_ERR(i2c_imx->pinctrl)) {
1013 dev_info(&pdev->dev, "can't get pinctrl, bus recovery not supported\n");
1014 return PTR_ERR(i2c_imx->pinctrl);
1015 }
1016
Gao Pan1c4b6c32015-10-23 20:28:54 +08001017 i2c_imx->pinctrl_pins_default = pinctrl_lookup_state(i2c_imx->pinctrl,
1018 PINCTRL_STATE_DEFAULT);
1019 i2c_imx->pinctrl_pins_gpio = pinctrl_lookup_state(i2c_imx->pinctrl,
1020 "gpio");
Wolfram Sang4c3c9a92017-12-04 13:31:54 +01001021 rinfo->sda_gpiod = devm_gpiod_get(&pdev->dev, "sda", GPIOD_IN);
1022 rinfo->scl_gpiod = devm_gpiod_get(&pdev->dev, "scl", GPIOD_OUT_HIGH);
Gao Pan1c4b6c32015-10-23 20:28:54 +08001023
Phil Reidad36a272017-11-02 10:40:28 +08001024 if (PTR_ERR(rinfo->sda_gpiod) == -EPROBE_DEFER ||
1025 PTR_ERR(rinfo->scl_gpiod) == -EPROBE_DEFER) {
Stefan Agner533169d2016-09-26 17:18:58 -07001026 return -EPROBE_DEFER;
Phil Reidad36a272017-11-02 10:40:28 +08001027 } else if (IS_ERR(rinfo->sda_gpiod) ||
1028 IS_ERR(rinfo->scl_gpiod) ||
Stefan Agner533169d2016-09-26 17:18:58 -07001029 IS_ERR(i2c_imx->pinctrl_pins_default) ||
1030 IS_ERR(i2c_imx->pinctrl_pins_gpio)) {
Gao Pan1c4b6c32015-10-23 20:28:54 +08001031 dev_dbg(&pdev->dev, "recovery information incomplete\n");
Yang Lifd8961c2016-09-12 17:22:30 -05001032 return 0;
Gao Pan1c4b6c32015-10-23 20:28:54 +08001033 }
1034
Phil Reidad36a272017-11-02 10:40:28 +08001035 dev_dbg(&pdev->dev, "using scl%s for recovery\n",
1036 rinfo->sda_gpiod ? ",sda" : "");
Gao Pan1c4b6c32015-10-23 20:28:54 +08001037
1038 rinfo->prepare_recovery = i2c_imx_prepare_recovery;
1039 rinfo->unprepare_recovery = i2c_imx_unprepare_recovery;
Phil Reidad36a272017-11-02 10:40:28 +08001040 rinfo->recover_bus = i2c_generic_scl_recovery;
Gao Pan1c4b6c32015-10-23 20:28:54 +08001041 i2c_imx->adapter.bus_recovery_info = rinfo;
Yang Lifd8961c2016-09-12 17:22:30 -05001042
1043 return 0;
Gao Pan1c4b6c32015-10-23 20:28:54 +08001044}
1045
Darius Augulisaa11e382009-01-30 10:32:28 +02001046static u32 i2c_imx_func(struct i2c_adapter *adapter)
1047{
Kaushal Butala8e8782c2014-04-04 14:56:10 +02001048 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL
1049 | I2C_FUNC_SMBUS_READ_BLOCK_DATA;
Darius Augulisaa11e382009-01-30 10:32:28 +02001050}
1051
Bhumika Goyal92d9d0d2017-01-27 23:36:17 +05301052static const struct i2c_algorithm i2c_imx_algo = {
Darius Augulisaa11e382009-01-30 10:32:28 +02001053 .master_xfer = i2c_imx_xfer,
1054 .functionality = i2c_imx_func,
1055};
1056
Wolfram Sang36114312013-10-08 22:35:34 +02001057static int i2c_imx_probe(struct platform_device *pdev)
Darius Augulisaa11e382009-01-30 10:32:28 +02001058{
Shawn Guo5bdfba22012-09-14 15:19:00 +08001059 const struct of_device_id *of_id = of_match_device(i2c_imx_dt_ids,
1060 &pdev->dev);
Darius Augulisaa11e382009-01-30 10:32:28 +02001061 struct imx_i2c_struct *i2c_imx;
1062 struct resource *res;
Jingoo Han6d4028c2013-07-30 16:59:33 +09001063 struct imxi2c_platform_data *pdata = dev_get_platdata(&pdev->dev);
Darius Augulisaa11e382009-01-30 10:32:28 +02001064 void __iomem *base;
Wolfram Sang8c88ab02012-07-08 13:11:43 +02001065 int irq, ret;
Yao Yuance1a7882014-11-18 18:31:06 +08001066 dma_addr_t phy_addr;
Darius Augulisaa11e382009-01-30 10:32:28 +02001067
1068 dev_dbg(&pdev->dev, "<%s>\n", __func__);
1069
Darius Augulisaa11e382009-01-30 10:32:28 +02001070 irq = platform_get_irq(pdev, 0);
1071 if (irq < 0) {
1072 dev_err(&pdev->dev, "can't get irq number\n");
Wolfram Sanga8763f32013-12-12 22:51:31 +01001073 return irq;
Darius Augulisaa11e382009-01-30 10:32:28 +02001074 }
1075
Wolfram Sang3cc2d002013-05-10 10:16:54 +02001076 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding84dbf802013-01-21 11:09:03 +01001077 base = devm_ioremap_resource(&pdev->dev, res);
1078 if (IS_ERR(base))
1079 return PTR_ERR(base);
Uwe Kleine-König4927fbf2010-01-08 17:23:17 +01001080
Yao Yuance1a7882014-11-18 18:31:06 +08001081 phy_addr = (dma_addr_t)res->start;
Fabio Estevamd4ffeec2014-11-07 00:44:34 -02001082 i2c_imx = devm_kzalloc(&pdev->dev, sizeof(*i2c_imx), GFP_KERNEL);
Jingoo Han46797a22014-05-13 10:51:58 +09001083 if (!i2c_imx)
Richard Zhao9f8a3e72012-06-04 19:04:25 +08001084 return -ENOMEM;
Darius Augulis309c18d2009-03-31 14:52:54 +03001085
Shawn Guo5bdfba22012-09-14 15:19:00 +08001086 if (of_id)
Jingchang Lu4b775022013-08-07 17:05:42 +08001087 i2c_imx->hwdata = of_id->data;
Jingchang Lu0fc13472013-08-07 17:05:38 +08001088 else
Jingchang Lu4b775022013-08-07 17:05:42 +08001089 i2c_imx->hwdata = (struct imx_i2c_hwdata *)
1090 platform_get_device_id(pdev)->driver_data;
Shawn Guo5bdfba22012-09-14 15:19:00 +08001091
Darius Augulisaa11e382009-01-30 10:32:28 +02001092 /* Setup i2c_imx driver structure */
Wolfram Sang973c5ed2012-04-19 17:31:01 +02001093 strlcpy(i2c_imx->adapter.name, pdev->name, sizeof(i2c_imx->adapter.name));
Darius Augulisaa11e382009-01-30 10:32:28 +02001094 i2c_imx->adapter.owner = THIS_MODULE;
1095 i2c_imx->adapter.algo = &i2c_imx_algo;
1096 i2c_imx->adapter.dev.parent = &pdev->dev;
Philipp Zabel4e355f52015-01-22 16:17:29 +01001097 i2c_imx->adapter.nr = pdev->id;
Shawn Guodfcd04b2011-09-08 15:09:35 +08001098 i2c_imx->adapter.dev.of_node = pdev->dev.of_node;
Darius Augulisaa11e382009-01-30 10:32:28 +02001099 i2c_imx->base = base;
Darius Augulisaa11e382009-01-30 10:32:28 +02001100
1101 /* Get I2C clock */
Fabio Estevam1f09c672012-07-06 15:31:32 -03001102 i2c_imx->clk = devm_clk_get(&pdev->dev, NULL);
Darius Augulisaa11e382009-01-30 10:32:28 +02001103 if (IS_ERR(i2c_imx->clk)) {
Darius Augulisaa11e382009-01-30 10:32:28 +02001104 dev_err(&pdev->dev, "can't get I2C clock\n");
Richard Zhao9f8a3e72012-06-04 19:04:25 +08001105 return PTR_ERR(i2c_imx->clk);
Darius Augulisaa11e382009-01-30 10:32:28 +02001106 }
Darius Augulisaa11e382009-01-30 10:32:28 +02001107
Jingchang Lu46f28322013-08-07 17:05:37 +08001108 ret = clk_prepare_enable(i2c_imx->clk);
1109 if (ret) {
Gao Pan588eb932015-12-11 10:24:09 +08001110 dev_err(&pdev->dev, "can't enable I2C clock, ret=%d\n", ret);
Jingchang Lu46f28322013-08-07 17:05:37 +08001111 return ret;
1112 }
Gao Pan1c4b6c32015-10-23 20:28:54 +08001113
Darius Augulisaa11e382009-01-30 10:32:28 +02001114 /* Request IRQ */
Wei Jinhuadf0a2fd2017-10-11 15:57:20 +08001115 ret = devm_request_irq(&pdev->dev, irq, i2c_imx_isr, IRQF_SHARED,
Richard Zhao9f8a3e72012-06-04 19:04:25 +08001116 pdev->name, i2c_imx);
Darius Augulisaa11e382009-01-30 10:32:28 +02001117 if (ret) {
Richard Zhao9f8a3e72012-06-04 19:04:25 +08001118 dev_err(&pdev->dev, "can't claim irq %d\n", irq);
Fabio Estevama4ce47f2014-10-04 09:17:27 -03001119 goto clk_disable;
Darius Augulisaa11e382009-01-30 10:32:28 +02001120 }
1121
1122 /* Init queue */
1123 init_waitqueue_head(&i2c_imx->queue);
1124
1125 /* Set up adapter data */
1126 i2c_set_adapdata(&i2c_imx->adapter, i2c_imx);
1127
Gao Pan588eb932015-12-11 10:24:09 +08001128 /* Set up platform driver data */
1129 platform_set_drvdata(pdev, i2c_imx);
1130
1131 pm_runtime_set_autosuspend_delay(&pdev->dev, I2C_PM_TIMEOUT);
1132 pm_runtime_use_autosuspend(&pdev->dev);
1133 pm_runtime_set_active(&pdev->dev);
1134 pm_runtime_enable(&pdev->dev);
1135
1136 ret = pm_runtime_get_sync(&pdev->dev);
1137 if (ret < 0)
1138 goto rpm_disable;
1139
Darius Augulisaa11e382009-01-30 10:32:28 +02001140 /* Set up clock divider */
Fugang Duan9b2a6da2014-05-20 10:21:45 +08001141 i2c_imx->bitrate = IMX_I2C_BIT_RATE;
Shawn Guodfcd04b2011-09-08 15:09:35 +08001142 ret = of_property_read_u32(pdev->dev.of_node,
Fugang Duan9b2a6da2014-05-20 10:21:45 +08001143 "clock-frequency", &i2c_imx->bitrate);
Shawn Guodfcd04b2011-09-08 15:09:35 +08001144 if (ret < 0 && pdata && pdata->bitrate)
Fugang Duan9b2a6da2014-05-20 10:21:45 +08001145 i2c_imx->bitrate = pdata->bitrate;
Lucas Stach90ad2cb2018-03-08 14:25:17 +01001146 i2c_imx->clk_change_nb.notifier_call = i2c_imx_clk_notifier_call;
1147 clk_notifier_register(i2c_imx->clk, &i2c_imx->clk_change_nb);
1148 i2c_imx_set_clk(i2c_imx, clk_get_rate(i2c_imx->clk));
Darius Augulisaa11e382009-01-30 10:32:28 +02001149
1150 /* Set up chip registers to defaults */
Jingchang Lu4b775022013-08-07 17:05:42 +08001151 imx_i2c_write_reg(i2c_imx->hwdata->i2cr_ien_opcode ^ I2CR_IEN,
1152 i2c_imx, IMX_I2C_I2CR);
1153 imx_i2c_write_reg(i2c_imx->hwdata->i2sr_clr_opcode, i2c_imx, IMX_I2C_I2SR);
Darius Augulisaa11e382009-01-30 10:32:28 +02001154
Yang Lifd8961c2016-09-12 17:22:30 -05001155 /* Init optional bus recovery function */
1156 ret = i2c_imx_init_recovery_info(i2c_imx, pdev);
1157 /* Give it another chance if pinctrl used is not ready yet */
1158 if (ret == -EPROBE_DEFER)
Lucas Stach90ad2cb2018-03-08 14:25:17 +01001159 goto clk_notifier_unregister;
Gao Pana5f65012015-12-09 11:08:22 +08001160
Darius Augulisaa11e382009-01-30 10:32:28 +02001161 /* Add I2C adapter */
1162 ret = i2c_add_numbered_adapter(&i2c_imx->adapter);
Wolfram Sangea734402016-08-09 13:36:17 +02001163 if (ret < 0)
Lucas Stach90ad2cb2018-03-08 14:25:17 +01001164 goto clk_notifier_unregister;
Darius Augulisaa11e382009-01-30 10:32:28 +02001165
Gao Pan588eb932015-12-11 10:24:09 +08001166 pm_runtime_mark_last_busy(&pdev->dev);
1167 pm_runtime_put_autosuspend(&pdev->dev);
Darius Augulisaa11e382009-01-30 10:32:28 +02001168
Richard Zhao9f8a3e72012-06-04 19:04:25 +08001169 dev_dbg(&i2c_imx->adapter.dev, "claimed irq %d\n", irq);
Xiubo Li64bdfbf2014-08-06 11:45:08 +08001170 dev_dbg(&i2c_imx->adapter.dev, "device resources: %pR\n", res);
Darius Augulisaa11e382009-01-30 10:32:28 +02001171 dev_dbg(&i2c_imx->adapter.dev, "adapter name: \"%s\"\n",
1172 i2c_imx->adapter.name);
Fabio Estevam06d141e2012-08-01 17:38:14 -03001173 dev_info(&i2c_imx->adapter.dev, "IMX I2C adapter registered\n");
Darius Augulisaa11e382009-01-30 10:32:28 +02001174
Philipp Zabel4e355f52015-01-22 16:17:29 +01001175 /* Init DMA config if supported */
Yao Yuance1a7882014-11-18 18:31:06 +08001176 i2c_imx_dma_request(i2c_imx, phy_addr);
1177
Darius Augulisaa11e382009-01-30 10:32:28 +02001178 return 0; /* Return OK */
Fabio Estevama4ce47f2014-10-04 09:17:27 -03001179
Lucas Stach90ad2cb2018-03-08 14:25:17 +01001180clk_notifier_unregister:
1181 clk_notifier_unregister(i2c_imx->clk, &i2c_imx->clk_change_nb);
Gao Pan588eb932015-12-11 10:24:09 +08001182rpm_disable:
1183 pm_runtime_put_noidle(&pdev->dev);
1184 pm_runtime_disable(&pdev->dev);
1185 pm_runtime_set_suspended(&pdev->dev);
1186 pm_runtime_dont_use_autosuspend(&pdev->dev);
1187
Fabio Estevama4ce47f2014-10-04 09:17:27 -03001188clk_disable:
1189 clk_disable_unprepare(i2c_imx->clk);
1190 return ret;
Darius Augulisaa11e382009-01-30 10:32:28 +02001191}
1192
Wolfram Sang36114312013-10-08 22:35:34 +02001193static int i2c_imx_remove(struct platform_device *pdev)
Darius Augulisaa11e382009-01-30 10:32:28 +02001194{
1195 struct imx_i2c_struct *i2c_imx = platform_get_drvdata(pdev);
Gao Pan588eb932015-12-11 10:24:09 +08001196 int ret;
1197
1198 ret = pm_runtime_get_sync(&pdev->dev);
1199 if (ret < 0)
1200 return ret;
Darius Augulisaa11e382009-01-30 10:32:28 +02001201
1202 /* remove adapter */
1203 dev_dbg(&i2c_imx->adapter.dev, "adapter removed\n");
1204 i2c_del_adapter(&i2c_imx->adapter);
Darius Augulisaa11e382009-01-30 10:32:28 +02001205
Yao Yuance1a7882014-11-18 18:31:06 +08001206 if (i2c_imx->dma)
1207 i2c_imx_dma_free(i2c_imx);
1208
Darius Augulisaa11e382009-01-30 10:32:28 +02001209 /* setup chip registers to defaults */
Jingchang Lu1d5ef2a2013-08-07 17:05:39 +08001210 imx_i2c_write_reg(0, i2c_imx, IMX_I2C_IADR);
1211 imx_i2c_write_reg(0, i2c_imx, IMX_I2C_IFDR);
1212 imx_i2c_write_reg(0, i2c_imx, IMX_I2C_I2CR);
1213 imx_i2c_write_reg(0, i2c_imx, IMX_I2C_I2SR);
Darius Augulisaa11e382009-01-30 10:32:28 +02001214
Lucas Stach90ad2cb2018-03-08 14:25:17 +01001215 clk_notifier_unregister(i2c_imx->clk, &i2c_imx->clk_change_nb);
Gao Pan588eb932015-12-11 10:24:09 +08001216 clk_disable_unprepare(i2c_imx->clk);
1217
1218 pm_runtime_put_noidle(&pdev->dev);
1219 pm_runtime_disable(&pdev->dev);
1220
Darius Augulisaa11e382009-01-30 10:32:28 +02001221 return 0;
1222}
1223
Gao Pan588eb932015-12-11 10:24:09 +08001224#ifdef CONFIG_PM
1225static int i2c_imx_runtime_suspend(struct device *dev)
1226{
Dmitriy Baranov3bf58bb2016-01-25 15:48:32 +03001227 struct imx_i2c_struct *i2c_imx = dev_get_drvdata(dev);
Gao Pan588eb932015-12-11 10:24:09 +08001228
1229 clk_disable_unprepare(i2c_imx->clk);
1230
1231 return 0;
1232}
1233
1234static int i2c_imx_runtime_resume(struct device *dev)
1235{
Dmitriy Baranov3bf58bb2016-01-25 15:48:32 +03001236 struct imx_i2c_struct *i2c_imx = dev_get_drvdata(dev);
Gao Pan588eb932015-12-11 10:24:09 +08001237 int ret;
1238
1239 ret = clk_prepare_enable(i2c_imx->clk);
1240 if (ret)
1241 dev_err(dev, "can't enable I2C clock, ret=%d\n", ret);
1242
1243 return ret;
1244}
1245
1246static const struct dev_pm_ops i2c_imx_pm_ops = {
1247 SET_RUNTIME_PM_OPS(i2c_imx_runtime_suspend,
1248 i2c_imx_runtime_resume, NULL)
1249};
1250#define I2C_IMX_PM_OPS (&i2c_imx_pm_ops)
1251#else
1252#define I2C_IMX_PM_OPS NULL
1253#endif /* CONFIG_PM */
1254
Darius Augulisaa11e382009-01-30 10:32:28 +02001255static struct platform_driver i2c_imx_driver = {
Wolfram Sang36114312013-10-08 22:35:34 +02001256 .probe = i2c_imx_probe,
1257 .remove = i2c_imx_remove,
Gao Pan588eb932015-12-11 10:24:09 +08001258 .driver = {
1259 .name = DRIVER_NAME,
1260 .pm = I2C_IMX_PM_OPS,
Shawn Guodfcd04b2011-09-08 15:09:35 +08001261 .of_match_table = i2c_imx_dt_ids,
Shawn Guo5bdfba22012-09-14 15:19:00 +08001262 },
Gao Pan588eb932015-12-11 10:24:09 +08001263 .id_table = imx_i2c_devtype,
Darius Augulisaa11e382009-01-30 10:32:28 +02001264};
1265
1266static int __init i2c_adap_imx_init(void)
1267{
Wolfram Sang36114312013-10-08 22:35:34 +02001268 return platform_driver_register(&i2c_imx_driver);
Darius Augulisaa11e382009-01-30 10:32:28 +02001269}
Wolfram Sang5d3f3332009-09-19 09:09:50 +02001270subsys_initcall(i2c_adap_imx_init);
Darius Augulisaa11e382009-01-30 10:32:28 +02001271
1272static void __exit i2c_adap_imx_exit(void)
1273{
1274 platform_driver_unregister(&i2c_imx_driver);
1275}
Darius Augulisaa11e382009-01-30 10:32:28 +02001276module_exit(i2c_adap_imx_exit);
1277
1278MODULE_LICENSE("GPL");
1279MODULE_AUTHOR("Darius Augulis");
1280MODULE_DESCRIPTION("I2C adapter driver for IMX I2C bus");
1281MODULE_ALIAS("platform:" DRIVER_NAME);