Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Vinit Azad <vinit.azad@intel.com> |
| 25 | * Ben Widawsky <ben@bwidawsk.net> |
| 26 | * Dave Gordon <david.s.gordon@intel.com> |
| 27 | * Alex Dai <yu.dai@intel.com> |
| 28 | */ |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 29 | #include "i915_drv.h" |
Arkadiusz Hiler | 8c4f24f | 2016-11-25 18:59:33 +0100 | [diff] [blame] | 30 | #include "intel_uc.h" |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 31 | |
| 32 | /** |
Alex Dai | feda33e | 2015-10-19 16:10:54 -0700 | [diff] [blame] | 33 | * DOC: GuC-specific firmware loader |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 34 | * |
| 35 | * intel_guc: |
| 36 | * Top level structure of guc. It handles firmware loading and manages client |
| 37 | * pool and doorbells. intel_guc owns a i915_guc_client to replace the legacy |
| 38 | * ExecList submission. |
| 39 | * |
| 40 | * Firmware versioning: |
| 41 | * The firmware build process will generate a version header file with major and |
| 42 | * minor version defined. The versions are built into CSS header of firmware. |
| 43 | * i915 kernel driver set the minimal firmware version required per platform. |
| 44 | * The firmware installation package will install (symbolic link) proper version |
| 45 | * of firmware. |
| 46 | * |
| 47 | * GuC address space: |
| 48 | * GuC does not allow any gfx GGTT address that falls into range [0, WOPCM_TOP), |
| 49 | * which is reserved for Boot ROM, SRAM and WOPCM. Currently this top address is |
| 50 | * 512K. In order to exclude 0-512K address space from GGTT, all gfx objects |
| 51 | * used by GuC is pinned with PIN_OFFSET_BIAS along with size of WOPCM. |
| 52 | * |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 53 | */ |
| 54 | |
Tvrtko Ursulin | 5e334c1 | 2016-08-10 16:16:46 +0100 | [diff] [blame] | 55 | #define SKL_FW_MAJOR 6 |
| 56 | #define SKL_FW_MINOR 1 |
| 57 | |
| 58 | #define BXT_FW_MAJOR 8 |
| 59 | #define BXT_FW_MINOR 7 |
| 60 | |
| 61 | #define KBL_FW_MAJOR 9 |
| 62 | #define KBL_FW_MINOR 14 |
| 63 | |
Anusha Srivatsa | 90f192c | 2017-03-30 13:24:06 -0700 | [diff] [blame^] | 64 | #define GLK_FW_MAJOR 10 |
| 65 | #define GLK_FW_MINOR 56 |
| 66 | |
Tvrtko Ursulin | 5e334c1 | 2016-08-10 16:16:46 +0100 | [diff] [blame] | 67 | #define GUC_FW_PATH(platform, major, minor) \ |
| 68 | "i915/" __stringify(platform) "_guc_ver" __stringify(major) "_" __stringify(minor) ".bin" |
| 69 | |
| 70 | #define I915_SKL_GUC_UCODE GUC_FW_PATH(skl, SKL_FW_MAJOR, SKL_FW_MINOR) |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 71 | MODULE_FIRMWARE(I915_SKL_GUC_UCODE); |
| 72 | |
Tvrtko Ursulin | 5e334c1 | 2016-08-10 16:16:46 +0100 | [diff] [blame] | 73 | #define I915_BXT_GUC_UCODE GUC_FW_PATH(bxt, BXT_FW_MAJOR, BXT_FW_MINOR) |
Nick Hoath | 57bf5c8 | 2016-05-06 11:42:53 +0100 | [diff] [blame] | 74 | MODULE_FIRMWARE(I915_BXT_GUC_UCODE); |
| 75 | |
Tvrtko Ursulin | 5e334c1 | 2016-08-10 16:16:46 +0100 | [diff] [blame] | 76 | #define I915_KBL_GUC_UCODE GUC_FW_PATH(kbl, KBL_FW_MAJOR, KBL_FW_MINOR) |
Peter Antoine | ff64cc1 | 2016-06-30 09:37:52 -0700 | [diff] [blame] | 77 | MODULE_FIRMWARE(I915_KBL_GUC_UCODE); |
| 78 | |
Anusha Srivatsa | 90f192c | 2017-03-30 13:24:06 -0700 | [diff] [blame^] | 79 | #define I915_GLK_GUC_UCODE GUC_FW_PATH(glk, GLK_FW_MAJOR, GLK_FW_MINOR) |
| 80 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 81 | |
| 82 | static u32 get_gttype(struct drm_i915_private *dev_priv) |
| 83 | { |
| 84 | /* XXX: GT type based on PCI device ID? field seems unused by fw */ |
| 85 | return 0; |
| 86 | } |
| 87 | |
| 88 | static u32 get_core_family(struct drm_i915_private *dev_priv) |
| 89 | { |
Dave Gordon | fc32de9 | 2016-08-18 18:17:24 +0100 | [diff] [blame] | 90 | u32 gen = INTEL_GEN(dev_priv); |
| 91 | |
| 92 | switch (gen) { |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 93 | case 9: |
Michal Wajdeczko | b53af8b | 2017-04-04 13:38:36 +0000 | [diff] [blame] | 94 | return GUC_CORE_FAMILY_GEN9; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 95 | |
| 96 | default: |
Michal Wajdeczko | b53af8b | 2017-04-04 13:38:36 +0000 | [diff] [blame] | 97 | MISSING_CASE(gen); |
| 98 | return GUC_CORE_FAMILY_UNKNOWN; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 99 | } |
| 100 | } |
| 101 | |
Dave Gordon | 0c5664e | 2016-09-12 21:19:36 +0100 | [diff] [blame] | 102 | /* |
| 103 | * Initialise the GuC parameter block before starting the firmware |
| 104 | * transfer. These parameters are read by the firmware on startup |
| 105 | * and cannot be changed thereafter. |
| 106 | */ |
| 107 | static void guc_params_init(struct drm_i915_private *dev_priv) |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 108 | { |
| 109 | struct intel_guc *guc = &dev_priv->guc; |
| 110 | u32 params[GUC_CTL_MAX_DWORDS]; |
| 111 | int i; |
| 112 | |
| 113 | memset(¶ms, 0, sizeof(params)); |
| 114 | |
| 115 | params[GUC_CTL_DEVICE_INFO] |= |
| 116 | (get_gttype(dev_priv) << GUC_CTL_GTTYPE_SHIFT) | |
| 117 | (get_core_family(dev_priv) << GUC_CTL_COREFAMILY_SHIFT); |
| 118 | |
| 119 | /* |
| 120 | * GuC ARAT increment is 10 ns. GuC default scheduler quantum is one |
| 121 | * second. This ARAR is calculated by: |
| 122 | * Scheduler-Quantum-in-ns / ARAT-increment-in-ns = 1000000000 / 10 |
| 123 | */ |
| 124 | params[GUC_CTL_ARAT_HIGH] = 0; |
| 125 | params[GUC_CTL_ARAT_LOW] = 100000000; |
| 126 | |
| 127 | params[GUC_CTL_WA] |= GUC_CTL_WA_UK_BY_DRIVER; |
| 128 | |
| 129 | params[GUC_CTL_FEATURE] |= GUC_CTL_DISABLE_SCHEDULER | |
| 130 | GUC_CTL_VCS2_ENABLED; |
| 131 | |
Akash Goel | d6b40b4 | 2016-10-12 21:54:29 +0530 | [diff] [blame] | 132 | params[GUC_CTL_LOG_PARAMS] = guc->log.flags; |
Sagar Arun Kamble | b1e3710 | 2016-10-12 21:54:27 +0530 | [diff] [blame] | 133 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 134 | if (i915.guc_log_level >= 0) { |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 135 | params[GUC_CTL_DEBUG] = |
| 136 | i915.guc_log_level << GUC_LOG_VERBOSITY_SHIFT; |
Sagar Arun Kamble | b1e3710 | 2016-10-12 21:54:27 +0530 | [diff] [blame] | 137 | } else |
| 138 | params[GUC_CTL_DEBUG] = GUC_LOG_DISABLED; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 139 | |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 140 | /* If GuC submission is enabled, set up additional parameters here */ |
| 141 | if (i915.enable_guc_submission) { |
Oscar Mateo | 0704df2 | 2017-03-22 10:39:47 -0700 | [diff] [blame] | 142 | u32 ads = guc_ggtt_offset(guc->ads_vma) >> PAGE_SHIFT; |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 143 | u32 pgs = guc_ggtt_offset(dev_priv->guc.stage_desc_pool); |
| 144 | u32 ctx_in_16 = GUC_MAX_STAGE_DESCRIPTORS / 16; |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 145 | |
Oscar Mateo | 0704df2 | 2017-03-22 10:39:47 -0700 | [diff] [blame] | 146 | params[GUC_CTL_DEBUG] |= ads << GUC_ADS_ADDR_SHIFT; |
| 147 | params[GUC_CTL_DEBUG] |= GUC_ADS_ENABLED; |
| 148 | |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 149 | pgs >>= PAGE_SHIFT; |
| 150 | params[GUC_CTL_CTXINFO] = (pgs << GUC_CTL_BASE_ADDR_SHIFT) | |
| 151 | (ctx_in_16 << GUC_CTL_CTXNUM_IN16_SHIFT); |
| 152 | |
| 153 | params[GUC_CTL_FEATURE] |= GUC_CTL_KERNEL_SUBMISSIONS; |
| 154 | |
| 155 | /* Unmask this bit to enable the GuC's internal scheduler */ |
| 156 | params[GUC_CTL_FEATURE] &= ~GUC_CTL_DISABLE_SCHEDULER; |
| 157 | } |
| 158 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 159 | I915_WRITE(SOFT_SCRATCH(0), 0); |
| 160 | |
| 161 | for (i = 0; i < GUC_CTL_MAX_DWORDS; i++) |
| 162 | I915_WRITE(SOFT_SCRATCH(1 + i), params[i]); |
| 163 | } |
| 164 | |
| 165 | /* |
| 166 | * Read the GuC status register (GUC_STATUS) and store it in the |
| 167 | * specified location; then return a boolean indicating whether |
| 168 | * the value matches either of two values representing completion |
| 169 | * of the GuC boot process. |
| 170 | * |
Tvrtko Ursulin | 36894e8 | 2016-02-11 10:27:31 +0000 | [diff] [blame] | 171 | * This is used for polling the GuC status in a wait_for() |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 172 | * loop below. |
| 173 | */ |
| 174 | static inline bool guc_ucode_response(struct drm_i915_private *dev_priv, |
| 175 | u32 *status) |
| 176 | { |
| 177 | u32 val = I915_READ(GUC_STATUS); |
Alex Dai | 0d44d3f | 2015-09-22 13:48:40 -0700 | [diff] [blame] | 178 | u32 uk_val = val & GS_UKERNEL_MASK; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 179 | *status = val; |
Alex Dai | 0d44d3f | 2015-09-22 13:48:40 -0700 | [diff] [blame] | 180 | return (uk_val == GS_UKERNEL_READY || |
| 181 | ((val & GS_MIA_CORE_STATE) && uk_val == GS_UKERNEL_LAPIC_DONE)); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 182 | } |
| 183 | |
| 184 | /* |
| 185 | * Transfer the firmware image to RAM for execution by the microcontroller. |
| 186 | * |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 187 | * Architecturally, the DMA engine is bidirectional, and can potentially even |
| 188 | * transfer between GTT locations. This functionality is left out of the API |
| 189 | * for now as there is no need for it. |
| 190 | * |
| 191 | * Note that GuC needs the CSS header plus uKernel code to be copied by the |
| 192 | * DMA engine in one operation, whereas the RSA signature is loaded via MMIO. |
| 193 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 194 | static int guc_ucode_xfer_dma(struct drm_i915_private *dev_priv, |
| 195 | struct i915_vma *vma) |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 196 | { |
Anusha Srivatsa | db0a091 | 2017-01-13 17:17:04 -0800 | [diff] [blame] | 197 | struct intel_uc_fw *guc_fw = &dev_priv->guc.fw; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 198 | unsigned long offset; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 199 | struct sg_table *sg = vma->pages; |
Alex Dai | feda33e | 2015-10-19 16:10:54 -0700 | [diff] [blame] | 200 | u32 status, rsa[UOS_RSA_SCRATCH_MAX_COUNT]; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 201 | int i, ret = 0; |
| 202 | |
Alex Dai | feda33e | 2015-10-19 16:10:54 -0700 | [diff] [blame] | 203 | /* where RSA signature starts */ |
| 204 | offset = guc_fw->rsa_offset; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 205 | |
| 206 | /* Copy RSA signature from the fw image to HW for verification */ |
Alex Dai | feda33e | 2015-10-19 16:10:54 -0700 | [diff] [blame] | 207 | sg_pcopy_to_buffer(sg->sgl, sg->nents, rsa, sizeof(rsa), offset); |
| 208 | for (i = 0; i < UOS_RSA_SCRATCH_MAX_COUNT; i++) |
Ville Syrjälä | ab9cc55 | 2015-09-18 20:03:24 +0300 | [diff] [blame] | 209 | I915_WRITE(UOS_RSA_SCRATCH(i), rsa[i]); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 210 | |
Alex Dai | feda33e | 2015-10-19 16:10:54 -0700 | [diff] [blame] | 211 | /* The header plus uCode will be copied to WOPCM via DMA, excluding any |
| 212 | * other components */ |
| 213 | I915_WRITE(DMA_COPY_SIZE, guc_fw->header_size + guc_fw->ucode_size); |
| 214 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 215 | /* Set the source address for the new blob */ |
Chris Wilson | 4741da9 | 2016-12-24 19:31:46 +0000 | [diff] [blame] | 216 | offset = guc_ggtt_offset(vma) + guc_fw->header_offset; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 217 | I915_WRITE(DMA_ADDR_0_LOW, lower_32_bits(offset)); |
| 218 | I915_WRITE(DMA_ADDR_0_HIGH, upper_32_bits(offset) & 0xFFFF); |
| 219 | |
| 220 | /* |
| 221 | * Set the DMA destination. Current uCode expects the code to be |
| 222 | * loaded at 8k; locations below this are used for the stack. |
| 223 | */ |
| 224 | I915_WRITE(DMA_ADDR_1_LOW, 0x2000); |
| 225 | I915_WRITE(DMA_ADDR_1_HIGH, DMA_ADDRESS_SPACE_WOPCM); |
| 226 | |
| 227 | /* Finally start the DMA */ |
| 228 | I915_WRITE(DMA_CTRL, _MASKED_BIT_ENABLE(UOS_MOVE | START_DMA)); |
| 229 | |
| 230 | /* |
Tvrtko Ursulin | 36894e8 | 2016-02-11 10:27:31 +0000 | [diff] [blame] | 231 | * Wait for the DMA to complete & the GuC to start up. |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 232 | * NB: Docs recommend not using the interrupt for completion. |
| 233 | * Measurements indicate this should take no more than 20ms, so a |
| 234 | * timeout here indicates that the GuC has failed and is unusable. |
| 235 | * (Higher levels of the driver will attempt to fall back to |
| 236 | * execlist mode if this happens.) |
| 237 | */ |
Tvrtko Ursulin | 36894e8 | 2016-02-11 10:27:31 +0000 | [diff] [blame] | 238 | ret = wait_for(guc_ucode_response(dev_priv, &status), 100); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 239 | |
| 240 | DRM_DEBUG_DRIVER("DMA status 0x%x, GuC status 0x%x\n", |
| 241 | I915_READ(DMA_CTRL), status); |
| 242 | |
| 243 | if ((status & GS_BOOTROM_MASK) == GS_BOOTROM_RSA_FAILED) { |
| 244 | DRM_ERROR("GuC firmware signature verification failed\n"); |
| 245 | ret = -ENOEXEC; |
| 246 | } |
| 247 | |
| 248 | DRM_DEBUG_DRIVER("returning %d\n", ret); |
| 249 | |
| 250 | return ret; |
| 251 | } |
| 252 | |
Anusha Srivatsa | bd132858 | 2017-01-18 08:05:53 -0800 | [diff] [blame] | 253 | u32 intel_guc_wopcm_size(struct drm_i915_private *dev_priv) |
Peter Antoine | 74aa156 | 2016-05-17 15:12:45 +0100 | [diff] [blame] | 254 | { |
| 255 | u32 wopcm_size = GUC_WOPCM_TOP; |
| 256 | |
| 257 | /* On BXT, the top of WOPCM is reserved for RC6 context */ |
Michel Thierry | 254e093 | 2017-01-09 16:51:35 +0200 | [diff] [blame] | 258 | if (IS_GEN9_LP(dev_priv)) |
Peter Antoine | 74aa156 | 2016-05-17 15:12:45 +0100 | [diff] [blame] | 259 | wopcm_size -= BXT_GUC_WOPCM_RC6_RESERVED; |
| 260 | |
| 261 | return wopcm_size; |
| 262 | } |
| 263 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 264 | /* |
| 265 | * Load the GuC firmware blob into the MinuteIA. |
| 266 | */ |
| 267 | static int guc_ucode_xfer(struct drm_i915_private *dev_priv) |
| 268 | { |
Anusha Srivatsa | db0a091 | 2017-01-13 17:17:04 -0800 | [diff] [blame] | 269 | struct intel_uc_fw *guc_fw = &dev_priv->guc.fw; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 270 | struct i915_vma *vma; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 271 | int ret; |
| 272 | |
Anusha Srivatsa | db0a091 | 2017-01-13 17:17:04 -0800 | [diff] [blame] | 273 | ret = i915_gem_object_set_to_gtt_domain(guc_fw->obj, false); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 274 | if (ret) { |
| 275 | DRM_DEBUG_DRIVER("set-domain failed %d\n", ret); |
| 276 | return ret; |
| 277 | } |
| 278 | |
Anusha Srivatsa | db0a091 | 2017-01-13 17:17:04 -0800 | [diff] [blame] | 279 | vma = i915_gem_object_ggtt_pin(guc_fw->obj, NULL, 0, 0, |
Michał Winiarski | 83796f2 | 2017-01-11 16:17:39 +0100 | [diff] [blame] | 280 | PIN_OFFSET_BIAS | GUC_WOPCM_TOP); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 281 | if (IS_ERR(vma)) { |
| 282 | DRM_DEBUG_DRIVER("pin failed %d\n", (int)PTR_ERR(vma)); |
| 283 | return PTR_ERR(vma); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 284 | } |
| 285 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 286 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 287 | |
| 288 | /* init WOPCM */ |
Anusha Srivatsa | bd132858 | 2017-01-18 08:05:53 -0800 | [diff] [blame] | 289 | I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv)); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 290 | I915_WRITE(DMA_GUC_WOPCM_OFFSET, GUC_WOPCM_OFFSET_VALUE); |
| 291 | |
| 292 | /* Enable MIA caching. GuC clock gating is disabled. */ |
| 293 | I915_WRITE(GUC_SHIM_CONTROL, GUC_SHIM_CONTROL_VALUE); |
| 294 | |
Jani Nikula | a117f37 | 2016-09-16 16:59:44 +0300 | [diff] [blame] | 295 | /* WaDisableMinuteIaClockGating:bxt */ |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 296 | if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) { |
Nick Hoath | b970b48 | 2015-09-08 10:31:53 +0100 | [diff] [blame] | 297 | I915_WRITE(GUC_SHIM_CONTROL, (I915_READ(GUC_SHIM_CONTROL) & |
| 298 | ~GUC_ENABLE_MIA_CLOCK_GATING)); |
| 299 | } |
| 300 | |
Jani Nikula | 4ff40a4 | 2016-09-26 15:07:51 +0300 | [diff] [blame] | 301 | /* WaC6DisallowByGfxPause:bxt */ |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 302 | if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) |
Tim Gore | 65fe29e | 2016-07-20 11:00:25 +0100 | [diff] [blame] | 303 | I915_WRITE(GEN6_GFXPAUSE, 0x30FFF); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 304 | |
Michel Thierry | 254e093 | 2017-01-09 16:51:35 +0200 | [diff] [blame] | 305 | if (IS_GEN9_LP(dev_priv)) |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 306 | I915_WRITE(GEN9LP_GT_PM_CONFIG, GT_DOORBELL_ENABLE); |
| 307 | else |
| 308 | I915_WRITE(GEN9_GT_PM_CONFIG, GT_DOORBELL_ENABLE); |
| 309 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 310 | if (IS_GEN9(dev_priv)) { |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 311 | /* DOP Clock Gating Enable for GuC clocks */ |
| 312 | I915_WRITE(GEN7_MISCCPCTL, (GEN8_DOP_CLOCK_GATE_GUC_ENABLE | |
| 313 | I915_READ(GEN7_MISCCPCTL))); |
| 314 | |
Dave Gordon | 0c5664e | 2016-09-12 21:19:36 +0100 | [diff] [blame] | 315 | /* allows for 5us (in 10ns units) before GT can go to RC6 */ |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 316 | I915_WRITE(GUC_ARAT_C6DIS, 0x1FF); |
| 317 | } |
| 318 | |
Dave Gordon | 0c5664e | 2016-09-12 21:19:36 +0100 | [diff] [blame] | 319 | guc_params_init(dev_priv); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 320 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 321 | ret = guc_ucode_xfer_dma(dev_priv, vma); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 322 | |
| 323 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
| 324 | |
| 325 | /* |
| 326 | * We keep the object pages for reuse during resume. But we can unpin it |
| 327 | * now that DMA has completed, so it doesn't continue to take up space. |
| 328 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 329 | i915_vma_unpin(vma); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 330 | |
| 331 | return ret; |
| 332 | } |
| 333 | |
| 334 | /** |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 335 | * intel_guc_init_hw() - finish preparing the GuC for activity |
| 336 | * @guc: intel_guc structure |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 337 | * |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 338 | * Called during driver loading and also after a GPU reset. |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 339 | * |
Dave Gordon | f09d675 | 2016-05-13 15:36:29 +0100 | [diff] [blame] | 340 | * The main action required here it to load the GuC uCode into the device. |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 341 | * The firmware image should have already been fetched into memory by the |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 342 | * earlier call to intel_guc_init(), so here we need only check that |
| 343 | * worked, and then transfer the image to the h/w. |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 344 | * |
| 345 | * Return: non-zero code on error |
| 346 | */ |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 347 | int intel_guc_init_hw(struct intel_guc *guc) |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 348 | { |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 349 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
| 350 | const char *fw_path = guc->fw.path; |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 351 | int ret; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 352 | |
Dave Gordon | fce91f2 | 2016-05-20 11:42:42 +0100 | [diff] [blame] | 353 | DRM_DEBUG_DRIVER("GuC fw status: path %s, fetch %s, load %s\n", |
| 354 | fw_path, |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 355 | intel_uc_fw_status_repr(guc->fw.fetch_status), |
| 356 | intel_uc_fw_status_repr(guc->fw.load_status)); |
Dave Gordon | fce91f2 | 2016-05-20 11:42:42 +0100 | [diff] [blame] | 357 | |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 358 | if (guc->fw.fetch_status != INTEL_UC_FIRMWARE_SUCCESS) |
| 359 | return -EIO; |
Chris Wilson | 7c3f86b | 2017-01-12 11:00:49 +0000 | [diff] [blame] | 360 | |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 361 | guc->fw.load_status = INTEL_UC_FIRMWARE_PENDING; |
Daniel Vetter | 9f9e539 | 2015-10-23 11:10:59 +0200 | [diff] [blame] | 362 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 363 | DRM_DEBUG_DRIVER("GuC fw status: fetch %s, load %s\n", |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 364 | intel_uc_fw_status_repr(guc->fw.fetch_status), |
| 365 | intel_uc_fw_status_repr(guc->fw.load_status)); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 366 | |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 367 | ret = guc_ucode_xfer(dev_priv); |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 368 | |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 369 | if (ret) |
| 370 | return -EAGAIN; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 371 | |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 372 | guc->fw.load_status = INTEL_UC_FIRMWARE_SUCCESS; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 373 | |
Tvrtko Ursulin | fb51ff4 | 2017-02-07 08:50:25 +0000 | [diff] [blame] | 374 | DRM_INFO("GuC %s (firmware %s [version %u.%u])\n", |
| 375 | i915.enable_guc_submission ? "submission enabled" : "loaded", |
Arkadiusz Hiler | 882d1db | 2017-03-14 15:28:07 +0100 | [diff] [blame] | 376 | guc->fw.path, |
| 377 | guc->fw.major_ver_found, guc->fw.minor_ver_found); |
Tvrtko Ursulin | fb51ff4 | 2017-02-07 08:50:25 +0000 | [diff] [blame] | 378 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 379 | return 0; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 380 | } |
| 381 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 382 | /** |
Arkadiusz Hiler | b551f61 | 2017-03-14 15:28:13 +0100 | [diff] [blame] | 383 | * intel_guc_select_fw() - selects GuC firmware for loading |
Arkadiusz Hiler | 29ad6a3 | 2017-03-14 15:28:09 +0100 | [diff] [blame] | 384 | * @guc: intel_guc struct |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 385 | * |
Arkadiusz Hiler | b551f61 | 2017-03-14 15:28:13 +0100 | [diff] [blame] | 386 | * Return: zero when we know firmware, non-zero in other case |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 387 | */ |
Arkadiusz Hiler | b551f61 | 2017-03-14 15:28:13 +0100 | [diff] [blame] | 388 | int intel_guc_select_fw(struct intel_guc *guc) |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 389 | { |
Arkadiusz Hiler | 29ad6a3 | 2017-03-14 15:28:09 +0100 | [diff] [blame] | 390 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
Arkadiusz Hiler | 8fc2a4e | 2017-03-14 15:28:12 +0100 | [diff] [blame] | 391 | |
| 392 | guc->fw.path = NULL; |
| 393 | guc->fw.fetch_status = INTEL_UC_FIRMWARE_NONE; |
| 394 | guc->fw.load_status = INTEL_UC_FIRMWARE_NONE; |
Arkadiusz Hiler | 6833b82 | 2017-03-15 14:34:15 +0100 | [diff] [blame] | 395 | guc->fw.type = INTEL_UC_FW_TYPE_GUC; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 396 | |
Arkadiusz Hiler | b3420dd | 2017-03-14 15:28:14 +0100 | [diff] [blame] | 397 | if (i915.guc_firmware_path) { |
| 398 | guc->fw.path = i915.guc_firmware_path; |
| 399 | guc->fw.major_ver_wanted = 0; |
| 400 | guc->fw.minor_ver_wanted = 0; |
| 401 | } else if (IS_SKYLAKE(dev_priv)) { |
Arkadiusz Hiler | 8fc2a4e | 2017-03-14 15:28:12 +0100 | [diff] [blame] | 402 | guc->fw.path = I915_SKL_GUC_UCODE; |
Arkadiusz Hiler | 29ad6a3 | 2017-03-14 15:28:09 +0100 | [diff] [blame] | 403 | guc->fw.major_ver_wanted = SKL_FW_MAJOR; |
| 404 | guc->fw.minor_ver_wanted = SKL_FW_MINOR; |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 405 | } else if (IS_BROXTON(dev_priv)) { |
Arkadiusz Hiler | 8fc2a4e | 2017-03-14 15:28:12 +0100 | [diff] [blame] | 406 | guc->fw.path = I915_BXT_GUC_UCODE; |
Arkadiusz Hiler | 29ad6a3 | 2017-03-14 15:28:09 +0100 | [diff] [blame] | 407 | guc->fw.major_ver_wanted = BXT_FW_MAJOR; |
| 408 | guc->fw.minor_ver_wanted = BXT_FW_MINOR; |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 409 | } else if (IS_KABYLAKE(dev_priv)) { |
Arkadiusz Hiler | 8fc2a4e | 2017-03-14 15:28:12 +0100 | [diff] [blame] | 410 | guc->fw.path = I915_KBL_GUC_UCODE; |
Arkadiusz Hiler | 29ad6a3 | 2017-03-14 15:28:09 +0100 | [diff] [blame] | 411 | guc->fw.major_ver_wanted = KBL_FW_MAJOR; |
| 412 | guc->fw.minor_ver_wanted = KBL_FW_MINOR; |
Anusha Srivatsa | 90f192c | 2017-03-30 13:24:06 -0700 | [diff] [blame^] | 413 | } else if (IS_GEMINILAKE(dev_priv)) { |
| 414 | guc->fw.path = I915_GLK_GUC_UCODE; |
| 415 | guc->fw.major_ver_wanted = GLK_FW_MAJOR; |
| 416 | guc->fw.minor_ver_wanted = GLK_FW_MINOR; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 417 | } else { |
Arkadiusz Hiler | 8fc2a4e | 2017-03-14 15:28:12 +0100 | [diff] [blame] | 418 | DRM_ERROR("No GuC firmware known for platform with GuC!\n"); |
Arkadiusz Hiler | b551f61 | 2017-03-14 15:28:13 +0100 | [diff] [blame] | 419 | return -ENOENT; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 420 | } |
| 421 | |
Arkadiusz Hiler | b551f61 | 2017-03-14 15:28:13 +0100 | [diff] [blame] | 422 | return 0; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 423 | } |