blob: 1c37854c0f33840fd0828d2426457da387b0cf78 [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020057#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020058#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010059#include <linux/mutex.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000060#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000061#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010062#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000063#include <linux/pm_runtime.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000064#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040065#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070066
67#define DRIVER_NAME "sh_mmcif"
68#define DRIVER_VERSION "2010-04-28"
69
Yusuke Godafdc50a92010-05-26 14:41:59 -070070/* CE_CMD_SET */
71#define CMD_MASK 0x3f000000
72#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
73#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
74#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
75#define CMD_SET_RBSY (1 << 21) /* R1b */
76#define CMD_SET_CCSEN (1 << 20)
77#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
78#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
79#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
80#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
81#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
82#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
83#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
84#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
85#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
86#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
87#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
88#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
89#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
90#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
91#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010092#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070093#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
94#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
95#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
96
97/* CE_CMD_CTRL */
98#define CMD_CTRL_BREAK (1 << 0)
99
100/* CE_BLOCK_SET */
101#define BLOCK_SIZE_MASK 0x0000ffff
102
Yusuke Godafdc50a92010-05-26 14:41:59 -0700103/* CE_INT */
104#define INT_CCSDE (1 << 29)
105#define INT_CMD12DRE (1 << 26)
106#define INT_CMD12RBE (1 << 25)
107#define INT_CMD12CRE (1 << 24)
108#define INT_DTRANE (1 << 23)
109#define INT_BUFRE (1 << 22)
110#define INT_BUFWEN (1 << 21)
111#define INT_BUFREN (1 << 20)
112#define INT_CCSRCV (1 << 19)
113#define INT_RBSYE (1 << 17)
114#define INT_CRSPE (1 << 16)
115#define INT_CMDVIO (1 << 15)
116#define INT_BUFVIO (1 << 14)
117#define INT_WDATERR (1 << 11)
118#define INT_RDATERR (1 << 10)
119#define INT_RIDXERR (1 << 9)
120#define INT_RSPERR (1 << 8)
121#define INT_CCSTO (1 << 5)
122#define INT_CRCSTO (1 << 4)
123#define INT_WDATTO (1 << 3)
124#define INT_RDATTO (1 << 2)
125#define INT_RBSYTO (1 << 1)
126#define INT_RSPTO (1 << 0)
127#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
128 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
129 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
130 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
131
132/* CE_INT_MASK */
133#define MASK_ALL 0x00000000
134#define MASK_MCCSDE (1 << 29)
135#define MASK_MCMD12DRE (1 << 26)
136#define MASK_MCMD12RBE (1 << 25)
137#define MASK_MCMD12CRE (1 << 24)
138#define MASK_MDTRANE (1 << 23)
139#define MASK_MBUFRE (1 << 22)
140#define MASK_MBUFWEN (1 << 21)
141#define MASK_MBUFREN (1 << 20)
142#define MASK_MCCSRCV (1 << 19)
143#define MASK_MRBSYE (1 << 17)
144#define MASK_MCRSPE (1 << 16)
145#define MASK_MCMDVIO (1 << 15)
146#define MASK_MBUFVIO (1 << 14)
147#define MASK_MWDATERR (1 << 11)
148#define MASK_MRDATERR (1 << 10)
149#define MASK_MRIDXERR (1 << 9)
150#define MASK_MRSPERR (1 << 8)
151#define MASK_MCCSTO (1 << 5)
152#define MASK_MCRCSTO (1 << 4)
153#define MASK_MWDATTO (1 << 3)
154#define MASK_MRDATTO (1 << 2)
155#define MASK_MRBSYTO (1 << 1)
156#define MASK_MRSPTO (1 << 0)
157
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100158#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
159 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
160 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
161 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
162
Yusuke Godafdc50a92010-05-26 14:41:59 -0700163/* CE_HOST_STS1 */
164#define STS1_CMDSEQ (1 << 31)
165
166/* CE_HOST_STS2 */
167#define STS2_CRCSTE (1 << 31)
168#define STS2_CRC16E (1 << 30)
169#define STS2_AC12CRCE (1 << 29)
170#define STS2_RSPCRC7E (1 << 28)
171#define STS2_CRCSTEBE (1 << 27)
172#define STS2_RDATEBE (1 << 26)
173#define STS2_AC12REBE (1 << 25)
174#define STS2_RSPEBE (1 << 24)
175#define STS2_AC12IDXE (1 << 23)
176#define STS2_RSPIDXE (1 << 22)
177#define STS2_CCSTO (1 << 15)
178#define STS2_RDATTO (1 << 14)
179#define STS2_DATBSYTO (1 << 13)
180#define STS2_CRCSTTO (1 << 12)
181#define STS2_AC12BSYTO (1 << 11)
182#define STS2_RSPBSYTO (1 << 10)
183#define STS2_AC12RSPTO (1 << 9)
184#define STS2_RSPTO (1 << 8)
185#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
186 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
187#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
188 STS2_DATBSYTO | STS2_CRCSTTO | \
189 STS2_AC12BSYTO | STS2_RSPBSYTO | \
190 STS2_AC12RSPTO | STS2_RSPTO)
191
Yusuke Godafdc50a92010-05-26 14:41:59 -0700192#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
193#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
194#define CLKDEV_INIT 400000 /* 400 KHz */
195
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000196enum mmcif_state {
197 STATE_IDLE,
198 STATE_REQUEST,
199 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100200 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000201};
202
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100203enum mmcif_wait_for {
204 MMCIF_WAIT_FOR_REQUEST,
205 MMCIF_WAIT_FOR_CMD,
206 MMCIF_WAIT_FOR_MREAD,
207 MMCIF_WAIT_FOR_MWRITE,
208 MMCIF_WAIT_FOR_READ,
209 MMCIF_WAIT_FOR_WRITE,
210 MMCIF_WAIT_FOR_READ_END,
211 MMCIF_WAIT_FOR_WRITE_END,
212 MMCIF_WAIT_FOR_STOP,
213};
214
Yusuke Godafdc50a92010-05-26 14:41:59 -0700215struct sh_mmcif_host {
216 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100217 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700218 struct platform_device *pd;
219 struct clk *hclk;
220 unsigned int clk;
221 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100222 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000223 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100224 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700225 long timeout;
226 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100227 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100228 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000229 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100230 enum mmcif_wait_for wait_for;
231 struct delayed_work timeout_work;
232 size_t blocksize;
233 int sg_idx;
234 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000235 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200236 bool card_present;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100237 struct mutex thread_lock;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700238
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000239 /* DMA support */
240 struct dma_chan *chan_rx;
241 struct dma_chan *chan_tx;
242 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100243 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000244};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700245
246static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
247 unsigned int reg, u32 val)
248{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000249 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700250}
251
252static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
253 unsigned int reg, u32 val)
254{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000255 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700256}
257
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000258static void mmcif_dma_complete(void *arg)
259{
260 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100261 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500262
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000263 dev_dbg(&host->pd->dev, "Command completed\n");
264
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100265 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000266 dev_name(&host->pd->dev)))
267 return;
268
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000269 complete(&host->dma_complete);
270}
271
272static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
273{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500274 struct mmc_data *data = host->mrq->data;
275 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000276 struct dma_async_tx_descriptor *desc = NULL;
277 struct dma_chan *chan = host->chan_rx;
278 dma_cookie_t cookie = -EINVAL;
279 int ret;
280
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500281 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100282 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000283 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100284 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500285 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530286 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000287 }
288
289 if (desc) {
290 desc->callback = mmcif_dma_complete;
291 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100292 cookie = dmaengine_submit(desc);
293 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
294 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000295 }
296 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500297 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000298
299 if (!desc) {
300 /* DMA failed, fall back to PIO */
301 if (ret >= 0)
302 ret = -EIO;
303 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100304 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000305 dma_release_channel(chan);
306 /* Free the Tx channel too */
307 chan = host->chan_tx;
308 if (chan) {
309 host->chan_tx = NULL;
310 dma_release_channel(chan);
311 }
312 dev_warn(&host->pd->dev,
313 "DMA failed: %d, falling back to PIO\n", ret);
314 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
315 }
316
317 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500318 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000319}
320
321static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
322{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500323 struct mmc_data *data = host->mrq->data;
324 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000325 struct dma_async_tx_descriptor *desc = NULL;
326 struct dma_chan *chan = host->chan_tx;
327 dma_cookie_t cookie = -EINVAL;
328 int ret;
329
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500330 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100331 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000332 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100333 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500334 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530335 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000336 }
337
338 if (desc) {
339 desc->callback = mmcif_dma_complete;
340 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100341 cookie = dmaengine_submit(desc);
342 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
343 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000344 }
345 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500346 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000347
348 if (!desc) {
349 /* DMA failed, fall back to PIO */
350 if (ret >= 0)
351 ret = -EIO;
352 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100353 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000354 dma_release_channel(chan);
355 /* Free the Rx channel too */
356 chan = host->chan_rx;
357 if (chan) {
358 host->chan_rx = NULL;
359 dma_release_channel(chan);
360 }
361 dev_warn(&host->pd->dev,
362 "DMA failed: %d, falling back to PIO\n", ret);
363 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
364 }
365
366 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
367 desc, cookie);
368}
369
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000370static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
371 struct sh_mmcif_plat_data *pdata)
372{
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200373 struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
374 struct dma_slave_config cfg;
375 dma_cap_mask_t mask;
376 int ret;
377
Linus Walleijf38f94c2011-02-10 16:09:50 +0100378 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000379
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200380 if (!pdata)
381 return;
382
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200383 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
384 return;
385
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000386 /* We can only either use DMA for both Tx and Rx or not use it at all */
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200387 dma_cap_zero(mask);
388 dma_cap_set(DMA_SLAVE, mask);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000389
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200390 host->chan_tx = dma_request_channel(mask, shdma_chan_filter,
391 (void *)pdata->slave_id_tx);
392 dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
393 host->chan_tx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000394
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200395 if (!host->chan_tx)
396 return;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000397
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200398 cfg.slave_id = pdata->slave_id_tx;
399 cfg.direction = DMA_MEM_TO_DEV;
400 cfg.dst_addr = res->start + MMCIF_CE_DATA;
401 cfg.src_addr = 0;
402 ret = dmaengine_slave_config(host->chan_tx, &cfg);
403 if (ret < 0)
404 goto ecfgtx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000405
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200406 host->chan_rx = dma_request_channel(mask, shdma_chan_filter,
407 (void *)pdata->slave_id_rx);
408 dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
409 host->chan_rx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000410
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200411 if (!host->chan_rx)
412 goto erqrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000413
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200414 cfg.slave_id = pdata->slave_id_rx;
415 cfg.direction = DMA_DEV_TO_MEM;
416 cfg.dst_addr = 0;
417 cfg.src_addr = res->start + MMCIF_CE_DATA;
418 ret = dmaengine_slave_config(host->chan_rx, &cfg);
419 if (ret < 0)
420 goto ecfgrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000421
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200422 return;
423
424ecfgrx:
425 dma_release_channel(host->chan_rx);
426 host->chan_rx = NULL;
427erqrx:
428ecfgtx:
429 dma_release_channel(host->chan_tx);
430 host->chan_tx = NULL;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000431}
432
433static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
434{
435 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
436 /* Descriptors are freed automatically */
437 if (host->chan_tx) {
438 struct dma_chan *chan = host->chan_tx;
439 host->chan_tx = NULL;
440 dma_release_channel(chan);
441 }
442 if (host->chan_rx) {
443 struct dma_chan *chan = host->chan_rx;
444 host->chan_rx = NULL;
445 dma_release_channel(chan);
446 }
447
Linus Walleijf38f94c2011-02-10 16:09:50 +0100448 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000449}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700450
451static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
452{
453 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200454 bool sup_pclk = p ? p->sup_pclk : false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700455
456 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
457 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
458
459 if (!clk)
460 return;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200461 if (sup_pclk && clk == host->clk)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700462 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
463 else
464 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Simon Hormanf9388252012-03-28 18:01:09 +0900465 ((fls(DIV_ROUND_UP(host->clk,
466 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700467
468 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
469}
470
471static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
472{
473 u32 tmp;
474
Magnus Damm487d9fc2010-05-18 14:42:51 +0000475 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700476
Magnus Damm487d9fc2010-05-18 14:42:51 +0000477 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
478 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700479 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
480 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
481 /* byte swap on */
482 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
483}
484
485static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
486{
487 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100488 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700489
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000490 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700491
Magnus Damm487d9fc2010-05-18 14:42:51 +0000492 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
493 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000494 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
495 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700496
497 if (state1 & STS1_CMDSEQ) {
498 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
499 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100500 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000501 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100502 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700503 break;
504 mdelay(1);
505 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100506 if (!timeout) {
507 dev_err(&host->pd->dev,
508 "Forced end of command sequence timeout err\n");
509 return -EIO;
510 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700511 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000512 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700513 return -EIO;
514 }
515
516 if (state2 & STS2_CRC_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100517 dev_dbg(&host->pd->dev, ": CRC error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700518 ret = -EIO;
519 } else if (state2 & STS2_TIMEOUT_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100520 dev_dbg(&host->pd->dev, ": Timeout\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700521 ret = -ETIMEDOUT;
522 } else {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100523 dev_dbg(&host->pd->dev, ": End/Index error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700524 ret = -EIO;
525 }
526 return ret;
527}
528
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100529static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700530{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100531 struct mmc_data *data = host->mrq->data;
532
533 host->sg_blkidx += host->blocksize;
534
535 /* data->sg->length must be a multiple of host->blocksize? */
536 BUG_ON(host->sg_blkidx > data->sg->length);
537
538 if (host->sg_blkidx == data->sg->length) {
539 host->sg_blkidx = 0;
540 if (++host->sg_idx < data->sg_len)
541 host->pio_ptr = sg_virt(++data->sg);
542 } else {
543 host->pio_ptr = p;
544 }
545
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100546 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100547}
548
549static void sh_mmcif_single_read(struct sh_mmcif_host *host,
550 struct mmc_request *mrq)
551{
552 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
553 BLOCK_SIZE_MASK) + 3;
554
555 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700556
Yusuke Godafdc50a92010-05-26 14:41:59 -0700557 /* buf read enable */
558 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100559}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700560
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100561static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
562{
563 struct mmc_data *data = host->mrq->data;
564 u32 *p = sg_virt(data->sg);
565 int i;
566
567 if (host->sd_error) {
568 data->error = sh_mmcif_error_manage(host);
569 return false;
570 }
571
572 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000573 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700574
575 /* buffer read end */
576 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100577 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700578
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100579 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700580}
581
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100582static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
583 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700584{
585 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700586
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100587 if (!data->sg_len || !data->sg->length)
588 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700589
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100590 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
591 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700592
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100593 host->wait_for = MMCIF_WAIT_FOR_MREAD;
594 host->sg_idx = 0;
595 host->sg_blkidx = 0;
596 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100597
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100598 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
599}
600
601static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
602{
603 struct mmc_data *data = host->mrq->data;
604 u32 *p = host->pio_ptr;
605 int i;
606
607 if (host->sd_error) {
608 data->error = sh_mmcif_error_manage(host);
609 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700610 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100611
612 BUG_ON(!data->sg->length);
613
614 for (i = 0; i < host->blocksize / 4; i++)
615 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
616
617 if (!sh_mmcif_next_block(host, p))
618 return false;
619
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100620 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
621
622 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700623}
624
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100625static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700626 struct mmc_request *mrq)
627{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100628 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
629 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700630
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100631 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700632
633 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100634 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
635}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700636
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100637static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
638{
639 struct mmc_data *data = host->mrq->data;
640 u32 *p = sg_virt(data->sg);
641 int i;
642
643 if (host->sd_error) {
644 data->error = sh_mmcif_error_manage(host);
645 return false;
646 }
647
648 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000649 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700650
651 /* buffer write end */
652 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100653 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700654
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100655 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700656}
657
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100658static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
659 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700660{
661 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700662
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100663 if (!data->sg_len || !data->sg->length)
664 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700665
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100666 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
667 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700668
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100669 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
670 host->sg_idx = 0;
671 host->sg_blkidx = 0;
672 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100673
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100674 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
675}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700676
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100677static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
678{
679 struct mmc_data *data = host->mrq->data;
680 u32 *p = host->pio_ptr;
681 int i;
682
683 if (host->sd_error) {
684 data->error = sh_mmcif_error_manage(host);
685 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700686 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100687
688 BUG_ON(!data->sg->length);
689
690 for (i = 0; i < host->blocksize / 4; i++)
691 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
692
693 if (!sh_mmcif_next_block(host, p))
694 return false;
695
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100696 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
697
698 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700699}
700
701static void sh_mmcif_get_response(struct sh_mmcif_host *host,
702 struct mmc_command *cmd)
703{
704 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000705 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
706 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
707 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
708 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700709 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000710 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700711}
712
713static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
714 struct mmc_command *cmd)
715{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000716 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700717}
718
719static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500720 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700721{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500722 struct mmc_data *data = mrq->data;
723 struct mmc_command *cmd = mrq->cmd;
724 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700725 u32 tmp = 0;
726
727 /* Response Type check */
728 switch (mmc_resp_type(cmd)) {
729 case MMC_RSP_NONE:
730 tmp |= CMD_SET_RTYP_NO;
731 break;
732 case MMC_RSP_R1:
733 case MMC_RSP_R1B:
734 case MMC_RSP_R3:
735 tmp |= CMD_SET_RTYP_6B;
736 break;
737 case MMC_RSP_R2:
738 tmp |= CMD_SET_RTYP_17B;
739 break;
740 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000741 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700742 break;
743 }
744 switch (opc) {
745 /* RBSY */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100746 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700747 case MMC_SWITCH:
748 case MMC_STOP_TRANSMISSION:
749 case MMC_SET_WRITE_PROT:
750 case MMC_CLR_WRITE_PROT:
751 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700752 tmp |= CMD_SET_RBSY;
753 break;
754 }
755 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500756 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700757 tmp |= CMD_SET_WDAT;
758 switch (host->bus_width) {
759 case MMC_BUS_WIDTH_1:
760 tmp |= CMD_SET_DATW_1;
761 break;
762 case MMC_BUS_WIDTH_4:
763 tmp |= CMD_SET_DATW_4;
764 break;
765 case MMC_BUS_WIDTH_8:
766 tmp |= CMD_SET_DATW_8;
767 break;
768 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000769 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700770 break;
771 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100772 switch (host->timing) {
773 case MMC_TIMING_UHS_DDR50:
774 /*
775 * MMC core will only set this timing, if the host
776 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
777 * implementations with this capability, e.g. sh73a0,
778 * will have to set it in their platform data.
779 */
780 tmp |= CMD_SET_DARS;
781 break;
782 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700783 }
784 /* DWEN */
785 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
786 tmp |= CMD_SET_DWEN;
787 /* CMLTE/CMD12EN */
788 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
789 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
790 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500791 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700792 }
793 /* RIDXC[1:0] check bits */
794 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
795 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
796 tmp |= CMD_SET_RIDXC_BITS;
797 /* RCRC7C[1:0] check bits */
798 if (opc == MMC_SEND_OP_COND)
799 tmp |= CMD_SET_CRC7C_BITS;
800 /* RCRC7C[1:0] internal CRC7 */
801 if (opc == MMC_ALL_SEND_CID ||
802 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
803 tmp |= CMD_SET_CRC7C_INTERNAL;
804
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500805 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700806}
807
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000808static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100809 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700810{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700811 switch (opc) {
812 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100813 sh_mmcif_multi_read(host, mrq);
814 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700815 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100816 sh_mmcif_multi_write(host, mrq);
817 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700818 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100819 sh_mmcif_single_write(host, mrq);
820 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700821 case MMC_READ_SINGLE_BLOCK:
822 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100823 sh_mmcif_single_read(host, mrq);
824 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700825 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000826 dev_err(&host->pd->dev, "UNSUPPORTED CMD = d'%08d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100827 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700828 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700829}
830
831static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100832 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700833{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100834 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100835 u32 opc = cmd->opcode;
836 u32 mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700837
Yusuke Godafdc50a92010-05-26 14:41:59 -0700838 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100839 /* response busy check */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100840 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700841 case MMC_SWITCH:
842 case MMC_STOP_TRANSMISSION:
843 case MMC_SET_WRITE_PROT:
844 case MMC_CLR_WRITE_PROT:
845 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100846 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700847 break;
848 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100849 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700850 break;
851 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700852
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500853 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000854 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
855 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
856 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700857 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500858 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700859
Magnus Damm487d9fc2010-05-18 14:42:51 +0000860 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
861 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700862 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000863 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700864 /* set cmd */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000865 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700866
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100867 host->wait_for = MMCIF_WAIT_FOR_CMD;
868 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700869}
870
871static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100872 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700873{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500874 switch (mrq->cmd->opcode) {
875 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700876 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500877 break;
878 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700879 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500880 break;
881 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000882 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500883 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700884 return;
885 }
886
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100887 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700888}
889
890static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
891{
892 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000893 unsigned long flags;
894
895 spin_lock_irqsave(&host->lock, flags);
896 if (host->state != STATE_IDLE) {
897 spin_unlock_irqrestore(&host->lock, flags);
898 mrq->cmd->error = -EAGAIN;
899 mmc_request_done(mmc, mrq);
900 return;
901 }
902
903 host->state = STATE_REQUEST;
904 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700905
906 switch (mrq->cmd->opcode) {
907 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200908 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
909 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
910 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
911 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700912 case MMC_APP_CMD:
Teppei Kamijou92ff0c52012-12-12 15:38:05 +0100913 case SD_IO_RW_DIRECT:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000914 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700915 mrq->cmd->error = -ETIMEDOUT;
916 mmc_request_done(mmc, mrq);
917 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700918 default:
919 break;
920 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700921
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100922 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100923
924 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700925}
926
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200927static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
928{
929 int ret = clk_enable(host->hclk);
930
931 if (!ret) {
932 host->clk = clk_get_rate(host->hclk);
933 host->mmc->f_max = host->clk / 2;
934 host->mmc->f_min = host->clk / 512;
935 }
936
937 return ret;
938}
939
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200940static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
941{
942 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
943 struct mmc_host *mmc = host->mmc;
944
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200945 if (pd && pd->set_pwr)
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200946 pd->set_pwr(host->pd, ios->power_mode != MMC_POWER_OFF);
947 if (!IS_ERR(mmc->supply.vmmc))
948 /* Errors ignored... */
949 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
950 ios->power_mode ? ios->vdd : 0);
951}
952
Yusuke Godafdc50a92010-05-26 14:41:59 -0700953static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
954{
955 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000956 unsigned long flags;
957
958 spin_lock_irqsave(&host->lock, flags);
959 if (host->state != STATE_IDLE) {
960 spin_unlock_irqrestore(&host->lock, flags);
961 return;
962 }
963
964 host->state = STATE_IOS;
965 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700966
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100967 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200968 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000969 /* See if we also get DMA */
970 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200971 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000972 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200973 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100974 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
975 /* clock stop */
976 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000977 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200978 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000979 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200980 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000981 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200982 }
983 if (host->power) {
Teppei Kamijouf8a8ced2012-12-12 15:38:06 +0100984 pm_runtime_put_sync(&host->pd->dev);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +0200985 clk_disable(host->hclk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200986 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200987 if (ios->power_mode == MMC_POWER_OFF)
988 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000989 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000990 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100991 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700992 }
993
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200994 if (ios->clock) {
995 if (!host->power) {
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200996 sh_mmcif_clk_update(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200997 pm_runtime_get_sync(&host->pd->dev);
998 host->power = true;
999 sh_mmcif_sync_reset(host);
1000 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001001 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001002 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001003
Teppei Kamijou555061f2012-12-12 15:38:08 +01001004 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001005 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001006 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001007}
1008
Arnd Hannemann777271d2010-08-24 17:27:01 +02001009static int sh_mmcif_get_cd(struct mmc_host *mmc)
1010{
1011 struct sh_mmcif_host *host = mmc_priv(mmc);
1012 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001013 int ret = mmc_gpio_get_cd(mmc);
1014
1015 if (ret >= 0)
1016 return ret;
Arnd Hannemann777271d2010-08-24 17:27:01 +02001017
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001018 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001019 return -ENOSYS;
1020 else
1021 return p->get_cd(host->pd);
1022}
1023
Yusuke Godafdc50a92010-05-26 14:41:59 -07001024static struct mmc_host_ops sh_mmcif_ops = {
1025 .request = sh_mmcif_request,
1026 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001027 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001028};
1029
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001030static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1031{
1032 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001033 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001034 long time;
1035
1036 if (host->sd_error) {
1037 switch (cmd->opcode) {
1038 case MMC_ALL_SEND_CID:
1039 case MMC_SELECT_CARD:
1040 case MMC_APP_CMD:
1041 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001042 break;
1043 default:
1044 cmd->error = sh_mmcif_error_manage(host);
1045 dev_dbg(&host->pd->dev, "Cmd(d'%d) error %d\n",
1046 cmd->opcode, cmd->error);
1047 break;
1048 }
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001049 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001050 return false;
1051 }
1052 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1053 cmd->error = 0;
1054 return false;
1055 }
1056
1057 sh_mmcif_get_response(host, cmd);
1058
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001059 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001060 return false;
1061
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001062 /*
1063 * Completion can be signalled from DMA callback and error, so, have to
1064 * reset here, before setting .dma_active
1065 */
1066 init_completion(&host->dma_complete);
1067
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001068 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001069 if (host->chan_rx)
1070 sh_mmcif_start_dma_rx(host);
1071 } else {
1072 if (host->chan_tx)
1073 sh_mmcif_start_dma_tx(host);
1074 }
1075
1076 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001077 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001078 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001079 }
1080
1081 /* Running in the IRQ thread, can sleep */
1082 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1083 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001084
1085 if (data->flags & MMC_DATA_READ)
1086 dma_unmap_sg(host->chan_rx->device->dev,
1087 data->sg, data->sg_len,
1088 DMA_FROM_DEVICE);
1089 else
1090 dma_unmap_sg(host->chan_tx->device->dev,
1091 data->sg, data->sg_len,
1092 DMA_TO_DEVICE);
1093
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001094 if (host->sd_error) {
1095 dev_err(host->mmc->parent,
1096 "Error IRQ while waiting for DMA completion!\n");
1097 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001098 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001099 } else if (!time) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001100 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001101 } else if (time < 0) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001102 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001103 }
1104 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1105 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1106 host->dma_active = false;
1107
Teppei Kamijoueae30982012-12-12 15:38:12 +01001108 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001109 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001110 /* Abort DMA */
1111 if (data->flags & MMC_DATA_READ)
1112 dmaengine_terminate_all(host->chan_rx);
1113 else
1114 dmaengine_terminate_all(host->chan_tx);
1115 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001116
1117 return false;
1118}
1119
1120static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1121{
1122 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001123 struct mmc_request *mrq;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001124 bool wait = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001125
1126 cancel_delayed_work_sync(&host->timeout_work);
1127
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001128 mutex_lock(&host->thread_lock);
1129
1130 mrq = host->mrq;
1131 if (!mrq) {
1132 dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
1133 host->state, host->wait_for);
1134 mutex_unlock(&host->thread_lock);
1135 return IRQ_HANDLED;
1136 }
1137
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001138 /*
1139 * All handlers return true, if processing continues, and false, if the
1140 * request has to be completed - successfully or not
1141 */
1142 switch (host->wait_for) {
1143 case MMCIF_WAIT_FOR_REQUEST:
1144 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001145 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001146 return IRQ_HANDLED;
1147 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001148 /* Wait for data? */
1149 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001150 break;
1151 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001152 /* Wait for more data? */
1153 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001154 break;
1155 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001156 /* Wait for data end? */
1157 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001158 break;
1159 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001160 /* Wait data to write? */
1161 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001162 break;
1163 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001164 /* Wait for data end? */
1165 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001166 break;
1167 case MMCIF_WAIT_FOR_STOP:
1168 if (host->sd_error) {
1169 mrq->stop->error = sh_mmcif_error_manage(host);
1170 break;
1171 }
1172 sh_mmcif_get_cmd12response(host, mrq->stop);
1173 mrq->stop->error = 0;
1174 break;
1175 case MMCIF_WAIT_FOR_READ_END:
1176 case MMCIF_WAIT_FOR_WRITE_END:
1177 if (host->sd_error)
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001178 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001179 break;
1180 default:
1181 BUG();
1182 }
1183
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001184 if (wait) {
1185 schedule_delayed_work(&host->timeout_work, host->timeout);
1186 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001187 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001188 return IRQ_HANDLED;
1189 }
1190
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001191 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001192 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001193 if (!mrq->cmd->error && data && !data->error)
1194 data->bytes_xfered =
1195 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001196
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001197 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001198 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001199 if (!mrq->stop->error) {
1200 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001201 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001202 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001203 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001204 }
1205 }
1206
1207 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1208 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001209 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001210 mmc_request_done(host->mmc, mrq);
1211
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001212 mutex_unlock(&host->thread_lock);
1213
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001214 return IRQ_HANDLED;
1215}
1216
Yusuke Godafdc50a92010-05-26 14:41:59 -07001217static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1218{
1219 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001220 u32 state;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001221 int err = 0;
1222
Magnus Damm487d9fc2010-05-18 14:42:51 +00001223 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001224
Guennadi Liakhovetski8a8284a2011-12-14 19:31:51 +01001225 if (state & INT_ERR_STS) {
1226 /* error interrupts - process first */
1227 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
1228 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1229 err = 1;
1230 } else if (state & INT_RBSYE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001231 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1232 ~(INT_RBSYE | INT_CRSPE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001233 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
1234 } else if (state & INT_CRSPE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001235 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001236 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
1237 } else if (state & INT_BUFREN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001238 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001239 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
1240 } else if (state & INT_BUFWEN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001241 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFWEN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001242 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
1243 } else if (state & INT_CMD12DRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001244 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001245 ~(INT_CMD12DRE | INT_CMD12RBE |
1246 INT_CMD12CRE | INT_BUFRE));
1247 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
1248 } else if (state & INT_BUFRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001249 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001250 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
1251 } else if (state & INT_DTRANE) {
Guennadi Liakhovetski7a7eb322012-09-18 23:10:24 +00001252 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1253 ~(INT_CMD12DRE | INT_CMD12RBE |
1254 INT_CMD12CRE | INT_DTRANE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001255 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
1256 } else if (state & INT_CMD12RBE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001257 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001258 ~(INT_CMD12RBE | INT_CMD12CRE));
1259 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001260 } else {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001261 dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
Magnus Damm487d9fc2010-05-18 14:42:51 +00001262 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001263 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1264 err = 1;
1265 }
1266 if (err) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001267 host->sd_error = true;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001268 dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001269 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001270 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
1271 if (!host->dma_active)
1272 return IRQ_WAKE_THREAD;
1273 else if (host->sd_error)
1274 mmcif_dma_complete(host);
1275 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001276 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001277 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001278
1279 return IRQ_HANDLED;
1280}
1281
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001282static void mmcif_timeout_work(struct work_struct *work)
1283{
1284 struct delayed_work *d = container_of(work, struct delayed_work, work);
1285 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1286 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001287 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001288
1289 if (host->dying)
1290 /* Don't run after mmc_remove_host() */
1291 return;
1292
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001293 dev_dbg(&host->pd->dev, "Timeout waiting for %u, opcode %u\n",
1294 host->wait_for, mrq->cmd->opcode);
1295
1296 spin_lock_irqsave(&host->lock, flags);
1297 if (host->state == STATE_IDLE) {
1298 spin_unlock_irqrestore(&host->lock, flags);
1299 return;
1300 }
1301
1302 host->state = STATE_TIMEOUT;
1303 spin_unlock_irqrestore(&host->lock, flags);
1304
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001305 /*
1306 * Handle races with cancel_delayed_work(), unless
1307 * cancel_delayed_work_sync() is used
1308 */
1309 switch (host->wait_for) {
1310 case MMCIF_WAIT_FOR_CMD:
1311 mrq->cmd->error = sh_mmcif_error_manage(host);
1312 break;
1313 case MMCIF_WAIT_FOR_STOP:
1314 mrq->stop->error = sh_mmcif_error_manage(host);
1315 break;
1316 case MMCIF_WAIT_FOR_MREAD:
1317 case MMCIF_WAIT_FOR_MWRITE:
1318 case MMCIF_WAIT_FOR_READ:
1319 case MMCIF_WAIT_FOR_WRITE:
1320 case MMCIF_WAIT_FOR_READ_END:
1321 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001322 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001323 break;
1324 default:
1325 BUG();
1326 }
1327
1328 host->state = STATE_IDLE;
1329 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001330 host->mrq = NULL;
1331 mmc_request_done(host->mmc, mrq);
1332}
1333
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001334static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1335{
1336 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1337 struct mmc_host *mmc = host->mmc;
1338
1339 mmc_regulator_get_supply(mmc);
1340
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001341 if (!pd)
1342 return;
1343
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001344 if (!mmc->ocr_avail)
1345 mmc->ocr_avail = pd->ocr;
1346 else if (pd->ocr)
1347 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1348}
1349
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001350static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001351{
1352 int ret = 0, irq[2];
1353 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001354 struct sh_mmcif_host *host;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001355 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001356 struct resource *res;
1357 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001358 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001359
1360 irq[0] = platform_get_irq(pdev, 0);
1361 irq[1] = platform_get_irq(pdev, 1);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001362 if (irq[0] < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001363 dev_err(&pdev->dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001364 return -ENXIO;
1365 }
1366 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1367 if (!res) {
1368 dev_err(&pdev->dev, "platform_get_resource error.\n");
1369 return -ENXIO;
1370 }
1371 reg = ioremap(res->start, resource_size(res));
1372 if (!reg) {
1373 dev_err(&pdev->dev, "ioremap error.\n");
1374 return -ENOMEM;
1375 }
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001376
Yusuke Godafdc50a92010-05-26 14:41:59 -07001377 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1378 if (!mmc) {
1379 ret = -ENOMEM;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001380 goto ealloch;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001381 }
1382 host = mmc_priv(mmc);
1383 host->mmc = mmc;
1384 host->addr = reg;
Teppei Kamijouf9fd54f2012-12-12 15:38:09 +01001385 host->timeout = msecs_to_jiffies(1000);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001386
Yusuke Godafdc50a92010-05-26 14:41:59 -07001387 host->pd = pdev;
1388
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001389 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001390
1391 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001392 sh_mmcif_init_ocr(host);
1393
Teppei Kamijoua812ba02012-12-12 15:38:10 +01001394 mmc->caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001395 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001396 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001397 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001398 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001399 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1400 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001401 mmc->max_seg_size = mmc->max_req_size;
1402
Yusuke Godafdc50a92010-05-26 14:41:59 -07001403 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001404
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001405 pm_runtime_enable(&pdev->dev);
1406 host->power = false;
1407
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001408 host->hclk = clk_get(&pdev->dev, NULL);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001409 if (IS_ERR(host->hclk)) {
1410 ret = PTR_ERR(host->hclk);
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001411 dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001412 goto eclkget;
1413 }
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001414 ret = sh_mmcif_clk_update(host);
1415 if (ret < 0)
1416 goto eclkupdate;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001417
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001418 ret = pm_runtime_resume(&pdev->dev);
1419 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001420 goto eresume;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001421
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001422 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001423
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001424 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001425 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1426
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001427 name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
1428 ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001429 if (ret) {
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001430 dev_err(&pdev->dev, "request_irq error (%s)\n", name);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001431 goto ereqirq0;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001432 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001433 if (irq[1] >= 0) {
1434 ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
1435 0, "sh_mmc:int", host);
1436 if (ret) {
1437 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
1438 goto ereqirq1;
1439 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001440 }
1441
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001442 if (pd && pd->use_cd_gpio) {
1443 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio);
1444 if (ret < 0)
1445 goto erqcd;
1446 }
1447
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001448 mutex_init(&host->thread_lock);
1449
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001450 clk_disable(host->hclk);
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001451 ret = mmc_add_host(mmc);
1452 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001453 goto emmcaddh;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001454
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001455 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1456
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001457 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1458 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
Magnus Damm487d9fc2010-05-18 14:42:51 +00001459 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001460 return ret;
1461
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001462emmcaddh:
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001463erqcd:
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001464 if (irq[1] >= 0)
1465 free_irq(irq[1], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001466ereqirq1:
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001467 free_irq(irq[0], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001468ereqirq0:
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001469 pm_runtime_suspend(&pdev->dev);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001470eresume:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001471 clk_disable(host->hclk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001472eclkupdate:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001473 clk_put(host->hclk);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001474eclkget:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001475 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001476 mmc_free_host(mmc);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001477ealloch:
1478 iounmap(reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001479 return ret;
1480}
1481
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001482static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001483{
1484 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1485 int irq[2];
1486
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001487 host->dying = true;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001488 clk_enable(host->hclk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001489 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001490
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001491 dev_pm_qos_hide_latency_limit(&pdev->dev);
1492
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001493 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001494 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1495
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001496 /*
1497 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1498 * mmc_remove_host() call above. But swapping order doesn't help either
1499 * (a query on the linux-mmc mailing list didn't bring any replies).
1500 */
1501 cancel_delayed_work_sync(&host->timeout_work);
1502
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001503 if (host->addr)
1504 iounmap(host->addr);
1505
Yusuke Godafdc50a92010-05-26 14:41:59 -07001506 irq[0] = platform_get_irq(pdev, 0);
1507 irq[1] = platform_get_irq(pdev, 1);
1508
Yusuke Godafdc50a92010-05-26 14:41:59 -07001509 free_irq(irq[0], host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001510 if (irq[1] >= 0)
1511 free_irq(irq[1], host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001512
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001513 platform_set_drvdata(pdev, NULL);
1514
Guennadi Liakhovetskia0d28ba2012-10-23 14:08:52 +02001515 clk_disable(host->hclk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001516 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001517 pm_runtime_put_sync(&pdev->dev);
1518 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001519
1520 return 0;
1521}
1522
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001523#ifdef CONFIG_PM
1524static int sh_mmcif_suspend(struct device *dev)
1525{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001526 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001527 int ret = mmc_suspend_host(host->mmc);
1528
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001529 if (!ret)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001530 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001531
1532 return ret;
1533}
1534
1535static int sh_mmcif_resume(struct device *dev)
1536{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001537 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001538
1539 return mmc_resume_host(host->mmc);
1540}
1541#else
1542#define sh_mmcif_suspend NULL
1543#define sh_mmcif_resume NULL
1544#endif /* CONFIG_PM */
1545
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001546static const struct of_device_id mmcif_of_match[] = {
1547 { .compatible = "renesas,sh-mmcif" },
1548 { }
1549};
1550MODULE_DEVICE_TABLE(of, mmcif_of_match);
1551
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001552static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
1553 .suspend = sh_mmcif_suspend,
1554 .resume = sh_mmcif_resume,
1555};
1556
Yusuke Godafdc50a92010-05-26 14:41:59 -07001557static struct platform_driver sh_mmcif_driver = {
1558 .probe = sh_mmcif_probe,
1559 .remove = sh_mmcif_remove,
1560 .driver = {
1561 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001562 .pm = &sh_mmcif_dev_pm_ops,
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001563 .owner = THIS_MODULE,
1564 .of_match_table = mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001565 },
1566};
1567
Axel Lind1f81a62011-11-26 12:55:43 +08001568module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001569
1570MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1571MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001572MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001573MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");