Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 1 | /* |
| 2 | * rcar_du_crtc.c -- R-Car Display Unit CRTCs |
| 3 | * |
Laurent Pinchart | 36d5046 | 2014-02-06 18:13:52 +0100 | [diff] [blame] | 4 | * Copyright (C) 2013-2014 Renesas Electronics Corporation |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 5 | * |
| 6 | * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com) |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; either version 2 of the License, or |
| 11 | * (at your option) any later version. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/clk.h> |
| 15 | #include <linux/mutex.h> |
| 16 | |
| 17 | #include <drm/drmP.h> |
| 18 | #include <drm/drm_crtc.h> |
| 19 | #include <drm/drm_crtc_helper.h> |
| 20 | #include <drm/drm_fb_cma_helper.h> |
| 21 | #include <drm/drm_gem_cma_helper.h> |
Daniel Vetter | 3cb9ae4 | 2014-10-29 10:03:57 +0100 | [diff] [blame] | 22 | #include <drm/drm_plane_helper.h> |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 23 | |
| 24 | #include "rcar_du_crtc.h" |
| 25 | #include "rcar_du_drv.h" |
| 26 | #include "rcar_du_kms.h" |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 27 | #include "rcar_du_plane.h" |
| 28 | #include "rcar_du_regs.h" |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 29 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 30 | static u32 rcar_du_crtc_read(struct rcar_du_crtc *rcrtc, u32 reg) |
| 31 | { |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 32 | struct rcar_du_device *rcdu = rcrtc->group->dev; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 33 | |
| 34 | return rcar_du_read(rcdu, rcrtc->mmio_offset + reg); |
| 35 | } |
| 36 | |
| 37 | static void rcar_du_crtc_write(struct rcar_du_crtc *rcrtc, u32 reg, u32 data) |
| 38 | { |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 39 | struct rcar_du_device *rcdu = rcrtc->group->dev; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 40 | |
| 41 | rcar_du_write(rcdu, rcrtc->mmio_offset + reg, data); |
| 42 | } |
| 43 | |
| 44 | static void rcar_du_crtc_clr(struct rcar_du_crtc *rcrtc, u32 reg, u32 clr) |
| 45 | { |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 46 | struct rcar_du_device *rcdu = rcrtc->group->dev; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 47 | |
| 48 | rcar_du_write(rcdu, rcrtc->mmio_offset + reg, |
| 49 | rcar_du_read(rcdu, rcrtc->mmio_offset + reg) & ~clr); |
| 50 | } |
| 51 | |
| 52 | static void rcar_du_crtc_set(struct rcar_du_crtc *rcrtc, u32 reg, u32 set) |
| 53 | { |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 54 | struct rcar_du_device *rcdu = rcrtc->group->dev; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 55 | |
| 56 | rcar_du_write(rcdu, rcrtc->mmio_offset + reg, |
| 57 | rcar_du_read(rcdu, rcrtc->mmio_offset + reg) | set); |
| 58 | } |
| 59 | |
| 60 | static void rcar_du_crtc_clr_set(struct rcar_du_crtc *rcrtc, u32 reg, |
| 61 | u32 clr, u32 set) |
| 62 | { |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 63 | struct rcar_du_device *rcdu = rcrtc->group->dev; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 64 | u32 value = rcar_du_read(rcdu, rcrtc->mmio_offset + reg); |
| 65 | |
| 66 | rcar_du_write(rcdu, rcrtc->mmio_offset + reg, (value & ~clr) | set); |
| 67 | } |
| 68 | |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 69 | static int rcar_du_crtc_get(struct rcar_du_crtc *rcrtc) |
| 70 | { |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 71 | int ret; |
| 72 | |
| 73 | ret = clk_prepare_enable(rcrtc->clock); |
| 74 | if (ret < 0) |
| 75 | return ret; |
| 76 | |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 77 | ret = clk_prepare_enable(rcrtc->extclock); |
| 78 | if (ret < 0) |
| 79 | goto error_clock; |
| 80 | |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 81 | ret = rcar_du_group_get(rcrtc->group); |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 82 | if (ret < 0) |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 83 | goto error_group; |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 84 | |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 85 | return 0; |
| 86 | |
| 87 | error_group: |
| 88 | clk_disable_unprepare(rcrtc->extclock); |
| 89 | error_clock: |
| 90 | clk_disable_unprepare(rcrtc->clock); |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 91 | return ret; |
| 92 | } |
| 93 | |
| 94 | static void rcar_du_crtc_put(struct rcar_du_crtc *rcrtc) |
| 95 | { |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 96 | rcar_du_group_put(rcrtc->group); |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 97 | |
| 98 | clk_disable_unprepare(rcrtc->extclock); |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 99 | clk_disable_unprepare(rcrtc->clock); |
| 100 | } |
| 101 | |
Laurent Pinchart | 17f6b8a | 2015-02-18 13:42:40 +0200 | [diff] [blame] | 102 | /* ----------------------------------------------------------------------------- |
| 103 | * Hardware Setup |
| 104 | */ |
| 105 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 106 | static void rcar_du_crtc_set_display_timing(struct rcar_du_crtc *rcrtc) |
| 107 | { |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 108 | const struct drm_display_mode *mode = &rcrtc->crtc.mode; |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 109 | unsigned long mode_clock = mode->clock * 1000; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 110 | unsigned long clk; |
| 111 | u32 value; |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 112 | u32 escr; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 113 | u32 div; |
| 114 | |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 115 | /* Compute the clock divisor and select the internal or external dot |
| 116 | * clock based on the requested frequency. |
| 117 | */ |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 118 | clk = clk_get_rate(rcrtc->clock); |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 119 | div = DIV_ROUND_CLOSEST(clk, mode_clock); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 120 | div = clamp(div, 1U, 64U) - 1; |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 121 | escr = div | ESCR_DCLKSEL_CLKS; |
| 122 | |
| 123 | if (rcrtc->extclock) { |
| 124 | unsigned long extclk; |
| 125 | unsigned long extrate; |
| 126 | unsigned long rate; |
| 127 | u32 extdiv; |
| 128 | |
| 129 | extclk = clk_get_rate(rcrtc->extclock); |
| 130 | extdiv = DIV_ROUND_CLOSEST(extclk, mode_clock); |
| 131 | extdiv = clamp(extdiv, 1U, 64U) - 1; |
| 132 | |
| 133 | rate = clk / (div + 1); |
| 134 | extrate = extclk / (extdiv + 1); |
| 135 | |
| 136 | if (abs((long)extrate - (long)mode_clock) < |
| 137 | abs((long)rate - (long)mode_clock)) { |
| 138 | dev_dbg(rcrtc->group->dev->dev, |
| 139 | "crtc%u: using external clock\n", rcrtc->index); |
| 140 | escr = extdiv | ESCR_DCLKSEL_DCLKIN; |
| 141 | } |
| 142 | } |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 143 | |
Laurent Pinchart | a5f0ef5 | 2013-06-17 00:29:25 +0200 | [diff] [blame] | 144 | rcar_du_group_write(rcrtc->group, rcrtc->index % 2 ? ESCR2 : ESCR, |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 145 | escr); |
Laurent Pinchart | a5f0ef5 | 2013-06-17 00:29:25 +0200 | [diff] [blame] | 146 | rcar_du_group_write(rcrtc->group, rcrtc->index % 2 ? OTAR2 : OTAR, 0); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 147 | |
| 148 | /* Signal polarities */ |
| 149 | value = ((mode->flags & DRM_MODE_FLAG_PVSYNC) ? 0 : DSMR_VSL) |
| 150 | | ((mode->flags & DRM_MODE_FLAG_PHSYNC) ? 0 : DSMR_HSL) |
Laurent Pinchart | f67e1e0 | 2014-12-09 00:40:59 +0200 | [diff] [blame] | 151 | | DSMR_DIPM_DE | DSMR_CSPM; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 152 | rcar_du_crtc_write(rcrtc, DSMR, value); |
| 153 | |
| 154 | /* Display timings */ |
| 155 | rcar_du_crtc_write(rcrtc, HDSR, mode->htotal - mode->hsync_start - 19); |
| 156 | rcar_du_crtc_write(rcrtc, HDER, mode->htotal - mode->hsync_start + |
| 157 | mode->hdisplay - 19); |
| 158 | rcar_du_crtc_write(rcrtc, HSWR, mode->hsync_end - |
| 159 | mode->hsync_start - 1); |
| 160 | rcar_du_crtc_write(rcrtc, HCR, mode->htotal - 1); |
| 161 | |
Laurent Pinchart | 906eff7 | 2014-12-09 19:11:18 +0200 | [diff] [blame] | 162 | rcar_du_crtc_write(rcrtc, VDSR, mode->crtc_vtotal - |
| 163 | mode->crtc_vsync_end - 2); |
| 164 | rcar_du_crtc_write(rcrtc, VDER, mode->crtc_vtotal - |
| 165 | mode->crtc_vsync_end + |
| 166 | mode->crtc_vdisplay - 2); |
| 167 | rcar_du_crtc_write(rcrtc, VSPR, mode->crtc_vtotal - |
| 168 | mode->crtc_vsync_end + |
| 169 | mode->crtc_vsync_start - 1); |
| 170 | rcar_du_crtc_write(rcrtc, VCR, mode->crtc_vtotal - 1); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 171 | |
| 172 | rcar_du_crtc_write(rcrtc, DESR, mode->htotal - mode->hsync_start); |
| 173 | rcar_du_crtc_write(rcrtc, DEWR, mode->hdisplay); |
| 174 | } |
| 175 | |
Laurent Pinchart | ef67a90 | 2013-06-17 03:13:11 +0200 | [diff] [blame] | 176 | void rcar_du_crtc_route_output(struct drm_crtc *crtc, |
| 177 | enum rcar_du_output output) |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 178 | { |
| 179 | struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc); |
Laurent Pinchart | ef67a90 | 2013-06-17 03:13:11 +0200 | [diff] [blame] | 180 | struct rcar_du_device *rcdu = rcrtc->group->dev; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 181 | |
| 182 | /* Store the route from the CRTC output to the DU output. The DU will be |
| 183 | * configured when starting the CRTC. |
| 184 | */ |
Laurent Pinchart | ef67a90 | 2013-06-17 03:13:11 +0200 | [diff] [blame] | 185 | rcrtc->outputs |= BIT(output); |
Laurent Pinchart | 7cbc05c | 2013-06-17 03:20:08 +0200 | [diff] [blame] | 186 | |
Laurent Pinchart | 0c1c877 | 2014-12-09 00:21:12 +0200 | [diff] [blame] | 187 | /* Store RGB routing to DPAD0, the hardware will be configured when |
| 188 | * starting the CRTC. |
| 189 | */ |
| 190 | if (output == RCAR_DU_OUTPUT_DPAD0) |
Laurent Pinchart | 7cbc05c | 2013-06-17 03:20:08 +0200 | [diff] [blame] | 191 | rcdu->dpad0_source = rcrtc->index; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 192 | } |
| 193 | |
| 194 | void rcar_du_crtc_update_planes(struct drm_crtc *crtc) |
| 195 | { |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 196 | struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc); |
| 197 | struct rcar_du_plane *planes[RCAR_DU_NUM_HW_PLANES]; |
| 198 | unsigned int num_planes = 0; |
| 199 | unsigned int prio = 0; |
| 200 | unsigned int i; |
| 201 | u32 dptsr = 0; |
| 202 | u32 dspr = 0; |
| 203 | |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 204 | for (i = 0; i < ARRAY_SIZE(rcrtc->group->planes.planes); ++i) { |
| 205 | struct rcar_du_plane *plane = &rcrtc->group->planes.planes[i]; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 206 | unsigned int j; |
| 207 | |
| 208 | if (plane->crtc != &rcrtc->crtc || !plane->enabled) |
| 209 | continue; |
| 210 | |
| 211 | /* Insert the plane in the sorted planes array. */ |
| 212 | for (j = num_planes++; j > 0; --j) { |
| 213 | if (planes[j-1]->zpos <= plane->zpos) |
| 214 | break; |
| 215 | planes[j] = planes[j-1]; |
| 216 | } |
| 217 | |
| 218 | planes[j] = plane; |
| 219 | prio += plane->format->planes * 4; |
| 220 | } |
| 221 | |
| 222 | for (i = 0; i < num_planes; ++i) { |
| 223 | struct rcar_du_plane *plane = planes[i]; |
| 224 | unsigned int index = plane->hwindex; |
| 225 | |
| 226 | prio -= 4; |
| 227 | dspr |= (index + 1) << prio; |
| 228 | dptsr |= DPTSR_PnDK(index) | DPTSR_PnTS(index); |
| 229 | |
| 230 | if (plane->format->planes == 2) { |
| 231 | index = (index + 1) % 8; |
| 232 | |
| 233 | prio -= 4; |
| 234 | dspr |= (index + 1) << prio; |
| 235 | dptsr |= DPTSR_PnDK(index) | DPTSR_PnTS(index); |
| 236 | } |
| 237 | } |
| 238 | |
| 239 | /* Select display timing and dot clock generator 2 for planes associated |
| 240 | * with superposition controller 2. |
| 241 | */ |
Laurent Pinchart | a5f0ef5 | 2013-06-17 00:29:25 +0200 | [diff] [blame] | 242 | if (rcrtc->index % 2) { |
| 243 | u32 value = rcar_du_group_read(rcrtc->group, DPTSR); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 244 | |
| 245 | /* The DPTSR register is updated when the display controller is |
| 246 | * stopped. We thus need to restart the DU. Once again, sorry |
| 247 | * for the flicker. One way to mitigate the issue would be to |
| 248 | * pre-associate planes with CRTCs (either with a fixed 4/4 |
| 249 | * split, or through a module parameter). Flicker would then |
| 250 | * occur only if we need to break the pre-association. |
| 251 | */ |
| 252 | if (value != dptsr) { |
Laurent Pinchart | a5f0ef5 | 2013-06-17 00:29:25 +0200 | [diff] [blame] | 253 | rcar_du_group_write(rcrtc->group, DPTSR, dptsr); |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 254 | if (rcrtc->group->used_crtcs) |
| 255 | rcar_du_group_restart(rcrtc->group); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 256 | } |
| 257 | } |
| 258 | |
Laurent Pinchart | a5f0ef5 | 2013-06-17 00:29:25 +0200 | [diff] [blame] | 259 | rcar_du_group_write(rcrtc->group, rcrtc->index % 2 ? DS2PR : DS1PR, |
| 260 | dspr); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 261 | } |
| 262 | |
Laurent Pinchart | 17f6b8a | 2015-02-18 13:42:40 +0200 | [diff] [blame] | 263 | /* ----------------------------------------------------------------------------- |
| 264 | * Page Flip |
| 265 | */ |
| 266 | |
| 267 | void rcar_du_crtc_cancel_page_flip(struct rcar_du_crtc *rcrtc, |
| 268 | struct drm_file *file) |
| 269 | { |
| 270 | struct drm_pending_vblank_event *event; |
| 271 | struct drm_device *dev = rcrtc->crtc.dev; |
| 272 | unsigned long flags; |
| 273 | |
| 274 | /* Destroy the pending vertical blanking event associated with the |
| 275 | * pending page flip, if any, and disable vertical blanking interrupts. |
| 276 | */ |
| 277 | spin_lock_irqsave(&dev->event_lock, flags); |
| 278 | event = rcrtc->event; |
| 279 | if (event && event->base.file_priv == file) { |
| 280 | rcrtc->event = NULL; |
| 281 | event->base.destroy(&event->base); |
Laurent Pinchart | 0cd90a5 | 2015-02-18 13:14:46 +0200 | [diff] [blame] | 282 | drm_crtc_vblank_put(&rcrtc->crtc); |
Laurent Pinchart | 17f6b8a | 2015-02-18 13:42:40 +0200 | [diff] [blame] | 283 | } |
| 284 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 285 | } |
| 286 | |
| 287 | static void rcar_du_crtc_finish_page_flip(struct rcar_du_crtc *rcrtc) |
| 288 | { |
| 289 | struct drm_pending_vblank_event *event; |
| 290 | struct drm_device *dev = rcrtc->crtc.dev; |
| 291 | unsigned long flags; |
| 292 | |
| 293 | spin_lock_irqsave(&dev->event_lock, flags); |
| 294 | event = rcrtc->event; |
| 295 | rcrtc->event = NULL; |
| 296 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 297 | |
| 298 | if (event == NULL) |
| 299 | return; |
| 300 | |
| 301 | spin_lock_irqsave(&dev->event_lock, flags); |
| 302 | drm_send_vblank_event(dev, rcrtc->index, event); |
Laurent Pinchart | 36693f3 | 2015-02-18 13:21:56 +0200 | [diff] [blame] | 303 | wake_up(&rcrtc->flip_wait); |
Laurent Pinchart | 17f6b8a | 2015-02-18 13:42:40 +0200 | [diff] [blame] | 304 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 305 | |
Laurent Pinchart | 0cd90a5 | 2015-02-18 13:14:46 +0200 | [diff] [blame] | 306 | drm_crtc_vblank_put(&rcrtc->crtc); |
Laurent Pinchart | 17f6b8a | 2015-02-18 13:42:40 +0200 | [diff] [blame] | 307 | } |
| 308 | |
Laurent Pinchart | 36693f3 | 2015-02-18 13:21:56 +0200 | [diff] [blame] | 309 | static bool rcar_du_crtc_page_flip_pending(struct rcar_du_crtc *rcrtc) |
| 310 | { |
| 311 | struct drm_device *dev = rcrtc->crtc.dev; |
| 312 | unsigned long flags; |
| 313 | bool pending; |
| 314 | |
| 315 | spin_lock_irqsave(&dev->event_lock, flags); |
| 316 | pending = rcrtc->event != NULL; |
| 317 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 318 | |
| 319 | return pending; |
| 320 | } |
| 321 | |
| 322 | static void rcar_du_crtc_wait_page_flip(struct rcar_du_crtc *rcrtc) |
| 323 | { |
| 324 | struct rcar_du_device *rcdu = rcrtc->group->dev; |
| 325 | |
| 326 | if (wait_event_timeout(rcrtc->flip_wait, |
| 327 | !rcar_du_crtc_page_flip_pending(rcrtc), |
| 328 | msecs_to_jiffies(50))) |
| 329 | return; |
| 330 | |
| 331 | dev_warn(rcdu->dev, "page flip timeout\n"); |
| 332 | |
| 333 | rcar_du_crtc_finish_page_flip(rcrtc); |
| 334 | } |
| 335 | |
Laurent Pinchart | 17f6b8a | 2015-02-18 13:42:40 +0200 | [diff] [blame] | 336 | /* ----------------------------------------------------------------------------- |
| 337 | * Start/Stop and Suspend/Resume |
| 338 | */ |
| 339 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 340 | static void rcar_du_crtc_start(struct rcar_du_crtc *rcrtc) |
| 341 | { |
| 342 | struct drm_crtc *crtc = &rcrtc->crtc; |
Laurent Pinchart | 906eff7 | 2014-12-09 19:11:18 +0200 | [diff] [blame] | 343 | bool interlaced; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 344 | unsigned int i; |
| 345 | |
| 346 | if (rcrtc->started) |
| 347 | return; |
| 348 | |
| 349 | if (WARN_ON(rcrtc->plane->format == NULL)) |
| 350 | return; |
| 351 | |
| 352 | /* Set display off and background to black */ |
| 353 | rcar_du_crtc_write(rcrtc, DOOR, DOOR_RGB(0, 0, 0)); |
| 354 | rcar_du_crtc_write(rcrtc, BPOR, BPOR_RGB(0, 0, 0)); |
| 355 | |
| 356 | /* Configure display timings and output routing */ |
| 357 | rcar_du_crtc_set_display_timing(rcrtc); |
Laurent Pinchart | 2fd22db | 2013-06-17 00:11:05 +0200 | [diff] [blame] | 358 | rcar_du_group_set_routing(rcrtc->group); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 359 | |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 360 | mutex_lock(&rcrtc->group->planes.lock); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 361 | rcrtc->plane->enabled = true; |
| 362 | rcar_du_crtc_update_planes(crtc); |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 363 | mutex_unlock(&rcrtc->group->planes.lock); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 364 | |
| 365 | /* Setup planes. */ |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 366 | for (i = 0; i < ARRAY_SIZE(rcrtc->group->planes.planes); ++i) { |
| 367 | struct rcar_du_plane *plane = &rcrtc->group->planes.planes[i]; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 368 | |
| 369 | if (plane->crtc != crtc || !plane->enabled) |
| 370 | continue; |
| 371 | |
| 372 | rcar_du_plane_setup(plane); |
| 373 | } |
| 374 | |
| 375 | /* Select master sync mode. This enables display operation in master |
| 376 | * sync mode (with the HSYNC and VSYNC signals configured as outputs and |
| 377 | * actively driven). |
| 378 | */ |
Laurent Pinchart | 906eff7 | 2014-12-09 19:11:18 +0200 | [diff] [blame] | 379 | interlaced = rcrtc->crtc.mode.flags & DRM_MODE_FLAG_INTERLACE; |
| 380 | rcar_du_crtc_clr_set(rcrtc, DSYSR, DSYSR_TVM_MASK | DSYSR_SCM_MASK, |
| 381 | (interlaced ? DSYSR_SCM_INT_VIDEO : 0) | |
| 382 | DSYSR_TVM_MASTER); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 383 | |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 384 | rcar_du_group_start_stop(rcrtc->group, true); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 385 | |
Laurent Pinchart | 0cd90a5 | 2015-02-18 13:14:46 +0200 | [diff] [blame] | 386 | /* Turn vertical blanking interrupt reporting back on. */ |
| 387 | drm_crtc_vblank_on(crtc); |
| 388 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 389 | rcrtc->started = true; |
| 390 | } |
| 391 | |
| 392 | static void rcar_du_crtc_stop(struct rcar_du_crtc *rcrtc) |
| 393 | { |
| 394 | struct drm_crtc *crtc = &rcrtc->crtc; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 395 | |
| 396 | if (!rcrtc->started) |
| 397 | return; |
| 398 | |
Laurent Pinchart | 0cd90a5 | 2015-02-18 13:14:46 +0200 | [diff] [blame] | 399 | /* Disable vertical blanking interrupt reporting. We first need to wait |
| 400 | * for page flip completion before stopping the CRTC as userspace |
| 401 | * expects page flips to eventually complete. |
Laurent Pinchart | 36693f3 | 2015-02-18 13:21:56 +0200 | [diff] [blame] | 402 | */ |
| 403 | rcar_du_crtc_wait_page_flip(rcrtc); |
Laurent Pinchart | 0cd90a5 | 2015-02-18 13:14:46 +0200 | [diff] [blame] | 404 | drm_crtc_vblank_off(crtc); |
Laurent Pinchart | 36693f3 | 2015-02-18 13:21:56 +0200 | [diff] [blame] | 405 | |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 406 | mutex_lock(&rcrtc->group->planes.lock); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 407 | rcrtc->plane->enabled = false; |
| 408 | rcar_du_crtc_update_planes(crtc); |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 409 | mutex_unlock(&rcrtc->group->planes.lock); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 410 | |
| 411 | /* Select switch sync mode. This stops display operation and configures |
| 412 | * the HSYNC and VSYNC signals as inputs. |
| 413 | */ |
| 414 | rcar_du_crtc_clr_set(rcrtc, DSYSR, DSYSR_TVM_MASK, DSYSR_TVM_SWITCH); |
| 415 | |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 416 | rcar_du_group_start_stop(rcrtc->group, false); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 417 | |
| 418 | rcrtc->started = false; |
| 419 | } |
| 420 | |
| 421 | void rcar_du_crtc_suspend(struct rcar_du_crtc *rcrtc) |
| 422 | { |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 423 | rcar_du_crtc_stop(rcrtc); |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 424 | rcar_du_crtc_put(rcrtc); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 425 | } |
| 426 | |
| 427 | void rcar_du_crtc_resume(struct rcar_du_crtc *rcrtc) |
| 428 | { |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 429 | if (rcrtc->dpms != DRM_MODE_DPMS_ON) |
| 430 | return; |
| 431 | |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 432 | rcar_du_crtc_get(rcrtc); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 433 | rcar_du_crtc_start(rcrtc); |
| 434 | } |
| 435 | |
| 436 | static void rcar_du_crtc_update_base(struct rcar_du_crtc *rcrtc) |
| 437 | { |
| 438 | struct drm_crtc *crtc = &rcrtc->crtc; |
| 439 | |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 440 | rcar_du_plane_compute_base(rcrtc->plane, crtc->primary->fb); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 441 | rcar_du_plane_update_base(rcrtc->plane); |
| 442 | } |
| 443 | |
Laurent Pinchart | 17f6b8a | 2015-02-18 13:42:40 +0200 | [diff] [blame] | 444 | /* ----------------------------------------------------------------------------- |
| 445 | * CRTC Functions |
| 446 | */ |
| 447 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 448 | static void rcar_du_crtc_dpms(struct drm_crtc *crtc, int mode) |
| 449 | { |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 450 | struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc); |
| 451 | |
Laurent Pinchart | 3dbf11e | 2014-12-09 13:19:10 +0200 | [diff] [blame] | 452 | if (mode != DRM_MODE_DPMS_ON) |
| 453 | mode = DRM_MODE_DPMS_OFF; |
| 454 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 455 | if (rcrtc->dpms == mode) |
| 456 | return; |
| 457 | |
| 458 | if (mode == DRM_MODE_DPMS_ON) { |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 459 | rcar_du_crtc_get(rcrtc); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 460 | rcar_du_crtc_start(rcrtc); |
| 461 | } else { |
| 462 | rcar_du_crtc_stop(rcrtc); |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 463 | rcar_du_crtc_put(rcrtc); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 464 | } |
| 465 | |
| 466 | rcrtc->dpms = mode; |
| 467 | } |
| 468 | |
| 469 | static bool rcar_du_crtc_mode_fixup(struct drm_crtc *crtc, |
| 470 | const struct drm_display_mode *mode, |
| 471 | struct drm_display_mode *adjusted_mode) |
| 472 | { |
| 473 | /* TODO Fixup modes */ |
| 474 | return true; |
| 475 | } |
| 476 | |
| 477 | static void rcar_du_crtc_mode_prepare(struct drm_crtc *crtc) |
| 478 | { |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 479 | struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc); |
| 480 | |
| 481 | /* We need to access the hardware during mode set, acquire a reference |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 482 | * to the CRTC. |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 483 | */ |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 484 | rcar_du_crtc_get(rcrtc); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 485 | |
| 486 | /* Stop the CRTC and release the plane. Force the DPMS mode to off as a |
| 487 | * result. |
| 488 | */ |
| 489 | rcar_du_crtc_stop(rcrtc); |
| 490 | rcar_du_plane_release(rcrtc->plane); |
| 491 | |
| 492 | rcrtc->dpms = DRM_MODE_DPMS_OFF; |
| 493 | } |
| 494 | |
| 495 | static int rcar_du_crtc_mode_set(struct drm_crtc *crtc, |
| 496 | struct drm_display_mode *mode, |
| 497 | struct drm_display_mode *adjusted_mode, |
| 498 | int x, int y, |
| 499 | struct drm_framebuffer *old_fb) |
| 500 | { |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 501 | struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc); |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 502 | struct rcar_du_device *rcdu = rcrtc->group->dev; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 503 | const struct rcar_du_format_info *format; |
| 504 | int ret; |
| 505 | |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 506 | format = rcar_du_format_info(crtc->primary->fb->pixel_format); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 507 | if (format == NULL) { |
| 508 | dev_dbg(rcdu->dev, "mode_set: unsupported format %08x\n", |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 509 | crtc->primary->fb->pixel_format); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 510 | ret = -EINVAL; |
| 511 | goto error; |
| 512 | } |
| 513 | |
| 514 | ret = rcar_du_plane_reserve(rcrtc->plane, format); |
| 515 | if (ret < 0) |
| 516 | goto error; |
| 517 | |
| 518 | rcrtc->plane->format = format; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 519 | |
| 520 | rcrtc->plane->src_x = x; |
| 521 | rcrtc->plane->src_y = y; |
| 522 | rcrtc->plane->width = mode->hdisplay; |
| 523 | rcrtc->plane->height = mode->vdisplay; |
| 524 | |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 525 | rcar_du_plane_compute_base(rcrtc->plane, crtc->primary->fb); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 526 | |
| 527 | rcrtc->outputs = 0; |
| 528 | |
| 529 | return 0; |
| 530 | |
| 531 | error: |
| 532 | /* There's no rollback/abort operation to clean up in case of error. We |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 533 | * thus need to release the reference to the CRTC acquired in prepare() |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 534 | * here. |
| 535 | */ |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 536 | rcar_du_crtc_put(rcrtc); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 537 | return ret; |
| 538 | } |
| 539 | |
| 540 | static void rcar_du_crtc_mode_commit(struct drm_crtc *crtc) |
| 541 | { |
| 542 | struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc); |
| 543 | |
| 544 | /* We're done, restart the CRTC and set the DPMS mode to on. The |
| 545 | * reference to the DU acquired at prepare() time will thus be released |
| 546 | * by the DPMS handler (possibly called by the disable() handler). |
| 547 | */ |
| 548 | rcar_du_crtc_start(rcrtc); |
| 549 | rcrtc->dpms = DRM_MODE_DPMS_ON; |
| 550 | } |
| 551 | |
| 552 | static int rcar_du_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, |
| 553 | struct drm_framebuffer *old_fb) |
| 554 | { |
| 555 | struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc); |
| 556 | |
| 557 | rcrtc->plane->src_x = x; |
| 558 | rcrtc->plane->src_y = y; |
| 559 | |
Laurent Pinchart | f5abcc4 | 2013-11-13 14:38:03 +0100 | [diff] [blame] | 560 | rcar_du_crtc_update_base(rcrtc); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 561 | |
| 562 | return 0; |
| 563 | } |
| 564 | |
| 565 | static void rcar_du_crtc_disable(struct drm_crtc *crtc) |
| 566 | { |
| 567 | struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc); |
| 568 | |
| 569 | rcar_du_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); |
| 570 | rcar_du_plane_release(rcrtc->plane); |
| 571 | } |
| 572 | |
| 573 | static const struct drm_crtc_helper_funcs crtc_helper_funcs = { |
| 574 | .dpms = rcar_du_crtc_dpms, |
| 575 | .mode_fixup = rcar_du_crtc_mode_fixup, |
| 576 | .prepare = rcar_du_crtc_mode_prepare, |
| 577 | .commit = rcar_du_crtc_mode_commit, |
| 578 | .mode_set = rcar_du_crtc_mode_set, |
| 579 | .mode_set_base = rcar_du_crtc_mode_set_base, |
| 580 | .disable = rcar_du_crtc_disable, |
| 581 | }; |
| 582 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 583 | static int rcar_du_crtc_page_flip(struct drm_crtc *crtc, |
| 584 | struct drm_framebuffer *fb, |
Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 585 | struct drm_pending_vblank_event *event, |
| 586 | uint32_t page_flip_flags) |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 587 | { |
| 588 | struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc); |
| 589 | struct drm_device *dev = rcrtc->crtc.dev; |
| 590 | unsigned long flags; |
| 591 | |
| 592 | spin_lock_irqsave(&dev->event_lock, flags); |
| 593 | if (rcrtc->event != NULL) { |
| 594 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 595 | return -EBUSY; |
| 596 | } |
| 597 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 598 | |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 599 | crtc->primary->fb = fb; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 600 | rcar_du_crtc_update_base(rcrtc); |
| 601 | |
| 602 | if (event) { |
| 603 | event->pipe = rcrtc->index; |
Laurent Pinchart | 0cd90a5 | 2015-02-18 13:14:46 +0200 | [diff] [blame] | 604 | drm_crtc_vblank_get(crtc); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 605 | spin_lock_irqsave(&dev->event_lock, flags); |
| 606 | rcrtc->event = event; |
| 607 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 608 | } |
| 609 | |
| 610 | return 0; |
| 611 | } |
| 612 | |
| 613 | static const struct drm_crtc_funcs crtc_funcs = { |
| 614 | .destroy = drm_crtc_cleanup, |
| 615 | .set_config = drm_crtc_helper_set_config, |
| 616 | .page_flip = rcar_du_crtc_page_flip, |
| 617 | }; |
| 618 | |
Laurent Pinchart | 17f6b8a | 2015-02-18 13:42:40 +0200 | [diff] [blame] | 619 | /* ----------------------------------------------------------------------------- |
| 620 | * Interrupt Handling |
| 621 | */ |
| 622 | |
| 623 | static irqreturn_t rcar_du_crtc_irq(int irq, void *arg) |
| 624 | { |
| 625 | struct rcar_du_crtc *rcrtc = arg; |
| 626 | irqreturn_t ret = IRQ_NONE; |
| 627 | u32 status; |
| 628 | |
| 629 | status = rcar_du_crtc_read(rcrtc, DSSR); |
| 630 | rcar_du_crtc_write(rcrtc, DSRCR, status & DSRCR_MASK); |
| 631 | |
| 632 | if (status & DSSR_FRM) { |
| 633 | drm_handle_vblank(rcrtc->crtc.dev, rcrtc->index); |
| 634 | rcar_du_crtc_finish_page_flip(rcrtc); |
| 635 | ret = IRQ_HANDLED; |
| 636 | } |
| 637 | |
| 638 | return ret; |
| 639 | } |
| 640 | |
| 641 | /* ----------------------------------------------------------------------------- |
| 642 | * Initialization |
| 643 | */ |
| 644 | |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 645 | int rcar_du_crtc_create(struct rcar_du_group *rgrp, unsigned int index) |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 646 | { |
Laurent Pinchart | a5f0ef5 | 2013-06-17 00:29:25 +0200 | [diff] [blame] | 647 | static const unsigned int mmio_offsets[] = { |
| 648 | DU0_REG_OFFSET, DU1_REG_OFFSET, DU2_REG_OFFSET |
| 649 | }; |
| 650 | |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 651 | struct rcar_du_device *rcdu = rgrp->dev; |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 652 | struct platform_device *pdev = to_platform_device(rcdu->dev); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 653 | struct rcar_du_crtc *rcrtc = &rcdu->crtcs[index]; |
| 654 | struct drm_crtc *crtc = &rcrtc->crtc; |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 655 | unsigned int irqflags; |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 656 | struct clk *clk; |
| 657 | char clk_name[9]; |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 658 | char *name; |
| 659 | int irq; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 660 | int ret; |
| 661 | |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 662 | /* Get the CRTC clock and the optional external clock. */ |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 663 | if (rcar_du_has(rcdu, RCAR_DU_FEATURE_CRTC_IRQ_CLOCK)) { |
| 664 | sprintf(clk_name, "du.%u", index); |
| 665 | name = clk_name; |
| 666 | } else { |
| 667 | name = NULL; |
| 668 | } |
| 669 | |
| 670 | rcrtc->clock = devm_clk_get(rcdu->dev, name); |
| 671 | if (IS_ERR(rcrtc->clock)) { |
| 672 | dev_err(rcdu->dev, "no clock for CRTC %u\n", index); |
| 673 | return PTR_ERR(rcrtc->clock); |
| 674 | } |
| 675 | |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 676 | sprintf(clk_name, "dclkin.%u", index); |
| 677 | clk = devm_clk_get(rcdu->dev, clk_name); |
| 678 | if (!IS_ERR(clk)) { |
| 679 | rcrtc->extclock = clk; |
| 680 | } else if (PTR_ERR(rcrtc->clock) == -EPROBE_DEFER) { |
| 681 | dev_info(rcdu->dev, "can't get external clock %u\n", index); |
| 682 | return -EPROBE_DEFER; |
| 683 | } |
| 684 | |
Laurent Pinchart | 36693f3 | 2015-02-18 13:21:56 +0200 | [diff] [blame] | 685 | init_waitqueue_head(&rcrtc->flip_wait); |
| 686 | |
Laurent Pinchart | cb2025d | 2013-06-16 21:01:02 +0200 | [diff] [blame] | 687 | rcrtc->group = rgrp; |
Laurent Pinchart | a5f0ef5 | 2013-06-17 00:29:25 +0200 | [diff] [blame] | 688 | rcrtc->mmio_offset = mmio_offsets[index]; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 689 | rcrtc->index = index; |
| 690 | rcrtc->dpms = DRM_MODE_DPMS_OFF; |
Laurent Pinchart | a5f0ef5 | 2013-06-17 00:29:25 +0200 | [diff] [blame] | 691 | rcrtc->plane = &rgrp->planes.planes[index % 2]; |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 692 | |
| 693 | rcrtc->plane->crtc = crtc; |
| 694 | |
Laurent Pinchart | 917de18 | 2015-02-17 18:34:17 +0200 | [diff] [blame^] | 695 | ret = drm_crtc_init_with_planes(rcdu->ddev, crtc, &rcrtc->plane->plane, |
| 696 | NULL, &crtc_funcs); |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 697 | if (ret < 0) |
| 698 | return ret; |
| 699 | |
| 700 | drm_crtc_helper_add(crtc, &crtc_helper_funcs); |
| 701 | |
Laurent Pinchart | 0cd90a5 | 2015-02-18 13:14:46 +0200 | [diff] [blame] | 702 | /* Start with vertical blanking interrupt reporting disabled. */ |
| 703 | drm_crtc_vblank_off(crtc); |
| 704 | |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 705 | /* Register the interrupt handler. */ |
| 706 | if (rcar_du_has(rcdu, RCAR_DU_FEATURE_CRTC_IRQ_CLOCK)) { |
| 707 | irq = platform_get_irq(pdev, index); |
| 708 | irqflags = 0; |
| 709 | } else { |
| 710 | irq = platform_get_irq(pdev, 0); |
| 711 | irqflags = IRQF_SHARED; |
| 712 | } |
| 713 | |
| 714 | if (irq < 0) { |
| 715 | dev_err(rcdu->dev, "no IRQ for CRTC %u\n", index); |
Julia Lawall | 6512f5f | 2014-11-23 14:11:17 +0100 | [diff] [blame] | 716 | return irq; |
Laurent Pinchart | f66ee30 | 2013-06-14 14:15:01 +0200 | [diff] [blame] | 717 | } |
| 718 | |
| 719 | ret = devm_request_irq(rcdu->dev, irq, rcar_du_crtc_irq, irqflags, |
| 720 | dev_name(rcdu->dev), rcrtc); |
| 721 | if (ret < 0) { |
| 722 | dev_err(rcdu->dev, |
| 723 | "failed to register IRQ for CRTC %u\n", index); |
| 724 | return ret; |
| 725 | } |
| 726 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 727 | return 0; |
| 728 | } |
| 729 | |
| 730 | void rcar_du_crtc_enable_vblank(struct rcar_du_crtc *rcrtc, bool enable) |
| 731 | { |
| 732 | if (enable) { |
| 733 | rcar_du_crtc_write(rcrtc, DSRCR, DSRCR_VBCL); |
| 734 | rcar_du_crtc_set(rcrtc, DIER, DIER_VBE); |
| 735 | } else { |
| 736 | rcar_du_crtc_clr(rcrtc, DIER, DIER_VBE); |
| 737 | } |
| 738 | } |