blob: a275fa956813df7a34d6505c97a52c578207e3aa [file] [log] [blame]
Afzal Mohammed6cfd8112013-06-03 18:49:54 +05301/*
2 * Device Tree Source for AM4372 SoC
3 *
4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
9 */
10
Balaji T Kd2885db2014-03-03 20:20:20 +053011#include <dt-bindings/gpio/gpio.h>
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053012#include <dt-bindings/interrupt-controller/arm-gic.h>
13
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053014/ {
15 compatible = "ti,am4372", "ti,am43";
Marc Zyngier7136d452015-03-11 15:43:49 +000016 interrupt-parent = <&wakeupgen>;
Javier Martinez Canillas75813022016-08-31 12:35:25 +020017 #address-cells = <1>;
18 #size-cells = <1>;
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053019
Javier Martinez Canillas9194cf4d2016-08-31 12:35:32 +020020 memory@0 {
Javier Martinez Canillas75813022016-08-31 12:35:25 +020021 device_type = "memory";
22 reg = <0 0>;
23 };
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053024
25 aliases {
Nishanth Menon6a968672013-10-16 15:21:04 -050026 i2c0 = &i2c0;
27 i2c1 = &i2c1;
28 i2c2 = &i2c2;
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053029 serial0 = &uart0;
Sekhar Nori71256d92015-07-20 16:42:20 +053030 serial1 = &uart1;
31 serial2 = &uart2;
32 serial3 = &uart3;
33 serial4 = &uart4;
34 serial5 = &uart5;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +053035 ethernet0 = &cpsw_emac0;
36 ethernet1 = &cpsw_emac1;
Mugunthan V Ne05edea2015-11-19 12:31:02 +053037 spi0 = &qspi;
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053038 };
39
40 cpus {
Afzal Mohammed738c7402013-08-02 19:16:13 +053041 #address-cells = <1>;
42 #size-cells = <0>;
Felipe Balbi08ecb282014-06-23 13:20:58 -050043 cpu: cpu@0 {
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053044 compatible = "arm,cortex-a9";
Afzal Mohammed738c7402013-08-02 19:16:13 +053045 device_type = "cpu";
46 reg = <0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060047
48 clocks = <&dpll_mpu_ck>;
49 clock-names = "cpu";
50
Dave Gerlach6da9c792016-05-18 18:36:29 -050051 operating-points-v2 = <&cpu0_opp_table>;
52 ti,syscon-efuse = <&scm_conf 0x610 0x3f 0>;
53 ti,syscon-rev = <&scm_conf 0x600>;
54
Nishanth Menon8d766fa2014-01-29 12:19:17 -060055 clock-latency = <300000>; /* From omap-cpufreq driver */
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053056 };
57 };
58
Dave Gerlach6da9c792016-05-18 18:36:29 -050059 cpu0_opp_table: opp_table0 {
60 compatible = "operating-points-v2";
61
62 opp50@300000000 {
63 opp-hz = /bits/ 64 <300000000>;
64 opp-microvolt = <950000 931000 969000>;
65 opp-supported-hw = <0xFF 0x01>;
66 opp-suspend;
67 };
68
69 opp100@600000000 {
70 opp-hz = /bits/ 64 <600000000>;
71 opp-microvolt = <1100000 1078000 1122000>;
72 opp-supported-hw = <0xFF 0x04>;
73 };
74
75 opp120@720000000 {
76 opp-hz = /bits/ 64 <720000000>;
77 opp-microvolt = <1200000 1176000 1224000>;
78 opp-supported-hw = <0xFF 0x08>;
79 };
80
81 oppturbo@800000000 {
82 opp-hz = /bits/ 64 <800000000>;
83 opp-microvolt = <1260000 1234800 1285200>;
84 opp-supported-hw = <0xFF 0x10>;
85 };
86
87 oppnitro@1000000000 {
88 opp-hz = /bits/ 64 <1000000000>;
89 opp-microvolt = <1325000 1298500 1351500>;
90 opp-supported-hw = <0xFF 0x20>;
91 };
92 };
93
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053094 gic: interrupt-controller@48241000 {
95 compatible = "arm,cortex-a9-gic";
96 interrupt-controller;
97 #interrupt-cells = <3>;
98 reg = <0x48241000 0x1000>,
99 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000100 interrupt-parent = <&gic>;
101 };
102
103 wakeupgen: interrupt-controller@48281000 {
104 compatible = "ti,omap4-wugen-mpu";
105 interrupt-controller;
106 #interrupt-cells = <3>;
107 reg = <0x48281000 0x1000>;
108 interrupt-parent = <&gic>;
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530109 };
110
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500111 scu: scu@48240000 {
112 compatible = "arm,cortex-a9-scu";
113 reg = <0x48240000 0x100>;
114 };
115
116 global_timer: timer@48240200 {
117 compatible = "arm,cortex-a9-global-timer";
118 reg = <0x48240200 0x100>;
Grygorii Strashko84fb2252015-12-28 15:52:04 +0200119 interrupts = <GIC_PPI 11 IRQ_TYPE_EDGE_RISING>;
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500120 interrupt-parent = <&gic>;
Grygorii Strashko14054fb2015-11-30 17:56:38 +0200121 clocks = <&mpu_periphclk>;
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500122 };
123
124 local_timer: timer@48240600 {
125 compatible = "arm,cortex-a9-twd-timer";
126 reg = <0x48240600 0x100>;
Grygorii Strashko84fb2252015-12-28 15:52:04 +0200127 interrupts = <GIC_PPI 13 IRQ_TYPE_EDGE_RISING>;
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500128 interrupt-parent = <&gic>;
Grygorii Strashko14054fb2015-11-30 17:56:38 +0200129 clocks = <&mpu_periphclk>;
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500130 };
131
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530132 l2-cache-controller@48242000 {
133 compatible = "arm,pl310-cache";
134 reg = <0x48242000 0x1000>;
135 cache-unified;
136 cache-level = <2>;
137 };
138
Javier Martinez Canillasf515f812016-08-01 12:46:55 -0400139 ocp@44000000 {
Afzal Mohammed2eeddb82013-12-02 17:48:57 +0530140 compatible = "ti,am4372-l3-noc", "simple-bus";
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530141 #address-cells = <1>;
142 #size-cells = <1>;
143 ranges;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530144 ti,hwmods = "l3_main";
Afzal Mohammed2eeddb82013-12-02 17:48:57 +0530145 reg = <0x44000000 0x400000
146 0x44800000 0x400000>;
147 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
148 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530149
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200150 l4_wkup: l4_wkup@44c00000 {
151 compatible = "ti,am4-l4-wkup", "simple-bus";
152 #address-cells = <1>;
153 #size-cells = <1>;
154 ranges = <0 0x44c00000 0x287000>;
Tero Kristo6a679202013-08-02 19:12:04 +0300155
Suman Anna340204222015-07-13 12:34:55 -0500156 wkup_m3: wkup_m3@100000 {
157 compatible = "ti,am4372-wkup-m3";
158 reg = <0x100000 0x4000>,
159 <0x180000 0x2000>;
160 reg-names = "umem", "dmem";
161 ti,hwmods = "wkup_m3";
162 ti,pm-firmware = "am335x-pm-firmware.elf";
163 };
164
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200165 prcm: prcm@1f0000 {
166 compatible = "ti,am4-prcm";
167 reg = <0x1f0000 0x11000>;
Keerthy6e487002015-06-22 11:52:53 +0530168 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200169
170 prcm_clocks: clocks {
171 #address-cells = <1>;
172 #size-cells = <0>;
173 };
174
175 prcm_clockdomains: clockdomains {
176 };
177 };
178
179 scm: scm@210000 {
180 compatible = "ti,am4-scm", "simple-bus";
181 reg = <0x210000 0x4000>;
Tero Kristo6a679202013-08-02 19:12:04 +0300182 #address-cells = <1>;
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200183 #size-cells = <1>;
184 ranges = <0 0x210000 0x4000>;
Tero Kristo6a679202013-08-02 19:12:04 +0300185
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200186 am43xx_pinmux: pinmux@800 {
187 compatible = "ti,am437-padconf",
188 "pinctrl-single";
189 reg = <0x800 0x31c>;
190 #address-cells = <1>;
191 #size-cells = <0>;
192 #interrupt-cells = <1>;
193 interrupt-controller;
194 pinctrl-single,register-width = <32>;
195 pinctrl-single,function-mask = <0xffffffff>;
196 };
Tero Kristo6a679202013-08-02 19:12:04 +0300197
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200198 scm_conf: scm_conf@0 {
199 compatible = "syscon";
200 reg = <0x0 0x800>;
201 #address-cells = <1>;
202 #size-cells = <1>;
Tero Kristo6a679202013-08-02 19:12:04 +0300203
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200204 scm_clocks: clocks {
205 #address-cells = <1>;
206 #size-cells = <0>;
207 };
208 };
Tero Kristo6a679202013-08-02 19:12:04 +0300209
Suman Annac9ab94d2015-07-17 16:08:04 -0500210 wkup_m3_ipc: wkup_m3_ipc@1324 {
211 compatible = "ti,am4372-wkup-m3-ipc";
212 reg = <0x1324 0x44>;
213 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
214 ti,rproc = <&wkup_m3>;
215 mboxes = <&mailbox &mbox_wkupm3>;
216 };
217
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200218 edma_xbar: dma-router@f90 {
219 compatible = "ti,am335x-edma-crossbar";
220 reg = <0xf90 0x40>;
221 #dma-cells = <3>;
222 dma-requests = <64>;
223 dma-masters = <&edma>;
224 };
225
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200226 scm_clockdomains: clockdomains {
227 };
Tero Kristo6a679202013-08-02 19:12:04 +0300228 };
229 };
230
Dave Gerlachfff75ee2015-05-06 12:25:33 -0500231 emif: emif@4c000000 {
232 compatible = "ti,emif-am4372";
233 reg = <0x4c000000 0x1000000>;
234 ti,hwmods = "emif";
235 };
236
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530237 edma: edma@49000000 {
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200238 compatible = "ti,edma3-tpcc";
239 ti,hwmods = "tpcc";
240 reg = <0x49000000 0x10000>;
241 reg-names = "edma3_cc";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530242 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200243 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
244 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
Robert P. J. Daya5206552016-05-24 17:20:28 -0400245 interrupt-names = "edma3_ccint", "edma3_mperr",
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200246 "edma3_ccerrint";
247 dma-requests = <64>;
248 #dma-cells = <2>;
249
250 ti,tptcs = <&edma_tptc0 7>, <&edma_tptc1 5>,
251 <&edma_tptc2 0>;
252
Tero Kristod41676d2016-03-14 11:01:50 +0200253 ti,edma-memcpy-channels = <58 59>;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200254 };
255
256 edma_tptc0: tptc@49800000 {
257 compatible = "ti,edma3-tptc";
258 ti,hwmods = "tptc0";
259 reg = <0x49800000 0x100000>;
260 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
261 interrupt-names = "edma3_tcerrint";
262 };
263
264 edma_tptc1: tptc@49900000 {
265 compatible = "ti,edma3-tptc";
266 ti,hwmods = "tptc1";
267 reg = <0x49900000 0x100000>;
268 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
269 interrupt-names = "edma3_tcerrint";
270 };
271
272 edma_tptc2: tptc@49a00000 {
273 compatible = "ti,edma3-tptc";
274 ti,hwmods = "tptc2";
275 reg = <0x49a00000 0x100000>;
276 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
277 interrupt-names = "edma3_tcerrint";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530278 };
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530279
280 uart0: serial@44e09000 {
281 compatible = "ti,am4372-uart","ti,omap2-uart";
282 reg = <0x44e09000 0x2000>;
283 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530284 ti,hwmods = "uart1";
285 };
286
287 uart1: serial@48022000 {
288 compatible = "ti,am4372-uart","ti,omap2-uart";
289 reg = <0x48022000 0x2000>;
290 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
291 ti,hwmods = "uart2";
292 status = "disabled";
293 };
294
295 uart2: serial@48024000 {
296 compatible = "ti,am4372-uart","ti,omap2-uart";
297 reg = <0x48024000 0x2000>;
298 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
299 ti,hwmods = "uart3";
300 status = "disabled";
301 };
302
303 uart3: serial@481a6000 {
304 compatible = "ti,am4372-uart","ti,omap2-uart";
305 reg = <0x481a6000 0x2000>;
306 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
307 ti,hwmods = "uart4";
308 status = "disabled";
309 };
310
311 uart4: serial@481a8000 {
312 compatible = "ti,am4372-uart","ti,omap2-uart";
313 reg = <0x481a8000 0x2000>;
314 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
315 ti,hwmods = "uart5";
316 status = "disabled";
317 };
318
319 uart5: serial@481aa000 {
320 compatible = "ti,am4372-uart","ti,omap2-uart";
321 reg = <0x481aa000 0x2000>;
322 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
323 ti,hwmods = "uart6";
324 status = "disabled";
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530325 };
326
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530327 mailbox: mailbox@480C8000 {
328 compatible = "ti,omap4-mailbox";
329 reg = <0x480C8000 0x200>;
330 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
331 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600332 #mbox-cells = <1>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530333 ti,mbox-num-users = <4>;
334 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500335 mbox_wkupm3: wkup_m3 {
Keerthycf19f3ab2015-07-17 16:08:02 -0500336 ti,mbox-send-noirq;
Suman Annad27704d2014-09-10 14:27:23 -0500337 ti,mbox-tx = <0 0 0>;
338 ti,mbox-rx = <0 0 3>;
339 };
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530340 };
341
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530342 timer1: timer@44e31000 {
343 compatible = "ti,am4372-timer-1ms","ti,am335x-timer-1ms";
344 reg = <0x44e31000 0x400>;
345 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
346 ti,timer-alwon;
Afzal Mohammed73456012013-08-02 19:16:35 +0530347 ti,hwmods = "timer1";
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530348 };
349
350 timer2: timer@48040000 {
351 compatible = "ti,am4372-timer","ti,am335x-timer";
352 reg = <0x48040000 0x400>;
353 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530354 ti,hwmods = "timer2";
355 };
356
357 timer3: timer@48042000 {
358 compatible = "ti,am4372-timer","ti,am335x-timer";
359 reg = <0x48042000 0x400>;
360 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
361 ti,hwmods = "timer3";
362 status = "disabled";
363 };
364
365 timer4: timer@48044000 {
366 compatible = "ti,am4372-timer","ti,am335x-timer";
367 reg = <0x48044000 0x400>;
368 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
369 ti,timer-pwm;
370 ti,hwmods = "timer4";
371 status = "disabled";
372 };
373
374 timer5: timer@48046000 {
375 compatible = "ti,am4372-timer","ti,am335x-timer";
376 reg = <0x48046000 0x400>;
377 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
378 ti,timer-pwm;
379 ti,hwmods = "timer5";
380 status = "disabled";
381 };
382
383 timer6: timer@48048000 {
384 compatible = "ti,am4372-timer","ti,am335x-timer";
385 reg = <0x48048000 0x400>;
386 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
387 ti,timer-pwm;
388 ti,hwmods = "timer6";
389 status = "disabled";
390 };
391
392 timer7: timer@4804a000 {
393 compatible = "ti,am4372-timer","ti,am335x-timer";
394 reg = <0x4804a000 0x400>;
395 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
396 ti,timer-pwm;
397 ti,hwmods = "timer7";
398 status = "disabled";
399 };
400
401 timer8: timer@481c1000 {
402 compatible = "ti,am4372-timer","ti,am335x-timer";
403 reg = <0x481c1000 0x400>;
404 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
405 ti,hwmods = "timer8";
406 status = "disabled";
407 };
408
409 timer9: timer@4833d000 {
410 compatible = "ti,am4372-timer","ti,am335x-timer";
411 reg = <0x4833d000 0x400>;
412 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
413 ti,hwmods = "timer9";
414 status = "disabled";
415 };
416
417 timer10: timer@4833f000 {
418 compatible = "ti,am4372-timer","ti,am335x-timer";
419 reg = <0x4833f000 0x400>;
420 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
421 ti,hwmods = "timer10";
422 status = "disabled";
423 };
424
425 timer11: timer@48341000 {
426 compatible = "ti,am4372-timer","ti,am335x-timer";
427 reg = <0x48341000 0x400>;
428 interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
429 ti,hwmods = "timer11";
430 status = "disabled";
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530431 };
432
433 counter32k: counter@44e86000 {
434 compatible = "ti,am4372-counter32k","ti,omap-counter32k";
435 reg = <0x44e86000 0x40>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530436 ti,hwmods = "counter_32k";
437 };
438
Felipe Balbi08ecb282014-06-23 13:20:58 -0500439 rtc: rtc@44e3e000 {
Keerthy05743b32015-08-07 10:37:19 +0530440 compatible = "ti,am4372-rtc", "ti,am3352-rtc",
441 "ti,da830-rtc";
Afzal Mohammed73456012013-08-02 19:16:35 +0530442 reg = <0x44e3e000 0x1000>;
443 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH
444 GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
445 ti,hwmods = "rtc";
Keerthyfff51e72015-08-18 15:11:14 +0530446 clocks = <&clk_32768_ck>;
447 clock-names = "int-clk";
Afzal Mohammed73456012013-08-02 19:16:35 +0530448 status = "disabled";
449 };
450
Felipe Balbi08ecb282014-06-23 13:20:58 -0500451 wdt: wdt@44e35000 {
Afzal Mohammed73456012013-08-02 19:16:35 +0530452 compatible = "ti,am4372-wdt","ti,omap3-wdt";
453 reg = <0x44e35000 0x1000>;
454 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
455 ti,hwmods = "wd_timer2";
Afzal Mohammed73456012013-08-02 19:16:35 +0530456 };
457
458 gpio0: gpio@44e07000 {
459 compatible = "ti,am4372-gpio","ti,omap4-gpio";
460 reg = <0x44e07000 0x1000>;
461 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
462 gpio-controller;
463 #gpio-cells = <2>;
464 interrupt-controller;
465 #interrupt-cells = <2>;
466 ti,hwmods = "gpio1";
467 status = "disabled";
468 };
469
470 gpio1: gpio@4804c000 {
471 compatible = "ti,am4372-gpio","ti,omap4-gpio";
472 reg = <0x4804c000 0x1000>;
473 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
474 gpio-controller;
475 #gpio-cells = <2>;
476 interrupt-controller;
477 #interrupt-cells = <2>;
478 ti,hwmods = "gpio2";
479 status = "disabled";
480 };
481
482 gpio2: gpio@481ac000 {
483 compatible = "ti,am4372-gpio","ti,omap4-gpio";
484 reg = <0x481ac000 0x1000>;
485 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
486 gpio-controller;
487 #gpio-cells = <2>;
488 interrupt-controller;
489 #interrupt-cells = <2>;
490 ti,hwmods = "gpio3";
491 status = "disabled";
492 };
493
494 gpio3: gpio@481ae000 {
495 compatible = "ti,am4372-gpio","ti,omap4-gpio";
496 reg = <0x481ae000 0x1000>;
497 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
498 gpio-controller;
499 #gpio-cells = <2>;
500 interrupt-controller;
501 #interrupt-cells = <2>;
502 ti,hwmods = "gpio4";
503 status = "disabled";
504 };
505
506 gpio4: gpio@48320000 {
507 compatible = "ti,am4372-gpio","ti,omap4-gpio";
508 reg = <0x48320000 0x1000>;
509 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
510 gpio-controller;
511 #gpio-cells = <2>;
512 interrupt-controller;
513 #interrupt-cells = <2>;
514 ti,hwmods = "gpio5";
515 status = "disabled";
516 };
517
518 gpio5: gpio@48322000 {
519 compatible = "ti,am4372-gpio","ti,omap4-gpio";
520 reg = <0x48322000 0x1000>;
521 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
522 gpio-controller;
523 #gpio-cells = <2>;
524 interrupt-controller;
525 #interrupt-cells = <2>;
526 ti,hwmods = "gpio6";
527 status = "disabled";
528 };
529
Suman Annafd4a8a62014-01-13 18:26:47 -0600530 hwspinlock: spinlock@480ca000 {
531 compatible = "ti,omap4-hwspinlock";
532 reg = <0x480ca000 0x1000>;
533 ti,hwmods = "spinlock";
534 #hwlock-cells = <1>;
535 };
536
Afzal Mohammed73456012013-08-02 19:16:35 +0530537 i2c0: i2c@44e0b000 {
538 compatible = "ti,am4372-i2c","ti,omap4-i2c";
539 reg = <0x44e0b000 0x1000>;
540 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
541 ti,hwmods = "i2c1";
542 #address-cells = <1>;
543 #size-cells = <0>;
544 status = "disabled";
545 };
546
547 i2c1: i2c@4802a000 {
548 compatible = "ti,am4372-i2c","ti,omap4-i2c";
549 reg = <0x4802a000 0x1000>;
550 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
551 ti,hwmods = "i2c2";
552 #address-cells = <1>;
553 #size-cells = <0>;
554 status = "disabled";
555 };
556
557 i2c2: i2c@4819c000 {
558 compatible = "ti,am4372-i2c","ti,omap4-i2c";
559 reg = <0x4819c000 0x1000>;
560 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
561 ti,hwmods = "i2c3";
562 #address-cells = <1>;
563 #size-cells = <0>;
564 status = "disabled";
565 };
566
567 spi0: spi@48030000 {
568 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
569 reg = <0x48030000 0x400>;
570 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
571 ti,hwmods = "spi0";
572 #address-cells = <1>;
573 #size-cells = <0>;
574 status = "disabled";
575 };
576
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530577 mmc1: mmc@48060000 {
578 compatible = "ti,omap4-hsmmc";
579 reg = <0x48060000 0x1000>;
580 ti,hwmods = "mmc1";
581 ti,dual-volt;
582 ti,needs-special-reset;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200583 dmas = <&edma 24 0>,
584 <&edma 25 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530585 dma-names = "tx", "rx";
586 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
587 status = "disabled";
588 };
589
590 mmc2: mmc@481d8000 {
591 compatible = "ti,omap4-hsmmc";
592 reg = <0x481d8000 0x1000>;
593 ti,hwmods = "mmc2";
594 ti,needs-special-reset;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200595 dmas = <&edma 2 0>,
596 <&edma 3 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530597 dma-names = "tx", "rx";
598 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
599 status = "disabled";
600 };
601
602 mmc3: mmc@47810000 {
603 compatible = "ti,omap4-hsmmc";
604 reg = <0x47810000 0x1000>;
605 ti,hwmods = "mmc3";
606 ti,needs-special-reset;
607 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
608 status = "disabled";
609 };
610
Afzal Mohammed73456012013-08-02 19:16:35 +0530611 spi1: spi@481a0000 {
612 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
613 reg = <0x481a0000 0x400>;
614 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
615 ti,hwmods = "spi1";
616 #address-cells = <1>;
617 #size-cells = <0>;
618 status = "disabled";
619 };
620
621 spi2: spi@481a2000 {
622 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
623 reg = <0x481a2000 0x400>;
624 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
625 ti,hwmods = "spi2";
626 #address-cells = <1>;
627 #size-cells = <0>;
628 status = "disabled";
629 };
630
631 spi3: spi@481a4000 {
632 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
633 reg = <0x481a4000 0x400>;
634 interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
635 ti,hwmods = "spi3";
636 #address-cells = <1>;
637 #size-cells = <0>;
638 status = "disabled";
639 };
640
641 spi4: spi@48345000 {
642 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
643 reg = <0x48345000 0x400>;
644 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
645 ti,hwmods = "spi4";
646 #address-cells = <1>;
647 #size-cells = <0>;
648 status = "disabled";
649 };
650
651 mac: ethernet@4a100000 {
652 compatible = "ti,am4372-cpsw","ti,cpsw";
653 reg = <0x4a100000 0x800
654 0x4a101200 0x100>;
655 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH
656 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH
657 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH
658 GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530659 #address-cells = <1>;
660 #size-cells = <1>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530661 ti,hwmods = "cpgmac0";
Keerthydff8a202015-06-18 13:31:13 +0530662 clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>,
663 <&dpll_clksel_mac_clk>;
664 clock-names = "fck", "cpts", "50mclk";
665 assigned-clocks = <&dpll_clksel_mac_clk>;
666 assigned-clock-rates = <50000000>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530667 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530668 cpdma_channels = <8>;
669 ale_entries = <1024>;
670 bd_ram_size = <0x2000>;
671 no_bd_ram = <0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530672 mac_control = <0x20>;
673 slaves = <2>;
674 active_slave = <0>;
675 cpts_clock_mult = <0x80000000>;
676 cpts_clock_shift = <29>;
677 ranges;
Mugunthan V Ncec42842015-09-21 15:56:53 +0530678 syscon = <&scm_conf>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530679
680 davinci_mdio: mdio@4a101000 {
Grygorii Strashko9efd1a62016-06-24 21:23:55 +0300681 compatible = "ti,am4372-mdio","ti,cpsw-mdio","ti,davinci_mdio";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530682 reg = <0x4a101000 0x100>;
683 #address-cells = <1>;
684 #size-cells = <0>;
685 ti,hwmods = "davinci_mdio";
686 bus_freq = <1000000>;
687 status = "disabled";
688 };
689
690 cpsw_emac0: slave@4a100200 {
691 /* Filled in by U-Boot */
692 mac-address = [ 00 00 00 00 00 00 ];
693 };
694
695 cpsw_emac1: slave@4a100300 {
696 /* Filled in by U-Boot */
697 mac-address = [ 00 00 00 00 00 00 ];
698 };
Mugunthan V Na9682cf2014-05-13 14:14:30 +0530699
700 phy_sel: cpsw-phy-sel@44e10650 {
701 compatible = "ti,am43xx-cpsw-phy-sel";
702 reg= <0x44e10650 0x4>;
703 reg-names = "gmii-sel";
704 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530705 };
706
707 epwmss0: epwmss@48300000 {
708 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
709 reg = <0x48300000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530710 #address-cells = <1>;
711 #size-cells = <1>;
712 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530713 ti,hwmods = "epwmss0";
714 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530715
716 ecap0: ecap@48300100 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500717 compatible = "ti,am4372-ecap",
718 "ti,am3352-ecap",
719 "ti,am33xx-ecap";
Sourav Poddaraa842302013-12-19 18:03:33 +0530720 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530721 reg = <0x48300100 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500722 clocks = <&l4ls_gclk>;
723 clock-names = "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530724 status = "disabled";
725 };
726
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500727 ehrpwm0: pwm@48300200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500728 compatible = "ti,am4372-ehrpwm",
729 "ti,am3352-ehrpwm",
730 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530731 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530732 reg = <0x48300200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500733 clocks = <&ehrpwm0_tbclk>, <&l4ls_gclk>;
734 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530735 status = "disabled";
736 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530737 };
738
739 epwmss1: epwmss@48302000 {
740 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
741 reg = <0x48302000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530742 #address-cells = <1>;
743 #size-cells = <1>;
744 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530745 ti,hwmods = "epwmss1";
746 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530747
748 ecap1: ecap@48302100 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500749 compatible = "ti,am4372-ecap",
750 "ti,am3352-ecap",
751 "ti,am33xx-ecap";
Sourav Poddaraa842302013-12-19 18:03:33 +0530752 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530753 reg = <0x48302100 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500754 clocks = <&l4ls_gclk>;
755 clock-names = "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530756 status = "disabled";
757 };
758
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500759 ehrpwm1: pwm@48302200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500760 compatible = "ti,am4372-ehrpwm",
761 "ti,am3352-ehrpwm",
762 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530763 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530764 reg = <0x48302200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500765 clocks = <&ehrpwm1_tbclk>, <&l4ls_gclk>;
766 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530767 status = "disabled";
768 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530769 };
770
771 epwmss2: epwmss@48304000 {
772 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
773 reg = <0x48304000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530774 #address-cells = <1>;
775 #size-cells = <1>;
776 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530777 ti,hwmods = "epwmss2";
778 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530779
780 ecap2: ecap@48304100 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500781 compatible = "ti,am4372-ecap",
782 "ti,am3352-ecap",
783 "ti,am33xx-ecap";
Sourav Poddaraa842302013-12-19 18:03:33 +0530784 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530785 reg = <0x48304100 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500786 clocks = <&l4ls_gclk>;
787 clock-names = "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530788 status = "disabled";
789 };
790
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500791 ehrpwm2: pwm@48304200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500792 compatible = "ti,am4372-ehrpwm",
793 "ti,am3352-ehrpwm",
794 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530795 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530796 reg = <0x48304200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500797 clocks = <&ehrpwm2_tbclk>, <&l4ls_gclk>;
798 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530799 status = "disabled";
800 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530801 };
802
803 epwmss3: epwmss@48306000 {
804 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
805 reg = <0x48306000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530806 #address-cells = <1>;
807 #size-cells = <1>;
808 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530809 ti,hwmods = "epwmss3";
810 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530811
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500812 ehrpwm3: pwm@48306200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500813 compatible = "ti,am4372-ehrpwm",
814 "ti,am3352-ehrpwm",
815 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530816 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530817 reg = <0x48306200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500818 clocks = <&ehrpwm3_tbclk>, <&l4ls_gclk>;
819 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530820 status = "disabled";
821 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530822 };
823
824 epwmss4: epwmss@48308000 {
825 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
826 reg = <0x48308000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530827 #address-cells = <1>;
828 #size-cells = <1>;
829 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530830 ti,hwmods = "epwmss4";
831 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530832
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500833 ehrpwm4: pwm@48308200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500834 compatible = "ti,am4372-ehrpwm",
835 "ti,am3352-ehrpwm",
836 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530837 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530838 reg = <0x48308200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500839 clocks = <&ehrpwm4_tbclk>, <&l4ls_gclk>;
840 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530841 status = "disabled";
842 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530843 };
844
845 epwmss5: epwmss@4830a000 {
846 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
847 reg = <0x4830a000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530848 #address-cells = <1>;
849 #size-cells = <1>;
850 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530851 ti,hwmods = "epwmss5";
852 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530853
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500854 ehrpwm5: pwm@4830a200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500855 compatible = "ti,am4372-ehrpwm",
856 "ti,am3352-ehrpwm",
857 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530858 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530859 reg = <0x4830a200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500860 clocks = <&ehrpwm5_tbclk>, <&l4ls_gclk>;
861 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530862 status = "disabled";
863 };
864 };
865
Vignesh R0f39f7b2014-11-21 15:44:22 +0530866 tscadc: tscadc@44e0d000 {
867 compatible = "ti,am3359-tscadc";
868 reg = <0x44e0d000 0x1000>;
869 ti,hwmods = "adc_tsc";
870 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
871 clocks = <&adc_tsc_fck>;
872 clock-names = "fck";
873 status = "disabled";
874
875 tsc {
876 compatible = "ti,am3359-tsc";
877 };
878
879 adc {
880 #io-channel-cells = <1>;
881 compatible = "ti,am3359-adc";
882 };
883
884 };
885
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530886 sham: sham@53100000 {
887 compatible = "ti,omap5-sham";
888 ti,hwmods = "sham";
889 reg = <0x53100000 0x300>;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200890 dmas = <&edma 36 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530891 dma-names = "rx";
892 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530893 };
Joel Fernandes6e70a512013-09-24 14:35:09 -0500894
895 aes: aes@53501000 {
896 compatible = "ti,omap4-aes";
897 ti,hwmods = "aes";
898 reg = <0x53501000 0xa0>;
899 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200900 dmas = <&edma 6 0>,
901 <&edma 5 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530902 dma-names = "tx", "rx";
Joel Fernandes6e70a512013-09-24 14:35:09 -0500903 };
Joel Fernandes099f3a852013-09-24 14:37:33 -0500904
905 des: des@53701000 {
906 compatible = "ti,omap4-des";
907 ti,hwmods = "des";
908 reg = <0x53701000 0xa0>;
909 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200910 dmas = <&edma 34 0>,
911 <&edma 33 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530912 dma-names = "tx", "rx";
Joel Fernandes099f3a852013-09-24 14:37:33 -0500913 };
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530914
Lokesh Vutla52c7c912016-06-01 12:06:46 +0300915 rng: rng@48310000 {
916 compatible = "ti,omap4-rng";
917 ti,hwmods = "rng";
918 reg = <0x48310000 0x2000>;
919 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
920 };
921
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300922 mcasp0: mcasp@48038000 {
923 compatible = "ti,am33xx-mcasp-audio";
924 ti,hwmods = "mcasp0";
925 reg = <0x48038000 0x2000>,
926 <0x46000000 0x400000>;
927 reg-names = "mpu", "dat";
928 interrupts = <80>, <81>;
Geert Uytterhoevenae107d02014-04-22 20:40:25 +0200929 interrupt-names = "tx", "rx";
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300930 status = "disabled";
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200931 dmas = <&edma 8 2>,
932 <&edma 9 2>;
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300933 dma-names = "tx", "rx";
934 };
935
936 mcasp1: mcasp@4803C000 {
937 compatible = "ti,am33xx-mcasp-audio";
938 ti,hwmods = "mcasp1";
939 reg = <0x4803C000 0x2000>,
940 <0x46400000 0x400000>;
941 reg-names = "mpu", "dat";
942 interrupts = <82>, <83>;
Geert Uytterhoevenae107d02014-04-22 20:40:25 +0200943 interrupt-names = "tx", "rx";
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300944 status = "disabled";
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200945 dmas = <&edma 10 2>,
946 <&edma 11 2>;
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300947 dma-names = "tx", "rx";
948 };
Pekon Guptaf68e3552014-02-05 18:58:34 +0530949
950 elm: elm@48080000 {
951 compatible = "ti,am3352-elm";
952 reg = <0x48080000 0x2000>;
953 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
954 ti,hwmods = "elm";
955 clocks = <&l4ls_gclk>;
956 clock-names = "fck";
957 status = "disabled";
958 };
959
960 gpmc: gpmc@50000000 {
961 compatible = "ti,am3352-gpmc";
962 ti,hwmods = "gpmc";
Franklin S Cooper Jr883cbc92016-03-10 17:56:39 -0600963 dmas = <&edma 52 0>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500964 dma-names = "rxtx";
Pekon Guptaf68e3552014-02-05 18:58:34 +0530965 clocks = <&l3s_gclk>;
966 clock-names = "fck";
967 reg = <0x50000000 0x2000>;
968 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
969 gpmc,num-cs = <7>;
970 gpmc,num-waitpins = <2>;
971 #address-cells = <2>;
972 #size-cells = <1>;
Roger Quadrosbe3f39c2016-02-23 18:37:19 +0200973 interrupt-controller;
974 #interrupt-cells = <2>;
Roger Quadros9e08c2d2016-04-07 13:25:33 +0300975 gpio-controller;
976 #gpio-cells = <2>;
Pekon Guptaf68e3552014-02-05 18:58:34 +0530977 status = "disabled";
978 };
George Cheriana0ae47e2014-03-19 15:40:01 +0530979
George Cheriana0ae47e2014-03-19 15:40:01 +0530980 ocp2scp0: ocp2scp@483a8000 {
Kishon Vijay Abraham I20431db2015-03-17 16:54:50 +0530981 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
George Cheriana0ae47e2014-03-19 15:40:01 +0530982 #address-cells = <1>;
983 #size-cells = <1>;
984 ranges;
985 ti,hwmods = "ocp2scp0";
986
987 usb2_phy1: phy@483a8000 {
988 compatible = "ti,am437x-usb2";
989 reg = <0x483a8000 0x8000>;
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +0530990 syscon-phy-power = <&scm_conf 0x620>;
George Cheriana0ae47e2014-03-19 15:40:01 +0530991 clocks = <&usb_phy0_always_on_clk32k>,
992 <&usb_otg_ss0_refclk960m>;
993 clock-names = "wkupclk", "refclk";
994 #phy-cells = <0>;
995 status = "disabled";
996 };
997 };
998
999 ocp2scp1: ocp2scp@483e8000 {
Kishon Vijay Abraham I20431db2015-03-17 16:54:50 +05301000 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
George Cheriana0ae47e2014-03-19 15:40:01 +05301001 #address-cells = <1>;
1002 #size-cells = <1>;
1003 ranges;
1004 ti,hwmods = "ocp2scp1";
1005
1006 usb2_phy2: phy@483e8000 {
1007 compatible = "ti,am437x-usb2";
1008 reg = <0x483e8000 0x8000>;
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +05301009 syscon-phy-power = <&scm_conf 0x628>;
George Cheriana0ae47e2014-03-19 15:40:01 +05301010 clocks = <&usb_phy1_always_on_clk32k>,
1011 <&usb_otg_ss1_refclk960m>;
1012 clock-names = "wkupclk", "refclk";
1013 #phy-cells = <0>;
1014 status = "disabled";
1015 };
1016 };
1017
1018 dwc3_1: omap_dwc3@48380000 {
1019 compatible = "ti,am437x-dwc3";
1020 ti,hwmods = "usb_otg_ss0";
1021 reg = <0x48380000 0x10000>;
1022 interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
1023 #address-cells = <1>;
1024 #size-cells = <1>;
1025 utmi-mode = <1>;
1026 ranges;
1027
1028 usb1: usb@48390000 {
1029 compatible = "synopsys,dwc3";
Felipe Balbi4b143f02014-09-03 16:22:24 -05001030 reg = <0x48390000 0x10000>;
Felipe Balbi1d20e4b2015-07-08 13:42:30 +03001031 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
1032 <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
1033 <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
1034 interrupt-names = "peripheral",
1035 "host",
1036 "otg";
George Cheriana0ae47e2014-03-19 15:40:01 +05301037 phys = <&usb2_phy1>;
1038 phy-names = "usb2-phy";
1039 maximum-speed = "high-speed";
1040 dr_mode = "otg";
1041 status = "disabled";
Felipe Balbi60f0e622014-11-06 11:32:35 -06001042 snps,dis_u3_susphy_quirk;
1043 snps,dis_u2_susphy_quirk;
George Cheriana0ae47e2014-03-19 15:40:01 +05301044 };
1045 };
1046
1047 dwc3_2: omap_dwc3@483c0000 {
1048 compatible = "ti,am437x-dwc3";
1049 ti,hwmods = "usb_otg_ss1";
1050 reg = <0x483c0000 0x10000>;
1051 interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
1052 #address-cells = <1>;
1053 #size-cells = <1>;
1054 utmi-mode = <1>;
1055 ranges;
1056
1057 usb2: usb@483d0000 {
1058 compatible = "synopsys,dwc3";
Felipe Balbi4b143f02014-09-03 16:22:24 -05001059 reg = <0x483d0000 0x10000>;
Felipe Balbi1d20e4b2015-07-08 13:42:30 +03001060 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
1061 <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
1062 <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
1063 interrupt-names = "peripheral",
1064 "host",
1065 "otg";
George Cheriana0ae47e2014-03-19 15:40:01 +05301066 phys = <&usb2_phy2>;
1067 phy-names = "usb2-phy";
1068 maximum-speed = "high-speed";
1069 dr_mode = "otg";
1070 status = "disabled";
Felipe Balbi60f0e622014-11-06 11:32:35 -06001071 snps,dis_u3_susphy_quirk;
1072 snps,dis_u2_susphy_quirk;
George Cheriana0ae47e2014-03-19 15:40:01 +05301073 };
1074 };
Sourav Poddar2a1a5042014-04-28 19:12:30 +05301075
1076 qspi: qspi@47900000 {
1077 compatible = "ti,am4372-qspi";
Vignesh R2acb6c32015-12-11 09:40:00 +05301078 reg = <0x47900000 0x100>,
1079 <0x30000000 0x4000000>;
1080 reg-names = "qspi_base", "qspi_mmap";
Sourav Poddar2a1a5042014-04-28 19:12:30 +05301081 #address-cells = <1>;
1082 #size-cells = <0>;
1083 ti,hwmods = "qspi";
1084 interrupts = <0 138 0x4>;
1085 num-cs = <4>;
1086 status = "disabled";
1087 };
Sourav Poddar741cac52014-05-08 11:30:07 +05301088
1089 hdq: hdq@48347000 {
Vignesh Ra895b8a2015-03-02 16:19:34 +05301090 compatible = "ti,am4372-hdq";
Sourav Poddar741cac52014-05-08 11:30:07 +05301091 reg = <0x48347000 0x1000>;
1092 interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
1093 clocks = <&func_12m_clk>;
1094 clock-names = "fck";
1095 ti,hwmods = "hdq1w";
1096 status = "disabled";
1097 };
Sathya Prakash M R8c793362014-03-24 16:31:55 +05301098
1099 dss: dss@4832a000 {
1100 compatible = "ti,omap3-dss";
1101 reg = <0x4832a000 0x200>;
1102 status = "disabled";
1103 ti,hwmods = "dss_core";
1104 clocks = <&disp_clk>;
1105 clock-names = "fck";
1106 #address-cells = <1>;
1107 #size-cells = <1>;
1108 ranges;
1109
Felipe Balbi08ecb282014-06-23 13:20:58 -05001110 dispc: dispc@4832a400 {
Sathya Prakash M R8c793362014-03-24 16:31:55 +05301111 compatible = "ti,omap3-dispc";
1112 reg = <0x4832a400 0x400>;
1113 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1114 ti,hwmods = "dss_dispc";
1115 clocks = <&disp_clk>;
1116 clock-names = "fck";
1117 };
1118
1119 rfbi: rfbi@4832a800 {
1120 compatible = "ti,omap3-rfbi";
1121 reg = <0x4832a800 0x100>;
1122 ti,hwmods = "dss_rfbi";
1123 clocks = <&disp_clk>;
1124 clock-names = "fck";
Tomi Valkeinen22a5dc12015-06-30 15:04:54 +03001125 status = "disabled";
Sathya Prakash M R8c793362014-03-24 16:31:55 +05301126 };
1127 };
Rajendra Nayak8b9a2812014-09-10 11:04:03 -05001128
1129 ocmcram: ocmcram@40300000 {
1130 compatible = "mmio-sram";
1131 reg = <0x40300000 0x40000>; /* 256k */
1132 };
Roger Quadros9e63b0d2014-09-04 15:36:03 +03001133
1134 dcan0: can@481cc000 {
1135 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
1136 ti,hwmods = "d_can0";
1137 clocks = <&dcan0_fck>;
1138 clock-names = "fck";
1139 reg = <0x481cc000 0x2000>;
Tero Kristo83a5d6c2015-02-12 10:25:40 +02001140 syscon-raminit = <&scm_conf 0x644 0>;
Roger Quadros9e63b0d2014-09-04 15:36:03 +03001141 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
1142 status = "disabled";
1143 };
1144
1145 dcan1: can@481d0000 {
1146 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
1147 ti,hwmods = "d_can1";
1148 clocks = <&dcan1_fck>;
1149 clock-names = "fck";
1150 reg = <0x481d0000 0x2000>;
Tero Kristo83a5d6c2015-02-12 10:25:40 +02001151 syscon-raminit = <&scm_conf 0x644 1>;
Roger Quadros9e63b0d2014-09-04 15:36:03 +03001152 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
1153 status = "disabled";
1154 };
Benoit Parrot9d0df0a2014-12-18 21:54:11 +05301155
1156 vpfe0: vpfe@48326000 {
1157 compatible = "ti,am437x-vpfe";
1158 reg = <0x48326000 0x2000>;
1159 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
1160 ti,hwmods = "vpfe0";
1161 status = "disabled";
1162 };
1163
1164 vpfe1: vpfe@48328000 {
1165 compatible = "ti,am437x-vpfe";
1166 reg = <0x48328000 0x2000>;
1167 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
1168 ti,hwmods = "vpfe1";
1169 status = "disabled";
1170 };
Afzal Mohammed6cfd8112013-06-03 18:49:54 +05301171 };
1172};
Tero Kristo6a679202013-08-02 19:12:04 +03001173
1174/include/ "am43xx-clocks.dtsi"