blob: 98d435a187b101fd529845b34e10731e5587a73c [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030038#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080042#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070043#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080044#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070045#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080046#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070047
48#include <asm/irq.h>
49
50#include "sky2.h"
51
52#define DRV_NAME "sky2"
stephen hemminger4ec8f0c2011-07-07 05:51:00 +000053#define DRV_VERSION "1.29"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000066/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000067 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
68#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000069#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000070#define TX_MAX_PENDING 1024
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define TX_WATCHDOG (5 * HZ)
74#define NAPI_WEIGHT 64
75#define PHY_RETRIES 1000
76
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070077#define SKY2_EEPROM_MAGIC 0x9955aabb
78
Mike McCormack060b9462010-07-29 03:34:52 +000079#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -070098static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -080099 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
100 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700102 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +0000151static irqreturn_t sky2_intr(int irq, void *dev_id);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100152
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800153/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800154static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700155{
156 int i;
157
158 gma_write16(hw, port, GM_SMI_DATA, val);
159 gma_write16(hw, port, GM_SMI_CTRL,
160 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
161
162 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800163 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
164 if (ctrl == 0xffff)
165 goto io_error;
166
167 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800169
170 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172
Mike McCormack060b9462010-07-29 03:34:52 +0000173 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800175
176io_error:
177 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
178 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179}
180
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182{
183 int i;
184
Stephen Hemminger793b8832005-09-14 16:06:14 -0700185 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
187
188 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800189 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
190 if (ctrl == 0xffff)
191 goto io_error;
192
193 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800194 *val = gma_read16(hw, port, GM_SMI_DATA);
195 return 0;
196 }
197
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800198 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800202 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800203io_error:
204 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
205 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800206}
207
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209{
210 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700213}
214
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800215
216static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700217{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218 /* switch power to VCC (WA for VAUX problem) */
219 sky2_write8(hw, B0_POWER_CTRL,
220 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700221
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222 /* disable Core Clock Division, */
223 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000225 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 /* enable bits are inverted */
227 sky2_write8(hw, B2_Y2_CLK_GATE,
228 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
229 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
230 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
231 else
232 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700233
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700234 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700235 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800237 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700238
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800239 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700240 /* set all bits to 0 except bits 15..12 and 8 */
241 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700245 /* set all bits to 0 except bits 28 & 27 */
246 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700250
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000251 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
252
Stephen Hemminger8f709202007-06-04 17:23:25 -0700253 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
254 reg = sky2_read32(hw, B2_GP_IO);
255 reg |= GLB_GPIO_STAT_RACE_DIS;
256 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700257
258 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700259 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000260
261 /* Turn on "driver loaded" LED */
262 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800263}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800265static void sky2_power_aux(struct sky2_hw *hw)
266{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000267 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
269 else
270 /* enable bits are inverted */
271 sky2_write8(hw, B2_Y2_CLK_GATE,
272 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
273 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
274 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
275
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000276 /* switch power to VAUX if supported and PME from D3cold */
277 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
278 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800279 sky2_write8(hw, B0_POWER_CTRL,
280 (PC_VAUX_ENA | PC_VCC_ENA |
281 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000282
283 /* turn off "driver loaded LED" */
284 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700285}
286
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700287static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700288{
289 u16 reg;
290
291 /* disable all GMAC IRQ's */
292 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700294 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
295 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
298
299 reg = gma_read16(hw, port, GM_RX_CTRL);
300 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
301 gma_write16(hw, port, GM_RX_CTRL, reg);
302}
303
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700304/* flow control to advertise bits */
305static const u16 copper_fc_adv[] = {
306 [FC_NONE] = 0,
307 [FC_TX] = PHY_M_AN_ASP,
308 [FC_RX] = PHY_M_AN_PC,
309 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
310};
311
312/* flow control to advertise bits when using 1000BaseX */
313static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700314 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700315 [FC_TX] = PHY_M_P_ASYM_MD_X,
316 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318};
319
320/* flow control to GMA disable bits */
321static const u16 gm_fc_disable[] = {
322 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
323 [FC_TX] = GM_GPCR_FC_RX_DIS,
324 [FC_RX] = GM_GPCR_FC_TX_DIS,
325 [FC_BOTH] = 0,
326};
327
328
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700329static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
330{
331 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700332 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700334 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700335 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
337
338 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700339 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
341
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700344 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700345 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
346 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set master & slave downshift counter to 1x */
348 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349
350 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
351 }
352
353 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700354 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700355 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356 /* enable automatic crossover */
357 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700358
359 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
360 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
361 u16 spec;
362
363 /* Enable Class A driver for FE+ A0 */
364 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
365 spec |= PHY_M_FESC_SEL_CL_A;
366 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 } else {
369 /* disable energy detect */
370 ctrl &= ~PHY_M_PC_EN_DET_MSK;
371
372 /* enable automatic crossover */
373 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
374
Stephen Hemminger53419c62007-05-14 12:38:11 -0700375 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000376 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
377 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 ctrl &= ~PHY_M_PC_DSC_MSK;
380 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
381 }
382 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700383 } else {
384 /* workaround for deviation #4.88 (CRC errors) */
385 /* disable Automatic Crossover */
386
387 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 }
389
390 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
391
392 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700393 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700394 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
395
396 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl &= ~PHY_M_MAC_MD_MSK;
400 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
402
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700403 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 /* select page 1 to access Fiber registers */
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406
407 /* for SFP-module set SIGDET polarity to low */
408 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
409 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700410 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700411 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412
413 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
415
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700416 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 ct1000 = 0;
418 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700419 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700421 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700422 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423 if (sky2->advertising & ADVERTISED_1000baseT_Full)
424 ct1000 |= PHY_M_1000C_AFD;
425 if (sky2->advertising & ADVERTISED_1000baseT_Half)
426 ct1000 |= PHY_M_1000C_AHD;
427 if (sky2->advertising & ADVERTISED_100baseT_Full)
428 adv |= PHY_M_AN_100_FD;
429 if (sky2->advertising & ADVERTISED_100baseT_Half)
430 adv |= PHY_M_AN_100_HD;
431 if (sky2->advertising & ADVERTISED_10baseT_Full)
432 adv |= PHY_M_AN_10_FD;
433 if (sky2->advertising & ADVERTISED_10baseT_Half)
434 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700435
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700436 } else { /* special defines for FIBER (88E1040S only) */
437 if (sky2->advertising & ADVERTISED_1000baseT_Full)
438 adv |= PHY_M_AN_1000X_AFD;
439 if (sky2->advertising & ADVERTISED_1000baseT_Half)
440 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700441 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442
443 /* Restart Auto-negotiation */
444 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
445 } else {
446 /* forced speed/duplex settings */
447 ct1000 = PHY_M_1000C_MSE;
448
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700449 /* Disable auto update for duplex flow control and duplex */
450 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700451
452 switch (sky2->speed) {
453 case SPEED_1000:
454 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700456 break;
457 case SPEED_100:
458 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460 break;
461 }
462
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700463 if (sky2->duplex == DUPLEX_FULL) {
464 reg |= GM_GPCR_DUP_FULL;
465 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700466 } else if (sky2->speed < SPEED_1000)
467 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700468 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700469
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700470 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
471 if (sky2_is_copper(hw))
472 adv |= copper_fc_adv[sky2->flow_mode];
473 else
474 adv |= fiber_fc_adv[sky2->flow_mode];
475 } else {
476 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700477 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700478
479 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700480 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
482 else
483 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700484 }
485
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700486 gma_write16(hw, port, GM_GP_CTRL, reg);
487
Stephen Hemminger05745c42007-09-19 15:36:45 -0700488 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700489 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
490
491 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
492 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
493
494 /* Setup Phy LED's */
495 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
496 ledover = 0;
497
498 switch (hw->chip_id) {
499 case CHIP_ID_YUKON_FE:
500 /* on 88E3082 these bits are at 11..9 (shifted left) */
501 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
502
503 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
504
505 /* delete ACT LED control bits */
506 ctrl &= ~PHY_M_FELP_LED1_MSK;
507 /* change ACT LED control to blink mode */
508 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
509 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
510 break;
511
Stephen Hemminger05745c42007-09-19 15:36:45 -0700512 case CHIP_ID_YUKON_FE_P:
513 /* Enable Link Partner Next Page */
514 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
515 ctrl |= PHY_M_PC_ENA_LIP_NP;
516
517 /* disable Energy Detect and enable scrambler */
518 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
519 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
520
521 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
522 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
523 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
524 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
525
526 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
527 break;
528
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700530 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531
532 /* select page 3 to access LED control register */
533 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
534
535 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
537 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
538 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
539 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
540 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700541
542 /* set Polarity Control register */
543 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 (PHY_M_POLC_LS1_P_MIX(4) |
545 PHY_M_POLC_IS0_P_MIX(4) |
546 PHY_M_POLC_LOS_CTRL(2) |
547 PHY_M_POLC_INIT_CTRL(2) |
548 PHY_M_POLC_STA1_CTRL(2) |
549 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550
551 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700552 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800554
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700555 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800556 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800557 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700558 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
559
560 /* select page 3 to access LED control register */
561 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
562
563 /* set LED Function Control register */
564 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
565 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
566 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
567 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
568 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
569
570 /* set Blink Rate in LED Timer Control Register */
571 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
572 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
573 /* restore page register */
574 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
575 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700576
577 default:
578 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
579 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800580
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700581 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800582 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 }
584
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700585 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
588
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700590 gm_phy_write(hw, port, 0x18, 0xaa99);
591 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700593 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
594 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
595 gm_phy_write(hw, port, 0x18, 0xa204);
596 gm_phy_write(hw, port, 0x17, 0x2002);
597 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800598
599 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700600 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700601 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
602 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
603 /* apply workaround for integrated resistors calibration */
604 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
605 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000606 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
607 /* apply fixes in PHY AFE */
608 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
609
610 /* apply RDAC termination workaround */
611 gm_phy_write(hw, port, 24, 0x2800);
612 gm_phy_write(hw, port, 23, 0x2001);
613
614 /* set page register back to 0 */
615 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700616 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
617 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700618 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800619 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
620
Joe Perches8e95a202009-12-03 07:58:21 +0000621 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
622 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800623 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800624 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800625 }
626
627 if (ledover)
628 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
629
stephen hemminger4fb99cd2011-07-07 05:50:59 +0000630 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
631 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
632 int i;
633 /* This a phy register setup workaround copied from vendor driver. */
634 static const struct {
635 u16 reg, val;
636 } eee_afe[] = {
637 { 0x156, 0x58ce },
638 { 0x153, 0x99eb },
639 { 0x141, 0x8064 },
640 /* { 0x155, 0x130b },*/
641 { 0x000, 0x0000 },
642 { 0x151, 0x8433 },
643 { 0x14b, 0x8c44 },
644 { 0x14c, 0x0f90 },
645 { 0x14f, 0x39aa },
646 /* { 0x154, 0x2f39 },*/
647 { 0x14d, 0xba33 },
648 { 0x144, 0x0048 },
649 { 0x152, 0x2010 },
650 /* { 0x158, 0x1223 },*/
651 { 0x140, 0x4444 },
652 { 0x154, 0x2f3b },
653 { 0x158, 0xb203 },
654 { 0x157, 0x2029 },
655 };
656
657 /* Start Workaround for OptimaEEE Rev.Z0 */
658 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
659
660 gm_phy_write(hw, port, 1, 0x4099);
661 gm_phy_write(hw, port, 3, 0x1120);
662 gm_phy_write(hw, port, 11, 0x113c);
663 gm_phy_write(hw, port, 14, 0x8100);
664 gm_phy_write(hw, port, 15, 0x112a);
665 gm_phy_write(hw, port, 17, 0x1008);
666
667 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
668 gm_phy_write(hw, port, 1, 0x20b0);
669
670 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
671
672 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
673 /* apply AFE settings */
674 gm_phy_write(hw, port, 17, eee_afe[i].val);
675 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
676 }
677
678 /* End Workaround for OptimaEEE */
679 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
680
681 /* Enable 10Base-Te (EEE) */
682 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
683 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
684 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
685 reg | PHY_M_10B_TE_ENABLE);
686 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700687 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700688
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700689 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700690 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700691 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
692 else
693 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
694}
695
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700696static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
697static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
698
699static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700700{
701 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700702
stephen hemmingera40ccc62010-01-24 18:46:06 +0000703 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800704 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700705 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700706
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000707 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700708 reg1 |= coma_mode[port];
709
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800710 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000711 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800712 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700713
714 if (hw->chip_id == CHIP_ID_YUKON_FE)
715 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
716 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
717 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700718}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700719
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700720static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
721{
722 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700723 u16 ctrl;
724
725 /* release GPHY Control reset */
726 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
727
728 /* release GMAC reset */
729 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
730
731 if (hw->flags & SKY2_HW_NEWER_PHY) {
732 /* select page 2 to access MAC control register */
733 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
734
735 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
736 /* allow GMII Power Down */
737 ctrl &= ~PHY_M_MAC_GMIF_PUP;
738 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
739
740 /* set page register back to 0 */
741 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
742 }
743
744 /* setup General Purpose Control Register */
745 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700746 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
747 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
748 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700749
750 if (hw->chip_id != CHIP_ID_YUKON_EC) {
751 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200752 /* select page 2 to access MAC control register */
753 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700754
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200755 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700756 /* enable Power Down */
757 ctrl |= PHY_M_PC_POW_D_ENA;
758 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200759
760 /* set page register back to 0 */
761 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700762 }
763
764 /* set IEEE compatible Power Down Mode (dev. #4.99) */
765 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
766 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700767
stephen hemmingera40ccc62010-01-24 18:46:06 +0000768 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700769 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700770 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700771 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000772 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700773}
774
stephen hemminger8e116802011-07-07 05:50:58 +0000775/* configure IPG according to used link speed */
776static void sky2_set_ipg(struct sky2_port *sky2)
777{
778 u16 reg;
779
780 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
781 reg &= ~GM_SMOD_IPG_MSK;
782 if (sky2->speed > SPEED_100)
783 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
784 else
785 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
786 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
787}
788
Brandon Philips38000a92010-06-16 16:21:58 +0000789/* Enable Rx/Tx */
790static void sky2_enable_rx_tx(struct sky2_port *sky2)
791{
792 struct sky2_hw *hw = sky2->hw;
793 unsigned port = sky2->port;
794 u16 reg;
795
796 reg = gma_read16(hw, port, GM_GP_CTRL);
797 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
798 gma_write16(hw, port, GM_GP_CTRL, reg);
799}
800
Stephen Hemminger1b537562005-12-20 15:08:07 -0800801/* Force a renegotiation */
802static void sky2_phy_reinit(struct sky2_port *sky2)
803{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800804 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800805 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000806 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800807 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800808}
809
Stephen Hemmingere3173832007-02-06 10:45:39 -0800810/* Put device in state to listen for Wake On Lan */
811static void sky2_wol_init(struct sky2_port *sky2)
812{
813 struct sky2_hw *hw = sky2->hw;
814 unsigned port = sky2->port;
815 enum flow_control save_mode;
816 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800817
818 /* Bring hardware out of reset */
819 sky2_write16(hw, B0_CTST, CS_RST_CLR);
820 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
821
822 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
823 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
824
825 /* Force to 10/100
826 * sky2_reset will re-enable on resume
827 */
828 save_mode = sky2->flow_mode;
829 ctrl = sky2->advertising;
830
831 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
832 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700833
834 spin_lock_bh(&sky2->phy_lock);
835 sky2_phy_power_up(hw, port);
836 sky2_phy_init(hw, port);
837 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800838
839 sky2->flow_mode = save_mode;
840 sky2->advertising = ctrl;
841
842 /* Set GMAC to no flow control and auto update for speed/duplex */
843 gma_write16(hw, port, GM_GP_CTRL,
844 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
845 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
846
847 /* Set WOL address */
848 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
849 sky2->netdev->dev_addr, ETH_ALEN);
850
851 /* Turn on appropriate WOL control bits */
852 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
853 ctrl = 0;
854 if (sky2->wol & WAKE_PHY)
855 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
856 else
857 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
858
859 if (sky2->wol & WAKE_MAGIC)
860 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
861 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700862 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800863
864 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
865 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
866
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000867 /* Disable PiG firmware */
868 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
869
Stephen Hemmingere3173832007-02-06 10:45:39 -0800870 /* block receiver */
871 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +0000872 sky2_read32(hw, B0_CTST);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800873}
874
Stephen Hemminger69161612007-06-04 17:23:26 -0700875static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
876{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700877 struct net_device *dev = hw->dev[port];
878
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800879 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
880 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000881 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800882 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000883 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
884 } else if (dev->mtu > ETH_DATA_LEN) {
885 /* set Tx GMAC FIFO Almost Empty Threshold */
886 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
887 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700888
stephen hemminger44dde562010-02-12 06:58:01 +0000889 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
890 } else
891 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700892}
893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
895{
896 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
897 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100898 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700899 int i;
900 const u8 *addr = hw->dev[port]->dev_addr;
901
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700902 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
903 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904
905 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
906
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000907 if (hw->chip_id == CHIP_ID_YUKON_XL &&
908 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
909 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700910 /* WA DEV_472 -- looks like crossed wires on port 2 */
911 /* clear GMAC 1 Control reset */
912 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
913 do {
914 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
915 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
916 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
917 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
918 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
919 }
920
Stephen Hemminger793b8832005-09-14 16:06:14 -0700921 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700922
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700923 /* Enable Transmit FIFO Underrun */
924 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
925
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800926 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700927 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700928 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800929 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700930
931 /* MIB clear */
932 reg = gma_read16(hw, port, GM_PHY_ADDR);
933 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
934
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700935 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
936 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700937 gma_write16(hw, port, GM_PHY_ADDR, reg);
938
939 /* transmit control */
940 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
941
942 /* receive control reg: unicast + multicast + no FCS */
943 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700944 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945
946 /* transmit flow control */
947 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
948
949 /* transmit parameter */
950 gma_write16(hw, port, GM_TX_PARAM,
951 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
952 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
953 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
954 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
955
956 /* serial mode register */
957 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
stephen hemminger8e116802011-07-07 05:50:58 +0000958 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700960 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961 reg |= GM_SMOD_JUMBO_ENA;
962
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000963 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
964 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
965 reg |= GM_NEW_FLOW_CTRL;
966
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967 gma_write16(hw, port, GM_SERIAL_MODE, reg);
968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969 /* virtual address for data */
970 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
971
Stephen Hemminger793b8832005-09-14 16:06:14 -0700972 /* physical address: used for pause frames */
973 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
974
975 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
977 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
978 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
979
980 /* Configure Rx MAC FIFO */
981 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100982 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700983 if (hw->chip_id == CHIP_ID_YUKON_EX ||
984 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100985 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700986
Al Viro25cccec2007-07-20 16:07:33 +0100987 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800989 if (hw->chip_id == CHIP_ID_YUKON_XL) {
990 /* Hardware errata - clear flush mask */
991 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
992 } else {
993 /* Flush Rx MAC FIFO on any flow control or error */
994 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
995 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800997 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700998 reg = RX_GMF_FL_THR_DEF + 1;
999 /* Another magic mystery workaround from sk98lin */
1000 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1001 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1002 reg = 0x178;
1003 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004
1005 /* Configure Tx MAC FIFO */
1006 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1007 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001008
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001009 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001010 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001011 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +00001012 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1013 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001014 reg = 1568 / 8;
1015 else
1016 reg = 1024 / 8;
1017 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1018 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001019
Stephen Hemminger69161612007-06-04 17:23:26 -07001020 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001021 }
1022
Stephen Hemmingere970d1f2007-11-27 11:02:07 -08001023 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1024 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1025 /* disable dynamic watermark */
1026 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1027 reg &= ~TX_DYN_WM_ENA;
1028 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1029 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001030}
1031
Stephen Hemminger67712902006-12-04 15:53:45 -08001032/* Assign Ram Buffer allocation to queue */
1033static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034{
Stephen Hemminger67712902006-12-04 15:53:45 -08001035 u32 end;
1036
1037 /* convert from K bytes to qwords used for hw register */
1038 start *= 1024/8;
1039 space *= 1024/8;
1040 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001041
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001042 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1043 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1044 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1045 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1046 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1047
1048 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001049 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001050
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001051 /* On receive queue's set the thresholds
1052 * give receiver priority when > 3/4 full
1053 * send pause when down to 2K
1054 */
1055 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1056 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001057
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001058 tp = space - 2048/8;
1059 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1060 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061 } else {
1062 /* Enable store & forward on Tx queue's because
1063 * Tx FIFO is only 1K on Yukon
1064 */
1065 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1066 }
1067
1068 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001069 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070}
1071
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001072/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001073static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001074{
1075 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1076 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1077 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001078 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001079}
1080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001081/* Setup prefetch unit registers. This is the interface between
1082 * hardware and driver list elements
1083 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001084static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001085 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001087 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1088 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001089 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1090 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001091 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1092 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001093
1094 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001095}
1096
Mike McCormack9b289c32009-08-14 05:15:12 +00001097static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001098{
Mike McCormack9b289c32009-08-14 05:15:12 +00001099 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001100
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001101 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001102 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001103 return le;
1104}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001106static void tx_init(struct sky2_port *sky2)
1107{
1108 struct sky2_tx_le *le;
1109
1110 sky2->tx_prod = sky2->tx_cons = 0;
1111 sky2->tx_tcpsum = 0;
1112 sky2->tx_last_mss = 0;
1113
Mike McCormack9b289c32009-08-14 05:15:12 +00001114 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001115 le->addr = 0;
1116 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001117 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001118}
1119
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001120/* Update chip's next pointer */
1121static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001122{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001123 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001124 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001125 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1126
1127 /* Synchronize I/O on since next processor may write to tail */
1128 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001129}
1130
Stephen Hemminger793b8832005-09-14 16:06:14 -07001131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001132static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1133{
1134 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001135 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001136 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001137 return le;
1138}
1139
Mike McCormack060b9462010-07-29 03:34:52 +00001140static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001141{
1142 unsigned size;
1143
1144 /* Space needed for frame data + headers rounded up */
1145 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1146
1147 /* Stopping point for hardware truncation */
1148 return (size - 8) / sizeof(u32);
1149}
1150
Mike McCormack060b9462010-07-29 03:34:52 +00001151static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001152{
1153 struct rx_ring_info *re;
1154 unsigned size;
1155
1156 /* Space needed for frame data + headers rounded up */
1157 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1158
1159 sky2->rx_nfrags = size >> PAGE_SHIFT;
1160 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1161
1162 /* Compute residue after pages */
1163 size -= sky2->rx_nfrags << PAGE_SHIFT;
1164
1165 /* Optimize to handle small packets and headers */
1166 if (size < copybreak)
1167 size = copybreak;
1168 if (size < ETH_HLEN)
1169 size = ETH_HLEN;
1170
1171 return size;
1172}
1173
Stephen Hemminger14d02632006-09-26 11:57:43 -07001174/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001175static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001176 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001177{
1178 struct sky2_rx_le *le;
1179
Stephen Hemminger86c68872008-01-10 16:14:12 -08001180 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001182 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183 le->opcode = OP_ADDR64 | HW_OWNER;
1184 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001185
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001186 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001187 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001188 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001189 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190}
1191
Stephen Hemminger14d02632006-09-26 11:57:43 -07001192/* Build description to hardware for one possibly fragmented skb */
1193static void sky2_rx_submit(struct sky2_port *sky2,
1194 const struct rx_ring_info *re)
1195{
1196 int i;
1197
1198 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1199
1200 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1201 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1202}
1203
1204
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001205static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001206 unsigned size)
1207{
1208 struct sk_buff *skb = re->skb;
1209 int i;
1210
1211 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001212 if (pci_dma_mapping_error(pdev, re->data_addr))
1213 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001214
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001215 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001216
stephen hemminger3fbd9182010-02-01 13:45:41 +00001217 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001218 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
stephen hemminger3fbd9182010-02-01 13:45:41 +00001219
Ian Campbell950a5a42011-09-21 21:53:18 +00001220 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001221 skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001222 DMA_FROM_DEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001223
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001224 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
stephen hemminger3fbd9182010-02-01 13:45:41 +00001225 goto map_page_error;
1226 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001227 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001228
1229map_page_error:
1230 while (--i >= 0) {
1231 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001232 skb_frag_size(&skb_shinfo(skb)->frags[i]),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001233 PCI_DMA_FROMDEVICE);
1234 }
1235
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001236 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001237 PCI_DMA_FROMDEVICE);
1238
1239mapping_error:
1240 if (net_ratelimit())
1241 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1242 skb->dev->name);
1243 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001244}
1245
1246static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1247{
1248 struct sk_buff *skb = re->skb;
1249 int i;
1250
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001251 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001252 PCI_DMA_FROMDEVICE);
1253
1254 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1255 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001256 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001257 PCI_DMA_FROMDEVICE);
1258}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001259
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001260/* Tell chip where to start receive checksum.
1261 * Actually has two checksums, but set both same to avoid possible byte
1262 * order problems.
1263 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001264static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001265{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001266 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001268 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1269 le->ctrl = 0;
1270 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001271
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001272 sky2_write32(sky2->hw,
1273 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001274 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001275 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001276}
1277
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001278/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001279static void rx_set_rss(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001280{
1281 struct sky2_port *sky2 = netdev_priv(dev);
1282 struct sky2_hw *hw = sky2->hw;
1283 int i, nkeys = 4;
1284
1285 /* Supports IPv6 and other modes */
1286 if (hw->flags & SKY2_HW_NEW_LE) {
1287 nkeys = 10;
1288 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1289 }
1290
1291 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001292 if (features & NETIF_F_RXHASH) {
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001293 u32 key[nkeys];
1294
1295 get_random_bytes(key, nkeys * sizeof(u32));
1296 for (i = 0; i < nkeys; i++)
1297 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
1298 key[i]);
1299
1300 /* Need to turn on (undocumented) flag to make hashing work */
1301 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1302 RX_STFW_ENA);
1303
1304 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1305 BMU_ENA_RX_RSS_HASH);
1306 } else
1307 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1308 BMU_DIS_RX_RSS_HASH);
1309}
1310
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001311/*
1312 * The RX Stop command will not work for Yukon-2 if the BMU does not
1313 * reach the end of packet and since we can't make sure that we have
1314 * incoming data, we must reset the BMU while it is not doing a DMA
1315 * transfer. Since it is possible that the RX path is still active,
1316 * the RX RAM buffer will be stopped first, so any possible incoming
1317 * data will not trigger a DMA. After the RAM buffer is stopped, the
1318 * BMU is polled until any DMA in progress is ended and only then it
1319 * will be reset.
1320 */
1321static void sky2_rx_stop(struct sky2_port *sky2)
1322{
1323 struct sky2_hw *hw = sky2->hw;
1324 unsigned rxq = rxqaddr[sky2->port];
1325 int i;
1326
1327 /* disable the RAM Buffer receive queue */
1328 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1329
1330 for (i = 0; i < 0xffff; i++)
1331 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1332 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1333 goto stopped;
1334
Joe Perchesada1db52010-02-17 15:01:59 +00001335 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001336stopped:
1337 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1338
1339 /* reset the Rx prefetch unit */
1340 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001341 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001342}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001343
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001344/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001345static void sky2_rx_clean(struct sky2_port *sky2)
1346{
1347 unsigned i;
1348
1349 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001350 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001351 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001352
1353 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001354 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001355 kfree_skb(re->skb);
1356 re->skb = NULL;
1357 }
1358 }
1359}
1360
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001361/* Basic MII support */
1362static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1363{
1364 struct mii_ioctl_data *data = if_mii(ifr);
1365 struct sky2_port *sky2 = netdev_priv(dev);
1366 struct sky2_hw *hw = sky2->hw;
1367 int err = -EOPNOTSUPP;
1368
1369 if (!netif_running(dev))
1370 return -ENODEV; /* Phy still in reset */
1371
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001372 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001373 case SIOCGMIIPHY:
1374 data->phy_id = PHY_ADDR_MARV;
1375
1376 /* fallthru */
1377 case SIOCGMIIREG: {
1378 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001379
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001380 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001381 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001382 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001383
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001384 data->val_out = val;
1385 break;
1386 }
1387
1388 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001389 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001390 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1391 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001392 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001393 break;
1394 }
1395 return err;
1396}
1397
Michał Mirosławf5d64032011-04-10 03:13:21 +00001398#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001399
Michał Mirosławf5d64032011-04-10 03:13:21 +00001400static void sky2_vlan_mode(struct net_device *dev, u32 features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001401{
1402 struct sky2_port *sky2 = netdev_priv(dev);
1403 struct sky2_hw *hw = sky2->hw;
1404 u16 port = sky2->port;
1405
Michał Mirosławf5d64032011-04-10 03:13:21 +00001406 if (features & NETIF_F_HW_VLAN_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001407 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1408 RX_VLAN_STRIP_ON);
1409 else
1410 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1411 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001412
Michał Mirosławf5d64032011-04-10 03:13:21 +00001413 if (features & NETIF_F_HW_VLAN_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001414 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1415 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001416
1417 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1418 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001419 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1420 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001421
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001422 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001423 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001424 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001425}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001426
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001427/* Amount of required worst case padding in rx buffer */
1428static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1429{
1430 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1431}
1432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001433/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001434 * Allocate an skb for receiving. If the MTU is large enough
1435 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001436 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001437static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001438{
1439 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001440 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001441
Eric Dumazet68ac3192011-07-07 06:13:32 -07001442 skb = __netdev_alloc_skb(sky2->netdev,
1443 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1444 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001445 if (!skb)
1446 goto nomem;
1447
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001448 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001449 unsigned char *start;
1450 /*
1451 * Workaround for a bug in FIFO that cause hang
1452 * if the FIFO if the receive buffer is not 64 byte aligned.
1453 * The buffer returned from netdev_alloc_skb is
1454 * aligned except if slab debugging is enabled.
1455 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001456 start = PTR_ALIGN(skb->data, 8);
1457 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001458 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001459 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001460
1461 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001462 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001463
1464 if (!page)
1465 goto free_partial;
1466 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001467 }
1468
1469 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001470free_partial:
1471 kfree_skb(skb);
1472nomem:
1473 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001474}
1475
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001476static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1477{
1478 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1479}
1480
Mike McCormack200ac492010-02-12 06:58:03 +00001481static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1482{
1483 struct sky2_hw *hw = sky2->hw;
1484 unsigned i;
1485
1486 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1487
1488 /* Fill Rx ring */
1489 for (i = 0; i < sky2->rx_pending; i++) {
1490 struct rx_ring_info *re = sky2->rx_ring + i;
1491
Eric Dumazet68ac3192011-07-07 06:13:32 -07001492 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001493 if (!re->skb)
1494 return -ENOMEM;
1495
1496 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1497 dev_kfree_skb(re->skb);
1498 re->skb = NULL;
1499 return -ENOMEM;
1500 }
1501 }
1502 return 0;
1503}
1504
Stephen Hemminger82788c72006-01-17 13:43:10 -08001505/*
Mike McCormack200ac492010-02-12 06:58:03 +00001506 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001507 * Normal case this ends up creating one list element for skb
1508 * in the receive ring. Worst case if using large MTU and each
1509 * allocation falls on a different 64 bit region, that results
1510 * in 6 list elements per ring entry.
1511 * One element is used for checksum enable/disable, and one
1512 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 */
Mike McCormack200ac492010-02-12 06:58:03 +00001514static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001515{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001516 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001517 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001518 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001519 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001520
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001521 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001522 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001523
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001524 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001525 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001526 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1527
1528 /* These chips have no ram buffer?
1529 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001530 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001531 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001532 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001533
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001534 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1535
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001536 if (!(hw->flags & SKY2_HW_NEW_LE))
1537 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001538
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001539 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001540 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001541
Mike McCormack200ac492010-02-12 06:58:03 +00001542 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001543 for (i = 0; i < sky2->rx_pending; i++) {
1544 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001545 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 }
1547
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001548 /*
1549 * The receiver hangs if it receives frames larger than the
1550 * packet buffer. As a workaround, truncate oversize frames, but
1551 * the register is limited to 9 bits, so if you do frames > 2052
1552 * you better get the MTU right!
1553 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001554 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001555 if (thresh > 0x1ff)
1556 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1557 else {
1558 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1559 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1560 }
1561
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001562 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001563 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001564
1565 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1566 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1567 /*
1568 * Disable flushing of non ASF packets;
1569 * must be done after initializing the BMUs;
1570 * drivers without ASF support should do this too, otherwise
1571 * it may happen that they cannot run on ASF devices;
1572 * remember that the MAC FIFO isn't reset during initialization.
1573 */
1574 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1575 }
1576
1577 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1578 /* Enable RX Home Address & Routing Header checksum fix */
1579 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1580 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1581
1582 /* Enable TX Home Address & Routing Header checksum fix */
1583 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1584 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1585 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586}
1587
Mike McCormack90bbebb2009-09-01 03:21:35 +00001588static int sky2_alloc_buffers(struct sky2_port *sky2)
1589{
1590 struct sky2_hw *hw = sky2->hw;
1591
1592 /* must be power of 2 */
1593 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1594 sky2->tx_ring_size *
1595 sizeof(struct sky2_tx_le),
1596 &sky2->tx_le_map);
1597 if (!sky2->tx_le)
1598 goto nomem;
1599
1600 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1601 GFP_KERNEL);
1602 if (!sky2->tx_ring)
1603 goto nomem;
1604
1605 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1606 &sky2->rx_le_map);
1607 if (!sky2->rx_le)
1608 goto nomem;
1609 memset(sky2->rx_le, 0, RX_LE_BYTES);
1610
1611 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1612 GFP_KERNEL);
1613 if (!sky2->rx_ring)
1614 goto nomem;
1615
Mike McCormack200ac492010-02-12 06:58:03 +00001616 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001617nomem:
1618 return -ENOMEM;
1619}
1620
1621static void sky2_free_buffers(struct sky2_port *sky2)
1622{
1623 struct sky2_hw *hw = sky2->hw;
1624
Mike McCormack200ac492010-02-12 06:58:03 +00001625 sky2_rx_clean(sky2);
1626
Mike McCormack90bbebb2009-09-01 03:21:35 +00001627 if (sky2->rx_le) {
1628 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1629 sky2->rx_le, sky2->rx_le_map);
1630 sky2->rx_le = NULL;
1631 }
1632 if (sky2->tx_le) {
1633 pci_free_consistent(hw->pdev,
1634 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1635 sky2->tx_le, sky2->tx_le_map);
1636 sky2->tx_le = NULL;
1637 }
1638 kfree(sky2->tx_ring);
1639 kfree(sky2->rx_ring);
1640
1641 sky2->tx_ring = NULL;
1642 sky2->rx_ring = NULL;
1643}
1644
Mike McCormackea0f71e2010-02-12 06:58:04 +00001645static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647 struct sky2_hw *hw = sky2->hw;
1648 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001649 u32 ramsize;
1650 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001651 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652
Mike McCormackea0f71e2010-02-12 06:58:04 +00001653 tx_init(sky2);
1654
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001655 /*
1656 * On dual port PCI-X card, there is an problem where status
1657 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001658 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001659 if (otherdev && netif_running(otherdev) &&
1660 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001661 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001662
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001663 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001664 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001665 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001666 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001667
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668 sky2_mac_init(hw, port);
1669
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001670 /* Register is number of 4K blocks on internal RAM buffer. */
1671 ramsize = sky2_read8(hw, B2_E_0) * 4;
1672 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001673 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674
Joe Perchesada1db52010-02-17 15:01:59 +00001675 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001676 if (ramsize < 16)
1677 rxspace = ramsize / 2;
1678 else
1679 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680
Stephen Hemminger67712902006-12-04 15:53:45 -08001681 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1682 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1683
1684 /* Make sure SyncQ is disabled */
1685 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1686 RB_RST_SET);
1687 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001688
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001689 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001690
Stephen Hemminger69161612007-06-04 17:23:26 -07001691 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1692 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1693 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1694
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001695 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001696 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1697 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001698 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001699
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001701 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001702
Michał Mirosławf5d64032011-04-10 03:13:21 +00001703 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1704 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001705
Mike McCormack200ac492010-02-12 06:58:03 +00001706 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001707}
1708
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001709/* Setup device IRQ and enable napi to process */
1710static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1711{
1712 struct pci_dev *pdev = hw->pdev;
1713 int err;
1714
1715 err = request_irq(pdev->irq, sky2_intr,
1716 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1717 name, hw);
1718 if (err)
1719 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1720 else {
1721 napi_enable(&hw->napi);
1722 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1723 sky2_read32(hw, B0_IMSK);
1724 }
1725
1726 return err;
1727}
1728
1729
Mike McCormackea0f71e2010-02-12 06:58:04 +00001730/* Bring up network interface. */
stephen hemminger926d0972011-11-16 13:42:57 +00001731static int sky2_open(struct net_device *dev)
Mike McCormackea0f71e2010-02-12 06:58:04 +00001732{
1733 struct sky2_port *sky2 = netdev_priv(dev);
1734 struct sky2_hw *hw = sky2->hw;
1735 unsigned port = sky2->port;
1736 u32 imask;
1737 int err;
1738
1739 netif_carrier_off(dev);
1740
1741 err = sky2_alloc_buffers(sky2);
1742 if (err)
1743 goto err_out;
1744
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001745 /* With single port, IRQ is setup when device is brought up */
1746 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1747 goto err_out;
1748
Mike McCormackea0f71e2010-02-12 06:58:04 +00001749 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001750
stephen hemminger1401a802011-11-16 13:42:55 +00001751 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1752 hw->chip_id == CHIP_ID_YUKON_PRM ||
1753 hw->chip_id == CHIP_ID_YUKON_OP_2)
1754 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1755
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001757 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001758 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001759 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001760 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001761
Joe Perches6c35aba2010-02-15 08:34:21 +00001762 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001763
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764 return 0;
1765
1766err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001767 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768 return err;
1769}
1770
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001772static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001773{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001774 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001775}
1776
1777/* Number of list elements available for next tx */
1778static inline int tx_avail(const struct sky2_port *sky2)
1779{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001780 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001781}
1782
1783/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001784static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001785{
1786 unsigned count;
1787
Stephen Hemminger07e31632009-09-14 06:12:55 +00001788 count = (skb_shinfo(skb)->nr_frags + 1)
1789 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001790
Herbert Xu89114af2006-07-08 13:34:32 -07001791 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001792 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001793 else if (sizeof(dma_addr_t) == sizeof(u32))
1794 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001795
Patrick McHardy84fa7932006-08-29 16:44:56 -07001796 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001797 ++count;
1798
1799 return count;
1800}
1801
stephen hemmingerf6815072010-02-01 13:41:47 +00001802static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001803{
1804 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001805 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1806 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001807 PCI_DMA_TODEVICE);
1808 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001809 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1810 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001811 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001812 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001813}
1814
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001815/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001816 * Put one packet in ring for transmit.
1817 * A single packet can generate multiple list elements, and
1818 * the number of ring elements will probably be less than the number
1819 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001821static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1822 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823{
1824 struct sky2_port *sky2 = netdev_priv(dev);
1825 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001826 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001827 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001828 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001830 u32 upper;
1831 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832 u16 mss;
1833 u8 ctrl;
1834
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001835 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1836 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838 len = skb_headlen(skb);
1839 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001840
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001841 if (pci_dma_mapping_error(hw->pdev, mapping))
1842 goto mapping_error;
1843
Mike McCormack9b289c32009-08-14 05:15:12 +00001844 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001845 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1846 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001847
Stephen Hemminger86c68872008-01-10 16:14:12 -08001848 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001849 upper = upper_32_bits(mapping);
1850 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001851 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001852 le->addr = cpu_to_le32(upper);
1853 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001854 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001855 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856
1857 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001858 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001859 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001860
1861 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001862 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001863
Stephen Hemminger69161612007-06-04 17:23:26 -07001864 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001865 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001866 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001867
1868 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001869 le->opcode = OP_MSS | HW_OWNER;
1870 else
1871 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001872 sky2->tx_last_mss = mss;
1873 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001874 }
1875
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001877
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001878 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jesse Grosseab6d182010-10-20 13:56:03 +00001879 if (vlan_tx_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001880 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001881 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001882 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001883 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001884 } else
1885 le->opcode |= OP_VLAN;
1886 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1887 ctrl |= INS_VLAN;
1888 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001889
1890 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001891 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001892 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001893 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001894 ctrl |= CALSUM; /* auto checksum */
1895 else {
1896 const unsigned offset = skb_transport_offset(skb);
1897 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001898
Stephen Hemminger69161612007-06-04 17:23:26 -07001899 tcpsum = offset << 16; /* sum start */
1900 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001901
Stephen Hemminger69161612007-06-04 17:23:26 -07001902 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1903 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1904 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905
Stephen Hemminger69161612007-06-04 17:23:26 -07001906 if (tcpsum != sky2->tx_tcpsum) {
1907 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001908
Mike McCormack9b289c32009-08-14 05:15:12 +00001909 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001910 le->addr = cpu_to_le32(tcpsum);
1911 le->length = 0; /* initial checksum value */
1912 le->ctrl = 1; /* one packet */
1913 le->opcode = OP_TCPLISW | HW_OWNER;
1914 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001915 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001916 }
1917
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001918 re = sky2->tx_ring + slot;
1919 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001920 dma_unmap_addr_set(re, mapaddr, mapping);
1921 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001922
Mike McCormack9b289c32009-08-14 05:15:12 +00001923 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001924 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001925 le->length = cpu_to_le16(len);
1926 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001927 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001928
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001929
1930 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001931 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932
Ian Campbell950a5a42011-09-21 21:53:18 +00001933 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001934 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001935
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001936 if (dma_mapping_error(&hw->pdev->dev, mapping))
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001937 goto mapping_unwind;
1938
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001939 upper = upper_32_bits(mapping);
1940 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001941 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001942 le->addr = cpu_to_le32(upper);
1943 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001944 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945 }
1946
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001947 re = sky2->tx_ring + slot;
1948 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001949 dma_unmap_addr_set(re, mapaddr, mapping);
Eric Dumazet9e903e02011-10-18 21:00:24 +00001950 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001951
Mike McCormack9b289c32009-08-14 05:15:12 +00001952 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001953 le->addr = cpu_to_le32(lower_32_bits(mapping));
Eric Dumazet9e903e02011-10-18 21:00:24 +00001954 le->length = cpu_to_le16(skb_frag_size(frag));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001956 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001958
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001959 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960 le->ctrl |= EOP;
1961
Mike McCormack9b289c32009-08-14 05:15:12 +00001962 sky2->tx_prod = slot;
1963
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001964 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1965 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001966
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001967 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001970
1971mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001972 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001973 re = sky2->tx_ring + i;
1974
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001975 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001976 }
1977
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001978mapping_error:
1979 if (net_ratelimit())
1980 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1981 dev_kfree_skb(skb);
1982 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983}
1984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001985/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001986 * Free ring elements from starting at tx_cons until "done"
1987 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001988 * NB:
1989 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001990 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001991 * 2. This may run in parallel start_xmit because the it only
1992 * looks at the tail of the queue of FIFO (tx_cons), not
1993 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001994 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001995static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001997 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001998 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001999
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002000 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002001
Stephen Hemminger291ea612006-09-26 11:57:41 -07002002 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002003 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07002004 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002005 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002007 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002008
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002009 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00002010 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2011 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07002012
stephen hemminger0885a302010-12-31 15:34:27 +00002013 u64_stats_update_begin(&sky2->tx_stats.syncp);
2014 ++sky2->tx_stats.packets;
2015 sky2->tx_stats.bytes += skb->len;
2016 u64_stats_update_end(&sky2->tx_stats.syncp);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002017
stephen hemmingerf6815072010-02-01 13:41:47 +00002018 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00002019 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00002020
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002021 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002022 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002023 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002024
Stephen Hemminger291ea612006-09-26 11:57:41 -07002025 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07002026 smp_mb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002027}
2028
Mike McCormack264bb4f2009-08-14 05:15:14 +00002029static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00002030{
Mike McCormacka5109962009-08-14 05:15:13 +00002031 /* Disable Force Sync bit and Enable Alloc bit */
2032 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2033 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2034
2035 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2036 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2037 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2038
2039 /* Reset the PCI FIFO of the async Tx queue */
2040 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2041 BMU_RST_SET | BMU_FIFO_RST);
2042
2043 /* Reset the Tx prefetch units */
2044 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2045 PREF_UNIT_RST_SET);
2046
2047 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2048 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +00002049
2050 sky2_read32(hw, B0_CTST);
Mike McCormacka5109962009-08-14 05:15:13 +00002051}
2052
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002053static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002055 struct sky2_hw *hw = sky2->hw;
2056 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002057 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002058
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00002059 /* Force flow control off */
2060 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002061
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062 /* Stop transmitter */
2063 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2064 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2065
2066 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07002067 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002068
2069 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002070 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002071 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2072
2073 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2074
2075 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00002076 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2077 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002078 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2079
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002080 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002081
Linus Torvalds8a9ea322011-10-25 13:25:22 +02002082 /* Force any delayed status interrupt and NAPI */
Stephen Hemminger6c835042009-06-17 07:30:35 +00002083 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2084 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2085 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2086 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2087
Mike McCormacka947a392009-07-21 20:57:56 -07002088 sky2_rx_stop(sky2);
2089
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002090 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07002091 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002092 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002093
Mike McCormack264bb4f2009-08-14 05:15:14 +00002094 sky2_tx_reset(hw, port);
2095
Stephen Hemminger481cea42009-08-14 15:33:19 -07002096 /* Free any pending frames stuck in HW queue */
2097 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002098}
2099
2100/* Network shutdown */
stephen hemminger926d0972011-11-16 13:42:57 +00002101static int sky2_close(struct net_device *dev)
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002102{
2103 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002104 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002105
2106 /* Never really got started! */
2107 if (!sky2->tx_le)
2108 return 0;
2109
Joe Perches6c35aba2010-02-15 08:34:21 +00002110 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002111
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002112 if (hw->ports == 1) {
stephen hemminger1401a802011-11-16 13:42:55 +00002113 sky2_write32(hw, B0_IMSK, 0);
2114 sky2_read32(hw, B0_IMSK);
2115
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002116 napi_disable(&hw->napi);
2117 free_irq(hw->pdev->irq, hw);
2118 } else {
stephen hemminger1401a802011-11-16 13:42:55 +00002119 u32 imask;
2120
2121 /* Disable port IRQ */
2122 imask = sky2_read32(hw, B0_IMSK);
2123 imask &= ~portirq_msk[sky2->port];
2124 sky2_write32(hw, B0_IMSK, imask);
2125 sky2_read32(hw, B0_IMSK);
2126
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002127 synchronize_irq(hw->pdev->irq);
2128 napi_synchronize(&hw->napi);
2129 }
Mike McCormack8a0c9222010-02-12 06:58:06 +00002130
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002131 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002132
Mike McCormack90bbebb2009-09-01 03:21:35 +00002133 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002134
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002135 return 0;
2136}
2137
2138static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2139{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002140 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002141 return SPEED_1000;
2142
Stephen Hemminger05745c42007-09-19 15:36:45 -07002143 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2144 if (aux & PHY_M_PS_SPEED_100)
2145 return SPEED_100;
2146 else
2147 return SPEED_10;
2148 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002149
2150 switch (aux & PHY_M_PS_SPEED_MSK) {
2151 case PHY_M_PS_SPEED_1000:
2152 return SPEED_1000;
2153 case PHY_M_PS_SPEED_100:
2154 return SPEED_100;
2155 default:
2156 return SPEED_10;
2157 }
2158}
2159
2160static void sky2_link_up(struct sky2_port *sky2)
2161{
2162 struct sky2_hw *hw = sky2->hw;
2163 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002164 static const char *fc_name[] = {
2165 [FC_NONE] = "none",
2166 [FC_TX] = "tx",
2167 [FC_RX] = "rx",
2168 [FC_BOTH] = "both",
2169 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170
stephen hemminger8e116802011-07-07 05:50:58 +00002171 sky2_set_ipg(sky2);
2172
Brandon Philips38000a92010-06-16 16:21:58 +00002173 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002174
2175 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2176
2177 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002178
Stephen Hemminger75e80682007-09-19 15:36:46 -07002179 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002180
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002181 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002182 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002183 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2184
Joe Perches6c35aba2010-02-15 08:34:21 +00002185 netif_info(sky2, link, sky2->netdev,
2186 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2187 sky2->speed,
2188 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2189 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002190}
2191
2192static void sky2_link_down(struct sky2_port *sky2)
2193{
2194 struct sky2_hw *hw = sky2->hw;
2195 unsigned port = sky2->port;
2196 u16 reg;
2197
2198 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2199
2200 reg = gma_read16(hw, port, GM_GP_CTRL);
2201 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2202 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002204 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002205
Brandon Philips809aaaa2009-10-29 17:01:49 -07002206 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002207 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2208
Joe Perches6c35aba2010-02-15 08:34:21 +00002209 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002210
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002211 sky2_phy_init(hw, port);
2212}
2213
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002214static enum flow_control sky2_flow(int rx, int tx)
2215{
2216 if (rx)
2217 return tx ? FC_BOTH : FC_RX;
2218 else
2219 return tx ? FC_TX : FC_NONE;
2220}
2221
Stephen Hemminger793b8832005-09-14 16:06:14 -07002222static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2223{
2224 struct sky2_hw *hw = sky2->hw;
2225 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002226 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002227
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002228 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002229 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002230 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002231 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002232 return -1;
2233 }
2234
Stephen Hemminger793b8832005-09-14 16:06:14 -07002235 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002236 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002237 return -1;
2238 }
2239
Stephen Hemminger793b8832005-09-14 16:06:14 -07002240 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002241 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002242
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002243 /* Since the pause result bits seem to in different positions on
2244 * different chips. look at registers.
2245 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002246 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002247 /* Shift for bits in fiber PHY */
2248 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2249 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002250
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002251 if (advert & ADVERTISE_1000XPAUSE)
2252 advert |= ADVERTISE_PAUSE_CAP;
2253 if (advert & ADVERTISE_1000XPSE_ASYM)
2254 advert |= ADVERTISE_PAUSE_ASYM;
2255 if (lpa & LPA_1000XPAUSE)
2256 lpa |= LPA_PAUSE_CAP;
2257 if (lpa & LPA_1000XPAUSE_ASYM)
2258 lpa |= LPA_PAUSE_ASYM;
2259 }
2260
2261 sky2->flow_status = FC_NONE;
2262 if (advert & ADVERTISE_PAUSE_CAP) {
2263 if (lpa & LPA_PAUSE_CAP)
2264 sky2->flow_status = FC_BOTH;
2265 else if (advert & ADVERTISE_PAUSE_ASYM)
2266 sky2->flow_status = FC_RX;
2267 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2268 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2269 sky2->flow_status = FC_TX;
2270 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002271
Joe Perches8e95a202009-12-03 07:58:21 +00002272 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2273 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002274 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002275
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002276 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002277 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2278 else
2279 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2280
2281 return 0;
2282}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002283
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002284/* Interrupt from PHY */
2285static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002287 struct net_device *dev = hw->dev[port];
2288 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002289 u16 istatus, phystat;
2290
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002291 if (!netif_running(dev))
2292 return;
2293
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002294 spin_lock(&sky2->phy_lock);
2295 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2296 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2297
Joe Perches6c35aba2010-02-15 08:34:21 +00002298 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2299 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002301 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002302 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2303 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002305 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002306 }
2307
Stephen Hemminger793b8832005-09-14 16:06:14 -07002308 if (istatus & PHY_M_IS_LSP_CHANGE)
2309 sky2->speed = sky2_phy_speed(hw, phystat);
2310
2311 if (istatus & PHY_M_IS_DUP_CHANGE)
2312 sky2->duplex =
2313 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2314
2315 if (istatus & PHY_M_IS_LST_CHANGE) {
2316 if (phystat & PHY_M_PS_LINK_UP)
2317 sky2_link_up(sky2);
2318 else
2319 sky2_link_down(sky2);
2320 }
2321out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002322 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002323}
2324
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002325/* Special quick link interrupt (Yukon-2 Optima only) */
2326static void sky2_qlink_intr(struct sky2_hw *hw)
2327{
2328 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2329 u32 imask;
2330 u16 phy;
2331
2332 /* disable irq */
2333 imask = sky2_read32(hw, B0_IMSK);
2334 imask &= ~Y2_IS_PHY_QLNK;
2335 sky2_write32(hw, B0_IMSK, imask);
2336
2337 /* reset PHY Link Detect */
2338 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002339 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002340 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002341 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002342
2343 sky2_link_up(sky2);
2344}
2345
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002346/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002347 * and tx queue is full (stopped).
2348 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349static void sky2_tx_timeout(struct net_device *dev)
2350{
2351 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002352 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353
Joe Perches6c35aba2010-02-15 08:34:21 +00002354 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002355
Joe Perchesada1db52010-02-17 15:01:59 +00002356 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2357 sky2->tx_cons, sky2->tx_prod,
2358 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2359 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002360
Stephen Hemminger81906792007-02-15 16:40:33 -08002361 /* can't restart safely under softirq */
2362 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363}
2364
2365static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2366{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002367 struct sky2_port *sky2 = netdev_priv(dev);
2368 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002369 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002370 int err;
2371 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002372 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002373
stephen hemminger44dde562010-02-12 06:58:01 +00002374 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002375 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2376 return -EINVAL;
2377
stephen hemminger44dde562010-02-12 06:58:01 +00002378 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002379 if (new_mtu > ETH_DATA_LEN &&
2380 (hw->chip_id == CHIP_ID_YUKON_FE ||
2381 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002382 return -EINVAL;
2383
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002384 if (!netif_running(dev)) {
2385 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002386 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002387 return 0;
2388 }
2389
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002390 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002391 sky2_write32(hw, B0_IMSK, 0);
2392
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002393 dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002394 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002395 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002396
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002397 synchronize_irq(hw->pdev->irq);
2398
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002399 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002400 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002401
2402 ctl = gma_read16(hw, port, GM_GP_CTRL);
2403 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002404 sky2_rx_stop(sky2);
2405 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406
2407 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002408 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002409
stephen hemminger8e116802011-07-07 05:50:58 +00002410 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2411 if (sky2->speed > SPEED_100)
2412 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2413 else
2414 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002415
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002416 if (dev->mtu > ETH_DATA_LEN)
2417 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002419 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002420
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002421 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002422
Mike McCormack200ac492010-02-12 06:58:03 +00002423 err = sky2_alloc_rx_skbs(sky2);
2424 if (!err)
2425 sky2_rx_start(sky2);
2426 else
2427 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002428 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002429
David S. Millerd1d08d12008-01-07 20:53:33 -08002430 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002431 napi_enable(&hw->napi);
2432
Stephen Hemminger1b537562005-12-20 15:08:07 -08002433 if (err)
2434 dev_close(dev);
2435 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002436 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002437
Stephen Hemminger1b537562005-12-20 15:08:07 -08002438 netif_wake_queue(dev);
2439 }
2440
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002441 return err;
2442}
2443
Stephen Hemminger14d02632006-09-26 11:57:43 -07002444/* For small just reuse existing skb for next receive */
2445static struct sk_buff *receive_copy(struct sky2_port *sky2,
2446 const struct rx_ring_info *re,
2447 unsigned length)
2448{
2449 struct sk_buff *skb;
2450
Eric Dumazet89d71a62009-10-13 05:34:20 +00002451 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002452 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002453 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2454 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002455 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002456 skb->ip_summed = re->skb->ip_summed;
2457 skb->csum = re->skb->csum;
2458 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2459 length, PCI_DMA_FROMDEVICE);
2460 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002461 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002462 }
2463 return skb;
2464}
2465
2466/* Adjust length of skb with fragments to match received data */
2467static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2468 unsigned int length)
2469{
2470 int i, num_frags;
2471 unsigned int size;
2472
2473 /* put header into skb */
2474 size = min(length, hdr_space);
2475 skb->tail += size;
2476 skb->len += size;
2477 length -= size;
2478
2479 num_frags = skb_shinfo(skb)->nr_frags;
2480 for (i = 0; i < num_frags; i++) {
2481 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2482
2483 if (length == 0) {
2484 /* don't need this page */
Ian Campbell950a5a42011-09-21 21:53:18 +00002485 __skb_frag_unref(frag);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002486 --skb_shinfo(skb)->nr_frags;
2487 } else {
2488 size = min(length, (unsigned) PAGE_SIZE);
2489
Eric Dumazet9e903e02011-10-18 21:00:24 +00002490 skb_frag_size_set(frag, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002491 skb->data_len += size;
Eric Dumazet7ae60b32011-10-13 17:12:46 -04002492 skb->truesize += PAGE_SIZE;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002493 skb->len += size;
2494 length -= size;
2495 }
2496 }
2497}
2498
2499/* Normal packet - take skb from ring element and put in a new one */
2500static struct sk_buff *receive_new(struct sky2_port *sky2,
2501 struct rx_ring_info *re,
2502 unsigned int length)
2503{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002504 struct sk_buff *skb;
2505 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002506 unsigned hdr_space = sky2->rx_data_size;
2507
Eric Dumazet68ac3192011-07-07 06:13:32 -07002508 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002509 if (unlikely(!nre.skb))
2510 goto nobuf;
2511
2512 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2513 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002514
2515 skb = re->skb;
2516 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002517 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002518 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002519
2520 if (skb_shinfo(skb)->nr_frags)
2521 skb_put_frags(skb, hdr_space, length);
2522 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002523 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002524 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002525
2526nomap:
2527 dev_kfree_skb(nre.skb);
2528nobuf:
2529 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002530}
2531
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532/*
2533 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002534 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002535 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002536static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002537 u16 length, u32 status)
2538{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002539 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002540 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002541 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002542 u16 count = (status & GMR_FS_LEN) >> 16;
2543
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002544 if (status & GMR_FS_VLAN)
2545 count -= VLAN_HLEN; /* Account for vlan tag */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002546
Joe Perches6c35aba2010-02-15 08:34:21 +00002547 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2548 "rx slot %u status 0x%x len %d\n",
2549 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550
Stephen Hemminger793b8832005-09-14 16:06:14 -07002551 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002552 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002553
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002554 /* This chip has hardware problems that generates bogus status.
2555 * So do only marginal checking and expect higher level protocols
2556 * to handle crap frames.
2557 */
2558 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2559 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2560 length != count)
2561 goto okay;
2562
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002563 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002564 goto error;
2565
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002566 if (!(status & GMR_FS_RX_OK))
2567 goto resubmit;
2568
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002569 /* if length reported by DMA does not match PHY, packet was truncated */
2570 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002571 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002572
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002573okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002574 if (length < copybreak)
2575 skb = receive_copy(sky2, re, length);
2576 else
2577 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002578
2579 dev->stats.rx_dropped += (skb == NULL);
2580
Stephen Hemminger793b8832005-09-14 16:06:14 -07002581resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002582 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584 return skb;
2585
2586error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002587 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002588
Joe Perches6c35aba2010-02-15 08:34:21 +00002589 if (net_ratelimit())
2590 netif_info(sky2, rx_err, dev,
2591 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002592
Stephen Hemminger793b8832005-09-14 16:06:14 -07002593 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594}
2595
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002596/* Transmit complete */
2597static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002598{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002599 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002600
Mike McCormack8a0c9222010-02-12 06:58:06 +00002601 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002602 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002603
stephen hemminger926d0972011-11-16 13:42:57 +00002604 /* Wake unless it's detached, and called e.g. from sky2_close() */
Mike McCormack8a0c9222010-02-12 06:58:06 +00002605 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2606 netif_wake_queue(dev);
2607 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002608}
2609
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002610static inline void sky2_skb_rx(const struct sky2_port *sky2,
2611 u32 status, struct sk_buff *skb)
2612{
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002613 if (status & GMR_FS_VLAN)
2614 __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
2615
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002616 if (skb->ip_summed == CHECKSUM_NONE)
2617 netif_receive_skb(skb);
2618 else
2619 napi_gro_receive(&sky2->hw->napi, skb);
2620}
2621
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002622static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2623 unsigned packets, unsigned bytes)
2624{
stephen hemminger0885a302010-12-31 15:34:27 +00002625 struct net_device *dev = hw->dev[port];
2626 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002627
stephen hemminger0885a302010-12-31 15:34:27 +00002628 if (packets == 0)
2629 return;
2630
2631 u64_stats_update_begin(&sky2->rx_stats.syncp);
2632 sky2->rx_stats.packets += packets;
2633 sky2->rx_stats.bytes += bytes;
2634 u64_stats_update_end(&sky2->rx_stats.syncp);
2635
2636 dev->last_rx = jiffies;
2637 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002638}
2639
stephen hemminger375c5682010-02-07 06:28:36 +00002640static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2641{
2642 /* If this happens then driver assuming wrong format for chip type */
2643 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2644
2645 /* Both checksum counters are programmed to start at
2646 * the same offset, so unless there is a problem they
2647 * should match. This failure is an early indication that
2648 * hardware receive checksumming won't work.
2649 */
2650 if (likely((u16)(status >> 16) == (u16)status)) {
2651 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2652 skb->ip_summed = CHECKSUM_COMPLETE;
2653 skb->csum = le16_to_cpu(status);
2654 } else {
2655 dev_notice(&sky2->hw->pdev->dev,
2656 "%s: receive checksum problem (status = %#x)\n",
2657 sky2->netdev->name, status);
2658
Michał Mirosławf5d64032011-04-10 03:13:21 +00002659 /* Disable checksum offload
2660 * It will be reenabled on next ndo_set_features, but if it's
2661 * really broken, will get disabled again
2662 */
2663 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002664 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2665 BMU_DIS_RX_CHKSUM);
2666 }
2667}
2668
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002669static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2670{
2671 struct sk_buff *skb;
2672
2673 skb = sky2->rx_ring[sky2->rx_next].skb;
2674 skb->rxhash = le32_to_cpu(status);
2675}
2676
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002677/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002678static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002679{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002680 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002681 unsigned int total_bytes[2] = { 0 };
2682 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002683
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002684 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002685 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002686 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002687 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002688 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002689 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002690 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691 u32 status;
2692 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002693 u8 opcode = le->opcode;
2694
2695 if (!(opcode & HW_OWNER))
2696 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002697
stephen hemmingerefe91932010-04-22 13:42:56 +00002698 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002699
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002700 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002701 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002702 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002703 length = le16_to_cpu(le->length);
2704 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002706 le->opcode = 0;
2707 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002708 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002709 total_packets[port]++;
2710 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002711
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002712 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002713 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002714 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002715
Stephen Hemminger69161612007-06-04 17:23:26 -07002716 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002717 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002718 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002719 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2720 (le->css & CSS_TCPUDPCSOK))
2721 skb->ip_summed = CHECKSUM_UNNECESSARY;
2722 else
2723 skb->ip_summed = CHECKSUM_NONE;
2724 }
2725
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002726 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002727
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002728 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002729
Stephen Hemminger22e11702006-07-12 15:23:48 -07002730 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002731 if (++work_done >= to_do)
2732 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733 break;
2734
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002735 case OP_RXVLAN:
2736 sky2->rx_tag = length;
2737 break;
2738
2739 case OP_RXCHKSVLAN:
2740 sky2->rx_tag = length;
2741 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002742 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002743 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002744 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002745 break;
2746
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002747 case OP_RSS_HASH:
2748 sky2_rx_hash(sky2, status);
2749 break;
2750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002751 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002752 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002753 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002754 if (hw->dev[1])
2755 sky2_tx_done(hw->dev[1],
2756 ((status >> 24) & 0xff)
2757 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002758 break;
2759
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760 default:
2761 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002762 pr_warning("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002763 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002764 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002765
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002766 /* Fully processed status ring so clear irq */
2767 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2768
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002769exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002770 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2771 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002772
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002773 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002774}
2775
2776static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2777{
2778 struct net_device *dev = hw->dev[port];
2779
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002780 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002781 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002782
2783 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002784 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002785 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002786 /* Clear IRQ */
2787 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2788 }
2789
2790 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002791 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002792 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002793
2794 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2795 }
2796
2797 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002798 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002799 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002800 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2801 }
2802
2803 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002804 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002805 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2807 }
2808
2809 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002810 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002811 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2813 }
2814}
2815
2816static void sky2_hw_intr(struct sky2_hw *hw)
2817{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002818 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002819 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002820 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2821
2822 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002823
Stephen Hemminger793b8832005-09-14 16:06:14 -07002824 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002825 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826
2827 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002828 u16 pci_err;
2829
stephen hemmingera40ccc62010-01-24 18:46:06 +00002830 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002831 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002832 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002833 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002834 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002836 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002837 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002838 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002839 }
2840
2841 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002842 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002843 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002844
stephen hemmingera40ccc62010-01-24 18:46:06 +00002845 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002846 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2847 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2848 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002849 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002850 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002851
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002852 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002853 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854 }
2855
2856 if (status & Y2_HWE_L1_MASK)
2857 sky2_hw_error(hw, 0, status);
2858 status >>= 8;
2859 if (status & Y2_HWE_L1_MASK)
2860 sky2_hw_error(hw, 1, status);
2861}
2862
2863static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2864{
2865 struct net_device *dev = hw->dev[port];
2866 struct sky2_port *sky2 = netdev_priv(dev);
2867 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2868
Joe Perches6c35aba2010-02-15 08:34:21 +00002869 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002871 if (status & GM_IS_RX_CO_OV)
2872 gma_read16(hw, port, GM_RX_IRQ_SRC);
2873
2874 if (status & GM_IS_TX_CO_OV)
2875 gma_read16(hw, port, GM_TX_IRQ_SRC);
2876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002877 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002878 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002879 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2880 }
2881
2882 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002883 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002884 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2885 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886}
2887
Stephen Hemminger40b01722007-04-11 14:47:59 -07002888/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002889static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002890{
2891 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002892 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002893
Joe Perchesada1db52010-02-17 15:01:59 +00002894 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002895 dev->name, (unsigned) q, (unsigned) idx,
2896 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002897
Stephen Hemminger40b01722007-04-11 14:47:59 -07002898 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002899}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002900
Stephen Hemminger75e80682007-09-19 15:36:46 -07002901static int sky2_rx_hung(struct net_device *dev)
2902{
2903 struct sky2_port *sky2 = netdev_priv(dev);
2904 struct sky2_hw *hw = sky2->hw;
2905 unsigned port = sky2->port;
2906 unsigned rxq = rxqaddr[port];
2907 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2908 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2909 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2910 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2911
2912 /* If idle and MAC or PCI is stuck */
2913 if (sky2->check.last == dev->last_rx &&
2914 ((mac_rp == sky2->check.mac_rp &&
2915 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2916 /* Check if the PCI RX hang */
2917 (fifo_rp == sky2->check.fifo_rp &&
2918 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002919 netdev_printk(KERN_DEBUG, dev,
2920 "hung mac %d:%d fifo %d (%d:%d)\n",
2921 mac_lev, mac_rp, fifo_lev,
2922 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002923 return 1;
2924 } else {
2925 sky2->check.last = dev->last_rx;
2926 sky2->check.mac_rp = mac_rp;
2927 sky2->check.mac_lev = mac_lev;
2928 sky2->check.fifo_rp = fifo_rp;
2929 sky2->check.fifo_lev = fifo_lev;
2930 return 0;
2931 }
2932}
2933
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002934static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002935{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002936 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002937
Stephen Hemminger75e80682007-09-19 15:36:46 -07002938 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002939 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002940 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002941 } else {
2942 int i, active = 0;
2943
2944 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002945 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002946 if (!netif_running(dev))
2947 continue;
2948 ++active;
2949
2950 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002951 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002952 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002953 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07002954 schedule_work(&hw->restart_work);
2955 return;
2956 }
2957 }
2958
2959 if (active == 0)
2960 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002961 }
2962
Stephen Hemminger75e80682007-09-19 15:36:46 -07002963 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002964}
2965
Stephen Hemminger40b01722007-04-11 14:47:59 -07002966/* Hardware/software error handling */
2967static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002968{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002969 if (net_ratelimit())
2970 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002971
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002972 if (status & Y2_IS_HW_ERR)
2973 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002975 if (status & Y2_IS_IRQ_MAC1)
2976 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002977
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002978 if (status & Y2_IS_IRQ_MAC2)
2979 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002980
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002981 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002982 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002983
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002984 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002985 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002986
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002987 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002988 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002989
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002990 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002991 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002992}
2993
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002994static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002995{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002996 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002997 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002998 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002999 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07003000
3001 if (unlikely(status & Y2_IS_ERROR))
3002 sky2_err_intr(hw, status);
3003
3004 if (status & Y2_IS_IRQ_PHY1)
3005 sky2_phy_intr(hw, 0);
3006
3007 if (status & Y2_IS_IRQ_PHY2)
3008 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003009
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003010 if (status & Y2_IS_PHY_QLNK)
3011 sky2_qlink_intr(hw);
3012
Stephen Hemminger26691832007-10-11 18:31:13 -07003013 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3014 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003015
David S. Miller6f535762007-10-11 18:08:29 -07003016 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07003017 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07003018 }
David S. Miller6f535762007-10-11 18:08:29 -07003019
Stephen Hemminger26691832007-10-11 18:31:13 -07003020 napi_complete(napi);
3021 sky2_read32(hw, B0_Y2_SP_LISR);
3022done:
3023
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003024 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003025}
3026
David Howells7d12e782006-10-05 14:55:46 +01003027static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003028{
3029 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003030 u32 status;
3031
3032 /* Reading this mask interrupts as side effect */
3033 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3034 if (status == 0 || status == ~0)
3035 return IRQ_NONE;
3036
3037 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003038
3039 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003040
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003041 return IRQ_HANDLED;
3042}
3043
3044#ifdef CONFIG_NET_POLL_CONTROLLER
3045static void sky2_netpoll(struct net_device *dev)
3046{
3047 struct sky2_port *sky2 = netdev_priv(dev);
3048
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003049 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050}
3051#endif
3052
3053/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07003054static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003056 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003057 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003058 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08003059 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003060 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003061 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003062 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003063 case CHIP_ID_YUKON_PRM:
3064 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003065 return 125;
3066
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003068 return 100;
3069
3070 case CHIP_ID_YUKON_FE_P:
3071 return 50;
3072
3073 case CHIP_ID_YUKON_XL:
3074 return 156;
3075
3076 default:
3077 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003078 }
3079}
3080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003081static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3082{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003083 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003084}
3085
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003086static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3087{
3088 return clk / sky2_mhz(hw);
3089}
3090
3091
Stephen Hemmingere3173832007-02-06 10:45:39 -08003092static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003093{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003094 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003095
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003096 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003097 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07003098
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003099 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003101 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003102 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3103
Mike McCormack060b9462010-07-29 03:34:52 +00003104 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003105 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003106 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003107 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3108 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003109 break;
3110
3111 case CHIP_ID_YUKON_EC_U:
3112 hw->flags = SKY2_HW_GIGABIT
3113 | SKY2_HW_NEWER_PHY
3114 | SKY2_HW_ADV_POWER_CTL;
3115 break;
3116
3117 case CHIP_ID_YUKON_EX:
3118 hw->flags = SKY2_HW_GIGABIT
3119 | SKY2_HW_NEWER_PHY
3120 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003121 | SKY2_HW_ADV_POWER_CTL
3122 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003123
3124 /* New transmit checksum */
3125 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3126 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3127 break;
3128
3129 case CHIP_ID_YUKON_EC:
3130 /* This rev is really old, and requires untested workarounds */
3131 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3132 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3133 return -EOPNOTSUPP;
3134 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003135 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003136 break;
3137
3138 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003139 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003140 break;
3141
Stephen Hemminger05745c42007-09-19 15:36:45 -07003142 case CHIP_ID_YUKON_FE_P:
3143 hw->flags = SKY2_HW_NEWER_PHY
3144 | SKY2_HW_NEW_LE
3145 | SKY2_HW_AUTO_TX_SUM
3146 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003147
3148 /* The workaround for status conflicts VLAN tag detection. */
3149 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003150 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003151 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003152
3153 case CHIP_ID_YUKON_SUPR:
3154 hw->flags = SKY2_HW_GIGABIT
3155 | SKY2_HW_NEWER_PHY
3156 | SKY2_HW_NEW_LE
3157 | SKY2_HW_AUTO_TX_SUM
3158 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003159
3160 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3161 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003162 break;
3163
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003164 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003165 hw->flags = SKY2_HW_GIGABIT
3166 | SKY2_HW_ADV_POWER_CTL;
3167 break;
3168
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003169 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003170 case CHIP_ID_YUKON_PRM:
3171 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003172 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003173 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003174 | SKY2_HW_ADV_POWER_CTL;
3175 break;
3176
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003177 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003178 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3179 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180 return -EOPNOTSUPP;
3181 }
3182
Stephen Hemmingere3173832007-02-06 10:45:39 -08003183 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003184 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3185 hw->flags |= SKY2_HW_FIBRE_PHY;
3186
Stephen Hemmingere3173832007-02-06 10:45:39 -08003187 hw->ports = 1;
3188 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3189 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3190 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3191 ++hw->ports;
3192 }
3193
Mike McCormack74a61eb2009-09-21 04:08:52 +00003194 if (sky2_read8(hw, B2_E_0))
3195 hw->flags |= SKY2_HW_RAM_BUFFER;
3196
Stephen Hemmingere3173832007-02-06 10:45:39 -08003197 return 0;
3198}
3199
3200static void sky2_reset(struct sky2_hw *hw)
3201{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003202 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003203 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003204 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003205 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003206
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003207 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003208 if (hw->chip_id == CHIP_ID_YUKON_EX
3209 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3210 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003211 status = sky2_read16(hw, HCU_CCSR);
3212 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3213 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003214 /*
3215 * CPU clock divider shouldn't be used because
3216 * - ASF firmware may malfunction
3217 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3218 */
3219 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003220 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003221 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003222 } else
3223 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3224 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003225
3226 /* do a SW reset */
3227 sky2_write8(hw, B0_CTST, CS_RST_SET);
3228 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3229
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003230 /* allow writes to PCI config */
3231 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3232
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003233 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003234 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003235 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003236 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003237
3238 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3239
Jon Mason1a10cca2011-06-27 07:46:56 +00003240 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003241 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3242 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003243
Stephen Hemminger555382c2007-08-29 12:58:14 -07003244 /* If error bit is stuck on ignore it */
3245 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3246 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003247 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003248 hwe_mask |= Y2_IS_PCI_EXP;
3249 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003250
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003251 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003252 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003253
3254 for (i = 0; i < hw->ports; i++) {
3255 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3256 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003257
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003258 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3259 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003260 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3261 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3262 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003263
3264 }
3265
3266 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3267 /* enable MACSec clock gating */
3268 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003269 }
3270
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003271 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3272 hw->chip_id == CHIP_ID_YUKON_PRM ||
3273 hw->chip_id == CHIP_ID_YUKON_OP_2) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003274 u16 reg;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003275
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003276 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003277 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3278 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3279
3280 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3281 reg = 10;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003282
3283 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3284 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003285 } else {
3286 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3287 reg = 3;
3288 }
3289
3290 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003291 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003292
3293 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003294 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003295 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3296
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003297 /* check if PSMv2 was running before */
3298 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003299 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003300 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003301 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3302 reg);
3303
stephen hemmingera40ccc62010-01-24 18:46:06 +00003304 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003305
3306 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3307 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3308 }
3309
Stephen Hemminger793b8832005-09-14 16:06:14 -07003310 /* Clear I2C IRQ noise */
3311 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003312
3313 /* turn off hardware timer (unused) */
3314 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3315 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003316
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003317 /* Turn off descriptor polling */
3318 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003319
3320 /* Turn off receive timestamp */
3321 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003322 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003323
3324 /* enable the Tx Arbiters */
3325 for (i = 0; i < hw->ports; i++)
3326 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3327
3328 /* Initialize ram interface */
3329 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003330 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003331
3332 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3333 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3334 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3335 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3336 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3337 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3338 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3339 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3340 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3341 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3342 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3343 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3344 }
3345
Stephen Hemminger555382c2007-08-29 12:58:14 -07003346 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003348 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003349 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003350
stephen hemmingerefe91932010-04-22 13:42:56 +00003351 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003352 hw->st_idx = 0;
3353
3354 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3355 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3356
3357 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003358 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003359
3360 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003361 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003363 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3364 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003365
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003366 /* set Status-FIFO ISR watermark */
3367 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3368 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3369 else
3370 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003371
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003372 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003373 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3374 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003375
Stephen Hemminger793b8832005-09-14 16:06:14 -07003376 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003377 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3378
3379 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3380 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3381 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003382}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003384/* Take device down (offline).
3385 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003386 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003387 */
3388static void sky2_detach(struct net_device *dev)
3389{
3390 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003391 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003392 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003393 netif_tx_unlock(dev);
stephen hemminger926d0972011-11-16 13:42:57 +00003394 sky2_close(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003395 }
3396}
3397
3398/* Bring device back after doing sky2_detach */
3399static int sky2_reattach(struct net_device *dev)
3400{
3401 int err = 0;
3402
3403 if (netif_running(dev)) {
stephen hemminger926d0972011-11-16 13:42:57 +00003404 err = sky2_open(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003405 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003406 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003407 dev_close(dev);
3408 } else {
3409 netif_device_attach(dev);
3410 sky2_set_multicast(dev);
3411 }
3412 }
3413
3414 return err;
3415}
3416
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003417static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003418{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003419 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003420
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003421 sky2_read32(hw, B0_IMSK);
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003422 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger1401a802011-11-16 13:42:55 +00003423
3424 if (hw->ports > 1 || netif_running(hw->dev[0]))
3425 synchronize_irq(hw->pdev->irq);
Mike McCormack93135a32010-05-13 06:12:50 +00003426 napi_disable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003427
Mike McCormack8a0c9222010-02-12 06:58:06 +00003428 for (i = 0; i < hw->ports; i++) {
3429 struct net_device *dev = hw->dev[i];
3430 struct sky2_port *sky2 = netdev_priv(dev);
3431
3432 if (!netif_running(dev))
3433 continue;
3434
3435 netif_carrier_off(dev);
3436 netif_tx_disable(dev);
3437 sky2_hw_down(sky2);
3438 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003439}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003440
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003441static void sky2_all_up(struct sky2_hw *hw)
3442{
stephen hemminger1401a802011-11-16 13:42:55 +00003443 u32 imask = 0;
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003444 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003445
3446 for (i = 0; i < hw->ports; i++) {
3447 struct net_device *dev = hw->dev[i];
3448 struct sky2_port *sky2 = netdev_priv(dev);
3449
3450 if (!netif_running(dev))
3451 continue;
3452
3453 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003454 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003455 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003456 netif_wake_queue(dev);
3457 }
3458
stephen hemminger1401a802011-11-16 13:42:55 +00003459 if (imask || hw->ports > 1) {
3460 imask |= Y2_IS_BASE;
3461 sky2_write32(hw, B0_IMSK, imask);
3462 sky2_read32(hw, B0_IMSK);
3463 sky2_read32(hw, B0_Y2_SP_LISR);
3464 napi_enable(&hw->napi);
3465 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003466}
3467
3468static void sky2_restart(struct work_struct *work)
3469{
3470 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3471
3472 rtnl_lock();
3473
3474 sky2_all_down(hw);
3475 sky2_reset(hw);
3476 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003477
Stephen Hemminger81906792007-02-15 16:40:33 -08003478 rtnl_unlock();
3479}
3480
Stephen Hemmingere3173832007-02-06 10:45:39 -08003481static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3482{
3483 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3484}
3485
3486static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3487{
3488 const struct sky2_port *sky2 = netdev_priv(dev);
3489
3490 wol->supported = sky2_wol_supported(sky2->hw);
3491 wol->wolopts = sky2->wol;
3492}
3493
3494static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3495{
3496 struct sky2_port *sky2 = netdev_priv(dev);
3497 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003498 bool enable_wakeup = false;
3499 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003500
Joe Perches8e95a202009-12-03 07:58:21 +00003501 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3502 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003503 return -EOPNOTSUPP;
3504
3505 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003506
3507 for (i = 0; i < hw->ports; i++) {
3508 struct net_device *dev = hw->dev[i];
3509 struct sky2_port *sky2 = netdev_priv(dev);
3510
3511 if (sky2->wol)
3512 enable_wakeup = true;
3513 }
3514 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3515
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003516 return 0;
3517}
3518
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003519static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003520{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003521 if (sky2_is_copper(hw)) {
3522 u32 modes = SUPPORTED_10baseT_Half
3523 | SUPPORTED_10baseT_Full
3524 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003525 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003526
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003527 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003528 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003529 | SUPPORTED_1000baseT_Full;
3530 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003531 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003532 return SUPPORTED_1000baseT_Half
3533 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003534}
3535
Stephen Hemminger793b8832005-09-14 16:06:14 -07003536static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003537{
3538 struct sky2_port *sky2 = netdev_priv(dev);
3539 struct sky2_hw *hw = sky2->hw;
3540
3541 ecmd->transceiver = XCVR_INTERNAL;
3542 ecmd->supported = sky2_supported_modes(hw);
3543 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003544 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003545 ecmd->port = PORT_TP;
David Decotigny70739492011-04-27 18:32:40 +00003546 ethtool_cmd_speed_set(ecmd, sky2->speed);
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003547 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003548 } else {
David Decotigny70739492011-04-27 18:32:40 +00003549 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003550 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003551 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003552 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553
3554 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003555 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3556 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003557 ecmd->duplex = sky2->duplex;
3558 return 0;
3559}
3560
3561static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3562{
3563 struct sky2_port *sky2 = netdev_priv(dev);
3564 const struct sky2_hw *hw = sky2->hw;
3565 u32 supported = sky2_supported_modes(hw);
3566
3567 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003568 if (ecmd->advertising & ~supported)
3569 return -EINVAL;
3570
3571 if (sky2_is_copper(hw))
3572 sky2->advertising = ecmd->advertising |
3573 ADVERTISED_TP |
3574 ADVERTISED_Autoneg;
3575 else
3576 sky2->advertising = ecmd->advertising |
3577 ADVERTISED_FIBRE |
3578 ADVERTISED_Autoneg;
3579
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003580 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003581 sky2->duplex = -1;
3582 sky2->speed = -1;
3583 } else {
3584 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +00003585 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003586
David Decotigny25db0332011-04-27 18:32:39 +00003587 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003588 case SPEED_1000:
3589 if (ecmd->duplex == DUPLEX_FULL)
3590 setting = SUPPORTED_1000baseT_Full;
3591 else if (ecmd->duplex == DUPLEX_HALF)
3592 setting = SUPPORTED_1000baseT_Half;
3593 else
3594 return -EINVAL;
3595 break;
3596 case SPEED_100:
3597 if (ecmd->duplex == DUPLEX_FULL)
3598 setting = SUPPORTED_100baseT_Full;
3599 else if (ecmd->duplex == DUPLEX_HALF)
3600 setting = SUPPORTED_100baseT_Half;
3601 else
3602 return -EINVAL;
3603 break;
3604
3605 case SPEED_10:
3606 if (ecmd->duplex == DUPLEX_FULL)
3607 setting = SUPPORTED_10baseT_Full;
3608 else if (ecmd->duplex == DUPLEX_HALF)
3609 setting = SUPPORTED_10baseT_Half;
3610 else
3611 return -EINVAL;
3612 break;
3613 default:
3614 return -EINVAL;
3615 }
3616
3617 if ((setting & supported) == 0)
3618 return -EINVAL;
3619
David Decotigny25db0332011-04-27 18:32:39 +00003620 sky2->speed = speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003621 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003622 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003623 }
3624
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003625 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003626 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003627 sky2_set_multicast(dev);
3628 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003629
3630 return 0;
3631}
3632
3633static void sky2_get_drvinfo(struct net_device *dev,
3634 struct ethtool_drvinfo *info)
3635{
3636 struct sky2_port *sky2 = netdev_priv(dev);
3637
3638 strcpy(info->driver, DRV_NAME);
3639 strcpy(info->version, DRV_VERSION);
3640 strcpy(info->fw_version, "N/A");
3641 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3642}
3643
3644static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003645 char name[ETH_GSTRING_LEN];
3646 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003647} sky2_stats[] = {
3648 { "tx_bytes", GM_TXO_OK_HI },
3649 { "rx_bytes", GM_RXO_OK_HI },
3650 { "tx_broadcast", GM_TXF_BC_OK },
3651 { "rx_broadcast", GM_RXF_BC_OK },
3652 { "tx_multicast", GM_TXF_MC_OK },
3653 { "rx_multicast", GM_RXF_MC_OK },
3654 { "tx_unicast", GM_TXF_UC_OK },
3655 { "rx_unicast", GM_RXF_UC_OK },
3656 { "tx_mac_pause", GM_TXF_MPAUSE },
3657 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003658 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003659 { "late_collision",GM_TXF_LAT_COL },
3660 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003661 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003662 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003663
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003664 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003665 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003666 { "rx_64_byte_packets", GM_RXF_64B },
3667 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3668 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3669 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3670 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3671 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3672 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003673 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003674 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3675 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003676 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003677
3678 { "tx_64_byte_packets", GM_TXF_64B },
3679 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3680 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3681 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3682 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3683 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3684 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3685 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003686};
3687
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003688static u32 sky2_get_msglevel(struct net_device *netdev)
3689{
3690 struct sky2_port *sky2 = netdev_priv(netdev);
3691 return sky2->msg_enable;
3692}
3693
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003694static int sky2_nway_reset(struct net_device *dev)
3695{
3696 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003697
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003698 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003699 return -EINVAL;
3700
Stephen Hemminger1b537562005-12-20 15:08:07 -08003701 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003702 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003703
3704 return 0;
3705}
3706
Stephen Hemminger793b8832005-09-14 16:06:14 -07003707static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003708{
3709 struct sky2_hw *hw = sky2->hw;
3710 unsigned port = sky2->port;
3711 int i;
3712
stephen hemminger0885a302010-12-31 15:34:27 +00003713 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3714 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003715
Stephen Hemminger793b8832005-09-14 16:06:14 -07003716 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003717 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003718}
3719
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003720static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3721{
3722 struct sky2_port *sky2 = netdev_priv(netdev);
3723 sky2->msg_enable = value;
3724}
3725
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003726static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003727{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003728 switch (sset) {
3729 case ETH_SS_STATS:
3730 return ARRAY_SIZE(sky2_stats);
3731 default:
3732 return -EOPNOTSUPP;
3733 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003734}
3735
3736static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003737 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003738{
3739 struct sky2_port *sky2 = netdev_priv(dev);
3740
Stephen Hemminger793b8832005-09-14 16:06:14 -07003741 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003742}
3743
Stephen Hemminger793b8832005-09-14 16:06:14 -07003744static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003745{
3746 int i;
3747
3748 switch (stringset) {
3749 case ETH_SS_STATS:
3750 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3751 memcpy(data + i * ETH_GSTRING_LEN,
3752 sky2_stats[i].name, ETH_GSTRING_LEN);
3753 break;
3754 }
3755}
3756
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003757static int sky2_set_mac_address(struct net_device *dev, void *p)
3758{
3759 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003760 struct sky2_hw *hw = sky2->hw;
3761 unsigned port = sky2->port;
3762 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003763
3764 if (!is_valid_ether_addr(addr->sa_data))
3765 return -EADDRNOTAVAIL;
3766
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003767 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003768 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003769 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003770 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003771 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003772
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003773 /* virtual address for data */
3774 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3775
3776 /* physical address: used for pause frames */
3777 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003778
3779 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003780}
3781
Mike McCormack060b9462010-07-29 03:34:52 +00003782static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003783{
3784 u32 bit;
3785
3786 bit = ether_crc(ETH_ALEN, addr) & 63;
3787 filter[bit >> 3] |= 1 << (bit & 7);
3788}
3789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003790static void sky2_set_multicast(struct net_device *dev)
3791{
3792 struct sky2_port *sky2 = netdev_priv(dev);
3793 struct sky2_hw *hw = sky2->hw;
3794 unsigned port = sky2->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003795 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003796 u16 reg;
3797 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003798 int rx_pause;
3799 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003800
Stephen Hemmingera052b522006-10-17 10:24:23 -07003801 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003802 memset(filter, 0, sizeof(filter));
3803
3804 reg = gma_read16(hw, port, GM_RX_CTRL);
3805 reg |= GM_RXCR_UCF_ENA;
3806
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003807 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003808 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003809 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003810 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003811 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003812 reg &= ~GM_RXCR_MCF_ENA;
3813 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003814 reg |= GM_RXCR_MCF_ENA;
3815
Stephen Hemmingera052b522006-10-17 10:24:23 -07003816 if (rx_pause)
3817 sky2_add_filter(filter, pause_mc_addr);
3818
Jiri Pirko22bedad32010-04-01 21:22:57 +00003819 netdev_for_each_mc_addr(ha, dev)
3820 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003821 }
3822
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003823 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003824 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003825 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003826 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003827 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003828 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003829 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003830 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003831
3832 gma_write16(hw, port, GM_RX_CTRL, reg);
3833}
3834
stephen hemminger0885a302010-12-31 15:34:27 +00003835static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3836 struct rtnl_link_stats64 *stats)
3837{
3838 struct sky2_port *sky2 = netdev_priv(dev);
3839 struct sky2_hw *hw = sky2->hw;
3840 unsigned port = sky2->port;
3841 unsigned int start;
3842 u64 _bytes, _packets;
3843
3844 do {
3845 start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
3846 _bytes = sky2->rx_stats.bytes;
3847 _packets = sky2->rx_stats.packets;
3848 } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
3849
3850 stats->rx_packets = _packets;
3851 stats->rx_bytes = _bytes;
3852
3853 do {
3854 start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
3855 _bytes = sky2->tx_stats.bytes;
3856 _packets = sky2->tx_stats.packets;
3857 } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
3858
3859 stats->tx_packets = _packets;
3860 stats->tx_bytes = _bytes;
3861
3862 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3863 + get_stats32(hw, port, GM_RXF_BC_OK);
3864
3865 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3866
3867 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3868 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3869 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3870 + get_stats32(hw, port, GM_RXE_FRAG);
3871 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3872
3873 stats->rx_dropped = dev->stats.rx_dropped;
3874 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3875 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3876
3877 return stats;
3878}
3879
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003880/* Can have one global because blinking is controlled by
3881 * ethtool and that is always under RTNL mutex
3882 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003883static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003884{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003885 struct sky2_hw *hw = sky2->hw;
3886 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003887
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003888 spin_lock_bh(&sky2->phy_lock);
3889 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3890 hw->chip_id == CHIP_ID_YUKON_EX ||
3891 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3892 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003893 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3894 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003895
3896 switch (mode) {
3897 case MO_LED_OFF:
3898 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3899 PHY_M_LEDC_LOS_CTRL(8) |
3900 PHY_M_LEDC_INIT_CTRL(8) |
3901 PHY_M_LEDC_STA1_CTRL(8) |
3902 PHY_M_LEDC_STA0_CTRL(8));
3903 break;
3904 case MO_LED_ON:
3905 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3906 PHY_M_LEDC_LOS_CTRL(9) |
3907 PHY_M_LEDC_INIT_CTRL(9) |
3908 PHY_M_LEDC_STA1_CTRL(9) |
3909 PHY_M_LEDC_STA0_CTRL(9));
3910 break;
3911 case MO_LED_BLINK:
3912 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3913 PHY_M_LEDC_LOS_CTRL(0xa) |
3914 PHY_M_LEDC_INIT_CTRL(0xa) |
3915 PHY_M_LEDC_STA1_CTRL(0xa) |
3916 PHY_M_LEDC_STA0_CTRL(0xa));
3917 break;
3918 case MO_LED_NORM:
3919 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3920 PHY_M_LEDC_LOS_CTRL(1) |
3921 PHY_M_LEDC_INIT_CTRL(8) |
3922 PHY_M_LEDC_STA1_CTRL(7) |
3923 PHY_M_LEDC_STA0_CTRL(7));
3924 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003925
3926 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003927 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003928 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003929 PHY_M_LED_MO_DUP(mode) |
3930 PHY_M_LED_MO_10(mode) |
3931 PHY_M_LED_MO_100(mode) |
3932 PHY_M_LED_MO_1000(mode) |
3933 PHY_M_LED_MO_RX(mode) |
3934 PHY_M_LED_MO_TX(mode));
3935
3936 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003937}
3938
3939/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00003940static int sky2_set_phys_id(struct net_device *dev,
3941 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003942{
3943 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003944
stephen hemminger74e532f2011-04-04 08:43:41 +00003945 switch (state) {
3946 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00003947 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00003948 case ETHTOOL_ID_INACTIVE:
3949 sky2_led(sky2, MO_LED_NORM);
3950 break;
3951 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003952 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00003953 break;
3954 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003955 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00003956 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003957 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003958
3959 return 0;
3960}
3961
3962static void sky2_get_pauseparam(struct net_device *dev,
3963 struct ethtool_pauseparam *ecmd)
3964{
3965 struct sky2_port *sky2 = netdev_priv(dev);
3966
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003967 switch (sky2->flow_mode) {
3968 case FC_NONE:
3969 ecmd->tx_pause = ecmd->rx_pause = 0;
3970 break;
3971 case FC_TX:
3972 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3973 break;
3974 case FC_RX:
3975 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3976 break;
3977 case FC_BOTH:
3978 ecmd->tx_pause = ecmd->rx_pause = 1;
3979 }
3980
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003981 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3982 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003983}
3984
3985static int sky2_set_pauseparam(struct net_device *dev,
3986 struct ethtool_pauseparam *ecmd)
3987{
3988 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003989
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003990 if (ecmd->autoneg == AUTONEG_ENABLE)
3991 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3992 else
3993 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3994
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003995 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003996
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003997 if (netif_running(dev))
3998 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003999
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07004000 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004001}
4002
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004003static int sky2_get_coalesce(struct net_device *dev,
4004 struct ethtool_coalesce *ecmd)
4005{
4006 struct sky2_port *sky2 = netdev_priv(dev);
4007 struct sky2_hw *hw = sky2->hw;
4008
4009 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4010 ecmd->tx_coalesce_usecs = 0;
4011 else {
4012 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4013 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4014 }
4015 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4016
4017 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4018 ecmd->rx_coalesce_usecs = 0;
4019 else {
4020 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4021 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4022 }
4023 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4024
4025 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4026 ecmd->rx_coalesce_usecs_irq = 0;
4027 else {
4028 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4029 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4030 }
4031
4032 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4033
4034 return 0;
4035}
4036
4037/* Note: this affect both ports */
4038static int sky2_set_coalesce(struct net_device *dev,
4039 struct ethtool_coalesce *ecmd)
4040{
4041 struct sky2_port *sky2 = netdev_priv(dev);
4042 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004043 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004044
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004045 if (ecmd->tx_coalesce_usecs > tmax ||
4046 ecmd->rx_coalesce_usecs > tmax ||
4047 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004048 return -EINVAL;
4049
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004050 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004051 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08004052 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004053 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00004054 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004055 return -EINVAL;
4056
4057 if (ecmd->tx_coalesce_usecs == 0)
4058 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4059 else {
4060 sky2_write32(hw, STAT_TX_TIMER_INI,
4061 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4062 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4063 }
4064 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4065
4066 if (ecmd->rx_coalesce_usecs == 0)
4067 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4068 else {
4069 sky2_write32(hw, STAT_LEV_TIMER_INI,
4070 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4071 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4072 }
4073 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4074
4075 if (ecmd->rx_coalesce_usecs_irq == 0)
4076 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4077 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08004078 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004079 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4080 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4081 }
4082 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4083 return 0;
4084}
4085
Stephen Hemminger793b8832005-09-14 16:06:14 -07004086static void sky2_get_ringparam(struct net_device *dev,
4087 struct ethtool_ringparam *ering)
4088{
4089 struct sky2_port *sky2 = netdev_priv(dev);
4090
4091 ering->rx_max_pending = RX_MAX_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004092 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004093
4094 ering->rx_pending = sky2->rx_pending;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004095 ering->tx_pending = sky2->tx_pending;
4096}
4097
4098static int sky2_set_ringparam(struct net_device *dev,
4099 struct ethtool_ringparam *ering)
4100{
4101 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004102
4103 if (ering->rx_pending > RX_MAX_PENDING ||
4104 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004105 ering->tx_pending < TX_MIN_PENDING ||
4106 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004107 return -EINVAL;
4108
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004109 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004110
4111 sky2->rx_pending = ering->rx_pending;
4112 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004113 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004114
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004115 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004116}
4117
Stephen Hemminger793b8832005-09-14 16:06:14 -07004118static int sky2_get_regs_len(struct net_device *dev)
4119{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004120 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004121}
4122
Mike McCormackc32bbff2009-12-31 00:49:43 +00004123static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4124{
4125 /* This complicated switch statement is to make sure and
4126 * only access regions that are unreserved.
4127 * Some blocks are only valid on dual port cards.
4128 */
4129 switch (b) {
4130 /* second port */
4131 case 5: /* Tx Arbiter 2 */
4132 case 9: /* RX2 */
4133 case 14 ... 15: /* TX2 */
4134 case 17: case 19: /* Ram Buffer 2 */
4135 case 22 ... 23: /* Tx Ram Buffer 2 */
4136 case 25: /* Rx MAC Fifo 1 */
4137 case 27: /* Tx MAC Fifo 2 */
4138 case 31: /* GPHY 2 */
4139 case 40 ... 47: /* Pattern Ram 2 */
4140 case 52: case 54: /* TCP Segmentation 2 */
4141 case 112 ... 116: /* GMAC 2 */
4142 return hw->ports > 1;
4143
4144 case 0: /* Control */
4145 case 2: /* Mac address */
4146 case 4: /* Tx Arbiter 1 */
4147 case 7: /* PCI express reg */
4148 case 8: /* RX1 */
4149 case 12 ... 13: /* TX1 */
4150 case 16: case 18:/* Rx Ram Buffer 1 */
4151 case 20 ... 21: /* Tx Ram Buffer 1 */
4152 case 24: /* Rx MAC Fifo 1 */
4153 case 26: /* Tx MAC Fifo 1 */
4154 case 28 ... 29: /* Descriptor and status unit */
4155 case 30: /* GPHY 1*/
4156 case 32 ... 39: /* Pattern Ram 1 */
4157 case 48: case 50: /* TCP Segmentation 1 */
4158 case 56 ... 60: /* PCI space */
4159 case 80 ... 84: /* GMAC 1 */
4160 return 1;
4161
4162 default:
4163 return 0;
4164 }
4165}
4166
Stephen Hemminger793b8832005-09-14 16:06:14 -07004167/*
4168 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004169 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004170 */
4171static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4172 void *p)
4173{
4174 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004175 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004176 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004177
4178 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004179
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004180 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004181 /* skip poisonous diagnostic ram region in block 3 */
4182 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004183 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004184 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004185 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004186 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004187 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004188
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004189 p += 128;
4190 io += 128;
4191 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004192}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004193
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004194static int sky2_get_eeprom_len(struct net_device *dev)
4195{
4196 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004197 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004198 u16 reg2;
4199
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004200 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004201 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4202}
4203
Stephen Hemminger14132352008-08-27 20:46:26 -07004204static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004205{
Stephen Hemminger14132352008-08-27 20:46:26 -07004206 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004207
Stephen Hemminger14132352008-08-27 20:46:26 -07004208 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4209 /* Can take up to 10.6 ms for write */
4210 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004211 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004212 return -ETIMEDOUT;
4213 }
4214 mdelay(1);
4215 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004216
Stephen Hemminger14132352008-08-27 20:46:26 -07004217 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004218}
4219
Stephen Hemminger14132352008-08-27 20:46:26 -07004220static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4221 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004222{
Stephen Hemminger14132352008-08-27 20:46:26 -07004223 int rc = 0;
4224
4225 while (length > 0) {
4226 u32 val;
4227
4228 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4229 rc = sky2_vpd_wait(hw, cap, 0);
4230 if (rc)
4231 break;
4232
4233 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4234
4235 memcpy(data, &val, min(sizeof(val), length));
4236 offset += sizeof(u32);
4237 data += sizeof(u32);
4238 length -= sizeof(u32);
4239 }
4240
4241 return rc;
4242}
4243
4244static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4245 u16 offset, unsigned int length)
4246{
4247 unsigned int i;
4248 int rc = 0;
4249
4250 for (i = 0; i < length; i += sizeof(u32)) {
4251 u32 val = *(u32 *)(data + i);
4252
4253 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4254 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4255
4256 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4257 if (rc)
4258 break;
4259 }
4260 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004261}
4262
4263static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4264 u8 *data)
4265{
4266 struct sky2_port *sky2 = netdev_priv(dev);
4267 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004268
4269 if (!cap)
4270 return -EINVAL;
4271
4272 eeprom->magic = SKY2_EEPROM_MAGIC;
4273
Stephen Hemminger14132352008-08-27 20:46:26 -07004274 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004275}
4276
4277static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4278 u8 *data)
4279{
4280 struct sky2_port *sky2 = netdev_priv(dev);
4281 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004282
4283 if (!cap)
4284 return -EINVAL;
4285
4286 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4287 return -EINVAL;
4288
Stephen Hemminger14132352008-08-27 20:46:26 -07004289 /* Partial writes not supported */
4290 if ((eeprom->offset & 3) || (eeprom->len & 3))
4291 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004292
Stephen Hemminger14132352008-08-27 20:46:26 -07004293 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004294}
4295
Michał Mirosławf5d64032011-04-10 03:13:21 +00004296static u32 sky2_fix_features(struct net_device *dev, u32 features)
4297{
4298 const struct sky2_port *sky2 = netdev_priv(dev);
4299 const struct sky2_hw *hw = sky2->hw;
4300
4301 /* In order to do Jumbo packets on these chips, need to turn off the
4302 * transmit store/forward. Therefore checksum offload won't work.
4303 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004304 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4305 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Michał Mirosławf5d64032011-04-10 03:13:21 +00004306 features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004307 }
4308
4309 /* Some hardware requires receive checksum for RSS to work. */
4310 if ( (features & NETIF_F_RXHASH) &&
4311 !(features & NETIF_F_RXCSUM) &&
4312 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4313 netdev_info(dev, "receive hashing forces receive checksum\n");
4314 features |= NETIF_F_RXCSUM;
4315 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004316
4317 return features;
4318}
4319
4320static int sky2_set_features(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004321{
4322 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004323 u32 changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004324
Michał Mirosławf5d64032011-04-10 03:13:21 +00004325 if (changed & NETIF_F_RXCSUM) {
4326 u32 on = features & NETIF_F_RXCSUM;
4327 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4328 on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4329 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004330
Michał Mirosławf5d64032011-04-10 03:13:21 +00004331 if (changed & NETIF_F_RXHASH)
4332 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004333
Michał Mirosławf5d64032011-04-10 03:13:21 +00004334 if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4335 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004336
4337 return 0;
4338}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004339
Jeff Garzik7282d492006-09-13 14:30:00 -04004340static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004341 .get_settings = sky2_get_settings,
4342 .set_settings = sky2_set_settings,
4343 .get_drvinfo = sky2_get_drvinfo,
4344 .get_wol = sky2_get_wol,
4345 .set_wol = sky2_set_wol,
4346 .get_msglevel = sky2_get_msglevel,
4347 .set_msglevel = sky2_set_msglevel,
4348 .nway_reset = sky2_nway_reset,
4349 .get_regs_len = sky2_get_regs_len,
4350 .get_regs = sky2_get_regs,
4351 .get_link = ethtool_op_get_link,
4352 .get_eeprom_len = sky2_get_eeprom_len,
4353 .get_eeprom = sky2_get_eeprom,
4354 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004355 .get_strings = sky2_get_strings,
4356 .get_coalesce = sky2_get_coalesce,
4357 .set_coalesce = sky2_set_coalesce,
4358 .get_ringparam = sky2_get_ringparam,
4359 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004360 .get_pauseparam = sky2_get_pauseparam,
4361 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004362 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004363 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004364 .get_ethtool_stats = sky2_get_ethtool_stats,
4365};
4366
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004367#ifdef CONFIG_SKY2_DEBUG
4368
4369static struct dentry *sky2_debug;
4370
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004371
4372/*
4373 * Read and parse the first part of Vital Product Data
4374 */
4375#define VPD_SIZE 128
4376#define VPD_MAGIC 0x82
4377
4378static const struct vpd_tag {
4379 char tag[2];
4380 char *label;
4381} vpd_tags[] = {
4382 { "PN", "Part Number" },
4383 { "EC", "Engineering Level" },
4384 { "MN", "Manufacturer" },
4385 { "SN", "Serial Number" },
4386 { "YA", "Asset Tag" },
4387 { "VL", "First Error Log Message" },
4388 { "VF", "Second Error Log Message" },
4389 { "VB", "Boot Agent ROM Configuration" },
4390 { "VE", "EFI UNDI Configuration" },
4391};
4392
4393static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4394{
4395 size_t vpd_size;
4396 loff_t offs;
4397 u8 len;
4398 unsigned char *buf;
4399 u16 reg2;
4400
4401 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4402 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4403
4404 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4405 buf = kmalloc(vpd_size, GFP_KERNEL);
4406 if (!buf) {
4407 seq_puts(seq, "no memory!\n");
4408 return;
4409 }
4410
4411 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4412 seq_puts(seq, "VPD read failed\n");
4413 goto out;
4414 }
4415
4416 if (buf[0] != VPD_MAGIC) {
4417 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4418 goto out;
4419 }
4420 len = buf[1];
4421 if (len == 0 || len > vpd_size - 4) {
4422 seq_printf(seq, "Invalid id length: %d\n", len);
4423 goto out;
4424 }
4425
4426 seq_printf(seq, "%.*s\n", len, buf + 3);
4427 offs = len + 3;
4428
4429 while (offs < vpd_size - 4) {
4430 int i;
4431
4432 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4433 break;
4434 len = buf[offs + 2];
4435 if (offs + len + 3 >= vpd_size)
4436 break;
4437
4438 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4439 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4440 seq_printf(seq, " %s: %.*s\n",
4441 vpd_tags[i].label, len, buf + offs + 3);
4442 break;
4443 }
4444 }
4445 offs += len + 3;
4446 }
4447out:
4448 kfree(buf);
4449}
4450
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004451static int sky2_debug_show(struct seq_file *seq, void *v)
4452{
4453 struct net_device *dev = seq->private;
4454 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004455 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004456 unsigned port = sky2->port;
4457 unsigned idx, last;
4458 int sop;
4459
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004460 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004461
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004462 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004463 sky2_read32(hw, B0_ISRC),
4464 sky2_read32(hw, B0_IMSK),
4465 sky2_read32(hw, B0_Y2_SP_ICR));
4466
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004467 if (!netif_running(dev)) {
4468 seq_printf(seq, "network not running\n");
4469 return 0;
4470 }
4471
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004472 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004473 last = sky2_read16(hw, STAT_PUT_IDX);
4474
stephen hemmingerefe91932010-04-22 13:42:56 +00004475 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004476 if (hw->st_idx == last)
4477 seq_puts(seq, "Status ring (empty)\n");
4478 else {
4479 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004480 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4481 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004482 const struct sky2_status_le *le = hw->st_le + idx;
4483 seq_printf(seq, "[%d] %#x %d %#x\n",
4484 idx, le->opcode, le->length, le->status);
4485 }
4486 seq_puts(seq, "\n");
4487 }
4488
4489 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4490 sky2->tx_cons, sky2->tx_prod,
4491 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4492 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4493
4494 /* Dump contents of tx ring */
4495 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004496 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4497 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004498 const struct sky2_tx_le *le = sky2->tx_le + idx;
4499 u32 a = le32_to_cpu(le->addr);
4500
4501 if (sop)
4502 seq_printf(seq, "%u:", idx);
4503 sop = 0;
4504
Mike McCormack060b9462010-07-29 03:34:52 +00004505 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004506 case OP_ADDR64:
4507 seq_printf(seq, " %#x:", a);
4508 break;
4509 case OP_LRGLEN:
4510 seq_printf(seq, " mtu=%d", a);
4511 break;
4512 case OP_VLAN:
4513 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4514 break;
4515 case OP_TCPLISW:
4516 seq_printf(seq, " csum=%#x", a);
4517 break;
4518 case OP_LARGESEND:
4519 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4520 break;
4521 case OP_PACKET:
4522 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4523 break;
4524 case OP_BUFFER:
4525 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4526 break;
4527 default:
4528 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4529 a, le16_to_cpu(le->length));
4530 }
4531
4532 if (le->ctrl & EOP) {
4533 seq_putc(seq, '\n');
4534 sop = 1;
4535 }
4536 }
4537
4538 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4539 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004540 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004541 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4542
David S. Millerd1d08d12008-01-07 20:53:33 -08004543 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004544 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004545 return 0;
4546}
4547
4548static int sky2_debug_open(struct inode *inode, struct file *file)
4549{
4550 return single_open(file, sky2_debug_show, inode->i_private);
4551}
4552
4553static const struct file_operations sky2_debug_fops = {
4554 .owner = THIS_MODULE,
4555 .open = sky2_debug_open,
4556 .read = seq_read,
4557 .llseek = seq_lseek,
4558 .release = single_release,
4559};
4560
4561/*
4562 * Use network device events to create/remove/rename
4563 * debugfs file entries
4564 */
4565static int sky2_device_event(struct notifier_block *unused,
4566 unsigned long event, void *ptr)
4567{
4568 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004569 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004570
stephen hemminger926d0972011-11-16 13:42:57 +00004571 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004572 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004573
Mike McCormack060b9462010-07-29 03:34:52 +00004574 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004575 case NETDEV_CHANGENAME:
4576 if (sky2->debugfs) {
4577 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4578 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004579 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004580 break;
4581
4582 case NETDEV_GOING_DOWN:
4583 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004584 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004585 debugfs_remove(sky2->debugfs);
4586 sky2->debugfs = NULL;
4587 }
4588 break;
4589
4590 case NETDEV_UP:
4591 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4592 sky2_debug, dev,
4593 &sky2_debug_fops);
4594 if (IS_ERR(sky2->debugfs))
4595 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004596 }
4597
4598 return NOTIFY_DONE;
4599}
4600
4601static struct notifier_block sky2_notifier = {
4602 .notifier_call = sky2_device_event,
4603};
4604
4605
4606static __init void sky2_debug_init(void)
4607{
4608 struct dentry *ent;
4609
4610 ent = debugfs_create_dir("sky2", NULL);
4611 if (!ent || IS_ERR(ent))
4612 return;
4613
4614 sky2_debug = ent;
4615 register_netdevice_notifier(&sky2_notifier);
4616}
4617
4618static __exit void sky2_debug_cleanup(void)
4619{
4620 if (sky2_debug) {
4621 unregister_netdevice_notifier(&sky2_notifier);
4622 debugfs_remove(sky2_debug);
4623 sky2_debug = NULL;
4624 }
4625}
4626
4627#else
4628#define sky2_debug_init()
4629#define sky2_debug_cleanup()
4630#endif
4631
Stephen Hemminger1436b302008-11-19 21:59:54 -08004632/* Two copies of network device operations to handle special case of
4633 not allowing netpoll on second port */
4634static const struct net_device_ops sky2_netdev_ops[2] = {
4635 {
stephen hemminger926d0972011-11-16 13:42:57 +00004636 .ndo_open = sky2_open,
4637 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004638 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004639 .ndo_do_ioctl = sky2_ioctl,
4640 .ndo_validate_addr = eth_validate_addr,
4641 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004642 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004643 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004644 .ndo_fix_features = sky2_fix_features,
4645 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004646 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004647 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004648#ifdef CONFIG_NET_POLL_CONTROLLER
4649 .ndo_poll_controller = sky2_netpoll,
4650#endif
4651 },
4652 {
stephen hemminger926d0972011-11-16 13:42:57 +00004653 .ndo_open = sky2_open,
4654 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004655 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004656 .ndo_do_ioctl = sky2_ioctl,
4657 .ndo_validate_addr = eth_validate_addr,
4658 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004659 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004660 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004661 .ndo_fix_features = sky2_fix_features,
4662 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004663 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004664 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004665 },
4666};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004667
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004668/* Initialize network device */
4669static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004670 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004671 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004672{
4673 struct sky2_port *sky2;
4674 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4675
4676 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004677 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004678 return NULL;
4679 }
4680
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004681 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004682 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004683 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004684 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004685 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004686
4687 sky2 = netdev_priv(dev);
4688 sky2->netdev = dev;
4689 sky2->hw = hw;
4690 sky2->msg_enable = netif_msg_init(debug, default_msg);
4691
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004692 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004693 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4694 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004695 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004696
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004697 sky2->flow_mode = FC_BOTH;
4698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004699 sky2->duplex = -1;
4700 sky2->speed = -1;
4701 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004702 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004703
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004704 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004705
Stephen Hemminger793b8832005-09-14 16:06:14 -07004706 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004707 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004708 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004709
4710 hw->dev[port] = dev;
4711
4712 sky2->port = port;
4713
Michał Mirosławf5d64032011-04-10 03:13:21 +00004714 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004715
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004716 if (highmem)
4717 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004718
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004719 /* Enable receive hashing unless hardware is known broken */
4720 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004721 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004722
Michał Mirosławf5d64032011-04-10 03:13:21 +00004723 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4724 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4725 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4726 }
4727
4728 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004729
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004730 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004731 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07004732 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004733
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004734 return dev;
4735}
4736
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004737static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004738{
4739 const struct sky2_port *sky2 = netdev_priv(dev);
4740
Joe Perches6c35aba2010-02-15 08:34:21 +00004741 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004742}
4743
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004744/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004745static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004746{
4747 struct sky2_hw *hw = dev_id;
4748 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4749
4750 if (status == 0)
4751 return IRQ_NONE;
4752
4753 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004754 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004755 wake_up(&hw->msi_wait);
4756 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4757 }
4758 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4759
4760 return IRQ_HANDLED;
4761}
4762
4763/* Test interrupt path by forcing a a software IRQ */
4764static int __devinit sky2_test_msi(struct sky2_hw *hw)
4765{
4766 struct pci_dev *pdev = hw->pdev;
4767 int err;
4768
Mike McCormack060b9462010-07-29 03:34:52 +00004769 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004770
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004771 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4772
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004773 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004774 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004775 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004776 return err;
4777 }
4778
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004779 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004780 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004781
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004782 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004783
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004784 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004785 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004786 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4787 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004788
4789 err = -EOPNOTSUPP;
4790 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4791 }
4792
4793 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004794 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004795
4796 free_irq(pdev->irq, hw);
4797
4798 return err;
4799}
4800
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004801/* This driver supports yukon2 chipset only */
4802static const char *sky2_name(u8 chipid, char *buf, int sz)
4803{
4804 const char *name[] = {
4805 "XL", /* 0xb3 */
4806 "EC Ultra", /* 0xb4 */
4807 "Extreme", /* 0xb5 */
4808 "EC", /* 0xb6 */
4809 "FE", /* 0xb7 */
4810 "FE+", /* 0xb8 */
4811 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004812 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004813 "Unknown", /* 0xbb */
4814 "Optima", /* 0xbc */
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004815 "Optima Prime", /* 0xbd */
4816 "Optima 2", /* 0xbe */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004817 };
4818
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004819 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004820 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4821 else
4822 snprintf(buf, sz, "(chip %#x)", chipid);
4823 return buf;
4824}
4825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004826static int __devinit sky2_probe(struct pci_dev *pdev,
4827 const struct pci_device_id *ent)
4828{
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004829 struct net_device *dev, *dev1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004830 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004831 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004832 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004833 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004834
Stephen Hemminger793b8832005-09-14 16:06:14 -07004835 err = pci_enable_device(pdev);
4836 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004837 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004838 goto err_out;
4839 }
4840
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004841 /* Get configuration information
4842 * Note: only regular PCI config access once to test for HW issues
4843 * other PCI access through shared memory for speed and to
4844 * avoid MMCONFIG problems.
4845 */
4846 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4847 if (err) {
4848 dev_err(&pdev->dev, "PCI read config failed\n");
4849 goto err_out;
4850 }
4851
4852 if (~reg == 0) {
4853 dev_err(&pdev->dev, "PCI configuration read error\n");
4854 goto err_out;
4855 }
4856
Stephen Hemminger793b8832005-09-14 16:06:14 -07004857 err = pci_request_regions(pdev, DRV_NAME);
4858 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004859 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004860 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004861 }
4862
4863 pci_set_master(pdev);
4864
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004865 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004866 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004867 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004868 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004869 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004870 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4871 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004872 goto err_out_free_regions;
4873 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004874 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004875 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004876 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004877 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004878 goto err_out_free_regions;
4879 }
4880 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004881
Stephen Hemminger38345072009-02-03 11:27:30 +00004882
4883#ifdef __BIG_ENDIAN
4884 /* The sk98lin vendor driver uses hardware byte swapping but
4885 * this driver uses software swapping.
4886 */
4887 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00004888 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00004889 if (err) {
4890 dev_err(&pdev->dev, "PCI write config failed\n");
4891 goto err_out_free_regions;
4892 }
4893#endif
4894
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004895 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004897 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004898
4899 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4900 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004901 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004902 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004903 goto err_out_free_regions;
4904 }
4905
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004906 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004907 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004908
4909 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4910 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004911 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004912 goto err_out_free_hw;
4913 }
4914
Stephen Hemmingere3173832007-02-06 10:45:39 -08004915 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004916 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004917 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004918
stephen hemmingerefe91932010-04-22 13:42:56 +00004919 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004920 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00004921 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4922 &hw->st_dma);
4923 if (!hw->st_le)
4924 goto err_out_reset;
4925
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004926 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4927 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004928
Stephen Hemmingere3173832007-02-06 10:45:39 -08004929 sky2_reset(hw);
4930
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004931 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004932 if (!dev) {
4933 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004934 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004935 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004936
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004937 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4938 err = sky2_test_msi(hw);
4939 if (err == -EOPNOTSUPP)
4940 pci_disable_msi(pdev);
4941 else if (err)
4942 goto err_out_free_netdev;
4943 }
4944
Stephen Hemminger793b8832005-09-14 16:06:14 -07004945 err = register_netdev(dev);
4946 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004947 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004948 goto err_out_free_netdev;
4949 }
4950
Brandon Philips33cb7d32009-10-29 13:58:07 +00004951 netif_carrier_off(dev);
4952
Stephen Hemminger6de16232007-10-17 13:26:42 -07004953 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4954
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004955 sky2_show_addr(dev);
4956
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004957 if (hw->ports > 1) {
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004958 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004959 if (!dev1) {
4960 err = -ENOMEM;
4961 goto err_out_unregister;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004962 }
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004963
4964 err = register_netdev(dev1);
4965 if (err) {
4966 dev_err(&pdev->dev, "cannot register second net device\n");
4967 goto err_out_free_dev1;
4968 }
4969
4970 err = sky2_setup_irq(hw, hw->irq_name);
4971 if (err)
4972 goto err_out_unregister_dev1;
4973
4974 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004975 }
4976
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004977 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004978 INIT_WORK(&hw->restart_work, sky2_restart);
4979
Stephen Hemminger793b8832005-09-14 16:06:14 -07004980 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004981 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004983 return 0;
4984
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004985err_out_unregister_dev1:
4986 unregister_netdev(dev1);
4987err_out_free_dev1:
4988 free_netdev(dev1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004989err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004990 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004991 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004992 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004993err_out_free_netdev:
4994 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004995err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00004996 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4997 hw->st_le, hw->st_dma);
4998err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004999 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005000err_out_iounmap:
5001 iounmap(hw->regs);
5002err_out_free_hw:
5003 kfree(hw);
5004err_out_free_regions:
5005 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07005006err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005007 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005008err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005009 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005010 return err;
5011}
5012
5013static void __devexit sky2_remove(struct pci_dev *pdev)
5014{
Stephen Hemminger793b8832005-09-14 16:06:14 -07005015 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005016 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005017
Stephen Hemminger793b8832005-09-14 16:06:14 -07005018 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005019 return;
5020
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005021 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005022 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005023
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005024 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005025 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08005026
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005027 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005028 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005029
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005030 sky2_power_aux(hw);
5031
Stephen Hemminger793b8832005-09-14 16:06:14 -07005032 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005033 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005034
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005035 if (hw->ports > 1) {
5036 napi_disable(&hw->napi);
5037 free_irq(pdev->irq, hw);
5038 }
5039
Stephen Hemmingerea76e632007-09-19 15:36:44 -07005040 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08005041 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00005042 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5043 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005044 pci_release_regions(pdev);
5045 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005046
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005047 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005048 free_netdev(hw->dev[i]);
5049
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005050 iounmap(hw->regs);
5051 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005052
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005053 pci_set_drvdata(pdev, NULL);
5054}
5055
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005056static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005057{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005058 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005059 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005060 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005061
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005062 if (!hw)
5063 return 0;
5064
Stephen Hemminger063a0b32008-04-02 09:03:23 -07005065 del_timer_sync(&hw->watchdog_timer);
5066 cancel_work_sync(&hw->restart_work);
5067
Stephen Hemminger19720732009-08-14 05:15:16 +00005068 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00005069
5070 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09005071 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005072 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08005073 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005074
Stephen Hemmingere3173832007-02-06 10:45:39 -08005075 if (sky2->wol)
5076 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005077 }
5078
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005079 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00005080 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005081
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09005082 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005083}
5084
Michel Lespinasse94252762011-03-06 16:14:50 +00005085#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005086static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005087{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005088 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005089 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00005090 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005091
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005092 if (!hw)
5093 return 0;
5094
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005095 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00005096 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5097 if (err) {
5098 dev_err(&pdev->dev, "PCI write config failed\n");
5099 goto out;
5100 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005101
Mike McCormack3403aca2010-05-13 06:12:52 +00005102 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005103 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00005104 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005105 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005106
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005107 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005108out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005109
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005110 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005111 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005112 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005113}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005114
5115static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5116#define SKY2_PM_OPS (&sky2_pm_ops)
5117
5118#else
5119
5120#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005121#endif
5122
Stephen Hemmingere3173832007-02-06 10:45:39 -08005123static void sky2_shutdown(struct pci_dev *pdev)
5124{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005125 sky2_suspend(&pdev->dev);
5126 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5127 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005128}
5129
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005130static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005131 .name = DRV_NAME,
5132 .id_table = sky2_id_table,
5133 .probe = sky2_probe,
5134 .remove = __devexit_p(sky2_remove),
Stephen Hemmingere3173832007-02-06 10:45:39 -08005135 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005136 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005137};
5138
5139static int __init sky2_init_module(void)
5140{
Joe Perchesada1db52010-02-17 15:01:59 +00005141 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005142
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005143 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005144 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005145}
5146
5147static void __exit sky2_cleanup_module(void)
5148{
5149 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005150 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005151}
5152
5153module_init(sky2_init_module);
5154module_exit(sky2_cleanup_module);
5155
5156MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08005157MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005158MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005159MODULE_VERSION(DRV_VERSION);