blob: e4aba53c20e4d9fdf73d7055094ef31ab320ccac [file] [log] [blame]
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -08001/*
2 * Copyright (c) 2012 Qualcomm Atheros, Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/interrupt.h>
18
19#include "wil6210.h"
Vladimir Kondratiev98658092013-05-12 14:43:35 +030020#include "trace.h"
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080021
22/**
23 * Theory of operation:
24 *
25 * There is ISR pseudo-cause register,
26 * dma_rgf->DMA_RGF.PSEUDO_CAUSE.PSEUDO_CAUSE
27 * Its bits represents OR'ed bits from 3 real ISR registers:
28 * TX, RX, and MISC.
29 *
30 * Registers may be configured to either "write 1 to clear" or
31 * "clear on read" mode
32 *
33 * When handling interrupt, one have to mask/unmask interrupts for the
34 * real ISR registers, or hardware may malfunction.
35 *
36 */
37
38#define WIL6210_IRQ_DISABLE (0xFFFFFFFFUL)
39#define WIL6210_IMC_RX BIT_DMA_EP_RX_ICR_RX_DONE
40#define WIL6210_IMC_TX (BIT_DMA_EP_TX_ICR_TX_DONE | \
41 BIT_DMA_EP_TX_ICR_TX_DONE_N(0))
Vladimir Kondratiev72694942013-01-28 18:30:56 +020042#define WIL6210_IMC_MISC (ISR_MISC_FW_READY | \
43 ISR_MISC_MBOX_EVT | \
44 ISR_MISC_FW_ERROR)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080045
46#define WIL6210_IRQ_PSEUDO_MASK (u32)(~(BIT_DMA_PSEUDO_CAUSE_RX | \
47 BIT_DMA_PSEUDO_CAUSE_TX | \
48 BIT_DMA_PSEUDO_CAUSE_MISC))
49
50#if defined(CONFIG_WIL6210_ISR_COR)
51/* configure to Clear-On-Read mode */
52#define WIL_ICR_ICC_VALUE (0xFFFFFFFFUL)
53
54static inline void wil_icr_clear(u32 x, void __iomem *addr)
55{
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080056}
57#else /* defined(CONFIG_WIL6210_ISR_COR) */
58/* configure to Write-1-to-Clear mode */
59#define WIL_ICR_ICC_VALUE (0UL)
60
61static inline void wil_icr_clear(u32 x, void __iomem *addr)
62{
63 iowrite32(x, addr);
64}
65#endif /* defined(CONFIG_WIL6210_ISR_COR) */
66
67static inline u32 wil_ioread32_and_clear(void __iomem *addr)
68{
69 u32 x = ioread32(addr);
70
71 wil_icr_clear(x, addr);
72
73 return x;
74}
75
76static void wil6210_mask_irq_tx(struct wil6210_priv *wil)
77{
78 iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
79 HOSTADDR(RGF_DMA_EP_TX_ICR) +
80 offsetof(struct RGF_ICR, IMS));
81}
82
83static void wil6210_mask_irq_rx(struct wil6210_priv *wil)
84{
85 iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
86 HOSTADDR(RGF_DMA_EP_RX_ICR) +
87 offsetof(struct RGF_ICR, IMS));
88}
89
90static void wil6210_mask_irq_misc(struct wil6210_priv *wil)
91{
92 iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
93 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
94 offsetof(struct RGF_ICR, IMS));
95}
96
97static void wil6210_mask_irq_pseudo(struct wil6210_priv *wil)
98{
Vladimir Kondratiev77438822013-01-28 18:31:06 +020099 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800100
101 iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
102 HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
103
104 clear_bit(wil_status_irqen, &wil->status);
105}
106
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300107void wil6210_unmask_irq_tx(struct wil6210_priv *wil)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800108{
109 iowrite32(WIL6210_IMC_TX, wil->csr +
110 HOSTADDR(RGF_DMA_EP_TX_ICR) +
111 offsetof(struct RGF_ICR, IMC));
112}
113
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300114void wil6210_unmask_irq_rx(struct wil6210_priv *wil)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800115{
116 iowrite32(WIL6210_IMC_RX, wil->csr +
117 HOSTADDR(RGF_DMA_EP_RX_ICR) +
118 offsetof(struct RGF_ICR, IMC));
119}
120
121static void wil6210_unmask_irq_misc(struct wil6210_priv *wil)
122{
123 iowrite32(WIL6210_IMC_MISC, wil->csr +
124 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
125 offsetof(struct RGF_ICR, IMC));
126}
127
128static void wil6210_unmask_irq_pseudo(struct wil6210_priv *wil)
129{
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200130 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800131
132 set_bit(wil_status_irqen, &wil->status);
133
134 iowrite32(WIL6210_IRQ_PSEUDO_MASK, wil->csr +
135 HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
136}
137
138void wil6210_disable_irq(struct wil6210_priv *wil)
139{
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200140 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800141
142 wil6210_mask_irq_tx(wil);
143 wil6210_mask_irq_rx(wil);
144 wil6210_mask_irq_misc(wil);
145 wil6210_mask_irq_pseudo(wil);
146}
147
148void wil6210_enable_irq(struct wil6210_priv *wil)
149{
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200150 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800151
152 iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
153 offsetof(struct RGF_ICR, ICC));
154 iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
155 offsetof(struct RGF_ICR, ICC));
156 iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
157 offsetof(struct RGF_ICR, ICC));
158
Vladimir Kondratiev83982cb2014-01-08 11:50:47 +0200159 /* interrupt moderation parameters */
160 if (wil->wdev->iftype == NL80211_IFTYPE_MONITOR) {
161 /* disable interrupt moderation for monitor
162 * to get better timestamp precision
163 */
164 iowrite32(0, wil->csr + HOSTADDR(RGF_DMA_ITR_CNT_CRL));
165 } else {
166 iowrite32(WIL6210_ITR_TRSH,
167 wil->csr + HOSTADDR(RGF_DMA_ITR_CNT_TRSH));
168 iowrite32(BIT_DMA_ITR_CNT_CRL_EN,
169 wil->csr + HOSTADDR(RGF_DMA_ITR_CNT_CRL));
170 }
171
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800172 wil6210_unmask_irq_pseudo(wil);
173 wil6210_unmask_irq_tx(wil);
174 wil6210_unmask_irq_rx(wil);
175 wil6210_unmask_irq_misc(wil);
176}
177
178static irqreturn_t wil6210_irq_rx(int irq, void *cookie)
179{
180 struct wil6210_priv *wil = cookie;
181 u32 isr = wil_ioread32_and_clear(wil->csr +
182 HOSTADDR(RGF_DMA_EP_RX_ICR) +
183 offsetof(struct RGF_ICR, ICR));
184
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300185 trace_wil6210_irq_rx(isr);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200186 wil_dbg_irq(wil, "ISR RX 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800187
188 if (!isr) {
189 wil_err(wil, "spurious IRQ: RX\n");
190 return IRQ_NONE;
191 }
192
193 wil6210_mask_irq_rx(wil);
194
195 if (isr & BIT_DMA_EP_RX_ICR_RX_DONE) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200196 wil_dbg_irq(wil, "RX done\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800197 isr &= ~BIT_DMA_EP_RX_ICR_RX_DONE;
Vladimir Kondratiev0fef1812014-03-17 15:34:18 +0200198 if (test_bit(wil_status_reset_done, &wil->status)) {
199 wil_dbg_txrx(wil, "NAPI(Rx) schedule\n");
200 napi_schedule(&wil->napi_rx);
201 } else {
202 wil_err(wil, "Got Rx interrupt while in reset\n");
203 }
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800204 }
205
206 if (isr)
207 wil_err(wil, "un-handled RX ISR bits 0x%08x\n", isr);
208
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300209 /* Rx IRQ will be enabled when NAPI processing finished */
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800210
211 return IRQ_HANDLED;
212}
213
214static irqreturn_t wil6210_irq_tx(int irq, void *cookie)
215{
216 struct wil6210_priv *wil = cookie;
217 u32 isr = wil_ioread32_and_clear(wil->csr +
218 HOSTADDR(RGF_DMA_EP_TX_ICR) +
219 offsetof(struct RGF_ICR, ICR));
220
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300221 trace_wil6210_irq_tx(isr);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200222 wil_dbg_irq(wil, "ISR TX 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800223
224 if (!isr) {
225 wil_err(wil, "spurious IRQ: TX\n");
226 return IRQ_NONE;
227 }
228
229 wil6210_mask_irq_tx(wil);
230
231 if (isr & BIT_DMA_EP_TX_ICR_TX_DONE) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200232 wil_dbg_irq(wil, "TX done\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800233 isr &= ~BIT_DMA_EP_TX_ICR_TX_DONE;
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300234 /* clear also all VRING interrupts */
235 isr &= ~(BIT(25) - 1UL);
Vladimir Kondratiev0fef1812014-03-17 15:34:18 +0200236 if (test_bit(wil_status_reset_done, &wil->status)) {
237 wil_dbg_txrx(wil, "NAPI(Tx) schedule\n");
238 napi_schedule(&wil->napi_tx);
239 } else {
240 wil_err(wil, "Got Tx interrupt while in reset\n");
241 }
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800242 }
243
244 if (isr)
245 wil_err(wil, "un-handled TX ISR bits 0x%08x\n", isr);
246
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300247 /* Tx IRQ will be enabled when NAPI processing finished */
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800248
249 return IRQ_HANDLED;
250}
251
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200252static void wil_notify_fw_error(struct wil6210_priv *wil)
253{
254 struct device *dev = &wil_to_ndev(wil)->dev;
255 char *envp[3] = {
256 [0] = "SOURCE=wil6210",
257 [1] = "EVENT=FW_ERROR",
258 [2] = NULL,
259 };
Vladimir Kondratiev92b67472014-06-16 19:37:10 +0300260 wil_err(wil, "Notify about firmware error\n");
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200261 kobject_uevent_env(&dev->kobj, KOBJ_CHANGE, envp);
262}
263
Vladimir Kondratiev55f7acd2013-03-13 14:12:49 +0200264static void wil_cache_mbox_regs(struct wil6210_priv *wil)
265{
266 /* make shadow copy of registers that should not change on run time */
267 wil_memcpy_fromio_32(&wil->mbox_ctl, wil->csr + HOST_MBOX,
268 sizeof(struct wil6210_mbox_ctl));
269 wil_mbox_ring_le2cpus(&wil->mbox_ctl.rx);
270 wil_mbox_ring_le2cpus(&wil->mbox_ctl.tx);
271}
272
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800273static irqreturn_t wil6210_irq_misc(int irq, void *cookie)
274{
275 struct wil6210_priv *wil = cookie;
276 u32 isr = wil_ioread32_and_clear(wil->csr +
277 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
278 offsetof(struct RGF_ICR, ICR));
279
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300280 trace_wil6210_irq_misc(isr);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200281 wil_dbg_irq(wil, "ISR MISC 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800282
283 if (!isr) {
284 wil_err(wil, "spurious IRQ: MISC\n");
285 return IRQ_NONE;
286 }
287
288 wil6210_mask_irq_misc(wil);
289
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200290 if (isr & ISR_MISC_FW_ERROR) {
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200291 wil_err(wil, "Firmware error detected\n");
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200292 clear_bit(wil_status_fwready, &wil->status);
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200293 /*
294 * do not clear @isr here - we do 2-nd part in thread
295 * there, user space get notified, and it should be done
296 * in non-atomic context
297 */
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200298 }
299
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800300 if (isr & ISR_MISC_FW_READY) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200301 wil_dbg_irq(wil, "IRQ: FW ready\n");
Vladimir Kondratiev55f7acd2013-03-13 14:12:49 +0200302 wil_cache_mbox_regs(wil);
303 set_bit(wil_status_reset_done, &wil->status);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800304 /**
305 * Actual FW ready indicated by the
306 * WMI_FW_READY_EVENTID
307 */
308 isr &= ~ISR_MISC_FW_READY;
309 }
310
311 wil->isr_misc = isr;
312
313 if (isr) {
314 return IRQ_WAKE_THREAD;
315 } else {
316 wil6210_unmask_irq_misc(wil);
317 return IRQ_HANDLED;
318 }
319}
320
321static irqreturn_t wil6210_irq_misc_thread(int irq, void *cookie)
322{
323 struct wil6210_priv *wil = cookie;
324 u32 isr = wil->isr_misc;
325
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300326 trace_wil6210_irq_misc_thread(isr);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200327 wil_dbg_irq(wil, "Thread ISR MISC 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800328
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200329 if (isr & ISR_MISC_FW_ERROR) {
330 wil_notify_fw_error(wil);
331 isr &= ~ISR_MISC_FW_ERROR;
Vladimir Kondratieved6f9dc2014-03-17 15:34:19 +0200332 wil_fw_error_recovery(wil);
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200333 }
334
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800335 if (isr & ISR_MISC_MBOX_EVT) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200336 wil_dbg_irq(wil, "MBOX event\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800337 wmi_recv_cmd(wil);
338 isr &= ~ISR_MISC_MBOX_EVT;
339 }
340
341 if (isr)
Vladimir Kondratiev15e23122014-04-08 11:36:16 +0300342 wil_dbg_irq(wil, "un-handled MISC ISR bits 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800343
344 wil->isr_misc = 0;
345
346 wil6210_unmask_irq_misc(wil);
347
348 return IRQ_HANDLED;
349}
350
351/**
352 * thread IRQ handler
353 */
354static irqreturn_t wil6210_thread_irq(int irq, void *cookie)
355{
356 struct wil6210_priv *wil = cookie;
357
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200358 wil_dbg_irq(wil, "Thread IRQ\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800359 /* Discover real IRQ cause */
360 if (wil->isr_misc)
361 wil6210_irq_misc_thread(irq, cookie);
362
363 wil6210_unmask_irq_pseudo(wil);
364
365 return IRQ_HANDLED;
366}
367
368/* DEBUG
369 * There is subtle bug in hardware that causes IRQ to raise when it should be
370 * masked. It is quite rare and hard to debug.
371 *
372 * Catch irq issue if it happens and print all I can.
373 */
374static int wil6210_debug_irq_mask(struct wil6210_priv *wil, u32 pseudo_cause)
375{
376 if (!test_bit(wil_status_irqen, &wil->status)) {
377 u32 icm_rx = wil_ioread32_and_clear(wil->csr +
378 HOSTADDR(RGF_DMA_EP_RX_ICR) +
379 offsetof(struct RGF_ICR, ICM));
380 u32 icr_rx = wil_ioread32_and_clear(wil->csr +
381 HOSTADDR(RGF_DMA_EP_RX_ICR) +
382 offsetof(struct RGF_ICR, ICR));
383 u32 imv_rx = ioread32(wil->csr +
384 HOSTADDR(RGF_DMA_EP_RX_ICR) +
385 offsetof(struct RGF_ICR, IMV));
386 u32 icm_tx = wil_ioread32_and_clear(wil->csr +
387 HOSTADDR(RGF_DMA_EP_TX_ICR) +
388 offsetof(struct RGF_ICR, ICM));
389 u32 icr_tx = wil_ioread32_and_clear(wil->csr +
390 HOSTADDR(RGF_DMA_EP_TX_ICR) +
391 offsetof(struct RGF_ICR, ICR));
392 u32 imv_tx = ioread32(wil->csr +
393 HOSTADDR(RGF_DMA_EP_TX_ICR) +
394 offsetof(struct RGF_ICR, IMV));
395 u32 icm_misc = wil_ioread32_and_clear(wil->csr +
396 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
397 offsetof(struct RGF_ICR, ICM));
398 u32 icr_misc = wil_ioread32_and_clear(wil->csr +
399 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
400 offsetof(struct RGF_ICR, ICR));
401 u32 imv_misc = ioread32(wil->csr +
402 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
403 offsetof(struct RGF_ICR, IMV));
404 wil_err(wil, "IRQ when it should be masked: pseudo 0x%08x\n"
405 "Rx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
406 "Tx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
407 "Misc icm:icr:imv 0x%08x 0x%08x 0x%08x\n",
408 pseudo_cause,
409 icm_rx, icr_rx, imv_rx,
410 icm_tx, icr_tx, imv_tx,
411 icm_misc, icr_misc, imv_misc);
412
413 return -EINVAL;
414 }
415
416 return 0;
417}
418
419static irqreturn_t wil6210_hardirq(int irq, void *cookie)
420{
421 irqreturn_t rc = IRQ_HANDLED;
422 struct wil6210_priv *wil = cookie;
423 u32 pseudo_cause = ioread32(wil->csr + HOSTADDR(RGF_DMA_PSEUDO_CAUSE));
424
425 /**
426 * pseudo_cause is Clear-On-Read, no need to ACK
427 */
428 if ((pseudo_cause == 0) || ((pseudo_cause & 0xff) == 0xff))
429 return IRQ_NONE;
430
431 /* FIXME: IRQ mask debug */
432 if (wil6210_debug_irq_mask(wil, pseudo_cause))
433 return IRQ_NONE;
434
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300435 trace_wil6210_irq_pseudo(pseudo_cause);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200436 wil_dbg_irq(wil, "Pseudo IRQ 0x%08x\n", pseudo_cause);
Vladimir Kondratiev4789d722013-01-28 18:30:57 +0200437
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800438 wil6210_mask_irq_pseudo(wil);
439
440 /* Discover real IRQ cause
441 * There are 2 possible phases for every IRQ:
442 * - hard IRQ handler called right here
443 * - threaded handler called later
444 *
445 * Hard IRQ handler reads and clears ISR.
446 *
447 * If threaded handler requested, hard IRQ handler
448 * returns IRQ_WAKE_THREAD and saves ISR register value
449 * for the threaded handler use.
450 *
451 * voting for wake thread - need at least 1 vote
452 */
453 if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_RX) &&
454 (wil6210_irq_rx(irq, cookie) == IRQ_WAKE_THREAD))
455 rc = IRQ_WAKE_THREAD;
456
457 if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_TX) &&
458 (wil6210_irq_tx(irq, cookie) == IRQ_WAKE_THREAD))
459 rc = IRQ_WAKE_THREAD;
460
461 if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_MISC) &&
462 (wil6210_irq_misc(irq, cookie) == IRQ_WAKE_THREAD))
463 rc = IRQ_WAKE_THREAD;
464
465 /* if thread is requested, it will unmask IRQ */
466 if (rc != IRQ_WAKE_THREAD)
467 wil6210_unmask_irq_pseudo(wil);
468
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800469 return rc;
470}
471
472static int wil6210_request_3msi(struct wil6210_priv *wil, int irq)
473{
474 int rc;
475 /*
476 * IRQ's are in the following order:
477 * - Tx
478 * - Rx
479 * - Misc
480 */
481
482 rc = request_irq(irq, wil6210_irq_tx, IRQF_SHARED,
483 WIL_NAME"_tx", wil);
484 if (rc)
485 return rc;
486
487 rc = request_irq(irq + 1, wil6210_irq_rx, IRQF_SHARED,
488 WIL_NAME"_rx", wil);
489 if (rc)
490 goto free0;
491
492 rc = request_threaded_irq(irq + 2, wil6210_irq_misc,
493 wil6210_irq_misc_thread,
494 IRQF_SHARED, WIL_NAME"_misc", wil);
495 if (rc)
496 goto free1;
497
498 return 0;
499 /* error branch */
500free1:
501 free_irq(irq + 1, wil);
502free0:
503 free_irq(irq, wil);
504
505 return rc;
506}
Vladimir Kondratievf4b5a802014-03-17 15:34:13 +0200507/* can't use wil_ioread32_and_clear because ICC value is not ser yet */
508static inline void wil_clear32(void __iomem *addr)
509{
510 u32 x = ioread32(addr);
511
512 iowrite32(x, addr);
513}
514
515void wil6210_clear_irq(struct wil6210_priv *wil)
516{
517 wil_clear32(wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
518 offsetof(struct RGF_ICR, ICR));
519 wil_clear32(wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
520 offsetof(struct RGF_ICR, ICR));
521 wil_clear32(wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
522 offsetof(struct RGF_ICR, ICR));
523}
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800524
525int wil6210_init_irq(struct wil6210_priv *wil, int irq)
526{
527 int rc;
528 if (wil->n_msi == 3)
529 rc = wil6210_request_3msi(wil, irq);
530 else
531 rc = request_threaded_irq(irq, wil6210_hardirq,
532 wil6210_thread_irq,
533 wil->n_msi ? 0 : IRQF_SHARED,
534 WIL_NAME, wil);
535 if (rc)
536 return rc;
537
538 wil6210_enable_irq(wil);
539
540 return 0;
541}
542
543void wil6210_fini_irq(struct wil6210_priv *wil, int irq)
544{
545 wil6210_disable_irq(wil);
546 free_irq(irq, wil);
547 if (wil->n_msi == 3) {
548 free_irq(irq + 1, wil);
549 free_irq(irq + 2, wil);
550 }
551}