blob: a598d0049aa5938900a84c656c3cd9677010ee20 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
35#include "radeon_drm.h"
36#include "radeon.h"
37
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
39int radeon_ttm_init(struct radeon_device *rdev);
40void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010041static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042
43/*
44 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
45 * function are calling it.
46 */
47
Jerome Glisse4c788672009-11-20 14:29:23 +010048static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020049{
Jerome Glisse4c788672009-11-20 14:29:23 +010050 struct radeon_bo *bo;
51
52 bo = container_of(tbo, struct radeon_bo, tbo);
53 mutex_lock(&bo->rdev->gem.mutex);
54 list_del_init(&bo->list);
55 mutex_unlock(&bo->rdev->gem.mutex);
56 radeon_bo_clear_surface_reg(bo);
57 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020058}
59
Jerome Glissed03d8582009-12-14 21:02:09 +010060bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
61{
62 if (bo->destroy == &radeon_ttm_bo_destroy)
63 return true;
64 return false;
65}
66
Jerome Glisse312ea8d2009-12-07 15:52:58 +010067void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
68{
69 u32 c = 0;
70
71 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -050072 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010073 rbo->placement.placement = rbo->placements;
74 rbo->placement.busy_placement = rbo->placements;
75 if (domain & RADEON_GEM_DOMAIN_VRAM)
76 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
77 TTM_PL_FLAG_VRAM;
78 if (domain & RADEON_GEM_DOMAIN_GTT)
79 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
80 if (domain & RADEON_GEM_DOMAIN_CPU)
81 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010082 if (!c)
83 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010084 rbo->placement.num_placement = c;
85 rbo->placement.num_busy_placement = c;
86}
87
Jerome Glisse4c788672009-11-20 14:29:23 +010088int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
Alex Deucher268b2512010-11-17 19:00:26 -050089 unsigned long size, int byte_align, bool kernel, u32 domain,
90 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020091{
Jerome Glisse4c788672009-11-20 14:29:23 +010092 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -050094 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
95 unsigned long max_size = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096 int r;
97
98 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
99 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
100 }
101 if (kernel) {
102 type = ttm_bo_type_kernel;
103 } else {
104 type = ttm_bo_type_device;
105 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100106 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100107
Jerome Glisse93225b02010-12-03 16:38:19 -0500108 /* maximun bo size is the minimun btw visible vram and gtt size */
109 max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
110 if ((page_align << PAGE_SHIFT) >= max_size) {
111 printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
112 __func__, __LINE__, page_align >> (20 - PAGE_SHIFT), max_size >> 20);
113 return -ENOMEM;
114 }
115
Michel Dänzer2b66b502010-11-09 11:50:05 +0100116retry:
Jerome Glisse4c788672009-11-20 14:29:23 +0100117 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
118 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 return -ENOMEM;
Jerome Glisse4c788672009-11-20 14:29:23 +0100120 bo->rdev = rdev;
121 bo->gobj = gobj;
122 bo->surface_reg = -1;
123 INIT_LIST_HEAD(&bo->list);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100124 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100125 /* Kernel allocation are uninterruptible */
Matthew Garrett5876dd22010-04-26 15:52:20 -0400126 mutex_lock(&rdev->vram_mutex);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100127 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Alex Deucher268b2512010-11-17 19:00:26 -0500128 &bo->placement, page_align, 0, !kernel, NULL, size,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100129 &radeon_ttm_bo_destroy);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400130 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200131 if (unlikely(r != 0)) {
Michel Dänzere376573f2010-07-08 12:43:28 +1000132 if (r != -ERESTARTSYS) {
133 if (domain == RADEON_GEM_DOMAIN_VRAM) {
134 domain |= RADEON_GEM_DOMAIN_GTT;
135 goto retry;
136 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100137 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100138 "object_init failed for (%lu, 0x%08X)\n",
139 size, domain);
Michel Dänzere376573f2010-07-08 12:43:28 +1000140 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141 return r;
142 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100143 *bo_ptr = bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200144 if (gobj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100145 mutex_lock(&bo->rdev->gem.mutex);
146 list_add_tail(&bo->list, &rdev->gem.objects);
147 mutex_unlock(&bo->rdev->gem.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 }
149 return 0;
150}
151
Jerome Glisse4c788672009-11-20 14:29:23 +0100152int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153{
Jerome Glisse4c788672009-11-20 14:29:23 +0100154 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155 int r;
156
Jerome Glisse4c788672009-11-20 14:29:23 +0100157 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100159 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 return 0;
162 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100163 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164 if (r) {
165 return r;
166 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100167 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100169 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172 return 0;
173}
174
Jerome Glisse4c788672009-11-20 14:29:23 +0100175void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176{
Jerome Glisse4c788672009-11-20 14:29:23 +0100177 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100179 bo->kptr = NULL;
180 radeon_bo_check_tiling(bo, 0, 0);
181 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182}
183
Jerome Glisse4c788672009-11-20 14:29:23 +0100184void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185{
Jerome Glisse4c788672009-11-20 14:29:23 +0100186 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000187 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188
Jerome Glisse4c788672009-11-20 14:29:23 +0100189 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000191 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100192 tbo = &((*bo)->tbo);
Dave Airlief4b7fb92010-04-29 18:37:59 +1000193 mutex_lock(&rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100194 ttm_bo_unref(&tbo);
Dave Airlief4b7fb92010-04-29 18:37:59 +1000195 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100196 if (tbo == NULL)
197 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198}
199
Jerome Glisse4c788672009-11-20 14:29:23 +0100200int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100202 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203
Jerome Glisse4c788672009-11-20 14:29:23 +0100204 if (bo->pin_count) {
205 bo->pin_count++;
206 if (gpu_addr)
207 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208 return 0;
209 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100210 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000211 if (domain == RADEON_GEM_DOMAIN_VRAM) {
212 /* force to pin into visible video ram */
213 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
214 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100215 for (i = 0; i < bo->placement.num_placement; i++)
216 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000217 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100218 if (likely(r == 0)) {
219 bo->pin_count = 1;
220 if (gpu_addr != NULL)
221 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100223 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100224 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225 return r;
226}
227
Jerome Glisse4c788672009-11-20 14:29:23 +0100228int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100230 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231
Jerome Glisse4c788672009-11-20 14:29:23 +0100232 if (!bo->pin_count) {
233 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
234 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100236 bo->pin_count--;
237 if (bo->pin_count)
238 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100239 for (i = 0; i < bo->placement.num_placement; i++)
240 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000241 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100242 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100243 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100244 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245}
246
Jerome Glisse4c788672009-11-20 14:29:23 +0100247int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248{
Dave Airlied796d842010-01-25 13:08:08 +1000249 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
250 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500251 if (rdev->mc.igp_sideport_enabled == false)
252 /* Useless to evict on IGP chips */
253 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254 }
255 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
256}
257
Jerome Glisse4c788672009-11-20 14:29:23 +0100258void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259{
Jerome Glisse4c788672009-11-20 14:29:23 +0100260 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261 struct drm_gem_object *gobj;
262
263 if (list_empty(&rdev->gem.objects)) {
264 return;
265 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100266 dev_err(rdev->dev, "Userspace still has active objects !\n");
267 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100269 gobj = bo->gobj;
270 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
271 gobj, bo, (unsigned long)gobj->size,
272 *((unsigned long *)&gobj->refcount));
273 mutex_lock(&bo->rdev->gem.mutex);
274 list_del_init(&bo->list);
275 mutex_unlock(&bo->rdev->gem.mutex);
276 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277 gobj->driver_private = NULL;
278 drm_gem_object_unreference(gobj);
279 mutex_unlock(&rdev->ddev->struct_mutex);
280 }
281}
282
Jerome Glisse4c788672009-11-20 14:29:23 +0100283int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284{
Jerome Glissea4d68272009-09-11 13:00:43 +0200285 /* Add an MTRR for the VRAM */
286 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
287 MTRR_TYPE_WRCOMB, 1);
288 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
289 rdev->mc.mc_vram_size >> 20,
290 (unsigned long long)rdev->mc.aper_size >> 20);
291 DRM_INFO("RAM width %dbits %cDR\n",
292 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293 return radeon_ttm_init(rdev);
294}
295
Jerome Glisse4c788672009-11-20 14:29:23 +0100296void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297{
298 radeon_ttm_fini(rdev);
299}
300
Jerome Glisse4c788672009-11-20 14:29:23 +0100301void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
302 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303{
304 if (lobj->wdomain) {
305 list_add(&lobj->list, head);
306 } else {
307 list_add_tail(&lobj->list, head);
308 }
309}
310
Jerome Glisse4c788672009-11-20 14:29:23 +0100311int radeon_bo_list_reserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312{
Jerome Glisse4c788672009-11-20 14:29:23 +0100313 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314 int r;
315
Dave Airlie9d8401f2009-10-08 09:28:19 +1000316 list_for_each_entry(lobj, head, list){
Jerome Glisse4c788672009-11-20 14:29:23 +0100317 r = radeon_bo_reserve(lobj->bo, false);
318 if (unlikely(r != 0))
319 return r;
Jerome Glissee8652752010-05-19 16:05:50 +0200320 lobj->reserved = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 }
322 return 0;
323}
324
Jerome Glisse4c788672009-11-20 14:29:23 +0100325void radeon_bo_list_unreserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200326{
Jerome Glisse4c788672009-11-20 14:29:23 +0100327 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328
Dave Airlie9d8401f2009-10-08 09:28:19 +1000329 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100330 /* only unreserve object we successfully reserved */
Jerome Glissee8652752010-05-19 16:05:50 +0200331 if (lobj->reserved && radeon_bo_is_reserved(lobj->bo))
Jerome Glisse4c788672009-11-20 14:29:23 +0100332 radeon_bo_unreserve(lobj->bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333 }
334}
335
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100336int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337{
Jerome Glisse4c788672009-11-20 14:29:23 +0100338 struct radeon_bo_list *lobj;
339 struct radeon_bo *bo;
Michel Dänzere376573f2010-07-08 12:43:28 +1000340 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 int r;
342
Jerome Glissee8652752010-05-19 16:05:50 +0200343 list_for_each_entry(lobj, head, list) {
344 lobj->reserved = false;
345 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100346 r = radeon_bo_list_reserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 return r;
349 }
Dave Airlie9d8401f2009-10-08 09:28:19 +1000350 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100351 bo = lobj->bo;
352 if (!bo->pin_count) {
Michel Dänzere376573f2010-07-08 12:43:28 +1000353 domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
354
355 retry:
356 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100357 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000358 true, false, false);
Michel Dänzere376573f2010-07-08 12:43:28 +1000359 if (unlikely(r)) {
360 if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
361 domain |= RADEON_GEM_DOMAIN_GTT;
362 goto retry;
363 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364 return r;
Michel Dänzere376573f2010-07-08 12:43:28 +1000365 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100367 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
368 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 }
370 return 0;
371}
372
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100373void radeon_bo_list_fence(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374{
Jerome Glisse4c788672009-11-20 14:29:23 +0100375 struct radeon_bo_list *lobj;
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100376 struct radeon_bo *bo;
377 struct radeon_fence *old_fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200378
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100379 list_for_each_entry(lobj, head, list) {
380 bo = lobj->bo;
381 spin_lock(&bo->tbo.lock);
382 old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
383 bo->tbo.sync_obj = radeon_fence_ref(fence);
384 bo->tbo.sync_obj_arg = NULL;
385 spin_unlock(&bo->tbo.lock);
386 if (old_fence) {
387 radeon_fence_unref(&old_fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388 }
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100389 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200390}
391
Jerome Glisse4c788672009-11-20 14:29:23 +0100392int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393 struct vm_area_struct *vma)
394{
Jerome Glisse4c788672009-11-20 14:29:23 +0100395 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396}
397
Dave Airlie550e2d92009-12-09 14:15:38 +1000398int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399{
Jerome Glisse4c788672009-11-20 14:29:23 +0100400 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000401 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100402 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000403 int steal;
404 int i;
405
Jerome Glisse4c788672009-11-20 14:29:23 +0100406 BUG_ON(!atomic_read(&bo->tbo.reserved));
407
408 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000409 return 0;
410
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 if (bo->surface_reg >= 0) {
412 reg = &rdev->surface_regs[bo->surface_reg];
413 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000414 goto out;
415 }
416
417 steal = -1;
418 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
419
420 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100421 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000422 break;
423
Jerome Glisse4c788672009-11-20 14:29:23 +0100424 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000425 if (old_object->pin_count == 0)
426 steal = i;
427 }
428
429 /* if we are all out */
430 if (i == RADEON_GEM_MAX_SURFACES) {
431 if (steal == -1)
432 return -ENOMEM;
433 /* find someone with a surface reg and nuke their BO */
434 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100435 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000436 /* blow away the mapping */
437 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100438 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000439 old_object->surface_reg = -1;
440 i = steal;
441 }
442
Jerome Glisse4c788672009-11-20 14:29:23 +0100443 bo->surface_reg = i;
444 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000445
446out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100447 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000448 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100449 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000450 return 0;
451}
452
Jerome Glisse4c788672009-11-20 14:29:23 +0100453static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000454{
Jerome Glisse4c788672009-11-20 14:29:23 +0100455 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000456 struct radeon_surface_reg *reg;
457
Jerome Glisse4c788672009-11-20 14:29:23 +0100458 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000459 return;
460
Jerome Glisse4c788672009-11-20 14:29:23 +0100461 reg = &rdev->surface_regs[bo->surface_reg];
462 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000463
Jerome Glisse4c788672009-11-20 14:29:23 +0100464 reg->bo = NULL;
465 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000466}
467
Jerome Glisse4c788672009-11-20 14:29:23 +0100468int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
469 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000470{
Jerome Glisse4c788672009-11-20 14:29:23 +0100471 int r;
472
473 r = radeon_bo_reserve(bo, false);
474 if (unlikely(r != 0))
475 return r;
476 bo->tiling_flags = tiling_flags;
477 bo->pitch = pitch;
478 radeon_bo_unreserve(bo);
479 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000480}
481
Jerome Glisse4c788672009-11-20 14:29:23 +0100482void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
483 uint32_t *tiling_flags,
484 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000485{
Jerome Glisse4c788672009-11-20 14:29:23 +0100486 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000487 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100488 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000489 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100490 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000491}
492
Jerome Glisse4c788672009-11-20 14:29:23 +0100493int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
494 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000495{
Jerome Glisse4c788672009-11-20 14:29:23 +0100496 BUG_ON(!atomic_read(&bo->tbo.reserved));
497
498 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000499 return 0;
500
501 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100502 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000503 return 0;
504 }
505
Jerome Glisse4c788672009-11-20 14:29:23 +0100506 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000507 if (!has_moved)
508 return 0;
509
Jerome Glisse4c788672009-11-20 14:29:23 +0100510 if (bo->surface_reg >= 0)
511 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000512 return 0;
513 }
514
Jerome Glisse4c788672009-11-20 14:29:23 +0100515 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000516 return 0;
517
Jerome Glisse4c788672009-11-20 14:29:23 +0100518 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000519}
520
521void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100522 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000523{
Jerome Glissed03d8582009-12-14 21:02:09 +0100524 struct radeon_bo *rbo;
525 if (!radeon_ttm_bo_is_radeon_bo(bo))
526 return;
527 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100528 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000529}
530
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200531int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000532{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200533 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100534 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200535 unsigned long offset, size;
536 int r;
537
Jerome Glissed03d8582009-12-14 21:02:09 +0100538 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200539 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100540 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100541 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200542 rdev = rbo->rdev;
543 if (bo->mem.mem_type == TTM_PL_VRAM) {
544 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000545 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200546 if ((offset + size) > rdev->mc.visible_vram_size) {
547 /* hurrah the memory is not visible ! */
548 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
549 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
550 r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
551 if (unlikely(r != 0))
552 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000553 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200554 /* this should not happen */
555 if ((offset + size) > rdev->mc.visible_vram_size)
556 return -EINVAL;
557 }
558 }
559 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000560}