blob: e7d9453ecd10b7f7928318ed6ffc4e9a7d53f9e7 [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
David Henningsson25adc132015-08-19 10:48:58 +020040#include <sound/hdaudio.h>
41#include <sound/hda_i915.h>
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +053042#include <sound/hda_chmap.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020043#include "hda_codec.h"
44#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020045#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020046
Takashi Iwai0ebaa242011-01-11 18:11:04 +010047static bool static_hdmi_pcm;
48module_param(static_hdmi_pcm, bool, 0644);
49MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
50
Takashi Iwai7639a062015-03-03 10:07:24 +010051#define is_haswell(codec) ((codec)->core.vendor_id == 0x80862807)
52#define is_broadwell(codec) ((codec)->core.vendor_id == 0x80862808)
53#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
Lu, Hane2656412015-11-11 16:54:27 +080054#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
Libin Yang91815d82016-01-14 14:09:00 +080055#define is_kabylake(codec) ((codec)->core.vendor_id == 0x8086280b)
Libin Yang432ac1a2014-12-16 13:17:34 +080056#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
Libin Yang91815d82016-01-14 14:09:00 +080057 || is_skylake(codec) || is_broxton(codec) \
58 || is_kabylake(codec))
Mengdong Lin75dcbe42014-01-08 15:55:32 -050059
Takashi Iwai7639a062015-03-03 10:07:24 +010060#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
61#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
Libin Yangca2e7222014-08-19 16:20:12 +080062#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040063
Stephen Warren384a48d2011-06-01 11:14:21 -060064struct hdmi_spec_per_cvt {
65 hda_nid_t cvt_nid;
66 int assigned;
67 unsigned int channels_min;
68 unsigned int channels_max;
69 u32 rates;
70 u64 formats;
71 unsigned int maxbps;
72};
73
Takashi Iwai4eea3092013-02-07 18:18:19 +010074/* max. connections to a widget */
75#define HDA_MAX_CONNECTIONS 32
76
Stephen Warren384a48d2011-06-01 11:14:21 -060077struct hdmi_spec_per_pin {
78 hda_nid_t pin_nid;
Libin Yanga76056f2015-12-16 16:48:15 +080079 /* pin idx, different device entries on the same pin use the same idx */
80 int pin_nid_idx;
Stephen Warren384a48d2011-06-01 11:14:21 -060081 int num_mux_nids;
82 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080083 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030084 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080085
86 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060087 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020088 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080089 struct delayed_work work;
Libin Yang2bea2412016-01-12 11:13:26 +080090 struct hdmi_pcm *pcm; /* pointer to spec->pcm_rec[n] dynamically*/
Libin Yanga76056f2015-12-16 16:48:15 +080091 int pcm_idx; /* which pcm is attached. -1 means no pcm is attached */
Wu Fengguangc6e84532011-11-18 16:59:32 -060092 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020093 bool setup; /* the stream has been set up by prepare callback */
94 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020095 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020096 bool chmap_set; /* channel-map override by ALSA API? */
97 unsigned char chmap[8]; /* ALSA API channel-map */
Jie Yangcd6a6502015-05-27 19:45:45 +080098#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +020099 struct snd_info_entry *proc_entry;
100#endif
Stephen Warren384a48d2011-06-01 11:14:21 -0600101};
102
Anssi Hannula307229d2013-10-24 21:10:34 +0300103/* operations used by generic code that can be overridden by patches */
104struct hdmi_ops {
105 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
106 unsigned char *buf, int *eld_size);
107
Anssi Hannula307229d2013-10-24 21:10:34 +0300108 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
109 int ca, int active_channels, int conn_type);
110
111 /* enable/disable HBR (HD passthrough) */
112 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
113
114 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
115 hda_nid_t pin_nid, u32 stream_tag, int format);
116
Anssi Hannula307229d2013-10-24 21:10:34 +0300117};
118
Libin Yang2bea2412016-01-12 11:13:26 +0800119struct hdmi_pcm {
120 struct hda_pcm *pcm;
121 struct snd_jack *jack;
Libin Yangfb087ea2016-02-23 16:33:37 +0800122 struct snd_kcontrol *eld_ctl;
Libin Yang2bea2412016-01-12 11:13:26 +0800123};
124
Wu Fengguang079d88c2010-03-08 10:44:23 +0800125struct hdmi_spec {
126 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100127 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
128 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600129
Wu Fengguang079d88c2010-03-08 10:44:23 +0800130 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100131 struct snd_array pins; /* struct hdmi_spec_per_pin */
Libin Yang2bea2412016-01-12 11:13:26 +0800132 struct hdmi_pcm pcm_rec[16];
Libin Yang42b29872015-12-16 13:42:42 +0800133 struct mutex pcm_lock;
Libin Yanga76056f2015-12-16 16:48:15 +0800134 /* pcm_bitmap means which pcms have been assigned to pins*/
135 unsigned long pcm_bitmap;
Libin Yang2bf3c852015-12-16 13:42:43 +0800136 int pcm_used; /* counter of pcm_rec[] */
Libin Yangac983792015-12-16 16:48:16 +0800137 /* bitmap shows whether the pcm is opened in user space
138 * bit 0 means the first playback PCM (PCM3);
139 * bit 1 means the second playback PCM, and so on.
140 */
141 unsigned long pcm_in_use;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800142
David Henningsson4bd038f2013-02-19 16:11:25 +0100143 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300144 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700145
146 bool dyn_pin_out;
Libin Yang6590faa2015-12-16 13:42:41 +0800147 bool dyn_pcm_assign;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800148 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300149 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800150 */
151 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200152 struct hda_pcm_stream pcm_playback;
David Henningsson25adc132015-08-19 10:48:58 +0200153
154 /* i915/powerwell (Haswell+/Valleyview+) specific */
Takashi Iwai691be972016-03-18 15:10:08 +0100155 bool use_acomp_notifier; /* use i915 eld_notify callback for hotplug */
David Henningsson25adc132015-08-19 10:48:58 +0200156 struct i915_audio_component_audio_ops i915_audio_ops;
Takashi Iwai55913112015-12-10 13:03:29 +0100157 bool i915_bound; /* was i915 bound in this driver? */
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +0530158
159 struct hdac_chmap chmap;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800160};
161
Takashi Iwaif4e30402015-12-10 13:01:28 +0100162#ifdef CONFIG_SND_HDA_I915
Takashi Iwai691be972016-03-18 15:10:08 +0100163static inline bool codec_has_acomp(struct hda_codec *codec)
164{
165 struct hdmi_spec *spec = codec->spec;
166 return spec->use_acomp_notifier;
167}
Takashi Iwaif4e30402015-12-10 13:01:28 +0100168#else
169#define codec_has_acomp(codec) false
170#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800171
172struct hdmi_audio_infoframe {
173 u8 type; /* 0x84 */
174 u8 ver; /* 0x01 */
175 u8 len; /* 0x0a */
176
Wu Fengguang53d7d692010-09-21 14:25:49 +0800177 u8 checksum;
178
Wu Fengguang079d88c2010-03-08 10:44:23 +0800179 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
180 u8 SS01_SF24;
181 u8 CXT04;
182 u8 CA;
183 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800184};
185
186struct dp_audio_infoframe {
187 u8 type; /* 0x84 */
188 u8 len; /* 0x1b */
189 u8 ver; /* 0x11 << 2 */
190
191 u8 CC02_CT47; /* match with HDMI infoframe from this on */
192 u8 SS01_SF24;
193 u8 CXT04;
194 u8 CA;
195 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800196};
197
Takashi Iwai2b203dbb2011-02-11 12:17:30 +0100198union audio_infoframe {
199 struct hdmi_audio_infoframe hdmi;
200 struct dp_audio_infoframe dp;
201 u8 bytes[0];
202};
203
Wu Fengguang079d88c2010-03-08 10:44:23 +0800204/*
Wu Fengguang079d88c2010-03-08 10:44:23 +0800205 * HDMI routines
206 */
207
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100208#define get_pin(spec, idx) \
209 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
210#define get_cvt(spec, idx) \
211 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
Libin Yang2bea2412016-01-12 11:13:26 +0800212/* obtain hdmi_pcm object assigned to idx */
213#define get_hdmi_pcm(spec, idx) (&(spec)->pcm_rec[idx])
214/* obtain hda_pcm object assigned to idx */
215#define get_pcm_rec(spec, idx) (get_hdmi_pcm(spec, idx)->pcm)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100216
Takashi Iwai4e76a882014-02-25 12:21:03 +0100217static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800218{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100219 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600220 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800221
Stephen Warren384a48d2011-06-01 11:14:21 -0600222 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100223 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600224 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800225
Takashi Iwai4e76a882014-02-25 12:21:03 +0100226 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600227 return -EINVAL;
228}
229
Libin Yang2bf3c852015-12-16 13:42:43 +0800230static int hinfo_to_pcm_index(struct hda_codec *codec,
231 struct hda_pcm_stream *hinfo)
232{
233 struct hdmi_spec *spec = codec->spec;
234 int pcm_idx;
235
236 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++)
237 if (get_pcm_rec(spec, pcm_idx)->stream == hinfo)
238 return pcm_idx;
239
240 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
241 return -EINVAL;
242}
243
Takashi Iwai4e76a882014-02-25 12:21:03 +0100244static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600245 struct hda_pcm_stream *hinfo)
246{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100247 struct hdmi_spec *spec = codec->spec;
Libin Yang6590faa2015-12-16 13:42:41 +0800248 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -0600249 int pin_idx;
250
Libin Yang6590faa2015-12-16 13:42:41 +0800251 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
252 per_pin = get_pin(spec, pin_idx);
Libin Yang2bea2412016-01-12 11:13:26 +0800253 if (per_pin->pcm &&
254 per_pin->pcm->pcm->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600255 return pin_idx;
Libin Yang6590faa2015-12-16 13:42:41 +0800256 }
Stephen Warren384a48d2011-06-01 11:14:21 -0600257
Libin Yang6590faa2015-12-16 13:42:41 +0800258 codec_dbg(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600259 return -EINVAL;
260}
261
Libin Yang022f3442016-02-03 10:48:34 +0800262static struct hdmi_spec_per_pin *pcm_idx_to_pin(struct hdmi_spec *spec,
263 int pcm_idx)
264{
265 int i;
266 struct hdmi_spec_per_pin *per_pin;
267
268 for (i = 0; i < spec->num_pins; i++) {
269 per_pin = get_pin(spec, i);
270 if (per_pin->pcm_idx == pcm_idx)
271 return per_pin;
272 }
273 return NULL;
274}
275
Takashi Iwai4e76a882014-02-25 12:21:03 +0100276static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600277{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100278 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600279 int cvt_idx;
280
281 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100282 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600283 return cvt_idx;
284
Takashi Iwai4e76a882014-02-25 12:21:03 +0100285 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800286 return -EINVAL;
287}
288
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500289static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
290 struct snd_ctl_elem_info *uinfo)
291{
292 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100293 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200294 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100295 struct hdmi_eld *eld;
Libin Yangfb087ea2016-02-23 16:33:37 +0800296 int pcm_idx;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500297
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500298 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
299
Libin Yangfb087ea2016-02-23 16:33:37 +0800300 pcm_idx = kcontrol->private_value;
301 mutex_lock(&spec->pcm_lock);
302 per_pin = pcm_idx_to_pin(spec, pcm_idx);
303 if (!per_pin) {
304 /* no pin is bound to the pcm */
305 uinfo->count = 0;
306 mutex_unlock(&spec->pcm_lock);
307 return 0;
308 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200309 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100310 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Libin Yangfb087ea2016-02-23 16:33:37 +0800311 mutex_unlock(&spec->pcm_lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500312
313 return 0;
314}
315
316static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
317 struct snd_ctl_elem_value *ucontrol)
318{
319 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100320 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200321 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100322 struct hdmi_eld *eld;
Libin Yangfb087ea2016-02-23 16:33:37 +0800323 int pcm_idx;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500324
Libin Yangfb087ea2016-02-23 16:33:37 +0800325 pcm_idx = kcontrol->private_value;
326 mutex_lock(&spec->pcm_lock);
327 per_pin = pcm_idx_to_pin(spec, pcm_idx);
328 if (!per_pin) {
329 /* no pin is bound to the pcm */
330 memset(ucontrol->value.bytes.data, 0,
331 ARRAY_SIZE(ucontrol->value.bytes.data));
332 mutex_unlock(&spec->pcm_lock);
333 return 0;
334 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200335 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500336
David Henningsson360a8242016-02-05 09:05:41 +0100337 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data) ||
338 eld->eld_size > ELD_MAX_SIZE) {
Libin Yangfb087ea2016-02-23 16:33:37 +0800339 mutex_unlock(&spec->pcm_lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100340 snd_BUG();
341 return -EINVAL;
342 }
343
344 memset(ucontrol->value.bytes.data, 0,
345 ARRAY_SIZE(ucontrol->value.bytes.data));
346 if (eld->eld_valid)
347 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
348 eld->eld_size);
Libin Yangfb087ea2016-02-23 16:33:37 +0800349 mutex_unlock(&spec->pcm_lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500350
351 return 0;
352}
353
354static struct snd_kcontrol_new eld_bytes_ctl = {
355 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
356 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
357 .name = "ELD",
358 .info = hdmi_eld_ctl_info,
359 .get = hdmi_eld_ctl_get,
360};
361
Libin Yangfb087ea2016-02-23 16:33:37 +0800362static int hdmi_create_eld_ctl(struct hda_codec *codec, int pcm_idx,
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500363 int device)
364{
365 struct snd_kcontrol *kctl;
366 struct hdmi_spec *spec = codec->spec;
367 int err;
368
369 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
370 if (!kctl)
371 return -ENOMEM;
Libin Yangfb087ea2016-02-23 16:33:37 +0800372 kctl->private_value = pcm_idx;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500373 kctl->id.device = device;
374
Libin Yangfb087ea2016-02-23 16:33:37 +0800375 /* no pin nid is associated with the kctl now
376 * tbd: associate pin nid to eld ctl later
377 */
378 err = snd_hda_ctl_add(codec, 0, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500379 if (err < 0)
380 return err;
381
Libin Yangfb087ea2016-02-23 16:33:37 +0800382 get_hdmi_pcm(spec, pcm_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500383 return 0;
384}
385
Wu Fengguang079d88c2010-03-08 10:44:23 +0800386#ifdef BE_PARANOID
387static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
388 int *packet_index, int *byte_index)
389{
390 int val;
391
392 val = snd_hda_codec_read(codec, pin_nid, 0,
393 AC_VERB_GET_HDMI_DIP_INDEX, 0);
394
395 *packet_index = val >> 5;
396 *byte_index = val & 0x1f;
397}
398#endif
399
400static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
401 int packet_index, int byte_index)
402{
403 int val;
404
405 val = (packet_index << 5) | (byte_index & 0x1f);
406
407 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
408}
409
410static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
411 unsigned char val)
412{
413 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
414}
415
Stephen Warren384a48d2011-06-01 11:14:21 -0600416static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800417{
Stephen Warren75fae112014-01-30 11:52:16 -0700418 struct hdmi_spec *spec = codec->spec;
419 int pin_out;
420
Wu Fengguang079d88c2010-03-08 10:44:23 +0800421 /* Unmute */
422 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
423 snd_hda_codec_write(codec, pin_nid, 0,
424 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700425
426 if (spec->dyn_pin_out)
427 /* Disable pin out until stream is active */
428 pin_out = 0;
429 else
430 /* Enable pin out: some machines with GM965 gets broken output
431 * when the pin is disabled or changed while using with HDMI
432 */
433 pin_out = PIN_OUT;
434
Wu Fengguang079d88c2010-03-08 10:44:23 +0800435 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700436 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800437}
438
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200439/*
440 * ELD proc files
441 */
442
Jie Yangcd6a6502015-05-27 19:45:45 +0800443#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200444static void print_eld_info(struct snd_info_entry *entry,
445 struct snd_info_buffer *buffer)
446{
447 struct hdmi_spec_per_pin *per_pin = entry->private_data;
448
449 mutex_lock(&per_pin->lock);
450 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
451 mutex_unlock(&per_pin->lock);
452}
453
454static void write_eld_info(struct snd_info_entry *entry,
455 struct snd_info_buffer *buffer)
456{
457 struct hdmi_spec_per_pin *per_pin = entry->private_data;
458
459 mutex_lock(&per_pin->lock);
460 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
461 mutex_unlock(&per_pin->lock);
462}
463
464static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
465{
466 char name[32];
467 struct hda_codec *codec = per_pin->codec;
468 struct snd_info_entry *entry;
469 int err;
470
471 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
Takashi Iwai6efdd852015-02-27 16:09:22 +0100472 err = snd_card_proc_new(codec->card, name, &entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200473 if (err < 0)
474 return err;
475
476 snd_info_set_text_ops(entry, per_pin, print_eld_info);
477 entry->c.text.write = write_eld_info;
478 entry->mode |= S_IWUSR;
479 per_pin->proc_entry = entry;
480
481 return 0;
482}
483
484static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
485{
Markus Elfring1947a112015-06-28 11:15:28 +0200486 if (!per_pin->codec->bus->shutdown) {
Takashi Iwaic560a672015-04-22 18:26:38 +0200487 snd_info_free_entry(per_pin->proc_entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200488 per_pin->proc_entry = NULL;
489 }
490}
491#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200492static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
493 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200494{
495 return 0;
496}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200497static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200498{
499}
500#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800501
502/*
Wu Fengguang079d88c2010-03-08 10:44:23 +0800503 * Audio InfoFrame routines
504 */
505
506/*
507 * Enable Audio InfoFrame Transmission
508 */
509static void hdmi_start_infoframe_trans(struct hda_codec *codec,
510 hda_nid_t pin_nid)
511{
512 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
513 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
514 AC_DIPXMIT_BEST);
515}
516
517/*
518 * Disable Audio InfoFrame Transmission
519 */
520static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
521 hda_nid_t pin_nid)
522{
523 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
524 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
525 AC_DIPXMIT_DISABLE);
526}
527
528static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
529{
530#ifdef CONFIG_SND_DEBUG_VERBOSE
531 int i;
532 int size;
533
534 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100535 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800536
537 for (i = 0; i < 8; i++) {
538 size = snd_hda_codec_read(codec, pin_nid, 0,
539 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100540 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800541 }
542#endif
543}
544
545static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
546{
547#ifdef BE_PARANOID
548 int i, j;
549 int size;
550 int pi, bi;
551 for (i = 0; i < 8; i++) {
552 size = snd_hda_codec_read(codec, pin_nid, 0,
553 AC_VERB_GET_HDMI_DIP_SIZE, i);
554 if (size == 0)
555 continue;
556
557 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
558 for (j = 1; j < 1000; j++) {
559 hdmi_write_dip_byte(codec, pin_nid, 0x0);
560 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
561 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +0100562 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +0800563 bi, pi, i);
564 if (bi == 0) /* byte index wrapped around */
565 break;
566 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100567 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800568 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
569 i, size, j);
570 }
571#endif
572}
573
Wu Fengguang53d7d692010-09-21 14:25:49 +0800574static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800575{
Wu Fengguang53d7d692010-09-21 14:25:49 +0800576 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800577 u8 sum = 0;
578 int i;
579
Wu Fengguang53d7d692010-09-21 14:25:49 +0800580 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800581
Wu Fengguang53d7d692010-09-21 14:25:49 +0800582 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800583 sum += bytes[i];
584
Wu Fengguang53d7d692010-09-21 14:25:49 +0800585 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800586}
587
588static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
589 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800590 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800591{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800592 int i;
593
594 hdmi_debug_dip_size(codec, pin_nid);
595 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
596
Wu Fengguang079d88c2010-03-08 10:44:23 +0800597 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800598 for (i = 0; i < size; i++)
599 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800600}
601
602static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800603 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800604{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800605 u8 val;
606 int i;
607
608 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
609 != AC_DIPXMIT_BEST)
610 return false;
611
612 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800613 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +0800614 val = snd_hda_codec_read(codec, pin_nid, 0,
615 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800616 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +0800617 return false;
618 }
619
620 return true;
621}
622
Anssi Hannula307229d2013-10-24 21:10:34 +0300623static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
624 hda_nid_t pin_nid,
625 int ca, int active_channels,
626 int conn_type)
627{
628 union audio_infoframe ai;
629
Mengdong Lincaaf5ef2014-03-11 17:12:52 -0400630 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +0300631 if (conn_type == 0) { /* HDMI */
632 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
633
634 hdmi_ai->type = 0x84;
635 hdmi_ai->ver = 0x01;
636 hdmi_ai->len = 0x0a;
637 hdmi_ai->CC02_CT47 = active_channels - 1;
638 hdmi_ai->CA = ca;
639 hdmi_checksum_audio_infoframe(hdmi_ai);
640 } else if (conn_type == 1) { /* DisplayPort */
641 struct dp_audio_infoframe *dp_ai = &ai.dp;
642
643 dp_ai->type = 0x84;
644 dp_ai->len = 0x1b;
645 dp_ai->ver = 0x11 << 2;
646 dp_ai->CC02_CT47 = active_channels - 1;
647 dp_ai->CA = ca;
648 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100649 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300650 pin_nid);
651 return;
652 }
653
654 /*
655 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
656 * sizeof(*dp_ai) to avoid partial match/update problems when
657 * the user switches between HDMI/DP monitors.
658 */
659 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
660 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100661 codec_dbg(codec,
662 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300663 pin_nid,
664 active_channels, ca);
665 hdmi_stop_infoframe_trans(codec, pin_nid);
666 hdmi_fill_audio_infoframe(codec, pin_nid,
667 ai.bytes, sizeof(ai));
668 hdmi_start_infoframe_trans(codec, pin_nid);
669 }
670}
671
Takashi Iwaib0540872013-09-02 12:33:02 +0200672static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
673 struct hdmi_spec_per_pin *per_pin,
674 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800675{
Anssi Hannula307229d2013-10-24 21:10:34 +0300676 struct hdmi_spec *spec = codec->spec;
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +0530677 struct hdac_chmap *chmap = &spec->chmap;
Stephen Warren384a48d2011-06-01 11:14:21 -0600678 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +0200679 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +0300680 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -0600681 struct hdmi_eld *eld;
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +0530682 int ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800683
Takashi Iwaib0540872013-09-02 12:33:02 +0200684 if (!channels)
685 return;
686
Mengdong Lin75dcbe42014-01-08 15:55:32 -0500687 if (is_haswell_plus(codec))
Mengdong Lin58f7d282013-09-04 16:37:12 -0400688 snd_hda_codec_write(codec, pin_nid, 0,
689 AC_VERB_SET_AMP_GAIN_MUTE,
690 AMP_OUT_UNMUTE);
691
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100692 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800693
Subhransu S. Prustybb63f722016-03-04 19:59:52 +0530694 ca = snd_hdac_channel_allocation(&codec->core,
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +0530695 eld->info.spk_alloc, channels,
696 per_pin->chmap_set, non_pcm, per_pin->chmap);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800697
Subhransu S. Prustybb63f722016-03-04 19:59:52 +0530698 active_channels = snd_hdac_get_active_channels(ca);
Anssi Hannula1df5a062013-10-05 02:25:40 +0300699
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +0530700 chmap->ops.set_channel_count(&codec->core, per_pin->cvt_nid,
701 active_channels);
Anssi Hannula1df5a062013-10-05 02:25:40 +0300702
Stephen Warren384a48d2011-06-01 11:14:21 -0600703 /*
Anssi Hannula39edac72013-10-07 19:24:52 +0300704 * always configure channel mapping, it may have been changed by the
705 * user in the meantime
706 */
Subhransu S. Prustybb63f722016-03-04 19:59:52 +0530707 snd_hdac_setup_channel_mapping(&spec->chmap,
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +0530708 pin_nid, non_pcm, ca, channels,
709 per_pin->chmap, per_pin->chmap_set);
Anssi Hannula39edac72013-10-07 19:24:52 +0300710
Anssi Hannula307229d2013-10-24 21:10:34 +0300711 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
712 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +0800713
Takashi Iwai1a6003b2012-09-06 17:42:08 +0200714 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800715}
716
Wu Fengguang079d88c2010-03-08 10:44:23 +0800717/*
718 * Unsolicited events
719 */
720
Takashi Iwaiefe47102013-11-07 13:38:23 +0100721static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +0200722
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200723static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800724{
725 struct hdmi_spec *spec = codec->spec;
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200726 int pin_idx = pin_nid_to_pin_index(codec, nid);
727
David Henningsson20ce9022013-12-04 10:19:41 +0800728 if (pin_idx < 0)
729 return;
David Henningsson20ce9022013-12-04 10:19:41 +0800730 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
731 snd_hda_jack_report_sync(codec);
732}
733
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200734static void jack_callback(struct hda_codec *codec,
735 struct hda_jack_callback *jack)
736{
Takashi Iwai2ebab402016-02-09 10:23:52 +0100737 check_presence_and_report(codec, jack->nid);
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200738}
739
David Henningsson20ce9022013-12-04 10:19:41 +0800740static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
741{
Takashi Iwai3a938972011-10-28 01:16:55 +0200742 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +0200743 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -0400744 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +0200745
746 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
747 if (!jack)
748 return;
Takashi Iwai3a938972011-10-28 01:16:55 +0200749 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800750
Takashi Iwai4e76a882014-02-25 12:21:03 +0100751 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -0400752 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +0800753 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +0800754 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +0800755
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200756 check_presence_and_report(codec, jack->nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800757}
758
759static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
760{
761 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
762 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
763 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
764 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
765
Takashi Iwai4e76a882014-02-25 12:21:03 +0100766 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +0200767 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -0600768 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800769 tag,
770 subtag,
771 cp_state,
772 cp_ready);
773
774 /* TODO */
775 if (cp_state)
776 ;
777 if (cp_ready)
778 ;
779}
780
781
782static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
783{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800784 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
785 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
786
Takashi Iwai3a938972011-10-28 01:16:55 +0200787 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100788 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800789 return;
790 }
791
792 if (subtag == 0)
793 hdmi_intrinsic_event(codec, res);
794 else
795 hdmi_non_intrinsic_event(codec, res);
796}
797
Mengdong Lin58f7d282013-09-04 16:37:12 -0400798static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +0800799 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +0200800{
Mengdong Lin58f7d282013-09-04 16:37:12 -0400801 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +0200802
Wang Xingchao53b434f2013-06-18 10:41:53 +0800803 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
804 * thus pins could only choose converter 0 for use. Make sure the
805 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +0200806 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +0800807 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
808
Takashi Iwaifd678ca2013-06-18 16:28:36 +0200809 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +0200810 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
811 AC_PWRST_D0);
812 msleep(40);
813 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
814 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +0100815 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +0200816 }
David Henningsson83f26ad2013-04-10 12:26:07 +0200817}
818
Wu Fengguang079d88c2010-03-08 10:44:23 +0800819/*
820 * Callbacks
821 */
822
Takashi Iwai92f10b32010-08-03 14:21:00 +0200823/* HBR should be Non-PCM, 8 channels */
824#define is_hbr_format(format) \
825 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
826
Anssi Hannula307229d2013-10-24 21:10:34 +0300827static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
828 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800829{
Anssi Hannula307229d2013-10-24 21:10:34 +0300830 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +0200831
Stephen Warren384a48d2011-06-01 11:14:21 -0600832 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
833 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300834 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
835
Anssi Hannula13122e62013-11-10 20:56:10 +0200836 if (pinctl < 0)
837 return hbr ? -EINVAL : 0;
838
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300839 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +0300840 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300841 new_pinctl |= AC_PINCTL_EPT_HBR;
842 else
843 new_pinctl |= AC_PINCTL_EPT_NATIVE;
844
Takashi Iwai4e76a882014-02-25 12:21:03 +0100845 codec_dbg(codec,
846 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -0600847 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300848 pinctl == new_pinctl ? "" : "new-",
849 new_pinctl);
850
851 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -0600852 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300853 AC_VERB_SET_PIN_WIDGET_CONTROL,
854 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +0300855 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300856 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +0300857
858 return 0;
859}
860
861static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
862 hda_nid_t pin_nid, u32 stream_tag, int format)
863{
864 struct hdmi_spec *spec = codec->spec;
865 int err;
866
Mengdong Lin75dcbe42014-01-08 15:55:32 -0500867 if (is_haswell_plus(codec))
Anssi Hannula307229d2013-10-24 21:10:34 +0300868 haswell_verify_D0(codec, cvt_nid, pin_nid);
869
870 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
871
872 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100873 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +0300874 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300875 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800876
Stephen Warren384a48d2011-06-01 11:14:21 -0600877 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300878 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800879}
880
Libin Yang42b29872015-12-16 13:42:42 +0800881/* Try to find an available converter
882 * If pin_idx is less then zero, just try to find an available converter.
883 * Otherwise, try to find an available converter and get the cvt mux index
884 * of the pin.
885 */
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800886static int hdmi_choose_cvt(struct hda_codec *codec,
887 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200888{
889 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600890 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -0600891 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800892 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200893
Libin Yang42b29872015-12-16 13:42:42 +0800894 /* pin_idx < 0 means no pin will be bound to the converter */
895 if (pin_idx < 0)
896 per_pin = NULL;
897 else
898 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200899
Stephen Warren384a48d2011-06-01 11:14:21 -0600900 /* Dynamically assign converter to stream */
901 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100902 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -0600903
904 /* Must not already be assigned */
905 if (per_cvt->assigned)
906 continue;
Libin Yang42b29872015-12-16 13:42:42 +0800907 if (per_pin == NULL)
908 break;
Stephen Warren384a48d2011-06-01 11:14:21 -0600909 /* Must be in pin's mux's list of converters */
910 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
911 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
912 break;
913 /* Not in mux list */
914 if (mux_idx == per_pin->num_mux_nids)
915 continue;
916 break;
917 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800918
Stephen Warren384a48d2011-06-01 11:14:21 -0600919 /* No free converters */
920 if (cvt_idx == spec->num_cvts)
Libin Yang42b29872015-12-16 13:42:42 +0800921 return -EBUSY;
Stephen Warren384a48d2011-06-01 11:14:21 -0600922
Libin Yang42b29872015-12-16 13:42:42 +0800923 if (per_pin != NULL)
924 per_pin->mux_idx = mux_idx;
Mengdong Lin2df67422014-03-20 13:01:06 +0800925
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800926 if (cvt_id)
927 *cvt_id = cvt_idx;
928 if (mux_id)
929 *mux_id = mux_idx;
930
931 return 0;
932}
933
Mengdong Lin2df67422014-03-20 13:01:06 +0800934/* Assure the pin select the right convetor */
935static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
936 struct hdmi_spec_per_pin *per_pin)
937{
938 hda_nid_t pin_nid = per_pin->pin_nid;
939 int mux_idx, curr;
940
941 mux_idx = per_pin->mux_idx;
942 curr = snd_hda_codec_read(codec, pin_nid, 0,
943 AC_VERB_GET_CONNECT_SEL, 0);
944 if (curr != mux_idx)
945 snd_hda_codec_write_cache(codec, pin_nid, 0,
946 AC_VERB_SET_CONNECT_SEL,
947 mux_idx);
948}
949
Libin Yang42b29872015-12-16 13:42:42 +0800950/* get the mux index for the converter of the pins
951 * converter's mux index is the same for all pins on Intel platform
952 */
953static int intel_cvt_id_to_mux_idx(struct hdmi_spec *spec,
954 hda_nid_t cvt_nid)
955{
956 int i;
957
958 for (i = 0; i < spec->num_cvts; i++)
959 if (spec->cvt_nids[i] == cvt_nid)
960 return i;
961 return -EINVAL;
962}
963
Mengdong Lin300016b2013-11-04 01:13:13 -0500964/* Intel HDMI workaround to fix audio routing issue:
965 * For some Intel display codecs, pins share the same connection list.
966 * So a conveter can be selected by multiple pins and playback on any of these
967 * pins will generate sound on the external display, because audio flows from
968 * the same converter to the display pipeline. Also muting one pin may make
969 * other pins have no sound output.
970 * So this function assures that an assigned converter for a pin is not selected
971 * by any other pins.
972 */
973static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -0400974 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800975{
976 struct hdmi_spec *spec = codec->spec;
Takashi Iwai7639a062015-03-03 10:07:24 +0100977 hda_nid_t nid;
Mengdong Linf82d7d12013-09-21 20:34:45 -0400978 int cvt_idx, curr;
979 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800980
Mengdong Linf82d7d12013-09-21 20:34:45 -0400981 /* configure all pins, including "no physical connection" ones */
Takashi Iwai7639a062015-03-03 10:07:24 +0100982 for_each_hda_codec_node(nid, codec) {
Mengdong Linf82d7d12013-09-21 20:34:45 -0400983 unsigned int wid_caps = get_wcaps(codec, nid);
984 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800985
Mengdong Linf82d7d12013-09-21 20:34:45 -0400986 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800987 continue;
988
Mengdong Linf82d7d12013-09-21 20:34:45 -0400989 if (nid == pin_nid)
990 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800991
Mengdong Linf82d7d12013-09-21 20:34:45 -0400992 curr = snd_hda_codec_read(codec, nid, 0,
993 AC_VERB_GET_CONNECT_SEL, 0);
994 if (curr != mux_idx)
995 continue;
996
997 /* choose an unassigned converter. The conveters in the
998 * connection list are in the same order as in the codec.
999 */
1000 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1001 per_cvt = get_cvt(spec, cvt_idx);
1002 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001003 codec_dbg(codec,
1004 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001005 cvt_idx, nid);
1006 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001007 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001008 cvt_idx);
1009 break;
1010 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001011 }
1012 }
1013}
1014
Libin Yang42b29872015-12-16 13:42:42 +08001015/* A wrapper of intel_not_share_asigned_cvt() */
1016static void intel_not_share_assigned_cvt_nid(struct hda_codec *codec,
1017 hda_nid_t pin_nid, hda_nid_t cvt_nid)
1018{
1019 int mux_idx;
1020 struct hdmi_spec *spec = codec->spec;
1021
1022 if (!is_haswell_plus(codec) && !is_valleyview_plus(codec))
1023 return;
1024
1025 /* On Intel platform, the mapping of converter nid to
1026 * mux index of the pins are always the same.
1027 * The pin nid may be 0, this means all pins will not
1028 * share the converter.
1029 */
1030 mux_idx = intel_cvt_id_to_mux_idx(spec, cvt_nid);
1031 if (mux_idx >= 0)
1032 intel_not_share_assigned_cvt(codec, pin_nid, mux_idx);
1033}
1034
1035/* called in hdmi_pcm_open when no pin is assigned to the PCM
1036 * in dyn_pcm_assign mode.
1037 */
1038static int hdmi_pcm_open_no_pin(struct hda_pcm_stream *hinfo,
1039 struct hda_codec *codec,
1040 struct snd_pcm_substream *substream)
1041{
1042 struct hdmi_spec *spec = codec->spec;
1043 struct snd_pcm_runtime *runtime = substream->runtime;
Libin Yangac983792015-12-16 16:48:16 +08001044 int cvt_idx, pcm_idx;
Libin Yang42b29872015-12-16 13:42:42 +08001045 struct hdmi_spec_per_cvt *per_cvt = NULL;
1046 int err;
1047
Libin Yangac983792015-12-16 16:48:16 +08001048 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1049 if (pcm_idx < 0)
1050 return -EINVAL;
1051
Libin Yang42b29872015-12-16 13:42:42 +08001052 err = hdmi_choose_cvt(codec, -1, &cvt_idx, NULL);
1053 if (err)
1054 return err;
1055
1056 per_cvt = get_cvt(spec, cvt_idx);
1057 per_cvt->assigned = 1;
1058 hinfo->nid = per_cvt->cvt_nid;
1059
1060 intel_not_share_assigned_cvt_nid(codec, 0, per_cvt->cvt_nid);
1061
Libin Yangac983792015-12-16 16:48:16 +08001062 set_bit(pcm_idx, &spec->pcm_in_use);
Libin Yang42b29872015-12-16 13:42:42 +08001063 /* todo: setup spdif ctls assign */
1064
1065 /* Initially set the converter's capabilities */
1066 hinfo->channels_min = per_cvt->channels_min;
1067 hinfo->channels_max = per_cvt->channels_max;
1068 hinfo->rates = per_cvt->rates;
1069 hinfo->formats = per_cvt->formats;
1070 hinfo->maxbps = per_cvt->maxbps;
1071
1072 /* Store the updated parameters */
1073 runtime->hw.channels_min = hinfo->channels_min;
1074 runtime->hw.channels_max = hinfo->channels_max;
1075 runtime->hw.formats = hinfo->formats;
1076 runtime->hw.rates = hinfo->rates;
1077
1078 snd_pcm_hw_constraint_step(substream->runtime, 0,
1079 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1080 return 0;
1081}
1082
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001083/*
1084 * HDA PCM callbacks
1085 */
1086static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1087 struct hda_codec *codec,
1088 struct snd_pcm_substream *substream)
1089{
1090 struct hdmi_spec *spec = codec->spec;
1091 struct snd_pcm_runtime *runtime = substream->runtime;
Libin Yang2bf3c852015-12-16 13:42:43 +08001092 int pin_idx, cvt_idx, pcm_idx, mux_idx = 0;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001093 struct hdmi_spec_per_pin *per_pin;
1094 struct hdmi_eld *eld;
1095 struct hdmi_spec_per_cvt *per_cvt = NULL;
1096 int err;
1097
1098 /* Validate hinfo */
Libin Yang2bf3c852015-12-16 13:42:43 +08001099 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1100 if (pcm_idx < 0)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001101 return -EINVAL;
Libin Yang2bf3c852015-12-16 13:42:43 +08001102
Libin Yang42b29872015-12-16 13:42:42 +08001103 mutex_lock(&spec->pcm_lock);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001104 pin_idx = hinfo_to_pin_index(codec, hinfo);
Libin Yang42b29872015-12-16 13:42:42 +08001105 if (!spec->dyn_pcm_assign) {
1106 if (snd_BUG_ON(pin_idx < 0)) {
1107 mutex_unlock(&spec->pcm_lock);
1108 return -EINVAL;
1109 }
1110 } else {
1111 /* no pin is assigned to the PCM
1112 * PA need pcm open successfully when probe
1113 */
1114 if (pin_idx < 0) {
1115 err = hdmi_pcm_open_no_pin(hinfo, codec, substream);
1116 mutex_unlock(&spec->pcm_lock);
1117 return err;
1118 }
1119 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001120
1121 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001122 if (err < 0) {
1123 mutex_unlock(&spec->pcm_lock);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001124 return err;
Libin Yang42b29872015-12-16 13:42:42 +08001125 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001126
1127 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001128 /* Claim converter */
1129 per_cvt->assigned = 1;
Libin Yang42b29872015-12-16 13:42:42 +08001130
Libin Yangac983792015-12-16 16:48:16 +08001131 set_bit(pcm_idx, &spec->pcm_in_use);
Libin Yang42b29872015-12-16 13:42:42 +08001132 per_pin = get_pin(spec, pin_idx);
Anssi Hannula1df5a062013-10-05 02:25:40 +03001133 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001134 hinfo->nid = per_cvt->cvt_nid;
1135
Takashi Iwaibddee962013-06-18 16:14:22 +02001136 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001137 AC_VERB_SET_CONNECT_SEL,
1138 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001139
1140 /* configure unused pins to choose other converters */
Libin Yangca2e7222014-08-19 16:20:12 +08001141 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001142 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001143
Libin Yang2bf3c852015-12-16 13:42:43 +08001144 snd_hda_spdif_ctls_assign(codec, pcm_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001145
Stephen Warren2def8172011-06-01 11:14:20 -06001146 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001147 hinfo->channels_min = per_cvt->channels_min;
1148 hinfo->channels_max = per_cvt->channels_max;
1149 hinfo->rates = per_cvt->rates;
1150 hinfo->formats = per_cvt->formats;
1151 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001152
Libin Yang42b29872015-12-16 13:42:42 +08001153 eld = &per_pin->sink_eld;
Stephen Warren384a48d2011-06-01 11:14:21 -06001154 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001155 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001156 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001157 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001158 !hinfo->rates || !hinfo->formats) {
1159 per_cvt->assigned = 0;
1160 hinfo->nid = 0;
Libin Yang2bf3c852015-12-16 13:42:43 +08001161 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001162 mutex_unlock(&spec->pcm_lock);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001163 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001164 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001165 }
Stephen Warren2def8172011-06-01 11:14:20 -06001166
Libin Yang42b29872015-12-16 13:42:42 +08001167 mutex_unlock(&spec->pcm_lock);
Stephen Warren2def8172011-06-01 11:14:20 -06001168 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001169 runtime->hw.channels_min = hinfo->channels_min;
1170 runtime->hw.channels_max = hinfo->channels_max;
1171 runtime->hw.formats = hinfo->formats;
1172 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001173
1174 snd_pcm_hw_constraint_step(substream->runtime, 0,
1175 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001176 return 0;
1177}
1178
1179/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001180 * HDA/HDMI auto parsing
1181 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001182static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001183{
1184 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001185 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001186 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001187
1188 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001189 codec_warn(codec,
1190 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001191 pin_nid, get_wcaps(codec, pin_nid));
1192 return -EINVAL;
1193 }
1194
Stephen Warren384a48d2011-06-01 11:14:21 -06001195 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1196 per_pin->mux_nids,
1197 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001198
1199 return 0;
1200}
1201
Libin Yanga76056f2015-12-16 16:48:15 +08001202static int hdmi_find_pcm_slot(struct hdmi_spec *spec,
1203 struct hdmi_spec_per_pin *per_pin)
1204{
1205 int i;
1206
1207 /* try the prefer PCM */
1208 if (!test_bit(per_pin->pin_nid_idx, &spec->pcm_bitmap))
1209 return per_pin->pin_nid_idx;
1210
1211 /* have a second try; check the "reserved area" over num_pins */
1212 for (i = spec->num_pins; i < spec->pcm_used; i++) {
1213 if (!test_bit(i, &spec->pcm_bitmap))
1214 return i;
1215 }
1216
1217 /* the last try; check the empty slots in pins */
1218 for (i = 0; i < spec->num_pins; i++) {
1219 if (!test_bit(i, &spec->pcm_bitmap))
1220 return i;
1221 }
1222 return -EBUSY;
1223}
1224
1225static void hdmi_attach_hda_pcm(struct hdmi_spec *spec,
1226 struct hdmi_spec_per_pin *per_pin)
1227{
1228 int idx;
1229
1230 /* pcm already be attached to the pin */
1231 if (per_pin->pcm)
1232 return;
1233 idx = hdmi_find_pcm_slot(spec, per_pin);
Libin Yangd10a80d2016-03-01 15:18:26 +08001234 if (idx == -EBUSY)
Libin Yanga76056f2015-12-16 16:48:15 +08001235 return;
1236 per_pin->pcm_idx = idx;
Libin Yang2bea2412016-01-12 11:13:26 +08001237 per_pin->pcm = get_hdmi_pcm(spec, idx);
Libin Yanga76056f2015-12-16 16:48:15 +08001238 set_bit(idx, &spec->pcm_bitmap);
1239}
1240
1241static void hdmi_detach_hda_pcm(struct hdmi_spec *spec,
1242 struct hdmi_spec_per_pin *per_pin)
1243{
1244 int idx;
1245
1246 /* pcm already be detached from the pin */
1247 if (!per_pin->pcm)
1248 return;
1249 idx = per_pin->pcm_idx;
1250 per_pin->pcm_idx = -1;
1251 per_pin->pcm = NULL;
1252 if (idx >= 0 && idx < spec->pcm_used)
1253 clear_bit(idx, &spec->pcm_bitmap);
1254}
1255
Libin Yangac983792015-12-16 16:48:16 +08001256static int hdmi_get_pin_cvt_mux(struct hdmi_spec *spec,
1257 struct hdmi_spec_per_pin *per_pin, hda_nid_t cvt_nid)
1258{
1259 int mux_idx;
1260
1261 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1262 if (per_pin->mux_nids[mux_idx] == cvt_nid)
1263 break;
1264 return mux_idx;
1265}
1266
1267static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid);
1268
1269static void hdmi_pcm_setup_pin(struct hdmi_spec *spec,
1270 struct hdmi_spec_per_pin *per_pin)
1271{
1272 struct hda_codec *codec = per_pin->codec;
1273 struct hda_pcm *pcm;
1274 struct hda_pcm_stream *hinfo;
1275 struct snd_pcm_substream *substream;
1276 int mux_idx;
1277 bool non_pcm;
1278
1279 if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
Libin Yang2bea2412016-01-12 11:13:26 +08001280 pcm = get_pcm_rec(spec, per_pin->pcm_idx);
Libin Yangac983792015-12-16 16:48:16 +08001281 else
1282 return;
1283 if (!test_bit(per_pin->pcm_idx, &spec->pcm_in_use))
1284 return;
1285
1286 /* hdmi audio only uses playback and one substream */
1287 hinfo = pcm->stream;
1288 substream = pcm->pcm->streams[0].substream;
1289
1290 per_pin->cvt_nid = hinfo->nid;
1291
1292 mux_idx = hdmi_get_pin_cvt_mux(spec, per_pin, hinfo->nid);
1293 if (mux_idx < per_pin->num_mux_nids)
1294 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1295 AC_VERB_SET_CONNECT_SEL,
1296 mux_idx);
1297 snd_hda_spdif_ctls_assign(codec, per_pin->pcm_idx, hinfo->nid);
1298
1299 non_pcm = check_non_pcm_per_cvt(codec, hinfo->nid);
1300 if (substream->runtime)
1301 per_pin->channels = substream->runtime->channels;
1302 per_pin->setup = true;
1303 per_pin->mux_idx = mux_idx;
1304
1305 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1306}
1307
1308static void hdmi_pcm_reset_pin(struct hdmi_spec *spec,
1309 struct hdmi_spec_per_pin *per_pin)
1310{
1311 if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1312 snd_hda_spdif_ctls_unassign(per_pin->codec, per_pin->pcm_idx);
1313
1314 per_pin->chmap_set = false;
1315 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
1316
1317 per_pin->setup = false;
1318 per_pin->channels = 0;
1319}
1320
Takashi Iwaie90247f2015-11-13 09:12:12 +01001321/* update per_pin ELD from the given new ELD;
1322 * setup info frame and notification accordingly
1323 */
1324static void update_eld(struct hda_codec *codec,
1325 struct hdmi_spec_per_pin *per_pin,
1326 struct hdmi_eld *eld)
1327{
1328 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Libin Yanga76056f2015-12-16 16:48:15 +08001329 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie90247f2015-11-13 09:12:12 +01001330 bool old_eld_valid = pin_eld->eld_valid;
1331 bool eld_changed;
Libin Yangfb087ea2016-02-23 16:33:37 +08001332 int pcm_idx = -1;
Takashi Iwaie90247f2015-11-13 09:12:12 +01001333
Libin Yangfb087ea2016-02-23 16:33:37 +08001334 /* for monitor disconnection, save pcm_idx firstly */
1335 pcm_idx = per_pin->pcm_idx;
Libin Yanga76056f2015-12-16 16:48:15 +08001336 if (spec->dyn_pcm_assign) {
Libin Yangac983792015-12-16 16:48:16 +08001337 if (eld->eld_valid) {
Libin Yanga76056f2015-12-16 16:48:15 +08001338 hdmi_attach_hda_pcm(spec, per_pin);
Libin Yangac983792015-12-16 16:48:16 +08001339 hdmi_pcm_setup_pin(spec, per_pin);
1340 } else {
1341 hdmi_pcm_reset_pin(spec, per_pin);
Libin Yanga76056f2015-12-16 16:48:15 +08001342 hdmi_detach_hda_pcm(spec, per_pin);
Libin Yangac983792015-12-16 16:48:16 +08001343 }
Libin Yanga76056f2015-12-16 16:48:15 +08001344 }
Libin Yangfb087ea2016-02-23 16:33:37 +08001345 /* if pcm_idx == -1, it means this is in monitor connection event
1346 * we can get the correct pcm_idx now.
1347 */
1348 if (pcm_idx == -1)
1349 pcm_idx = per_pin->pcm_idx;
Libin Yanga76056f2015-12-16 16:48:15 +08001350
Takashi Iwaie90247f2015-11-13 09:12:12 +01001351 if (eld->eld_valid)
1352 snd_hdmi_show_eld(codec, &eld->info);
1353
1354 eld_changed = (pin_eld->eld_valid != eld->eld_valid);
1355 if (eld->eld_valid && pin_eld->eld_valid)
1356 if (pin_eld->eld_size != eld->eld_size ||
1357 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
1358 eld->eld_size) != 0)
1359 eld_changed = true;
1360
Takashi Iwaibd481282016-03-18 18:01:53 +01001361 pin_eld->monitor_present = eld->monitor_present;
Takashi Iwaie90247f2015-11-13 09:12:12 +01001362 pin_eld->eld_valid = eld->eld_valid;
1363 pin_eld->eld_size = eld->eld_size;
1364 if (eld->eld_valid)
1365 memcpy(pin_eld->eld_buffer, eld->eld_buffer, eld->eld_size);
1366 pin_eld->info = eld->info;
1367
1368 /*
1369 * Re-setup pin and infoframe. This is needed e.g. when
1370 * - sink is first plugged-in
1371 * - transcoder can change during stream playback on Haswell
1372 * and this can make HW reset converter selection on a pin.
1373 */
1374 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
1375 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
1376 intel_verify_pin_cvt_connect(codec, per_pin);
1377 intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
1378 per_pin->mux_idx);
1379 }
1380
1381 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1382 }
1383
Libin Yangfb087ea2016-02-23 16:33:37 +08001384 if (eld_changed && pcm_idx >= 0)
Takashi Iwaie90247f2015-11-13 09:12:12 +01001385 snd_ctl_notify(codec->card,
1386 SNDRV_CTL_EVENT_MASK_VALUE |
1387 SNDRV_CTL_EVENT_MASK_INFO,
Libin Yangfb087ea2016-02-23 16:33:37 +08001388 &get_hdmi_pcm(spec, pcm_idx)->eld_ctl->id);
Takashi Iwaie90247f2015-11-13 09:12:12 +01001389}
1390
Takashi Iwai788d4412015-11-12 15:36:13 +01001391/* update ELD and jack state via HD-audio verbs */
1392static bool hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin *per_pin,
1393 int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001394{
David Henningsson464837a2013-11-07 13:38:25 +01001395 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001396 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001397 struct hdmi_spec *spec = codec->spec;
1398 struct hdmi_eld *eld = &spec->temp_eld;
1399 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001400 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001401 /*
1402 * Always execute a GetPinSense verb here, even when called from
1403 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1404 * response's PD bit is not the real PD value, but indicates that
1405 * the real PD value changed. An older version of the HD-audio
1406 * specification worked this way. Hence, we just ignore the data in
1407 * the unsolicited response to avoid custom WARs.
1408 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001409 int present;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001410 bool ret;
Takashi Iwai9a5e5232015-12-10 14:35:09 +01001411 bool do_repoll = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001412
David Henningssonda4a7a32013-12-18 10:46:04 +01001413 present = snd_hda_pin_sense(codec, pin_nid);
1414
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001415 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001416 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1417 if (pin_eld->monitor_present)
1418 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1419 else
1420 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001421
Takashi Iwai4e76a882014-02-25 12:21:03 +01001422 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001423 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001424 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001425
David Henningsson4bd038f2013-02-19 16:11:25 +01001426 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001427 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001428 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001429 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001430 else {
Takashi Iwai79514d42014-06-06 18:04:34 +02001431 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001432 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001433 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001434 }
Takashi Iwai9a5e5232015-12-10 14:35:09 +01001435 if (!eld->eld_valid && repoll)
1436 do_repoll = true;
Wu Fengguang744626d2011-11-16 16:29:47 +08001437 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001438
Takashi Iwai9a5e5232015-12-10 14:35:09 +01001439 if (do_repoll)
Takashi Iwaie90247f2015-11-13 09:12:12 +01001440 schedule_delayed_work(&per_pin->work, msecs_to_jiffies(300));
1441 else
1442 update_eld(codec, per_pin, eld);
Anssi Hannula6acce402014-10-19 19:25:19 +03001443
Takashi Iwaiaff747eb2013-11-07 16:39:37 +01001444 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001445
1446 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1447 if (jack)
1448 jack->block_report = !ret;
1449
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001450 mutex_unlock(&per_pin->lock);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001451 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001452}
1453
Libin Yang31842702016-02-19 15:42:06 +08001454static struct snd_jack *pin_idx_to_jack(struct hda_codec *codec,
1455 struct hdmi_spec_per_pin *per_pin)
1456{
1457 struct hdmi_spec *spec = codec->spec;
1458 struct snd_jack *jack = NULL;
1459 struct hda_jack_tbl *jack_tbl;
1460
1461 /* if !dyn_pcm_assign, get jack from hda_jack_tbl
1462 * in !dyn_pcm_assign case, spec->pcm_rec[].jack is not
1463 * NULL even after snd_hda_jack_tbl_clear() is called to
1464 * free snd_jack. This may cause access invalid memory
1465 * when calling snd_jack_report
1466 */
1467 if (per_pin->pcm_idx >= 0 && spec->dyn_pcm_assign)
1468 jack = spec->pcm_rec[per_pin->pcm_idx].jack;
1469 else if (!spec->dyn_pcm_assign) {
1470 jack_tbl = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
1471 if (jack_tbl)
1472 jack = jack_tbl->jack;
1473 }
1474 return jack;
1475}
1476
Takashi Iwai788d4412015-11-12 15:36:13 +01001477/* update ELD and jack state via audio component */
1478static void sync_eld_via_acomp(struct hda_codec *codec,
1479 struct hdmi_spec_per_pin *per_pin)
1480{
Takashi Iwai788d4412015-11-12 15:36:13 +01001481 struct hdmi_spec *spec = codec->spec;
1482 struct hdmi_eld *eld = &spec->temp_eld;
Libin Yang25e4abb2016-01-12 11:13:27 +08001483 struct snd_jack *jack = NULL;
Takashi Iwai788d4412015-11-12 15:36:13 +01001484 int size;
1485
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001486 mutex_lock(&per_pin->lock);
1487 size = snd_hdac_acomp_get_eld(&codec->bus->core, per_pin->pin_nid,
1488 &eld->monitor_present, eld->eld_buffer,
1489 ELD_MAX_SIZE);
1490 if (size < 0)
1491 goto unlock;
1492 if (size > 0) {
1493 size = min(size, ELD_MAX_SIZE);
1494 if (snd_hdmi_parse_eld(codec, &eld->info,
1495 eld->eld_buffer, size) < 0)
1496 size = -EINVAL;
Takashi Iwai788d4412015-11-12 15:36:13 +01001497 }
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001498
1499 if (size > 0) {
1500 eld->eld_valid = true;
1501 eld->eld_size = size;
1502 } else {
1503 eld->eld_valid = false;
1504 eld->eld_size = 0;
1505 }
1506
Libin Yang25e4abb2016-01-12 11:13:27 +08001507 /* pcm_idx >=0 before update_eld() means it is in monitor
1508 * disconnected event. Jack must be fetched before update_eld()
1509 */
Libin Yang31842702016-02-19 15:42:06 +08001510 jack = pin_idx_to_jack(codec, per_pin);
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001511 update_eld(codec, per_pin, eld);
Libin Yang31842702016-02-19 15:42:06 +08001512 if (jack == NULL)
1513 jack = pin_idx_to_jack(codec, per_pin);
Libin Yang25e4abb2016-01-12 11:13:27 +08001514 if (jack == NULL)
1515 goto unlock;
1516 snd_jack_report(jack,
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001517 eld->monitor_present ? SND_JACK_AVOUT : 0);
1518 unlock:
1519 mutex_unlock(&per_pin->lock);
Takashi Iwai788d4412015-11-12 15:36:13 +01001520}
1521
1522static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
1523{
1524 struct hda_codec *codec = per_pin->codec;
Libin Yanga76056f2015-12-16 16:48:15 +08001525 struct hdmi_spec *spec = codec->spec;
1526 int ret;
Takashi Iwai788d4412015-11-12 15:36:13 +01001527
Takashi Iwai222bde02016-03-17 14:48:13 +01001528 /* no temporary power up/down needed for component notifier */
1529 if (!codec_has_acomp(codec))
1530 snd_hda_power_up_pm(codec);
1531
Libin Yanga76056f2015-12-16 16:48:15 +08001532 mutex_lock(&spec->pcm_lock);
Takashi Iwai788d4412015-11-12 15:36:13 +01001533 if (codec_has_acomp(codec)) {
1534 sync_eld_via_acomp(codec, per_pin);
Libin Yanga76056f2015-12-16 16:48:15 +08001535 ret = false; /* don't call snd_hda_jack_report_sync() */
Takashi Iwai788d4412015-11-12 15:36:13 +01001536 } else {
Libin Yanga76056f2015-12-16 16:48:15 +08001537 ret = hdmi_present_sense_via_verbs(per_pin, repoll);
Takashi Iwai788d4412015-11-12 15:36:13 +01001538 }
Libin Yanga76056f2015-12-16 16:48:15 +08001539 mutex_unlock(&spec->pcm_lock);
1540
Takashi Iwai222bde02016-03-17 14:48:13 +01001541 if (!codec_has_acomp(codec))
1542 snd_hda_power_down_pm(codec);
1543
Libin Yanga76056f2015-12-16 16:48:15 +08001544 return ret;
Takashi Iwai788d4412015-11-12 15:36:13 +01001545}
1546
Wu Fengguang744626d2011-11-16 16:29:47 +08001547static void hdmi_repoll_eld(struct work_struct *work)
1548{
1549 struct hdmi_spec_per_pin *per_pin =
1550 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1551
Wu Fengguangc6e84532011-11-18 16:59:32 -06001552 if (per_pin->repoll_count++ > 6)
1553 per_pin->repoll_count = 0;
1554
Takashi Iwaiefe47102013-11-07 13:38:23 +01001555 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1556 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001557}
1558
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001559static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1560 hda_nid_t nid);
1561
Wu Fengguang079d88c2010-03-08 10:44:23 +08001562static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1563{
1564 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001565 unsigned int caps, config;
1566 int pin_idx;
1567 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001568 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001569
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001570 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001571 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1572 return 0;
1573
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001574 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001575 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1576 return 0;
1577
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001578 if (is_haswell_plus(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001579 intel_haswell_fixup_connect_list(codec, pin_nid);
1580
Stephen Warren384a48d2011-06-01 11:14:21 -06001581 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001582 per_pin = snd_array_new(&spec->pins);
1583 if (!per_pin)
1584 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001585
1586 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001587 per_pin->non_pcm = false;
Libin Yanga76056f2015-12-16 16:48:15 +08001588 if (spec->dyn_pcm_assign)
1589 per_pin->pcm_idx = -1;
Libin Yang2bea2412016-01-12 11:13:26 +08001590 else {
1591 per_pin->pcm = get_hdmi_pcm(spec, pin_idx);
Libin Yanga76056f2015-12-16 16:48:15 +08001592 per_pin->pcm_idx = pin_idx;
Libin Yang2bea2412016-01-12 11:13:26 +08001593 }
Libin Yanga76056f2015-12-16 16:48:15 +08001594 per_pin->pin_nid_idx = pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001595
Stephen Warren384a48d2011-06-01 11:14:21 -06001596 err = hdmi_read_pin_conn(codec, pin_idx);
1597 if (err < 0)
1598 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001599
Wu Fengguang079d88c2010-03-08 10:44:23 +08001600 spec->num_pins++;
1601
Stephen Warren384a48d2011-06-01 11:14:21 -06001602 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001603}
1604
Stephen Warren384a48d2011-06-01 11:14:21 -06001605static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001606{
1607 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001608 struct hdmi_spec_per_cvt *per_cvt;
1609 unsigned int chans;
1610 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001611
Stephen Warren384a48d2011-06-01 11:14:21 -06001612 chans = get_wcaps(codec, cvt_nid);
1613 chans = get_wcaps_channels(chans);
1614
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001615 per_cvt = snd_array_new(&spec->cvts);
1616 if (!per_cvt)
1617 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001618
1619 per_cvt->cvt_nid = cvt_nid;
1620 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001621 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001622 per_cvt->channels_max = chans;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05301623 if (chans > spec->chmap.channels_max)
1624 spec->chmap.channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001625 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001626
1627 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1628 &per_cvt->rates,
1629 &per_cvt->formats,
1630 &per_cvt->maxbps);
1631 if (err < 0)
1632 return err;
1633
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001634 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1635 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1636 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001637
1638 return 0;
1639}
1640
1641static int hdmi_parse_codec(struct hda_codec *codec)
1642{
1643 hda_nid_t nid;
1644 int i, nodes;
1645
Takashi Iwai7639a062015-03-03 10:07:24 +01001646 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001647 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001648 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001649 return -EINVAL;
1650 }
1651
1652 for (i = 0; i < nodes; i++, nid++) {
1653 unsigned int caps;
1654 unsigned int type;
1655
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001656 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001657 type = get_wcaps_type(caps);
1658
1659 if (!(caps & AC_WCAP_DIGITAL))
1660 continue;
1661
1662 switch (type) {
1663 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001664 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001665 break;
1666 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001667 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001668 break;
1669 }
1670 }
1671
Wu Fengguang079d88c2010-03-08 10:44:23 +08001672 return 0;
1673}
1674
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001675/*
1676 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001677static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1678{
1679 struct hda_spdif_out *spdif;
1680 bool non_pcm;
1681
1682 mutex_lock(&codec->spdif_mutex);
1683 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1684 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1685 mutex_unlock(&codec->spdif_mutex);
1686 return non_pcm;
1687}
1688
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001689/*
1690 * HDMI callbacks
1691 */
1692
1693static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1694 struct hda_codec *codec,
1695 unsigned int stream_tag,
1696 unsigned int format,
1697 struct snd_pcm_substream *substream)
1698{
Stephen Warren384a48d2011-06-01 11:14:21 -06001699 hda_nid_t cvt_nid = hinfo->nid;
1700 struct hdmi_spec *spec = codec->spec;
Libin Yang42b29872015-12-16 13:42:42 +08001701 int pin_idx;
1702 struct hdmi_spec_per_pin *per_pin;
1703 hda_nid_t pin_nid;
Libin Yangddd621f2015-09-02 14:11:40 +08001704 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001705 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001706 int pinctl;
Libin Yang42b29872015-12-16 13:42:42 +08001707 int err;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001708
Libin Yang42b29872015-12-16 13:42:42 +08001709 mutex_lock(&spec->pcm_lock);
1710 pin_idx = hinfo_to_pin_index(codec, hinfo);
1711 if (spec->dyn_pcm_assign && pin_idx < 0) {
1712 /* when dyn_pcm_assign and pcm is not bound to a pin
1713 * skip pin setup and return 0 to make audio playback
1714 * be ongoing
1715 */
1716 intel_not_share_assigned_cvt_nid(codec, 0, cvt_nid);
1717 snd_hda_codec_setup_stream(codec, cvt_nid,
1718 stream_tag, 0, format);
1719 mutex_unlock(&spec->pcm_lock);
1720 return 0;
1721 }
1722
1723 if (snd_BUG_ON(pin_idx < 0)) {
1724 mutex_unlock(&spec->pcm_lock);
1725 return -EINVAL;
1726 }
1727 per_pin = get_pin(spec, pin_idx);
1728 pin_nid = per_pin->pin_nid;
Libin Yangca2e7222014-08-19 16:20:12 +08001729 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin2df67422014-03-20 13:01:06 +08001730 /* Verify pin:cvt selections to avoid silent audio after S3.
1731 * After S3, the audio driver restores pin:cvt selections
1732 * but this can happen before gfx is ready and such selection
1733 * is overlooked by HW. Thus multiple pins can share a same
1734 * default convertor and mute control will affect each other,
1735 * which can cause a resumed audio playback become silent
1736 * after S3.
1737 */
1738 intel_verify_pin_cvt_connect(codec, per_pin);
1739 intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
1740 }
1741
Libin Yangddd621f2015-09-02 14:11:40 +08001742 /* Call sync_audio_rate to set the N/CTS/M manually if necessary */
1743 /* Todo: add DP1.2 MST audio support later */
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001744 snd_hdac_sync_audio_rate(&codec->bus->core, pin_nid, runtime->rate);
Libin Yangddd621f2015-09-02 14:11:40 +08001745
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001746 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001747 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001748 per_pin->channels = substream->runtime->channels;
1749 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001750
Takashi Iwaib0540872013-09-02 12:33:02 +02001751 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001752 mutex_unlock(&per_pin->lock);
Stephen Warren75fae112014-01-30 11:52:16 -07001753 if (spec->dyn_pin_out) {
1754 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1755 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1756 snd_hda_codec_write(codec, pin_nid, 0,
1757 AC_VERB_SET_PIN_WIDGET_CONTROL,
1758 pinctl | PIN_OUT);
1759 }
1760
Libin Yang42b29872015-12-16 13:42:42 +08001761 err = spec->ops.setup_stream(codec, cvt_nid, pin_nid,
1762 stream_tag, format);
1763 mutex_unlock(&spec->pcm_lock);
1764 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001765}
1766
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001767static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1768 struct hda_codec *codec,
1769 struct snd_pcm_substream *substream)
1770{
1771 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1772 return 0;
1773}
1774
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001775static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1776 struct hda_codec *codec,
1777 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001778{
1779 struct hdmi_spec *spec = codec->spec;
Libin Yang2bf3c852015-12-16 13:42:43 +08001780 int cvt_idx, pin_idx, pcm_idx;
Stephen Warren384a48d2011-06-01 11:14:21 -06001781 struct hdmi_spec_per_cvt *per_cvt;
1782 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001783 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001784
Stephen Warren384a48d2011-06-01 11:14:21 -06001785 if (hinfo->nid) {
Libin Yang2bf3c852015-12-16 13:42:43 +08001786 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1787 if (snd_BUG_ON(pcm_idx < 0))
1788 return -EINVAL;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001789 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001790 if (snd_BUG_ON(cvt_idx < 0))
1791 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001792 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001793
1794 snd_BUG_ON(!per_cvt->assigned);
1795 per_cvt->assigned = 0;
1796 hinfo->nid = 0;
1797
Libin Yang42b29872015-12-16 13:42:42 +08001798 mutex_lock(&spec->pcm_lock);
Libin Yangb09887f82016-01-29 13:53:27 +08001799 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
Libin Yangac983792015-12-16 16:48:16 +08001800 clear_bit(pcm_idx, &spec->pcm_in_use);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001801 pin_idx = hinfo_to_pin_index(codec, hinfo);
Libin Yang42b29872015-12-16 13:42:42 +08001802 if (spec->dyn_pcm_assign && pin_idx < 0) {
1803 mutex_unlock(&spec->pcm_lock);
1804 return 0;
1805 }
1806
1807 if (snd_BUG_ON(pin_idx < 0)) {
1808 mutex_unlock(&spec->pcm_lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001809 return -EINVAL;
Libin Yang42b29872015-12-16 13:42:42 +08001810 }
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001811 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001812
Stephen Warren75fae112014-01-30 11:52:16 -07001813 if (spec->dyn_pin_out) {
1814 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1815 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1816 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1817 AC_VERB_SET_PIN_WIDGET_CONTROL,
1818 pinctl & ~PIN_OUT);
1819 }
1820
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001821 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001822 per_pin->chmap_set = false;
1823 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001824
1825 per_pin->setup = false;
1826 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001827 mutex_unlock(&per_pin->lock);
Libin Yang42b29872015-12-16 13:42:42 +08001828 mutex_unlock(&spec->pcm_lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001829 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001830
Stephen Warren384a48d2011-06-01 11:14:21 -06001831 return 0;
1832}
1833
1834static const struct hda_pcm_ops generic_ops = {
1835 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001836 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001837 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001838 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001839};
1840
Subhransu S. Prusty9b3dc8a2016-03-04 19:59:47 +05301841static void hdmi_get_chmap(struct hdac_device *hdac, int pcm_idx,
1842 unsigned char *chmap)
1843{
1844 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
1845 struct hdmi_spec *spec = codec->spec;
1846 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
1847
1848 /* chmap is already set to 0 in caller */
1849 if (!per_pin)
1850 return;
1851
1852 memcpy(chmap, per_pin->chmap, ARRAY_SIZE(per_pin->chmap));
1853}
1854
1855static void hdmi_set_chmap(struct hdac_device *hdac, int pcm_idx,
1856 unsigned char *chmap, int prepared)
1857{
1858 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
1859 struct hdmi_spec *spec = codec->spec;
1860 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
1861
1862 mutex_lock(&per_pin->lock);
1863 per_pin->chmap_set = true;
1864 memcpy(per_pin->chmap, chmap, ARRAY_SIZE(per_pin->chmap));
1865 if (prepared)
1866 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1867 mutex_unlock(&per_pin->lock);
1868}
1869
1870static bool is_hdmi_pcm_attached(struct hdac_device *hdac, int pcm_idx)
1871{
1872 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
1873 struct hdmi_spec *spec = codec->spec;
1874 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
1875
1876 return per_pin ? true:false;
1877}
1878
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001879static int generic_hdmi_build_pcms(struct hda_codec *codec)
1880{
1881 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001882 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001883
Stephen Warren384a48d2011-06-01 11:14:21 -06001884 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1885 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001886 struct hda_pcm_stream *pstr;
1887
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01001888 info = snd_hda_codec_pcm_new(codec, "HDMI %d", pin_idx);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001889 if (!info)
1890 return -ENOMEM;
Libin Yang2bea2412016-01-12 11:13:26 +08001891
1892 spec->pcm_rec[pin_idx].pcm = info;
Libin Yang2bf3c852015-12-16 13:42:43 +08001893 spec->pcm_used++;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001894 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001895 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06001896
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001897 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06001898 pstr->substreams = 1;
1899 pstr->ops = generic_ops;
1900 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001901 }
1902
1903 return 0;
1904}
1905
Libin Yang25e4abb2016-01-12 11:13:27 +08001906static void free_hdmi_jack_priv(struct snd_jack *jack)
Takashi Iwai788d4412015-11-12 15:36:13 +01001907{
Libin Yang25e4abb2016-01-12 11:13:27 +08001908 struct hdmi_pcm *pcm = jack->private_data;
Takashi Iwai788d4412015-11-12 15:36:13 +01001909
Libin Yang25e4abb2016-01-12 11:13:27 +08001910 pcm->jack = NULL;
Takashi Iwai788d4412015-11-12 15:36:13 +01001911}
1912
Libin Yang25e4abb2016-01-12 11:13:27 +08001913static int add_hdmi_jack_kctl(struct hda_codec *codec,
1914 struct hdmi_spec *spec,
1915 int pcm_idx,
Takashi Iwai788d4412015-11-12 15:36:13 +01001916 const char *name)
1917{
1918 struct snd_jack *jack;
1919 int err;
1920
1921 err = snd_jack_new(codec->card, name, SND_JACK_AVOUT, &jack,
1922 true, false);
1923 if (err < 0)
1924 return err;
Libin Yang25e4abb2016-01-12 11:13:27 +08001925
1926 spec->pcm_rec[pcm_idx].jack = jack;
1927 jack->private_data = &spec->pcm_rec[pcm_idx];
1928 jack->private_free = free_hdmi_jack_priv;
Takashi Iwai788d4412015-11-12 15:36:13 +01001929 return 0;
1930}
1931
Libin Yang25e4abb2016-01-12 11:13:27 +08001932static int generic_hdmi_build_jack(struct hda_codec *codec, int pcm_idx)
David Henningsson0b6c49b2011-08-23 16:56:03 +02001933{
Takashi Iwai31ef2252011-12-01 17:41:36 +01001934 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02001935 struct hdmi_spec *spec = codec->spec;
Libin Yang25e4abb2016-01-12 11:13:27 +08001936 struct hdmi_spec_per_pin *per_pin;
1937 struct hda_jack_tbl *jack;
1938 int pcmdev = get_pcm_rec(spec, pcm_idx)->device;
Takashi Iwai909cadc2015-11-12 11:52:13 +01001939 bool phantom_jack;
Libin Yang25e4abb2016-01-12 11:13:27 +08001940 int ret;
David Henningsson0b6c49b2011-08-23 16:56:03 +02001941
Takashi Iwai31ef2252011-12-01 17:41:36 +01001942 if (pcmdev > 0)
1943 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
Libin Yang25e4abb2016-01-12 11:13:27 +08001944
1945 if (spec->dyn_pcm_assign)
1946 return add_hdmi_jack_kctl(codec, spec, pcm_idx, hdmi_str);
1947
1948 /* for !dyn_pcm_assign, we still use hda_jack for compatibility */
1949 /* if !dyn_pcm_assign, it must be non-MST mode.
1950 * This means pcms and pins are statically mapped.
1951 * And pcm_idx is pin_idx.
1952 */
1953 per_pin = get_pin(spec, pcm_idx);
Takashi Iwai909cadc2015-11-12 11:52:13 +01001954 phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
1955 if (phantom_jack)
David Henningsson30efd8d2013-02-22 10:16:28 +01001956 strncat(hdmi_str, " Phantom",
1957 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
Libin Yang25e4abb2016-01-12 11:13:27 +08001958 ret = snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
1959 phantom_jack);
1960 if (ret < 0)
1961 return ret;
1962 jack = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
1963 if (jack == NULL)
1964 return 0;
1965 /* assign jack->jack to pcm_rec[].jack to
1966 * align with dyn_pcm_assign mode
1967 */
1968 spec->pcm_rec[pcm_idx].jack = jack->jack;
1969 return 0;
David Henningsson0b6c49b2011-08-23 16:56:03 +02001970}
1971
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001972static int generic_hdmi_build_controls(struct hda_codec *codec)
1973{
1974 struct hdmi_spec *spec = codec->spec;
1975 int err;
Libin Yang25e4abb2016-01-12 11:13:27 +08001976 int pin_idx, pcm_idx;
1977
1978
1979 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
1980 err = generic_hdmi_build_jack(codec, pcm_idx);
1981 if (err < 0)
1982 return err;
Libin Yangb09887f82016-01-29 13:53:27 +08001983
1984 /* create the spdif for each pcm
1985 * pin will be bound when monitor is connected
1986 */
1987 if (spec->dyn_pcm_assign)
1988 err = snd_hda_create_dig_out_ctls(codec,
1989 0, spec->cvt_nids[0],
1990 HDA_PCM_TYPE_HDMI);
1991 else {
1992 struct hdmi_spec_per_pin *per_pin =
1993 get_pin(spec, pcm_idx);
1994 err = snd_hda_create_dig_out_ctls(codec,
1995 per_pin->pin_nid,
1996 per_pin->mux_nids[0],
1997 HDA_PCM_TYPE_HDMI);
1998 }
1999 if (err < 0)
2000 return err;
2001 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
Libin Yangfb087ea2016-02-23 16:33:37 +08002002
2003 /* add control for ELD Bytes */
2004 err = hdmi_create_eld_ctl(codec, pcm_idx,
2005 get_pcm_rec(spec, pcm_idx)->device);
2006 if (err < 0)
2007 return err;
Libin Yang25e4abb2016-01-12 11:13:27 +08002008 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002009
Stephen Warren384a48d2011-06-01 11:14:21 -06002010 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002011 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002012
Takashi Iwai82b1d732011-12-20 15:53:07 +01002013 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002014 }
2015
Takashi Iwaid45e6882012-07-31 11:36:00 +02002016 /* add channel maps */
Libin Yang022f3442016-02-03 10:48:34 +08002017 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002018 struct hda_pcm *pcm;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002019
Libin Yang022f3442016-02-03 10:48:34 +08002020 pcm = get_pcm_rec(spec, pcm_idx);
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002021 if (!pcm || !pcm->pcm)
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002022 break;
Subhransu S. Prusty2f6e8a82016-03-04 19:59:51 +05302023 err = snd_hdac_add_chmap_ctls(pcm->pcm, pcm_idx, &spec->chmap);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002024 if (err < 0)
2025 return err;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002026 }
2027
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002028 return 0;
2029}
2030
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002031static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2032{
2033 struct hdmi_spec *spec = codec->spec;
2034 int pin_idx;
2035
2036 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002037 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002038
2039 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002040 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002041 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002042 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002043 }
2044 return 0;
2045}
2046
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002047static int generic_hdmi_init(struct hda_codec *codec)
2048{
2049 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002050 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002051
Stephen Warren384a48d2011-06-01 11:14:21 -06002052 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002053 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002054 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002055
2056 hdmi_init_pin(codec, pin_nid);
Takashi Iwai788d4412015-11-12 15:36:13 +01002057 if (!codec_has_acomp(codec))
2058 snd_hda_jack_detect_enable_callback(codec, pin_nid,
2059 codec->jackpoll_interval > 0 ?
2060 jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002061 }
2062 return 0;
2063}
2064
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002065static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2066{
2067 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2068 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002069}
2070
2071static void hdmi_array_free(struct hdmi_spec *spec)
2072{
2073 snd_array_free(&spec->pins);
2074 snd_array_free(&spec->cvts);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002075}
2076
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002077static void generic_hdmi_free(struct hda_codec *codec)
2078{
2079 struct hdmi_spec *spec = codec->spec;
Libin Yang25e4abb2016-01-12 11:13:27 +08002080 int pin_idx, pcm_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002081
Takashi Iwai66032492015-12-01 16:49:35 +01002082 if (codec_has_acomp(codec))
David Henningsson25adc132015-08-19 10:48:58 +02002083 snd_hdac_i915_register_notifier(NULL);
2084
Stephen Warren384a48d2011-06-01 11:14:21 -06002085 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002086 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai2f35c632015-02-27 22:43:26 +01002087 cancel_delayed_work_sync(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002088 eld_proc_free(per_pin);
Libin Yang25e4abb2016-01-12 11:13:27 +08002089 }
2090
2091 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2092 if (spec->pcm_rec[pcm_idx].jack == NULL)
2093 continue;
2094 if (spec->dyn_pcm_assign)
2095 snd_device_free(codec->card,
2096 spec->pcm_rec[pcm_idx].jack);
2097 else
2098 spec->pcm_rec[pcm_idx].jack = NULL;
Stephen Warren384a48d2011-06-01 11:14:21 -06002099 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002100
Takashi Iwai55913112015-12-10 13:03:29 +01002101 if (spec->i915_bound)
2102 snd_hdac_i915_exit(&codec->bus->core);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002103 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002104 kfree(spec);
2105}
2106
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002107#ifdef CONFIG_PM
2108static int generic_hdmi_resume(struct hda_codec *codec)
2109{
2110 struct hdmi_spec *spec = codec->spec;
2111 int pin_idx;
2112
Pierre Ossmana2833682014-06-18 21:48:09 +02002113 codec->patch_ops.init(codec);
Takashi Iwaieeecd9d2015-02-25 15:18:50 +01002114 regcache_sync(codec->core.regmap);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002115
2116 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2117 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2118 hdmi_present_sense(per_pin, 1);
2119 }
2120 return 0;
2121}
2122#endif
2123
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002124static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002125 .init = generic_hdmi_init,
2126 .free = generic_hdmi_free,
2127 .build_pcms = generic_hdmi_build_pcms,
2128 .build_controls = generic_hdmi_build_controls,
2129 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002130#ifdef CONFIG_PM
2131 .resume = generic_hdmi_resume,
2132#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002133};
2134
Anssi Hannula307229d2013-10-24 21:10:34 +03002135static const struct hdmi_ops generic_standard_hdmi_ops = {
2136 .pin_get_eld = snd_hdmi_get_eld,
Anssi Hannula307229d2013-10-24 21:10:34 +03002137 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2138 .pin_hbr_setup = hdmi_pin_hbr_setup,
2139 .setup_stream = hdmi_setup_stream,
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05302140};
2141
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002142static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2143 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002144{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002145 struct hdmi_spec *spec = codec->spec;
2146 hda_nid_t conns[4];
2147 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002148
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002149 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2150 if (nconns == spec->num_cvts &&
2151 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002152 return;
2153
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002154 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002155 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002156 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002157}
2158
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002159#define INTEL_VENDOR_NID 0x08
2160#define INTEL_GET_VENDOR_VERB 0xf81
2161#define INTEL_SET_VENDOR_VERB 0x781
2162#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2163#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2164
2165static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002166 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002167{
2168 unsigned int vendor_param;
2169
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002170 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2171 INTEL_GET_VENDOR_VERB, 0);
2172 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2173 return;
2174
2175 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2176 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2177 INTEL_SET_VENDOR_VERB, vendor_param);
2178 if (vendor_param == -1)
2179 return;
2180
Takashi Iwai17df3f52013-05-08 08:09:34 +02002181 if (update_tree)
2182 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002183}
2184
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002185static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2186{
2187 unsigned int vendor_param;
2188
2189 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2190 INTEL_GET_VENDOR_VERB, 0);
2191 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2192 return;
2193
2194 /* enable DP1.2 mode */
2195 vendor_param |= INTEL_EN_DP12;
Takashi Iwaia551d912015-02-26 12:34:49 +01002196 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002197 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2198 INTEL_SET_VENDOR_VERB, vendor_param);
2199}
2200
Takashi Iwai17df3f52013-05-08 08:09:34 +02002201/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2202 * Otherwise you may get severe h/w communication errors.
2203 */
2204static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2205 unsigned int power_state)
2206{
2207 if (power_state == AC_PWRST_D0) {
2208 intel_haswell_enable_all_pins(codec, false);
2209 intel_haswell_fixup_enable_dp12(codec);
2210 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002211
Takashi Iwai17df3f52013-05-08 08:09:34 +02002212 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2213 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2214}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002215
David Henningssonf0675d42015-09-03 11:51:34 +02002216static void intel_pin_eld_notify(void *audio_ptr, int port)
David Henningsson25adc132015-08-19 10:48:58 +02002217{
2218 struct hda_codec *codec = audio_ptr;
2219 int pin_nid = port + 0x04;
2220
Takashi Iwai4f8e4f32016-03-10 12:02:49 +01002221 /* we assume only from port-B to port-D */
2222 if (port < 1 || port > 3)
2223 return;
2224
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002225 /* skip notification during system suspend (but not in runtime PM);
2226 * the state will be updated at resume
2227 */
2228 if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
2229 return;
Takashi Iwaieb399d32015-11-27 14:53:35 +01002230 /* ditto during suspend/resume process itself */
2231 if (atomic_read(&(codec)->core.in_pm))
2232 return;
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002233
David Henningsson25adc132015-08-19 10:48:58 +02002234 check_presence_and_report(codec, pin_nid);
2235}
2236
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002237static int patch_generic_hdmi(struct hda_codec *codec)
2238{
2239 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002240
2241 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2242 if (spec == NULL)
2243 return -ENOMEM;
2244
Anssi Hannula307229d2013-10-24 21:10:34 +03002245 spec->ops = generic_standard_hdmi_ops;
Libin Yang42b29872015-12-16 13:42:42 +08002246 mutex_init(&spec->pcm_lock);
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05302247 snd_hdac_register_chmap_ops(&codec->core, &spec->chmap);
2248
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05302249 spec->chmap.ops.get_chmap = hdmi_get_chmap;
2250 spec->chmap.ops.set_chmap = hdmi_set_chmap;
2251 spec->chmap.ops.is_pcm_attached = is_hdmi_pcm_attached;
2252
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002253 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002254 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002255
Takashi Iwai691be972016-03-18 15:10:08 +01002256#ifdef CONFIG_SND_HDA_I915
Takashi Iwaib62232d2016-03-15 18:15:26 +01002257 /* Try to bind with i915 for Intel HSW+ codecs (if not done yet) */
Takashi Iwai691be972016-03-18 15:10:08 +01002258 if ((codec->core.vendor_id >> 16) == 0x8086 &&
2259 is_haswell_plus(codec)) {
2260 if (!codec->bus->core.audio_component)
2261 if (!snd_hdac_i915_init(&codec->bus->core))
2262 spec->i915_bound = true;
2263 /* use i915 audio component notifier for hotplug */
2264 if (codec->bus->core.audio_component)
2265 spec->use_acomp_notifier = true;
2266 }
2267#endif
Takashi Iwai55913112015-12-10 13:03:29 +01002268
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002269 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002270 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002271 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002272 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002273
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002274 /* For Valleyview/Cherryview, only the display codec is in the display
2275 * power well and can use link_power ops to request/release the power.
2276 * For Haswell/Broadwell, the controller is also in the power well and
2277 * can cover the codec power request, and so need not set this flag.
2278 * For previous platforms, there is no such power well feature.
2279 */
Lu, Hanff9d8852015-11-19 23:25:13 +08002280 if (is_valleyview_plus(codec) || is_skylake(codec) ||
2281 is_broxton(codec))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002282 codec->core.link_power_control = 1;
2283
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002284 if (hdmi_parse_codec(codec) < 0) {
Takashi Iwai55913112015-12-10 13:03:29 +01002285 if (spec->i915_bound)
2286 snd_hdac_i915_exit(&codec->bus->core);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002287 codec->spec = NULL;
2288 kfree(spec);
2289 return -EINVAL;
2290 }
2291 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002292 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002293 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002294 codec->dp_mst = true;
2295 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002296
Lu, Han2377c3c2015-06-09 16:50:38 +08002297 /* Enable runtime pm for HDMI audio codec of HSW/BDW/SKL/BYT/BSW */
2298 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
2299 codec->auto_runtime_pm = 1;
2300
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002301 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002302
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002303
Libin Yang790b4152016-03-04 14:33:43 +08002304 if (codec_has_acomp(codec)) {
2305 codec->depop_delay = 0;
2306 spec->i915_audio_ops.audio_ptr = codec;
2307 /* intel_audio_codec_enable() or intel_audio_codec_disable()
2308 * will call pin_eld_notify with using audio_ptr pointer
2309 * We need make sure audio_ptr is really setup
2310 */
2311 wmb();
2312 spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
2313 snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
2314 }
2315
Libin Yang25e4abb2016-01-12 11:13:27 +08002316 WARN_ON(spec->dyn_pcm_assign && !codec_has_acomp(codec));
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002317 return 0;
2318}
2319
2320/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002321 * Shared non-generic implementations
2322 */
2323
2324static int simple_playback_build_pcms(struct hda_codec *codec)
2325{
2326 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002327 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002328 unsigned int chans;
2329 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002330 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002331
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002332 per_cvt = get_cvt(spec, 0);
2333 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002334 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002335
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002336 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002337 if (!info)
2338 return -ENOMEM;
Libin Yang2bea2412016-01-12 11:13:26 +08002339 spec->pcm_rec[0].pcm = info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002340 info->pcm_type = HDA_PCM_TYPE_HDMI;
2341 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2342 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002343 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002344 if (pstr->channels_max <= 2 && chans && chans <= 16)
2345 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002346
2347 return 0;
2348}
2349
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002350/* unsolicited event for jack sensing */
2351static void simple_hdmi_unsol_event(struct hda_codec *codec,
2352 unsigned int res)
2353{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002354 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002355 snd_hda_jack_report_sync(codec);
2356}
2357
2358/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2359 * as long as spec->pins[] is set correctly
2360 */
2361#define simple_hdmi_build_jack generic_hdmi_build_jack
2362
Stephen Warren3aaf8982011-06-01 11:14:19 -06002363static int simple_playback_build_controls(struct hda_codec *codec)
2364{
2365 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002366 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002367 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002368
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002369 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002370 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2371 per_cvt->cvt_nid,
2372 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002373 if (err < 0)
2374 return err;
2375 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002376}
2377
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002378static int simple_playback_init(struct hda_codec *codec)
2379{
2380 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002381 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2382 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002383
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002384 snd_hda_codec_write(codec, pin, 0,
2385 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2386 /* some codecs require to unmute the pin */
2387 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2388 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2389 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002390 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002391 return 0;
2392}
2393
Stephen Warren3aaf8982011-06-01 11:14:19 -06002394static void simple_playback_free(struct hda_codec *codec)
2395{
2396 struct hdmi_spec *spec = codec->spec;
2397
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002398 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002399 kfree(spec);
2400}
2401
2402/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002403 * Nvidia specific implementations
2404 */
2405
2406#define Nv_VERB_SET_Channel_Allocation 0xF79
2407#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2408#define Nv_VERB_SET_Audio_Protection_On 0xF98
2409#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2410
2411#define nvhdmi_master_con_nid_7x 0x04
2412#define nvhdmi_master_pin_nid_7x 0x05
2413
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002414static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002415 /*front, rear, clfe, rear_surr */
2416 0x6, 0x8, 0xa, 0xc,
2417};
2418
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002419static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2420 /* set audio protect on */
2421 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2422 /* enable digital output on pin widget */
2423 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2424 {} /* terminator */
2425};
2426
2427static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002428 /* set audio protect on */
2429 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2430 /* enable digital output on pin widget */
2431 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2432 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2433 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2434 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2435 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2436 {} /* terminator */
2437};
2438
2439#ifdef LIMITED_RATE_FMT_SUPPORT
2440/* support only the safe format and rate */
2441#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2442#define SUPPORTED_MAXBPS 16
2443#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2444#else
2445/* support all rates and formats */
2446#define SUPPORTED_RATES \
2447 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2448 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2449 SNDRV_PCM_RATE_192000)
2450#define SUPPORTED_MAXBPS 24
2451#define SUPPORTED_FORMATS \
2452 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2453#endif
2454
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002455static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002456{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002457 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2458 return 0;
2459}
2460
2461static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2462{
2463 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002464 return 0;
2465}
2466
Nitin Daga393004b2011-01-10 21:49:31 +05302467static unsigned int channels_2_6_8[] = {
2468 2, 6, 8
2469};
2470
2471static unsigned int channels_2_8[] = {
2472 2, 8
2473};
2474
2475static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2476 .count = ARRAY_SIZE(channels_2_6_8),
2477 .list = channels_2_6_8,
2478 .mask = 0,
2479};
2480
2481static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2482 .count = ARRAY_SIZE(channels_2_8),
2483 .list = channels_2_8,
2484 .mask = 0,
2485};
2486
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002487static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2488 struct hda_codec *codec,
2489 struct snd_pcm_substream *substream)
2490{
2491 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302492 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2493
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002494 switch (codec->preset->vendor_id) {
Nitin Daga393004b2011-01-10 21:49:31 +05302495 case 0x10de0002:
2496 case 0x10de0003:
2497 case 0x10de0005:
2498 case 0x10de0006:
2499 hw_constraints_channels = &hw_constraints_2_8_channels;
2500 break;
2501 case 0x10de0007:
2502 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2503 break;
2504 default:
2505 break;
2506 }
2507
2508 if (hw_constraints_channels != NULL) {
2509 snd_pcm_hw_constraint_list(substream->runtime, 0,
2510 SNDRV_PCM_HW_PARAM_CHANNELS,
2511 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002512 } else {
2513 snd_pcm_hw_constraint_step(substream->runtime, 0,
2514 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302515 }
2516
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002517 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2518}
2519
2520static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2521 struct hda_codec *codec,
2522 struct snd_pcm_substream *substream)
2523{
2524 struct hdmi_spec *spec = codec->spec;
2525 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2526}
2527
2528static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2529 struct hda_codec *codec,
2530 unsigned int stream_tag,
2531 unsigned int format,
2532 struct snd_pcm_substream *substream)
2533{
2534 struct hdmi_spec *spec = codec->spec;
2535 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2536 stream_tag, format, substream);
2537}
2538
Takashi Iwaid0b12522012-06-15 14:34:42 +02002539static const struct hda_pcm_stream simple_pcm_playback = {
2540 .substreams = 1,
2541 .channels_min = 2,
2542 .channels_max = 2,
2543 .ops = {
2544 .open = simple_playback_pcm_open,
2545 .close = simple_playback_pcm_close,
2546 .prepare = simple_playback_pcm_prepare
2547 },
2548};
2549
2550static const struct hda_codec_ops simple_hdmi_patch_ops = {
2551 .build_controls = simple_playback_build_controls,
2552 .build_pcms = simple_playback_build_pcms,
2553 .init = simple_playback_init,
2554 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002555 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002556};
2557
2558static int patch_simple_hdmi(struct hda_codec *codec,
2559 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2560{
2561 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002562 struct hdmi_spec_per_cvt *per_cvt;
2563 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002564
2565 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2566 if (!spec)
2567 return -ENOMEM;
2568
2569 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002570 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002571
2572 spec->multiout.num_dacs = 0; /* no analog */
2573 spec->multiout.max_channels = 2;
2574 spec->multiout.dig_out_nid = cvt_nid;
2575 spec->num_cvts = 1;
2576 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002577 per_pin = snd_array_new(&spec->pins);
2578 per_cvt = snd_array_new(&spec->cvts);
2579 if (!per_pin || !per_cvt) {
2580 simple_playback_free(codec);
2581 return -ENOMEM;
2582 }
2583 per_cvt->cvt_nid = cvt_nid;
2584 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002585 spec->pcm_playback = simple_pcm_playback;
2586
2587 codec->patch_ops = simple_hdmi_patch_ops;
2588
2589 return 0;
2590}
2591
Aaron Plattner1f348522011-04-06 17:19:04 -07002592static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2593 int channels)
2594{
2595 unsigned int chanmask;
2596 int chan = channels ? (channels - 1) : 1;
2597
2598 switch (channels) {
2599 default:
2600 case 0:
2601 case 2:
2602 chanmask = 0x00;
2603 break;
2604 case 4:
2605 chanmask = 0x08;
2606 break;
2607 case 6:
2608 chanmask = 0x0b;
2609 break;
2610 case 8:
2611 chanmask = 0x13;
2612 break;
2613 }
2614
2615 /* Set the audio infoframe channel allocation and checksum fields. The
2616 * channel count is computed implicitly by the hardware. */
2617 snd_hda_codec_write(codec, 0x1, 0,
2618 Nv_VERB_SET_Channel_Allocation, chanmask);
2619
2620 snd_hda_codec_write(codec, 0x1, 0,
2621 Nv_VERB_SET_Info_Frame_Checksum,
2622 (0x71 - chan - chanmask));
2623}
2624
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002625static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2626 struct hda_codec *codec,
2627 struct snd_pcm_substream *substream)
2628{
2629 struct hdmi_spec *spec = codec->spec;
2630 int i;
2631
2632 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2633 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2634 for (i = 0; i < 4; i++) {
2635 /* set the stream id */
2636 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2637 AC_VERB_SET_CHANNEL_STREAMID, 0);
2638 /* set the stream format */
2639 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2640 AC_VERB_SET_STREAM_FORMAT, 0);
2641 }
2642
Aaron Plattner1f348522011-04-06 17:19:04 -07002643 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2644 * streams are disabled. */
2645 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2646
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002647 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2648}
2649
2650static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2651 struct hda_codec *codec,
2652 unsigned int stream_tag,
2653 unsigned int format,
2654 struct snd_pcm_substream *substream)
2655{
2656 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002657 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002658 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06002659 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002660 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002661 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002662
2663 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002664 per_cvt = get_cvt(spec, 0);
2665 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002666
2667 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002668
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002669 dataDCC2 = 0x2;
2670
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002671 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06002672 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002673 snd_hda_codec_write(codec,
2674 nvhdmi_master_con_nid_7x,
2675 0,
2676 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002677 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002678
2679 /* set the stream id */
2680 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2681 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2682
2683 /* set the stream format */
2684 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2685 AC_VERB_SET_STREAM_FORMAT, format);
2686
2687 /* turn on again (if needed) */
2688 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06002689 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002690 snd_hda_codec_write(codec,
2691 nvhdmi_master_con_nid_7x,
2692 0,
2693 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002694 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002695 snd_hda_codec_write(codec,
2696 nvhdmi_master_con_nid_7x,
2697 0,
2698 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2699 }
2700
2701 for (i = 0; i < 4; i++) {
2702 if (chs == 2)
2703 channel_id = 0;
2704 else
2705 channel_id = i * 2;
2706
2707 /* turn off SPDIF once;
2708 *otherwise the IEC958 bits won't be updated
2709 */
2710 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002711 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002712 snd_hda_codec_write(codec,
2713 nvhdmi_con_nids_7x[i],
2714 0,
2715 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002716 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002717 /* set the stream id */
2718 snd_hda_codec_write(codec,
2719 nvhdmi_con_nids_7x[i],
2720 0,
2721 AC_VERB_SET_CHANNEL_STREAMID,
2722 (stream_tag << 4) | channel_id);
2723 /* set the stream format */
2724 snd_hda_codec_write(codec,
2725 nvhdmi_con_nids_7x[i],
2726 0,
2727 AC_VERB_SET_STREAM_FORMAT,
2728 format);
2729 /* turn on again (if needed) */
2730 /* enable and set the channel status audio/data flag */
2731 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002732 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002733 snd_hda_codec_write(codec,
2734 nvhdmi_con_nids_7x[i],
2735 0,
2736 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002737 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002738 snd_hda_codec_write(codec,
2739 nvhdmi_con_nids_7x[i],
2740 0,
2741 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2742 }
2743 }
2744
Aaron Plattner1f348522011-04-06 17:19:04 -07002745 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002746
2747 mutex_unlock(&codec->spdif_mutex);
2748 return 0;
2749}
2750
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002751static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002752 .substreams = 1,
2753 .channels_min = 2,
2754 .channels_max = 8,
2755 .nid = nvhdmi_master_con_nid_7x,
2756 .rates = SUPPORTED_RATES,
2757 .maxbps = SUPPORTED_MAXBPS,
2758 .formats = SUPPORTED_FORMATS,
2759 .ops = {
2760 .open = simple_playback_pcm_open,
2761 .close = nvhdmi_8ch_7x_pcm_close,
2762 .prepare = nvhdmi_8ch_7x_pcm_prepare
2763 },
2764};
2765
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002766static int patch_nvhdmi_2ch(struct hda_codec *codec)
2767{
2768 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002769 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2770 nvhdmi_master_pin_nid_7x);
2771 if (err < 0)
2772 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002773
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002774 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002775 /* override the PCM rates, etc, as the codec doesn't give full list */
2776 spec = codec->spec;
2777 spec->pcm_playback.rates = SUPPORTED_RATES;
2778 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2779 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002780 return 0;
2781}
2782
Takashi Iwai53775b02012-08-01 12:17:41 +02002783static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2784{
2785 struct hdmi_spec *spec = codec->spec;
2786 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002787 if (!err) {
2788 struct hda_pcm *info = get_pcm_rec(spec, 0);
2789 info->own_chmap = true;
2790 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002791 return err;
2792}
2793
2794static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2795{
2796 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002797 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002798 struct snd_pcm_chmap *chmap;
2799 int err;
2800
2801 err = simple_playback_build_controls(codec);
2802 if (err < 0)
2803 return err;
2804
2805 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002806 info = get_pcm_rec(spec, 0);
2807 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002808 SNDRV_PCM_STREAM_PLAYBACK,
2809 snd_pcm_alt_chmaps, 8, 0, &chmap);
2810 if (err < 0)
2811 return err;
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002812 switch (codec->preset->vendor_id) {
Takashi Iwai53775b02012-08-01 12:17:41 +02002813 case 0x10de0002:
2814 case 0x10de0003:
2815 case 0x10de0005:
2816 case 0x10de0006:
2817 chmap->channel_mask = (1U << 2) | (1U << 8);
2818 break;
2819 case 0x10de0007:
2820 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2821 }
2822 return 0;
2823}
2824
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002825static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2826{
2827 struct hdmi_spec *spec;
2828 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002829 if (err < 0)
2830 return err;
2831 spec = codec->spec;
2832 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002833 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002834 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002835 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2836 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002837
2838 /* Initialize the audio infoframe channel mask and checksum to something
2839 * valid */
2840 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2841
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002842 return 0;
2843}
2844
2845/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002846 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2847 * - 0x10de0015
2848 * - 0x10de0040
2849 */
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05302850static int nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap *chmap,
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05302851 struct hdac_cea_channel_speaker_allocation *cap, int channels)
Anssi Hannula611885b2013-11-03 17:15:00 +02002852{
2853 if (cap->ca_index == 0x00 && channels == 2)
2854 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2855
Subhransu S. Prusty028cb682016-03-14 10:35:06 +05302856 /* If the speaker allocation matches the channel count, it is OK. */
2857 if (cap->channels != channels)
2858 return -1;
2859
2860 /* all channels are remappable freely */
2861 return SNDRV_CTL_TLVT_CHMAP_VAR;
Anssi Hannula611885b2013-11-03 17:15:00 +02002862}
2863
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +05302864static int nvhdmi_chmap_validate(struct hdac_chmap *chmap,
2865 int ca, int chs, unsigned char *map)
Anssi Hannula611885b2013-11-03 17:15:00 +02002866{
2867 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2868 return -EINVAL;
2869
2870 return 0;
2871}
2872
2873static int patch_nvhdmi(struct hda_codec *codec)
2874{
2875 struct hdmi_spec *spec;
2876 int err;
2877
2878 err = patch_generic_hdmi(codec);
2879 if (err)
2880 return err;
2881
2882 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07002883 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02002884
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05302885 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
Anssi Hannula611885b2013-11-03 17:15:00 +02002886 nvhdmi_chmap_cea_alloc_validate_get_type;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05302887 spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
Anssi Hannula611885b2013-11-03 17:15:00 +02002888
2889 return 0;
2890}
2891
2892/*
Thierry Reding26e9a962015-05-05 14:56:20 +02002893 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
2894 * accessed using vendor-defined verbs. These registers can be used for
2895 * interoperability between the HDA and HDMI drivers.
2896 */
2897
2898/* Audio Function Group node */
2899#define NVIDIA_AFG_NID 0x01
2900
2901/*
2902 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
2903 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
2904 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
2905 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
2906 * additional bit (at position 30) to signal the validity of the format.
2907 *
2908 * | 31 | 30 | 29 16 | 15 0 |
2909 * +---------+-------+--------+--------+
2910 * | TRIGGER | VALID | UNUSED | FORMAT |
2911 * +-----------------------------------|
2912 *
2913 * Note that for the trigger bit to take effect it needs to change value
2914 * (i.e. it needs to be toggled).
2915 */
2916#define NVIDIA_GET_SCRATCH0 0xfa6
2917#define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
2918#define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
2919#define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
2920#define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
2921#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
2922#define NVIDIA_SCRATCH_VALID (1 << 6)
2923
2924#define NVIDIA_GET_SCRATCH1 0xfab
2925#define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
2926#define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
2927#define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
2928#define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
2929
2930/*
2931 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
2932 * the format is invalidated so that the HDMI codec can be disabled.
2933 */
2934static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
2935{
2936 unsigned int value;
2937
2938 /* bits [31:30] contain the trigger and valid bits */
2939 value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
2940 NVIDIA_GET_SCRATCH0, 0);
2941 value = (value >> 24) & 0xff;
2942
2943 /* bits [15:0] are used to store the HDA format */
2944 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
2945 NVIDIA_SET_SCRATCH0_BYTE0,
2946 (format >> 0) & 0xff);
2947 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
2948 NVIDIA_SET_SCRATCH0_BYTE1,
2949 (format >> 8) & 0xff);
2950
2951 /* bits [16:24] are unused */
2952 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
2953 NVIDIA_SET_SCRATCH0_BYTE2, 0);
2954
2955 /*
2956 * Bit 30 signals that the data is valid and hence that HDMI audio can
2957 * be enabled.
2958 */
2959 if (format == 0)
2960 value &= ~NVIDIA_SCRATCH_VALID;
2961 else
2962 value |= NVIDIA_SCRATCH_VALID;
2963
2964 /*
2965 * Whenever the trigger bit is toggled, an interrupt is raised in the
2966 * HDMI codec. The HDMI driver will use that as trigger to update its
2967 * configuration.
2968 */
2969 value ^= NVIDIA_SCRATCH_TRIGGER;
2970
2971 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
2972 NVIDIA_SET_SCRATCH0_BYTE3, value);
2973}
2974
2975static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
2976 struct hda_codec *codec,
2977 unsigned int stream_tag,
2978 unsigned int format,
2979 struct snd_pcm_substream *substream)
2980{
2981 int err;
2982
2983 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
2984 format, substream);
2985 if (err < 0)
2986 return err;
2987
2988 /* notify the HDMI codec of the format change */
2989 tegra_hdmi_set_format(codec, format);
2990
2991 return 0;
2992}
2993
2994static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
2995 struct hda_codec *codec,
2996 struct snd_pcm_substream *substream)
2997{
2998 /* invalidate the format in the HDMI codec */
2999 tegra_hdmi_set_format(codec, 0);
3000
3001 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3002}
3003
3004static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3005{
3006 struct hdmi_spec *spec = codec->spec;
3007 unsigned int i;
3008
3009 for (i = 0; i < spec->num_pins; i++) {
3010 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3011
3012 if (pcm->pcm_type == type)
3013 return pcm;
3014 }
3015
3016 return NULL;
3017}
3018
3019static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3020{
3021 struct hda_pcm_stream *stream;
3022 struct hda_pcm *pcm;
3023 int err;
3024
3025 err = generic_hdmi_build_pcms(codec);
3026 if (err < 0)
3027 return err;
3028
3029 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
3030 if (!pcm)
3031 return -ENODEV;
3032
3033 /*
3034 * Override ->prepare() and ->cleanup() operations to notify the HDMI
3035 * codec about format changes.
3036 */
3037 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
3038 stream->ops.prepare = tegra_hdmi_pcm_prepare;
3039 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
3040
3041 return 0;
3042}
3043
3044static int patch_tegra_hdmi(struct hda_codec *codec)
3045{
3046 int err;
3047
3048 err = patch_generic_hdmi(codec);
3049 if (err)
3050 return err;
3051
3052 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
3053
3054 return 0;
3055}
3056
3057/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03003058 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003059 */
3060
Anssi Hannula5a6135842013-10-24 21:10:35 +03003061#define is_amdhdmi_rev3_or_later(codec) \
Takashi Iwai7639a062015-03-03 10:07:24 +01003062 ((codec)->core.vendor_id == 0x1002aa01 && \
3063 ((codec)->core.revision_id & 0xff00) >= 0x0300)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003064#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003065
Anssi Hannula5a6135842013-10-24 21:10:35 +03003066/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
3067#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
3068#define ATI_VERB_SET_DOWNMIX_INFO 0x772
3069#define ATI_VERB_SET_MULTICHANNEL_01 0x777
3070#define ATI_VERB_SET_MULTICHANNEL_23 0x778
3071#define ATI_VERB_SET_MULTICHANNEL_45 0x779
3072#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003073#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003074#define ATI_VERB_SET_MULTICHANNEL_1 0x785
3075#define ATI_VERB_SET_MULTICHANNEL_3 0x786
3076#define ATI_VERB_SET_MULTICHANNEL_5 0x787
3077#define ATI_VERB_SET_MULTICHANNEL_7 0x788
3078#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
3079#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
3080#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
3081#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
3082#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
3083#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
3084#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003085#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003086#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
3087#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
3088#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
3089#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
3090#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
3091
Anssi Hannula84d69e72013-10-24 21:10:38 +03003092/* AMD specific HDA cvt verbs */
3093#define ATI_VERB_SET_RAMP_RATE 0x770
3094#define ATI_VERB_GET_RAMP_RATE 0xf70
3095
Anssi Hannula5a6135842013-10-24 21:10:35 +03003096#define ATI_OUT_ENABLE 0x1
3097
3098#define ATI_MULTICHANNEL_MODE_PAIRED 0
3099#define ATI_MULTICHANNEL_MODE_SINGLE 1
3100
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003101#define ATI_HBR_CAPABLE 0x01
3102#define ATI_HBR_ENABLE 0x10
3103
Anssi Hannula89250f82013-10-24 21:10:36 +03003104static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
3105 unsigned char *buf, int *eld_size)
3106{
3107 /* call hda_eld.c ATI/AMD-specific function */
3108 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
3109 is_amdhdmi_rev3_or_later(codec));
3110}
3111
Anssi Hannula5a6135842013-10-24 21:10:35 +03003112static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
3113 int active_channels, int conn_type)
3114{
3115 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
3116}
3117
3118static int atihdmi_paired_swap_fc_lfe(int pos)
3119{
3120 /*
3121 * ATI/AMD have automatic FC/LFE swap built-in
3122 * when in pairwise mapping mode.
3123 */
3124
3125 switch (pos) {
3126 /* see channel_allocations[].speakers[] */
3127 case 2: return 3;
3128 case 3: return 2;
3129 default: break;
3130 }
3131
3132 return pos;
3133}
3134
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +05303135static int atihdmi_paired_chmap_validate(struct hdac_chmap *chmap,
3136 int ca, int chs, unsigned char *map)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003137{
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303138 struct hdac_cea_channel_speaker_allocation *cap;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003139 int i, j;
3140
3141 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3142
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303143 cap = snd_hdac_get_ch_alloc_from_ca(ca);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003144 for (i = 0; i < chs; ++i) {
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303145 int mask = snd_hdac_chmap_to_spk_mask(map[i]);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003146 bool ok = false;
3147 bool companion_ok = false;
3148
3149 if (!mask)
3150 continue;
3151
3152 for (j = 0 + i % 2; j < 8; j += 2) {
3153 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3154 if (cap->speakers[chan_idx] == mask) {
3155 /* channel is in a supported position */
3156 ok = true;
3157
3158 if (i % 2 == 0 && i + 1 < chs) {
3159 /* even channel, check the odd companion */
3160 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303161 int comp_mask_req = snd_hdac_chmap_to_spk_mask(map[i+1]);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003162 int comp_mask_act = cap->speakers[comp_chan_idx];
3163
3164 if (comp_mask_req == comp_mask_act)
3165 companion_ok = true;
3166 else
3167 return -EINVAL;
3168 }
3169 break;
3170 }
3171 }
3172
3173 if (!ok)
3174 return -EINVAL;
3175
3176 if (companion_ok)
3177 i++; /* companion channel already checked */
3178 }
3179
3180 return 0;
3181}
3182
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303183static int atihdmi_pin_set_slot_channel(struct hdac_device *hdac,
3184 hda_nid_t pin_nid, int hdmi_slot, int stream_channel)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003185{
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303186 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003187 int verb;
3188 int ati_channel_setup = 0;
3189
3190 if (hdmi_slot > 7)
3191 return -EINVAL;
3192
3193 if (!has_amd_full_remap_support(codec)) {
3194 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3195
3196 /* In case this is an odd slot but without stream channel, do not
3197 * disable the slot since the corresponding even slot could have a
3198 * channel. In case neither have a channel, the slot pair will be
3199 * disabled when this function is called for the even slot. */
3200 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3201 return 0;
3202
3203 hdmi_slot -= hdmi_slot % 2;
3204
3205 if (stream_channel != 0xf)
3206 stream_channel -= stream_channel % 2;
3207 }
3208
3209 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3210
3211 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3212
3213 if (stream_channel != 0xf)
3214 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3215
3216 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3217}
3218
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303219static int atihdmi_pin_get_slot_channel(struct hdac_device *hdac,
3220 hda_nid_t pin_nid, int asp_slot)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003221{
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303222 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003223 bool was_odd = false;
3224 int ati_asp_slot = asp_slot;
3225 int verb;
3226 int ati_channel_setup;
3227
3228 if (asp_slot > 7)
3229 return -EINVAL;
3230
3231 if (!has_amd_full_remap_support(codec)) {
3232 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3233 if (ati_asp_slot % 2 != 0) {
3234 ati_asp_slot -= 1;
3235 was_odd = true;
3236 }
3237 }
3238
3239 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3240
3241 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3242
3243 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3244 return 0xf;
3245
3246 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3247}
3248
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303249static int atihdmi_paired_chmap_cea_alloc_validate_get_type(
3250 struct hdac_chmap *chmap,
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303251 struct hdac_cea_channel_speaker_allocation *cap,
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303252 int channels)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003253{
3254 int c;
3255
3256 /*
3257 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3258 * we need to take that into account (a single channel may take 2
3259 * channel slots if we need to carry a silent channel next to it).
3260 * On Rev3+ AMD codecs this function is not used.
3261 */
3262 int chanpairs = 0;
3263
3264 /* We only produce even-numbered channel count TLVs */
3265 if ((channels % 2) != 0)
3266 return -1;
3267
3268 for (c = 0; c < 7; c += 2) {
3269 if (cap->speakers[c] || cap->speakers[c+1])
3270 chanpairs++;
3271 }
3272
3273 if (chanpairs * 2 != channels)
3274 return -1;
3275
3276 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3277}
3278
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +05303279static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap *hchmap,
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303280 struct hdac_cea_channel_speaker_allocation *cap,
3281 unsigned int *chmap, int channels)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003282{
3283 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3284 int count = 0;
3285 int c;
3286
3287 for (c = 7; c >= 0; c--) {
3288 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3289 int spk = cap->speakers[chan];
3290 if (!spk) {
3291 /* add N/A channel if the companion channel is occupied */
3292 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3293 chmap[count++] = SNDRV_CHMAP_NA;
3294
3295 continue;
3296 }
3297
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303298 chmap[count++] = snd_hdac_spk_to_chmap(spk);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003299 }
3300
3301 WARN_ON(count != channels);
3302}
3303
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003304static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3305 bool hbr)
3306{
3307 int hbr_ctl, hbr_ctl_new;
3308
3309 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003310 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003311 if (hbr)
3312 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3313 else
3314 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3315
Takashi Iwai4e76a882014-02-25 12:21:03 +01003316 codec_dbg(codec,
3317 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003318 pin_nid,
3319 hbr_ctl == hbr_ctl_new ? "" : "new-",
3320 hbr_ctl_new);
3321
3322 if (hbr_ctl != hbr_ctl_new)
3323 snd_hda_codec_write(codec, pin_nid, 0,
3324 ATI_VERB_SET_HBR_CONTROL,
3325 hbr_ctl_new);
3326
3327 } else if (hbr)
3328 return -EINVAL;
3329
3330 return 0;
3331}
3332
Anssi Hannula84d69e72013-10-24 21:10:38 +03003333static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3334 hda_nid_t pin_nid, u32 stream_tag, int format)
3335{
3336
3337 if (is_amdhdmi_rev3_or_later(codec)) {
3338 int ramp_rate = 180; /* default as per AMD spec */
3339 /* disable ramp-up/down for non-pcm as per AMD spec */
3340 if (format & AC_FMT_TYPE_NON_PCM)
3341 ramp_rate = 0;
3342
3343 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3344 }
3345
3346 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3347}
3348
3349
Anssi Hannula5a6135842013-10-24 21:10:35 +03003350static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003351{
3352 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003353 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003354
Anssi Hannula5a6135842013-10-24 21:10:35 +03003355 err = generic_hdmi_init(codec);
3356
3357 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003358 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003359
3360 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3361 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3362
3363 /* make sure downmix information in infoframe is zero */
3364 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3365
3366 /* enable channel-wise remap mode if supported */
3367 if (has_amd_full_remap_support(codec))
3368 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3369 ATI_VERB_SET_MULTICHANNEL_MODE,
3370 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003371 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003372
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003373 return 0;
3374}
3375
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003376static int patch_atihdmi(struct hda_codec *codec)
3377{
3378 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003379 struct hdmi_spec_per_cvt *per_cvt;
3380 int err, cvt_idx;
3381
3382 err = patch_generic_hdmi(codec);
3383
3384 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003385 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003386
3387 codec->patch_ops.init = atihdmi_init;
3388
Takashi Iwaid0b12522012-06-15 14:34:42 +02003389 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003390
Anssi Hannula89250f82013-10-24 21:10:36 +03003391 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003392 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003393 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003394 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003395
3396 if (!has_amd_full_remap_support(codec)) {
3397 /* override to ATI/AMD-specific versions with pairwise mapping */
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303398 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
Anssi Hannula5a6135842013-10-24 21:10:35 +03003399 atihdmi_paired_chmap_cea_alloc_validate_get_type;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303400 spec->chmap.ops.cea_alloc_to_tlv_chmap =
3401 atihdmi_paired_cea_alloc_to_tlv_chmap;
3402 spec->chmap.ops.chmap_validate = atihdmi_paired_chmap_validate;
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303403 spec->chmap.ops.pin_get_slot_channel =
3404 atihdmi_pin_get_slot_channel;
3405 spec->chmap.ops.pin_set_slot_channel =
3406 atihdmi_pin_set_slot_channel;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003407 }
3408
3409 /* ATI/AMD converters do not advertise all of their capabilities */
3410 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3411 per_cvt = get_cvt(spec, cvt_idx);
3412 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3413 per_cvt->rates |= SUPPORTED_RATES;
3414 per_cvt->formats |= SUPPORTED_FORMATS;
3415 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3416 }
3417
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303418 spec->chmap.channels_max = max(spec->chmap.channels_max, 8u);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003419
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003420 return 0;
3421}
3422
Annie Liu3de5ff82012-06-08 19:18:42 +08003423/* VIA HDMI Implementation */
3424#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3425#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3426
Annie Liu3de5ff82012-06-08 19:18:42 +08003427static int patch_via_hdmi(struct hda_codec *codec)
3428{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003429 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003430}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003431
3432/*
3433 * patch entries
3434 */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003435static const struct hda_device_id snd_hda_id_hdmi[] = {
3436HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI", patch_atihdmi),
3437HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI", patch_atihdmi),
3438HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI", patch_atihdmi),
3439HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI", patch_atihdmi),
3440HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI", patch_generic_hdmi),
3441HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI", patch_generic_hdmi),
3442HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI", patch_generic_hdmi),
3443HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3444HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3445HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3446HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3447HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI", patch_nvhdmi_8ch_7x),
3448HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP", patch_nvhdmi),
3449HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP", patch_nvhdmi),
3450HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI", patch_nvhdmi),
3451HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP", patch_nvhdmi),
3452HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP", patch_nvhdmi),
3453HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP", patch_nvhdmi),
3454HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP", patch_nvhdmi),
3455HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP", patch_nvhdmi),
3456HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP", patch_nvhdmi),
3457HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP", patch_nvhdmi),
3458HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP", patch_nvhdmi),
Richard Samsonc8900a02011-03-03 12:46:13 +01003459/* 17 is known to be absent */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003460HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP", patch_nvhdmi),
3461HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP", patch_nvhdmi),
3462HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP", patch_nvhdmi),
3463HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP", patch_nvhdmi),
3464HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP", patch_nvhdmi),
3465HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI", patch_tegra_hdmi),
3466HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI", patch_tegra_hdmi),
3467HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI", patch_tegra_hdmi),
3468HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP", patch_tegra_hdmi),
3469HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP", patch_nvhdmi),
3470HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP", patch_nvhdmi),
3471HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP", patch_nvhdmi),
3472HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP", patch_nvhdmi),
3473HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP", patch_nvhdmi),
3474HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP", patch_nvhdmi),
3475HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP", patch_nvhdmi),
3476HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI", patch_nvhdmi_2ch),
3477HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP", patch_nvhdmi),
3478HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP", patch_nvhdmi),
3479HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP", patch_nvhdmi),
3480HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP", patch_nvhdmi),
Aaron Plattner2d369c72016-03-13 13:58:57 -07003481HDA_CODEC_ENTRY(0x10de0082, "GPU 82 HDMI/DP", patch_nvhdmi),
Aaron Plattner3ec622f2016-01-28 14:07:38 -08003482HDA_CODEC_ENTRY(0x10de0083, "GPU 83 HDMI/DP", patch_nvhdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003483HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI", patch_nvhdmi_2ch),
3484HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP", patch_via_hdmi),
3485HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP", patch_via_hdmi),
3486HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP", patch_generic_hdmi),
3487HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP", patch_generic_hdmi),
3488HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI", patch_generic_hdmi),
3489HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI", patch_generic_hdmi),
3490HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI", patch_generic_hdmi),
3491HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI", patch_generic_hdmi),
3492HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI", patch_generic_hdmi),
3493HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI", patch_generic_hdmi),
3494HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_generic_hdmi),
3495HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI", patch_generic_hdmi),
3496HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI", patch_generic_hdmi),
3497HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI", patch_generic_hdmi),
3498HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI", patch_generic_hdmi),
Libin Yang91815d82016-01-14 14:09:00 +08003499HDA_CODEC_ENTRY(0x8086280b, "Kabylake HDMI", patch_generic_hdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003500HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI", patch_generic_hdmi),
3501HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI", patch_generic_hdmi),
3502HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI", patch_generic_hdmi),
3503HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI", patch_generic_hdmi),
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003504/* special ID for generic HDMI */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003505HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003506{} /* terminator */
3507};
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003508MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003509
3510MODULE_LICENSE("GPL");
3511MODULE_DESCRIPTION("HDMI HD-audio codec");
3512MODULE_ALIAS("snd-hda-codec-intelhdmi");
3513MODULE_ALIAS("snd-hda-codec-nvhdmi");
3514MODULE_ALIAS("snd-hda-codec-atihdmi");
3515
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003516static struct hda_codec_driver hdmi_driver = {
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003517 .id = snd_hda_id_hdmi,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003518};
3519
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003520module_hda_codec_driver(hdmi_driver);