blob: 1a365ae598d6eac60561bd7dabaecc5261e4a67a [file] [log] [blame]
Sten Wang7a47dd72007-11-12 21:31:11 -08001/*
2 * RDC R6040 Fast Ethernet MAC support
3 *
4 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
5 * Copyright (C) 2007
Francois Romieu5ac5d612007-11-28 23:02:33 +01006 * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
Sten Wang7a47dd72007-11-12 21:31:11 -08007 * Florian Fainelli <florian@openwrt.org>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the
21 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
22 * Boston, MA 02110-1301, USA.
23*/
24
25#include <linux/kernel.h>
26#include <linux/module.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080027#include <linux/moduleparam.h>
28#include <linux/string.h>
29#include <linux/timer.h>
30#include <linux/errno.h>
31#include <linux/ioport.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080032#include <linux/interrupt.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/mii.h>
40#include <linux/ethtool.h>
41#include <linux/crc32.h>
42#include <linux/spinlock.h>
Jeff Garzik092427b2007-11-23 21:49:27 -050043#include <linux/bitops.h>
44#include <linux/io.h>
45#include <linux/irq.h>
46#include <linux/uaccess.h>
Florian Fainelli38318612010-05-31 09:18:57 +000047#include <linux/phy.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080048
49#include <asm/processor.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080050
51#define DRV_NAME "r6040"
Florian Fainelli5bdc4f52011-10-06 23:36:28 +000052#define DRV_VERSION "0.28"
53#define DRV_RELDATE "07Oct2011"
Sten Wang7a47dd72007-11-12 21:31:11 -080054
Sten Wang7a47dd72007-11-12 21:31:11 -080055/* Time in jiffies before concluding the transmitter is hung. */
Francois Romieu5ac5d612007-11-28 23:02:33 +010056#define TX_TIMEOUT (6000 * HZ / 1000)
Sten Wang7a47dd72007-11-12 21:31:11 -080057
58/* RDC MAC I/O Size */
59#define R6040_IO_SIZE 256
60
61/* MAX RDC MAC */
62#define MAX_MAC 2
63
64/* MAC registers */
65#define MCR0 0x00 /* Control register 0 */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000066#define MCR0_RCVEN 0x0002 /* Receive enable */
Shawn Linc60c9c72011-03-07 00:09:40 +000067#define MCR0_PROMISC 0x0020 /* Promiscuous mode */
68#define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000069#define MCR0_XMTEN 0x1000 /* Transmission enable */
70#define MCR0_FD 0x8000 /* Full/Half duplex */
Sten Wang7a47dd72007-11-12 21:31:11 -080071#define MCR1 0x04 /* Control register 1 */
72#define MAC_RST 0x0001 /* Reset the MAC */
73#define MBCR 0x08 /* Bus control */
74#define MT_ICR 0x0C /* TX interrupt control */
75#define MR_ICR 0x10 /* RX interrupt control */
76#define MTPR 0x14 /* TX poll command register */
77#define MR_BSR 0x18 /* RX buffer size */
78#define MR_DCR 0x1A /* RX descriptor control */
79#define MLSR 0x1C /* Last status */
Florian Fainelli8dd87a22012-04-11 07:18:40 +000080#define TX_FIFO_UNDR 0x0200 /* TX FIFO under-run */
81#define TX_EXCEEDC 0x2000 /* Transmit exceed collision */
82#define TX_LATEC 0x4000 /* Transmit late collision */
Sten Wang7a47dd72007-11-12 21:31:11 -080083#define MMDIO 0x20 /* MDIO control register */
84#define MDIO_WRITE 0x4000 /* MDIO write */
85#define MDIO_READ 0x2000 /* MDIO read */
86#define MMRD 0x24 /* MDIO read data register */
87#define MMWD 0x28 /* MDIO write data register */
88#define MTD_SA0 0x2C /* TX descriptor start address 0 */
89#define MTD_SA1 0x30 /* TX descriptor start address 1 */
90#define MRD_SA0 0x34 /* RX descriptor start address 0 */
91#define MRD_SA1 0x38 /* RX descriptor start address 1 */
92#define MISR 0x3C /* Status register */
93#define MIER 0x40 /* INT enable register */
94#define MSK_INT 0x0000 /* Mask off interrupts */
Florian Fainelli3d254342008-07-13 14:28:27 +020095#define RX_FINISH 0x0001 /* RX finished */
96#define RX_NO_DESC 0x0002 /* No RX descriptor available */
97#define RX_FIFO_FULL 0x0004 /* RX FIFO full */
98#define RX_EARLY 0x0008 /* RX early */
99#define TX_FINISH 0x0010 /* TX finished */
100#define TX_EARLY 0x0080 /* TX early */
101#define EVENT_OVRFL 0x0100 /* Event counter overflow */
102#define LINK_CHANGED 0x0200 /* PHY link changed */
Sten Wang7a47dd72007-11-12 21:31:11 -0800103#define ME_CISR 0x44 /* Event counter INT status */
104#define ME_CIER 0x48 /* Event counter INT enable */
105#define MR_CNT 0x50 /* Successfully received packet counter */
106#define ME_CNT0 0x52 /* Event counter 0 */
107#define ME_CNT1 0x54 /* Event counter 1 */
108#define ME_CNT2 0x56 /* Event counter 2 */
109#define ME_CNT3 0x58 /* Event counter 3 */
110#define MT_CNT 0x5A /* Successfully transmit packet counter */
111#define ME_CNT4 0x5C /* Event counter 4 */
112#define MP_CNT 0x5E /* Pause frame counter register */
113#define MAR0 0x60 /* Hash table 0 */
114#define MAR1 0x62 /* Hash table 1 */
115#define MAR2 0x64 /* Hash table 2 */
116#define MAR3 0x66 /* Hash table 3 */
117#define MID_0L 0x68 /* Multicast address MID0 Low */
118#define MID_0M 0x6A /* Multicast address MID0 Medium */
119#define MID_0H 0x6C /* Multicast address MID0 High */
120#define MID_1L 0x70 /* MID1 Low */
121#define MID_1M 0x72 /* MID1 Medium */
122#define MID_1H 0x74 /* MID1 High */
123#define MID_2L 0x78 /* MID2 Low */
124#define MID_2M 0x7A /* MID2 Medium */
125#define MID_2H 0x7C /* MID2 High */
126#define MID_3L 0x80 /* MID3 Low */
127#define MID_3M 0x82 /* MID3 Medium */
128#define MID_3H 0x84 /* MID3 High */
129#define PHY_CC 0x88 /* PHY status change configuration register */
130#define PHY_ST 0x8A /* PHY status register */
131#define MAC_SM 0xAC /* MAC status machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000132#define MAC_SM_RST 0x0002 /* MAC status machine reset */
Sten Wang7a47dd72007-11-12 21:31:11 -0800133#define MAC_ID 0xBE /* Identifier register */
134
135#define TX_DCNT 0x80 /* TX descriptor count */
136#define RX_DCNT 0x80 /* RX descriptor count */
137#define MAX_BUF_SIZE 0x600
Francois Romieu6c323102007-11-28 22:31:00 +0100138#define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
139#define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
Sten Wang7a47dd72007-11-12 21:31:11 -0800140#define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
Florian Fainelli3bcf8222010-04-07 16:50:58 -0700141#define MCAST_MAX 3 /* Max number multicast addresses to filter */
Sten Wang7a47dd72007-11-12 21:31:11 -0800142
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000143#define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
144
Florian Fainelli32f565d2008-07-13 14:34:15 +0200145/* Descriptor status */
146#define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
147#define DSC_RX_OK 0x4000 /* RX was successful */
148#define DSC_RX_ERR 0x0800 /* RX PHY error */
149#define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
150#define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
151#define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
152#define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
153#define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
154#define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
155#define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
156#define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
157#define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
158#define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
159
Sten Wang7a47dd72007-11-12 21:31:11 -0800160MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
161 "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
162 "Florian Fainelli <florian@openwrt.org>");
163MODULE_LICENSE("GPL");
164MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
Florian Fainellibc4de262009-04-08 15:50:43 -0700165MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
Sten Wang7a47dd72007-11-12 21:31:11 -0800166
Florian Fainelli3d254342008-07-13 14:28:27 +0200167/* RX and TX interrupts that we handle */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200168#define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
169#define TX_INTS (TX_FINISH)
170#define INT_MASK (RX_INTS | TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800171
172struct r6040_descriptor {
173 u16 status, len; /* 0-3 */
174 __le32 buf; /* 4-7 */
175 __le32 ndesc; /* 8-B */
176 u32 rev1; /* C-F */
177 char *vbufp; /* 10-13 */
178 struct r6040_descriptor *vndescp; /* 14-17 */
179 struct sk_buff *skb_ptr; /* 18-1B */
180 u32 rev2; /* 1C-1F */
Florian Fainelli853d5dc2012-01-04 08:59:37 +0000181} __aligned(32);
Sten Wang7a47dd72007-11-12 21:31:11 -0800182
183struct r6040_private {
184 spinlock_t lock; /* driver lock */
Sten Wang7a47dd72007-11-12 21:31:11 -0800185 struct pci_dev *pdev;
186 struct r6040_descriptor *rx_insert_ptr;
187 struct r6040_descriptor *rx_remove_ptr;
188 struct r6040_descriptor *tx_insert_ptr;
189 struct r6040_descriptor *tx_remove_ptr;
Francois Romieu6c323102007-11-28 22:31:00 +0100190 struct r6040_descriptor *rx_ring;
191 struct r6040_descriptor *tx_ring;
192 dma_addr_t rx_ring_dma;
193 dma_addr_t tx_ring_dma;
Florian Fainelli49f26722012-01-04 08:59:33 +0000194 u16 tx_free_desc;
Florian Fainelli0db0cfc2012-04-11 07:18:37 +0000195 u16 mcr0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800196 struct net_device *dev;
Florian Fainelli38318612010-05-31 09:18:57 +0000197 struct mii_bus *mii_bus;
Sten Wang7a47dd72007-11-12 21:31:11 -0800198 struct napi_struct napi;
Sten Wang7a47dd72007-11-12 21:31:11 -0800199 void __iomem *base;
Florian Fainelli38318612010-05-31 09:18:57 +0000200 struct phy_device *phydev;
201 int old_link;
202 int old_duplex;
Sten Wang7a47dd72007-11-12 21:31:11 -0800203};
204
Florian Fainelli2154c7042010-08-08 10:08:44 +0000205static char version[] __devinitdata = DRV_NAME
Sten Wang7a47dd72007-11-12 21:31:11 -0800206 ": RDC R6040 NAPI net driver,"
Florian Fainelli9a48ce82009-01-08 11:00:52 -0800207 "version "DRV_VERSION " (" DRV_RELDATE ")";
Sten Wang7a47dd72007-11-12 21:31:11 -0800208
Sten Wang7a47dd72007-11-12 21:31:11 -0800209/* Read a word data from PHY Chip */
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200210static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800211{
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000212 int limit = MAC_DEF_TIMEOUT;
Sten Wang7a47dd72007-11-12 21:31:11 -0800213 u16 cmd;
214
215 iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
216 /* Wait for the read bit to be cleared */
217 while (limit--) {
218 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800219 if (!(cmd & MDIO_READ))
Sten Wang7a47dd72007-11-12 21:31:11 -0800220 break;
221 }
222
223 return ioread16(ioaddr + MMRD);
224}
225
226/* Write a word data from PHY Chip */
Florian Fainelli2154c7042010-08-08 10:08:44 +0000227static void r6040_phy_write(void __iomem *ioaddr,
228 int phy_addr, int reg, u16 val)
Sten Wang7a47dd72007-11-12 21:31:11 -0800229{
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000230 int limit = MAC_DEF_TIMEOUT;
Sten Wang7a47dd72007-11-12 21:31:11 -0800231 u16 cmd;
232
233 iowrite16(val, ioaddr + MMWD);
234 /* Write the command to the MDIO bus */
235 iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
236 /* Wait for the write bit to be cleared */
237 while (limit--) {
238 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800239 if (!(cmd & MDIO_WRITE))
Sten Wang7a47dd72007-11-12 21:31:11 -0800240 break;
241 }
242}
243
Florian Fainelli38318612010-05-31 09:18:57 +0000244static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800245{
Florian Fainelli38318612010-05-31 09:18:57 +0000246 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800247 struct r6040_private *lp = netdev_priv(dev);
248 void __iomem *ioaddr = lp->base;
249
Florian Fainelli38318612010-05-31 09:18:57 +0000250 return r6040_phy_read(ioaddr, phy_addr, reg);
Sten Wang7a47dd72007-11-12 21:31:11 -0800251}
252
Florian Fainelli38318612010-05-31 09:18:57 +0000253static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
254 int reg, u16 value)
Sten Wang7a47dd72007-11-12 21:31:11 -0800255{
Florian Fainelli38318612010-05-31 09:18:57 +0000256 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800257 struct r6040_private *lp = netdev_priv(dev);
258 void __iomem *ioaddr = lp->base;
259
Florian Fainelli38318612010-05-31 09:18:57 +0000260 r6040_phy_write(ioaddr, phy_addr, reg, value);
261
262 return 0;
263}
264
265static int r6040_mdiobus_reset(struct mii_bus *bus)
266{
267 return 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800268}
269
Florian Fainellib4f12552007-12-12 22:55:34 +0100270static void r6040_free_txbufs(struct net_device *dev)
271{
272 struct r6040_private *lp = netdev_priv(dev);
273 int i;
274
275 for (i = 0; i < TX_DCNT; i++) {
276 if (lp->tx_insert_ptr->skb_ptr) {
Al Viroed773b4a2008-03-16 22:43:06 +0000277 pci_unmap_single(lp->pdev,
278 le32_to_cpu(lp->tx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100279 MAX_BUF_SIZE, PCI_DMA_TODEVICE);
280 dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
Florian Fainelli3b060be2008-09-24 21:16:40 +0200281 lp->tx_insert_ptr->skb_ptr = NULL;
Florian Fainellib4f12552007-12-12 22:55:34 +0100282 }
283 lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
284 }
285}
286
287static void r6040_free_rxbufs(struct net_device *dev)
288{
289 struct r6040_private *lp = netdev_priv(dev);
290 int i;
291
292 for (i = 0; i < RX_DCNT; i++) {
293 if (lp->rx_insert_ptr->skb_ptr) {
Al Viroed773b4a2008-03-16 22:43:06 +0000294 pci_unmap_single(lp->pdev,
295 le32_to_cpu(lp->rx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100296 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
297 dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
298 lp->rx_insert_ptr->skb_ptr = NULL;
299 }
300 lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
301 }
302}
303
Florian Fainellib4f12552007-12-12 22:55:34 +0100304static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
305 dma_addr_t desc_dma, int size)
306{
307 struct r6040_descriptor *desc = desc_ring;
308 dma_addr_t mapping = desc_dma;
309
310 while (size-- > 0) {
Julia Lawall3f6602a2008-06-23 23:12:31 +0200311 mapping += sizeof(*desc);
Florian Fainellib4f12552007-12-12 22:55:34 +0100312 desc->ndesc = cpu_to_le32(mapping);
313 desc->vndescp = desc + 1;
314 desc++;
315 }
316 desc--;
317 desc->ndesc = cpu_to_le32(desc_dma);
318 desc->vndescp = desc_ring;
319}
320
Florian Fainelli3d463412008-07-13 14:32:18 +0200321static void r6040_init_txbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100322{
323 struct r6040_private *lp = netdev_priv(dev);
Florian Fainellib4f12552007-12-12 22:55:34 +0100324
325 lp->tx_free_desc = TX_DCNT;
326
327 lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
328 r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
Florian Fainellib4f12552007-12-12 22:55:34 +0100329}
330
Florian Fainelli3d463412008-07-13 14:32:18 +0200331static int r6040_alloc_rxbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100332{
333 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200334 struct r6040_descriptor *desc;
335 struct sk_buff *skb;
336 int rc;
Florian Fainellib4f12552007-12-12 22:55:34 +0100337
338 lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
339 r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
340
Florian Fainelli3d463412008-07-13 14:32:18 +0200341 /* Allocate skbs for the rx descriptors */
342 desc = lp->rx_ring;
343 do {
344 skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
345 if (!skb) {
Florian Fainelli7d53b802010-04-07 21:39:27 +0000346 netdev_err(dev, "failed to alloc skb for rx\n");
Florian Fainelli3d463412008-07-13 14:32:18 +0200347 rc = -ENOMEM;
348 goto err_exit;
349 }
350 desc->skb_ptr = skb;
351 desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000352 desc->skb_ptr->data,
353 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200354 desc->status = DSC_OWNER_MAC;
Florian Fainelli3d463412008-07-13 14:32:18 +0200355 desc = desc->vndescp;
356 } while (desc != lp->rx_ring);
357
358 return 0;
359
360err_exit:
361 /* Deallocate all previously allocated skbs */
362 r6040_free_rxbufs(dev);
363 return rc;
Florian Fainellifec3a232008-07-13 14:29:20 +0200364}
Florian Fainellib4f12552007-12-12 22:55:34 +0100365
Florian Fainelli90f750a2012-04-11 07:18:36 +0000366static void r6040_reset_mac(struct r6040_private *lp)
Florian Fainellifec3a232008-07-13 14:29:20 +0200367{
Florian Fainellifec3a232008-07-13 14:29:20 +0200368 void __iomem *ioaddr = lp->base;
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000369 int limit = MAC_DEF_TIMEOUT;
Florian Fainellifec3a232008-07-13 14:29:20 +0200370 u16 cmd;
371
Florian Fainellifec3a232008-07-13 14:29:20 +0200372 iowrite16(MAC_RST, ioaddr + MCR1);
373 while (limit--) {
374 cmd = ioread16(ioaddr + MCR1);
Florian Fainelli58dbc692012-01-04 08:59:35 +0000375 if (cmd & MAC_RST)
Florian Fainellifec3a232008-07-13 14:29:20 +0200376 break;
377 }
Florian Fainelli90f750a2012-04-11 07:18:36 +0000378
Florian Fainellifec3a232008-07-13 14:29:20 +0200379 /* Reset internal state machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000380 iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
Florian Fainellifec3a232008-07-13 14:29:20 +0200381 iowrite16(0, ioaddr + MAC_SM);
Florian Fainellic1d69932008-09-03 16:50:03 +0200382 mdelay(5);
Florian Fainelli90f750a2012-04-11 07:18:36 +0000383}
384
385static void r6040_init_mac_regs(struct net_device *dev)
386{
387 struct r6040_private *lp = netdev_priv(dev);
388 void __iomem *ioaddr = lp->base;
389
390 /* Mask Off Interrupt */
391 iowrite16(MSK_INT, ioaddr + MIER);
392
393 /* Reset RDC MAC */
394 r6040_reset_mac(lp);
Florian Fainellifec3a232008-07-13 14:29:20 +0200395
396 /* MAC Bus Control Register */
397 iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
398
399 /* Buffer Size Register */
400 iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
401
402 /* Write TX ring start address */
403 iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
404 iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
405
406 /* Write RX ring start address */
Florian Fainellib4f12552007-12-12 22:55:34 +0100407 iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
408 iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
Florian Fainellifec3a232008-07-13 14:29:20 +0200409
410 /* Set interrupt waiting time and packet numbers */
Florian Fainelli31718de2008-07-13 14:35:00 +0200411 iowrite16(0, ioaddr + MT_ICR);
412 iowrite16(0, ioaddr + MR_ICR);
Florian Fainellifec3a232008-07-13 14:29:20 +0200413
414 /* Enable interrupts */
415 iowrite16(INT_MASK, ioaddr + MIER);
416
417 /* Enable TX and RX */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +0000418 iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
Florian Fainellifec3a232008-07-13 14:29:20 +0200419
420 /* Let TX poll the descriptors
421 * we may got called by r6040_tx_timeout which has left
422 * some unsent tx buffers */
423 iowrite16(0x01, ioaddr + MTPR);
Florian Fainellib4f12552007-12-12 22:55:34 +0100424}
Sten Wang7a47dd72007-11-12 21:31:11 -0800425
Florian Fainelli106adf32007-12-12 23:01:33 +0100426static void r6040_tx_timeout(struct net_device *dev)
427{
428 struct r6040_private *priv = netdev_priv(dev);
429 void __iomem *ioaddr = priv->base;
430
Florian Fainelli7d53b802010-04-07 21:39:27 +0000431 netdev_warn(dev, "transmit timed out, int enable %4.4x "
Florian Fainelli38318612010-05-31 09:18:57 +0000432 "status %4.4x\n",
Florian Fainelli7d53b802010-04-07 21:39:27 +0000433 ioread16(ioaddr + MIER),
Florian Fainelli38318612010-05-31 09:18:57 +0000434 ioread16(ioaddr + MISR));
Florian Fainelli106adf32007-12-12 23:01:33 +0100435
Florian Fainelli106adf32007-12-12 23:01:33 +0100436 dev->stats.tx_errors++;
Florian Fainellifec3a232008-07-13 14:29:20 +0200437
438 /* Reset MAC and re-init all registers */
439 r6040_init_mac_regs(dev);
Florian Fainelli106adf32007-12-12 23:01:33 +0100440}
441
Sten Wang7a47dd72007-11-12 21:31:11 -0800442static struct net_device_stats *r6040_get_stats(struct net_device *dev)
443{
444 struct r6040_private *priv = netdev_priv(dev);
445 void __iomem *ioaddr = priv->base;
446 unsigned long flags;
447
448 spin_lock_irqsave(&priv->lock, flags);
Florian Fainellid248fd72007-12-12 22:34:55 +0100449 dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
450 dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800451 spin_unlock_irqrestore(&priv->lock, flags);
452
Florian Fainellid248fd72007-12-12 22:34:55 +0100453 return &dev->stats;
Sten Wang7a47dd72007-11-12 21:31:11 -0800454}
455
456/* Stop RDC MAC and Free the allocated resource */
457static void r6040_down(struct net_device *dev)
458{
459 struct r6040_private *lp = netdev_priv(dev);
460 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800461 u16 *adrp;
Sten Wang7a47dd72007-11-12 21:31:11 -0800462
463 /* Stop MAC */
464 iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
Florian Fainelli90f750a2012-04-11 07:18:36 +0000465
466 /* Reset RDC MAC */
467 r6040_reset_mac(lp);
Sten Wang7a47dd72007-11-12 21:31:11 -0800468
469 /* Restore MAC Address to MIDx */
470 adrp = (u16 *) dev->dev_addr;
471 iowrite16(adrp[0], ioaddr + MID_0L);
472 iowrite16(adrp[1], ioaddr + MID_0M);
473 iowrite16(adrp[2], ioaddr + MID_0H);
Florian Fainelli06e92c32011-10-06 23:36:22 +0000474
475 phy_stop(lp->phydev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800476}
477
Francois Romieu5ac5d612007-11-28 23:02:33 +0100478static int r6040_close(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800479{
480 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800481 struct pci_dev *pdev = lp->pdev;
Sten Wang7a47dd72007-11-12 21:31:11 -0800482
Sten Wang7a47dd72007-11-12 21:31:11 -0800483 spin_lock_irq(&lp->lock);
Florian Fainelli129cf9a2008-07-13 14:32:45 +0200484 napi_disable(&lp->napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800485 netif_stop_queue(dev);
486 r6040_down(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800487
488 free_irq(dev->irq, dev);
489
490 /* Free RX buffer */
491 r6040_free_rxbufs(dev);
492
493 /* Free TX buffer */
494 r6040_free_txbufs(dev);
495
Sten Wang7a47dd72007-11-12 21:31:11 -0800496 spin_unlock_irq(&lp->lock);
497
Florian Fainelli58854c62009-01-09 23:19:26 -0800498 /* Free Descriptor memory */
499 if (lp->rx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000500 pci_free_consistent(pdev,
501 RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000502 lp->rx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800503 }
504
505 if (lp->tx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000506 pci_free_consistent(pdev,
507 TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000508 lp->tx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800509 }
510
Sten Wang7a47dd72007-11-12 21:31:11 -0800511 return 0;
512}
513
Sten Wang7a47dd72007-11-12 21:31:11 -0800514static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
515{
516 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800517
Florian Fainelli38318612010-05-31 09:18:57 +0000518 if (!lp->phydev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800519 return -EINVAL;
Florian Fainelli38318612010-05-31 09:18:57 +0000520
David S. Miller4cfa5802010-07-21 21:10:49 -0700521 return phy_mii_ioctl(lp->phydev, rq, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800522}
523
524static int r6040_rx(struct net_device *dev, int limit)
525{
526 struct r6040_private *priv = netdev_priv(dev);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200527 struct r6040_descriptor *descptr = priv->rx_remove_ptr;
528 struct sk_buff *skb_ptr, *new_skb;
529 int count = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800530 u16 err;
531
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200532 /* Limit not reached and the descriptor belongs to the CPU */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200533 while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200534 /* Read the descriptor status */
535 err = descptr->status;
536 /* Global error status set */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200537 if (err & DSC_RX_ERR) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200538 /* RX dribble */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200539 if (err & DSC_RX_ERR_DRI)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200540 dev->stats.rx_frame_errors++;
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300541 /* Buffer length exceeded */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200542 if (err & DSC_RX_ERR_BUF)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200543 dev->stats.rx_length_errors++;
544 /* Packet too long */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200545 if (err & DSC_RX_ERR_LONG)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200546 dev->stats.rx_length_errors++;
547 /* Packet < 64 bytes */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200548 if (err & DSC_RX_ERR_RUNT)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200549 dev->stats.rx_length_errors++;
550 /* CRC error */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200551 if (err & DSC_RX_ERR_CRC) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200552 spin_lock(&priv->lock);
553 dev->stats.rx_crc_errors++;
554 spin_unlock(&priv->lock);
Sten Wang7a47dd72007-11-12 21:31:11 -0800555 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200556 goto next_descr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800557 }
Florian Fainelli2154c7042010-08-08 10:08:44 +0000558
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200559 /* Packet successfully received */
560 new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
561 if (!new_skb) {
562 dev->stats.rx_dropped++;
563 goto next_descr;
564 }
565 skb_ptr = descptr->skb_ptr;
566 skb_ptr->dev = priv->dev;
Florian Fainelli2154c7042010-08-08 10:08:44 +0000567
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200568 /* Do not count the CRC */
569 skb_put(skb_ptr, descptr->len - 4);
570 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
571 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
572 skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
Florian Fainelli2154c7042010-08-08 10:08:44 +0000573
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200574 /* Send to upper layer */
575 netif_receive_skb(skb_ptr);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200576 dev->stats.rx_packets++;
577 dev->stats.rx_bytes += descptr->len - 4;
578
579 /* put new skb into descriptor */
580 descptr->skb_ptr = new_skb;
581 descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
582 descptr->skb_ptr->data,
583 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
584
585next_descr:
586 /* put the descriptor back to the MAC */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200587 descptr->status = DSC_OWNER_MAC;
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200588 descptr = descptr->vndescp;
589 count++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800590 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200591 priv->rx_remove_ptr = descptr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800592
593 return count;
594}
595
596static void r6040_tx(struct net_device *dev)
597{
598 struct r6040_private *priv = netdev_priv(dev);
599 struct r6040_descriptor *descptr;
600 void __iomem *ioaddr = priv->base;
601 struct sk_buff *skb_ptr;
602 u16 err;
603
604 spin_lock(&priv->lock);
605 descptr = priv->tx_remove_ptr;
606 while (priv->tx_free_desc < TX_DCNT) {
607 /* Check for errors */
608 err = ioread16(ioaddr + MLSR);
609
Florian Fainelli8dd87a22012-04-11 07:18:40 +0000610 if (err & TX_FIFO_UNDR)
Florian Fainelli3440ecc2012-04-11 07:18:39 +0000611 dev->stats.tx_fifo_errors++;
Florian Fainelli8dd87a22012-04-11 07:18:40 +0000612 if (err & (TX_EXCEEDC | TX_LATEC))
Florian Fainellid248fd72007-12-12 22:34:55 +0100613 dev->stats.tx_carrier_errors++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800614
Florian Fainelli32f565d2008-07-13 14:34:15 +0200615 if (descptr->status & DSC_OWNER_MAC)
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100616 break; /* Not complete */
Sten Wang7a47dd72007-11-12 21:31:11 -0800617 skb_ptr = descptr->skb_ptr;
Al Viroed773b4a2008-03-16 22:43:06 +0000618 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
Sten Wang7a47dd72007-11-12 21:31:11 -0800619 skb_ptr->len, PCI_DMA_TODEVICE);
620 /* Free buffer */
621 dev_kfree_skb_irq(skb_ptr);
622 descptr->skb_ptr = NULL;
623 /* To next descriptor */
624 descptr = descptr->vndescp;
625 priv->tx_free_desc++;
626 }
627 priv->tx_remove_ptr = descptr;
628
629 if (priv->tx_free_desc)
630 netif_wake_queue(dev);
631 spin_unlock(&priv->lock);
632}
633
634static int r6040_poll(struct napi_struct *napi, int budget)
635{
636 struct r6040_private *priv =
637 container_of(napi, struct r6040_private, napi);
638 struct net_device *dev = priv->dev;
639 void __iomem *ioaddr = priv->base;
640 int work_done;
641
642 work_done = r6040_rx(dev, budget);
643
644 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800645 napi_complete(napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800646 /* Enable RX interrupt */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200647 iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800648 }
649 return work_done;
650}
651
652/* The RDC interrupt handler. */
653static irqreturn_t r6040_interrupt(int irq, void *dev_id)
654{
655 struct net_device *dev = dev_id;
656 struct r6040_private *lp = netdev_priv(dev);
657 void __iomem *ioaddr = lp->base;
Joe Chou3e7c4692008-12-22 19:40:02 -0800658 u16 misr, status;
Sten Wang7a47dd72007-11-12 21:31:11 -0800659
Joe Chou3e7c4692008-12-22 19:40:02 -0800660 /* Save MIER */
661 misr = ioread16(ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800662 /* Mask off RDC MAC interrupt */
663 iowrite16(MSK_INT, ioaddr + MIER);
664 /* Read MISR status and clear */
665 status = ioread16(ioaddr + MISR);
666
Florian Fainelli35976d42009-07-08 03:05:14 +0000667 if (status == 0x0000 || status == 0xffff) {
668 /* Restore RDC MAC interrupt */
669 iowrite16(misr, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800670 return IRQ_NONE;
Florian Fainelli35976d42009-07-08 03:05:14 +0000671 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800672
673 /* RX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200674 if (status & RX_INTS) {
675 if (status & RX_NO_DESC) {
676 /* RX descriptor unavailable */
677 dev->stats.rx_dropped++;
678 dev->stats.rx_missed_errors++;
679 }
680 if (status & RX_FIFO_FULL)
681 dev->stats.rx_fifo_errors++;
682
Michael Thalmeier0d9b6e72011-07-15 01:28:26 +0000683 if (likely(napi_schedule_prep(&lp->napi))) {
684 /* Mask off RX interrupt */
685 misr &= ~RX_INTS;
686 __napi_schedule(&lp->napi);
687 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800688 }
689
690 /* TX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200691 if (status & TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800692 r6040_tx(dev);
693
Joe Chou3e7c4692008-12-22 19:40:02 -0800694 /* Restore RDC MAC interrupt */
695 iowrite16(misr, ioaddr + MIER);
696
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100697 return IRQ_HANDLED;
Sten Wang7a47dd72007-11-12 21:31:11 -0800698}
699
700#ifdef CONFIG_NET_POLL_CONTROLLER
701static void r6040_poll_controller(struct net_device *dev)
702{
703 disable_irq(dev->irq);
Francois Romieu5ac5d612007-11-28 23:02:33 +0100704 r6040_interrupt(dev->irq, dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800705 enable_irq(dev->irq);
706}
707#endif
708
Sten Wang7a47dd72007-11-12 21:31:11 -0800709/* Init RDC MAC */
Florian Fainelli3d463412008-07-13 14:32:18 +0200710static int r6040_up(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800711{
712 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800713 void __iomem *ioaddr = lp->base;
Florian Fainelli3d463412008-07-13 14:32:18 +0200714 int ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800715
Florian Fainellib4f12552007-12-12 22:55:34 +0100716 /* Initialise and alloc RX/TX buffers */
Florian Fainelli3d463412008-07-13 14:32:18 +0200717 r6040_init_txbufs(dev);
718 ret = r6040_alloc_rxbufs(dev);
719 if (ret)
720 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800721
Sten Wang7a47dd72007-11-12 21:31:11 -0800722 /* improve performance (by RDC guys) */
Florian Fainelli2154c7042010-08-08 10:08:44 +0000723 r6040_phy_write(ioaddr, 30, 17,
724 (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
725 r6040_phy_write(ioaddr, 30, 17,
726 ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200727 r6040_phy_write(ioaddr, 0, 19, 0x0000);
728 r6040_phy_write(ioaddr, 0, 30, 0x01F0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800729
Florian Fainellifec3a232008-07-13 14:29:20 +0200730 /* Initialize all MAC registers */
731 r6040_init_mac_regs(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200732
Florian Fainelli06e92c32011-10-06 23:36:22 +0000733 phy_start(lp->phydev);
734
Florian Fainelli3d463412008-07-13 14:32:18 +0200735 return 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800736}
737
Sten Wang7a47dd72007-11-12 21:31:11 -0800738
739/* Read/set MAC address routines */
740static void r6040_mac_address(struct net_device *dev)
741{
742 struct r6040_private *lp = netdev_priv(dev);
743 void __iomem *ioaddr = lp->base;
744 u16 *adrp;
745
Florian Fainelli48529682012-01-04 08:59:38 +0000746 /* Reset MAC */
Florian Fainelli90f750a2012-04-11 07:18:36 +0000747 r6040_reset_mac(lp);
Sten Wang7a47dd72007-11-12 21:31:11 -0800748
749 /* Restore MAC Address */
750 adrp = (u16 *) dev->dev_addr;
751 iowrite16(adrp[0], ioaddr + MID_0L);
752 iowrite16(adrp[1], ioaddr + MID_0M);
753 iowrite16(adrp[2], ioaddr + MID_0H);
Otavio Salvador42099d72010-09-26 19:58:07 -0700754
755 /* Store MAC Address in perm_addr */
756 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
Sten Wang7a47dd72007-11-12 21:31:11 -0800757}
758
Francois Romieu5ac5d612007-11-28 23:02:33 +0100759static int r6040_open(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800760{
Francois Romieu5ac5d612007-11-28 23:02:33 +0100761 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800762 int ret;
763
764 /* Request IRQ and Register interrupt handler */
Julia Lawall91dcbf32009-11-18 08:23:00 +0000765 ret = request_irq(dev->irq, r6040_interrupt,
Sten Wang7a47dd72007-11-12 21:31:11 -0800766 IRQF_SHARED, dev->name, dev);
767 if (ret)
Denis Kirjanovced1de42010-08-24 23:57:55 +0000768 goto out;
Sten Wang7a47dd72007-11-12 21:31:11 -0800769
770 /* Set MAC address */
771 r6040_mac_address(dev);
772
773 /* Allocate Descriptor memory */
Francois Romieu6c323102007-11-28 22:31:00 +0100774 lp->rx_ring =
775 pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000776 if (!lp->rx_ring) {
777 ret = -ENOMEM;
778 goto err_free_irq;
779 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800780
Francois Romieu6c323102007-11-28 22:31:00 +0100781 lp->tx_ring =
782 pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
783 if (!lp->tx_ring) {
Denis Kirjanovced1de42010-08-24 23:57:55 +0000784 ret = -ENOMEM;
785 goto err_free_rx_ring;
Francois Romieu6c323102007-11-28 22:31:00 +0100786 }
787
Florian Fainelli3d463412008-07-13 14:32:18 +0200788 ret = r6040_up(dev);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000789 if (ret)
790 goto err_free_tx_ring;
Sten Wang7a47dd72007-11-12 21:31:11 -0800791
792 napi_enable(&lp->napi);
793 netif_start_queue(dev);
794
Sten Wang7a47dd72007-11-12 21:31:11 -0800795 return 0;
Denis Kirjanovced1de42010-08-24 23:57:55 +0000796
797err_free_tx_ring:
798 pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
799 lp->tx_ring_dma);
800err_free_rx_ring:
801 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
802 lp->rx_ring_dma);
803err_free_irq:
804 free_irq(dev->irq, dev);
805out:
806 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800807}
808
Stephen Hemminger613573252009-08-31 19:50:58 +0000809static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
810 struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800811{
812 struct r6040_private *lp = netdev_priv(dev);
813 struct r6040_descriptor *descptr;
814 void __iomem *ioaddr = lp->base;
815 unsigned long flags;
Sten Wang7a47dd72007-11-12 21:31:11 -0800816
817 /* Critical Section */
818 spin_lock_irqsave(&lp->lock, flags);
819
820 /* TX resource check */
821 if (!lp->tx_free_desc) {
822 spin_unlock_irqrestore(&lp->lock, flags);
Jeff Garzik092427b2007-11-23 21:49:27 -0500823 netif_stop_queue(dev);
Florian Fainelli7d53b802010-04-07 21:39:27 +0000824 netdev_err(dev, ": no tx descriptor\n");
Stephen Hemminger613573252009-08-31 19:50:58 +0000825 return NETDEV_TX_BUSY;
Sten Wang7a47dd72007-11-12 21:31:11 -0800826 }
827
828 /* Statistic Counter */
829 dev->stats.tx_packets++;
830 dev->stats.tx_bytes += skb->len;
831 /* Set TX descriptor & Transmit it */
832 lp->tx_free_desc--;
833 descptr = lp->tx_insert_ptr;
834 if (skb->len < MISR)
835 descptr->len = MISR;
836 else
837 descptr->len = skb->len;
838
839 descptr->skb_ptr = skb;
840 descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
841 skb->data, skb->len, PCI_DMA_TODEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200842 descptr->status = DSC_OWNER_MAC;
Richard Cochran2aa8f4c2011-06-19 03:31:42 +0000843
844 skb_tx_timestamp(skb);
845
Sten Wang7a47dd72007-11-12 21:31:11 -0800846 /* Trigger the MAC to check the TX descriptor */
847 iowrite16(0x01, ioaddr + MTPR);
848 lp->tx_insert_ptr = descptr->vndescp;
849
850 /* If no tx resource, stop */
851 if (!lp->tx_free_desc)
852 netif_stop_queue(dev);
853
Sten Wang7a47dd72007-11-12 21:31:11 -0800854 spin_unlock_irqrestore(&lp->lock, flags);
Stephen Hemminger613573252009-08-31 19:50:58 +0000855
856 return NETDEV_TX_OK;
Sten Wang7a47dd72007-11-12 21:31:11 -0800857}
858
Francois Romieu5ac5d612007-11-28 23:02:33 +0100859static void r6040_multicast_list(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800860{
861 struct r6040_private *lp = netdev_priv(dev);
862 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800863 unsigned long flags;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000864 struct netdev_hw_addr *ha;
Sten Wang7a47dd72007-11-12 21:31:11 -0800865 int i;
Shawn Linc60c9c72011-03-07 00:09:40 +0000866 u16 *adrp;
867 u16 hash_table[4] = { 0 };
Sten Wang7a47dd72007-11-12 21:31:11 -0800868
Shawn Linc60c9c72011-03-07 00:09:40 +0000869 spin_lock_irqsave(&lp->lock, flags);
870
871 /* Keep our MAC Address */
Sten Wang7a47dd72007-11-12 21:31:11 -0800872 adrp = (u16 *)dev->dev_addr;
873 iowrite16(adrp[0], ioaddr + MID_0L);
874 iowrite16(adrp[1], ioaddr + MID_0M);
875 iowrite16(adrp[2], ioaddr + MID_0H);
876
Sten Wang7a47dd72007-11-12 21:31:11 -0800877 /* Clear AMCP & PROM bits */
Shawn Linc60c9c72011-03-07 00:09:40 +0000878 lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
Sten Wang7a47dd72007-11-12 21:31:11 -0800879
Shawn Linc60c9c72011-03-07 00:09:40 +0000880 /* Promiscuous mode */
881 if (dev->flags & IFF_PROMISC)
882 lp->mcr0 |= MCR0_PROMISC;
Sten Wang7a47dd72007-11-12 21:31:11 -0800883
Shawn Linc60c9c72011-03-07 00:09:40 +0000884 /* Enable multicast hash table function to
885 * receive all multicast packets. */
886 else if (dev->flags & IFF_ALLMULTI) {
887 lp->mcr0 |= MCR0_HASH_EN;
888
889 for (i = 0; i < MCAST_MAX ; i++) {
890 iowrite16(0, ioaddr + MID_1L + 8 * i);
891 iowrite16(0, ioaddr + MID_1M + 8 * i);
892 iowrite16(0, ioaddr + MID_1H + 8 * i);
893 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800894
895 for (i = 0; i < 4; i++)
Shawn Linc60c9c72011-03-07 00:09:40 +0000896 hash_table[i] = 0xffff;
897 }
898 /* Use internal multicast address registers if the number of
899 * multicast addresses is not greater than MCAST_MAX. */
900 else if (netdev_mc_count(dev) <= MCAST_MAX) {
901 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000902 netdev_for_each_mc_addr(ha, dev) {
Shawn Linc60c9c72011-03-07 00:09:40 +0000903 u16 *adrp = (u16 *) ha->addr;
904 iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
905 iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
906 iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
907 i++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800908 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000909 while (i < MCAST_MAX) {
910 iowrite16(0, ioaddr + MID_1L + 8 * i);
911 iowrite16(0, ioaddr + MID_1M + 8 * i);
912 iowrite16(0, ioaddr + MID_1H + 8 * i);
913 i++;
914 }
915 }
916 /* Otherwise, Enable multicast hash table function. */
917 else {
918 u32 crc;
919
920 lp->mcr0 |= MCR0_HASH_EN;
921
922 for (i = 0; i < MCAST_MAX ; i++) {
923 iowrite16(0, ioaddr + MID_1L + 8 * i);
924 iowrite16(0, ioaddr + MID_1M + 8 * i);
925 iowrite16(0, ioaddr + MID_1H + 8 * i);
926 }
927
928 /* Build multicast hash table */
929 netdev_for_each_mc_addr(ha, dev) {
930 u8 *addrs = ha->addr;
931
932 crc = ether_crc(ETH_ALEN, addrs);
933 crc >>= 26;
934 hash_table[crc >> 4] |= 1 << (crc & 0xf);
935 }
936 }
937
938 iowrite16(lp->mcr0, ioaddr + MCR0);
939
940 /* Fill the MAC hash tables with their values */
Florian Fainellibbc13ab2011-11-16 06:00:08 +0000941 if (lp->mcr0 & MCR0_HASH_EN) {
Sten Wang7a47dd72007-11-12 21:31:11 -0800942 iowrite16(hash_table[0], ioaddr + MAR0);
943 iowrite16(hash_table[1], ioaddr + MAR1);
944 iowrite16(hash_table[2], ioaddr + MAR2);
945 iowrite16(hash_table[3], ioaddr + MAR3);
946 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000947
948 spin_unlock_irqrestore(&lp->lock, flags);
Sten Wang7a47dd72007-11-12 21:31:11 -0800949}
950
951static void netdev_get_drvinfo(struct net_device *dev,
952 struct ethtool_drvinfo *info)
953{
954 struct r6040_private *rp = netdev_priv(dev);
955
956 strcpy(info->driver, DRV_NAME);
957 strcpy(info->version, DRV_VERSION);
958 strcpy(info->bus_info, pci_name(rp->pdev));
959}
960
961static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
962{
963 struct r6040_private *rp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800964
Florian Fainelli38318612010-05-31 09:18:57 +0000965 return phy_ethtool_gset(rp->phydev, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800966}
967
968static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
969{
970 struct r6040_private *rp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800971
Florian Fainelli38318612010-05-31 09:18:57 +0000972 return phy_ethtool_sset(rp->phydev, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800973}
974
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800975static const struct ethtool_ops netdev_ethtool_ops = {
Sten Wang7a47dd72007-11-12 21:31:11 -0800976 .get_drvinfo = netdev_get_drvinfo,
977 .get_settings = netdev_get_settings,
978 .set_settings = netdev_set_settings,
Florian Fainelli38318612010-05-31 09:18:57 +0000979 .get_link = ethtool_op_get_link,
Richard Cochrand88e1022012-04-03 22:59:34 +0000980 .get_ts_info = ethtool_op_get_ts_info,
Sten Wang7a47dd72007-11-12 21:31:11 -0800981};
982
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800983static const struct net_device_ops r6040_netdev_ops = {
984 .ndo_open = r6040_open,
985 .ndo_stop = r6040_close,
986 .ndo_start_xmit = r6040_start_xmit,
987 .ndo_get_stats = r6040_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000988 .ndo_set_rx_mode = r6040_multicast_list,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800989 .ndo_change_mtu = eth_change_mtu,
990 .ndo_validate_addr = eth_validate_addr,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000991 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800992 .ndo_do_ioctl = r6040_ioctl,
993 .ndo_tx_timeout = r6040_tx_timeout,
994#ifdef CONFIG_NET_POLL_CONTROLLER
995 .ndo_poll_controller = r6040_poll_controller,
996#endif
997};
998
Florian Fainelli38318612010-05-31 09:18:57 +0000999static void r6040_adjust_link(struct net_device *dev)
1000{
1001 struct r6040_private *lp = netdev_priv(dev);
1002 struct phy_device *phydev = lp->phydev;
1003 int status_changed = 0;
1004 void __iomem *ioaddr = lp->base;
1005
1006 BUG_ON(!phydev);
1007
1008 if (lp->old_link != phydev->link) {
1009 status_changed = 1;
1010 lp->old_link = phydev->link;
1011 }
1012
1013 /* reflect duplex change */
1014 if (phydev->link && (lp->old_duplex != phydev->duplex)) {
Florian Fainelli4e16d6e2012-01-04 08:59:34 +00001015 lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
Florian Fainelli38318612010-05-31 09:18:57 +00001016 iowrite16(lp->mcr0, ioaddr);
1017
1018 status_changed = 1;
1019 lp->old_duplex = phydev->duplex;
1020 }
1021
1022 if (status_changed) {
1023 pr_info("%s: link %s", dev->name, phydev->link ?
1024 "UP" : "DOWN");
1025 if (phydev->link)
1026 pr_cont(" - %d/%s", phydev->speed,
1027 DUPLEX_FULL == phydev->duplex ? "full" : "half");
1028 pr_cont("\n");
1029 }
1030}
1031
1032static int r6040_mii_probe(struct net_device *dev)
1033{
1034 struct r6040_private *lp = netdev_priv(dev);
1035 struct phy_device *phydev = NULL;
1036
1037 phydev = phy_find_first(lp->mii_bus);
1038 if (!phydev) {
1039 dev_err(&lp->pdev->dev, "no PHY found\n");
1040 return -ENODEV;
1041 }
1042
1043 phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
1044 0, PHY_INTERFACE_MODE_MII);
1045
1046 if (IS_ERR(phydev)) {
1047 dev_err(&lp->pdev->dev, "could not attach to PHY\n");
1048 return PTR_ERR(phydev);
1049 }
1050
1051 /* mask with MAC supported features */
1052 phydev->supported &= (SUPPORTED_10baseT_Half
1053 | SUPPORTED_10baseT_Full
1054 | SUPPORTED_100baseT_Half
1055 | SUPPORTED_100baseT_Full
1056 | SUPPORTED_Autoneg
1057 | SUPPORTED_MII
1058 | SUPPORTED_TP);
1059
1060 phydev->advertising = phydev->supported;
1061 lp->phydev = phydev;
1062 lp->old_link = 0;
1063 lp->old_duplex = -1;
1064
1065 dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
1066 "(mii_bus:phy_addr=%s)\n",
1067 phydev->drv->name, dev_name(&phydev->dev));
1068
1069 return 0;
1070}
1071
Sten Wang7a47dd72007-11-12 21:31:11 -08001072static int __devinit r6040_init_one(struct pci_dev *pdev,
1073 const struct pci_device_id *ent)
1074{
1075 struct net_device *dev;
1076 struct r6040_private *lp;
1077 void __iomem *ioaddr;
1078 int err, io_size = R6040_IO_SIZE;
1079 static int card_idx = -1;
1080 int bar = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -08001081 u16 *adrp;
Florian Fainelli38318612010-05-31 09:18:57 +00001082 int i;
Sten Wang7a47dd72007-11-12 21:31:11 -08001083
Florian Fainelli2154c7042010-08-08 10:08:44 +00001084 pr_info("%s\n", version);
Sten Wang7a47dd72007-11-12 21:31:11 -08001085
1086 err = pci_enable_device(pdev);
1087 if (err)
Florian Fainellib0e45392008-07-21 12:32:29 +02001088 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001089
1090 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -07001091 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001092 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001093 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Sten Wang7a47dd72007-11-12 21:31:11 -08001094 "not supported by the card\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001095 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001096 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001097 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001098 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001099 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Jeff Garzik092427b2007-11-23 21:49:27 -05001100 "not supported by the card\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001101 goto err_out;
Jeff Garzik092427b2007-11-23 21:49:27 -05001102 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001103
1104 /* IO Size check */
Michael Opdenacker6f5bec12009-06-24 21:05:09 +00001105 if (pci_resource_len(pdev, bar) < io_size) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001106 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001107 err = -EIO;
1108 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001109 }
1110
Sten Wang7a47dd72007-11-12 21:31:11 -08001111 pci_set_master(pdev);
1112
1113 dev = alloc_etherdev(sizeof(struct r6040_private));
1114 if (!dev) {
Florian Fainellib0e45392008-07-21 12:32:29 +02001115 err = -ENOMEM;
1116 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001117 }
1118 SET_NETDEV_DEV(dev, &pdev->dev);
1119 lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001120
Florian Fainellib0e45392008-07-21 12:32:29 +02001121 err = pci_request_regions(pdev, DRV_NAME);
1122
1123 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001124 dev_err(&pdev->dev, "Failed to request PCI regions\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001125 goto err_out_free_dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001126 }
1127
1128 ioaddr = pci_iomap(pdev, bar, io_size);
1129 if (!ioaddr) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001130 dev_err(&pdev->dev, "ioremap failed for device\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001131 err = -EIO;
1132 goto err_out_free_res;
Sten Wang7a47dd72007-11-12 21:31:11 -08001133 }
Florian Fainelli84314bf2009-01-08 11:01:58 -08001134 /* If PHY status change register is still set to zero it means the
1135 * bootloader didn't initialize it */
1136 if (ioread16(ioaddr + PHY_CC) == 0)
1137 iowrite16(0x9f07, ioaddr + PHY_CC);
Sten Wang7a47dd72007-11-12 21:31:11 -08001138
1139 /* Init system & device */
Sten Wang7a47dd72007-11-12 21:31:11 -08001140 lp->base = ioaddr;
1141 dev->irq = pdev->irq;
1142
1143 spin_lock_init(&lp->lock);
1144 pci_set_drvdata(pdev, dev);
1145
1146 /* Set MAC address */
1147 card_idx++;
1148
1149 adrp = (u16 *)dev->dev_addr;
1150 adrp[0] = ioread16(ioaddr + MID_0L);
1151 adrp[1] = ioread16(ioaddr + MID_0M);
1152 adrp[2] = ioread16(ioaddr + MID_0H);
1153
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001154 /* Some bootloader/BIOSes do not initialize
1155 * MAC address, warn about that */
Florian Fainelli9f113612009-01-08 15:04:45 +00001156 if (!(adrp[0] || adrp[1] || adrp[2])) {
Florian Fainelli2154c7042010-08-08 10:08:44 +00001157 netdev_warn(dev, "MAC address not initialized, "
1158 "generating random\n");
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001159 eth_hw_addr_random(dev);
Florian Fainelli9f113612009-01-08 15:04:45 +00001160 }
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001161
Sten Wang7a47dd72007-11-12 21:31:11 -08001162 /* Link new device into r6040_root_dev */
1163 lp->pdev = pdev;
Florian Fainelli129cf9a2008-07-13 14:32:45 +02001164 lp->dev = dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001165
1166 /* Init RDC private data */
Cesar Eduardo Barros77e1e432012-01-07 05:13:17 +00001167 lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
Sten Wang7a47dd72007-11-12 21:31:11 -08001168
1169 /* The RDC-specific entries in the device structure. */
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001170 dev->netdev_ops = &r6040_netdev_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001171 dev->ethtool_ops = &netdev_ethtool_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001172 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001173
Sten Wang7a47dd72007-11-12 21:31:11 -08001174 netif_napi_add(dev, &lp->napi, r6040_poll, 64);
Sten Wang7a47dd72007-11-12 21:31:11 -08001175
Florian Fainelli38318612010-05-31 09:18:57 +00001176 lp->mii_bus = mdiobus_alloc();
1177 if (!lp->mii_bus) {
1178 dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
Axel Lin9c86c0f2011-01-04 22:40:04 +00001179 err = -ENOMEM;
Mark Kellye03f6142009-08-20 01:26:20 +00001180 goto err_out_unmap;
1181 }
1182
Florian Fainelli38318612010-05-31 09:18:57 +00001183 lp->mii_bus->priv = dev;
1184 lp->mii_bus->read = r6040_mdiobus_read;
1185 lp->mii_bus->write = r6040_mdiobus_write;
1186 lp->mii_bus->reset = r6040_mdiobus_reset;
1187 lp->mii_bus->name = "r6040_eth_mii";
Florian Fainelli817380e2012-01-04 08:50:40 +00001188 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1189 dev_name(&pdev->dev), card_idx);
Florian Fainelli38318612010-05-31 09:18:57 +00001190 lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
1191 if (!lp->mii_bus->irq) {
1192 dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
Axel Lin9c86c0f2011-01-04 22:40:04 +00001193 err = -ENOMEM;
Florian Fainelli38318612010-05-31 09:18:57 +00001194 goto err_out_mdio;
1195 }
1196
1197 for (i = 0; i < PHY_MAX_ADDR; i++)
1198 lp->mii_bus->irq[i] = PHY_POLL;
1199
1200 err = mdiobus_register(lp->mii_bus);
1201 if (err) {
1202 dev_err(&pdev->dev, "failed to register MII bus\n");
1203 goto err_out_mdio_irq;
1204 }
1205
1206 err = r6040_mii_probe(dev);
1207 if (err) {
1208 dev_err(&pdev->dev, "failed to probe MII bus\n");
1209 goto err_out_mdio_unregister;
1210 }
1211
Sten Wang7a47dd72007-11-12 21:31:11 -08001212 /* Register net device. After this dev->name assign */
1213 err = register_netdev(dev);
1214 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001215 dev_err(&pdev->dev, "Failed to register net device\n");
Florian Fainelli38318612010-05-31 09:18:57 +00001216 goto err_out_mdio_unregister;
Sten Wang7a47dd72007-11-12 21:31:11 -08001217 }
1218 return 0;
1219
Florian Fainelli38318612010-05-31 09:18:57 +00001220err_out_mdio_unregister:
1221 mdiobus_unregister(lp->mii_bus);
1222err_out_mdio_irq:
1223 kfree(lp->mii_bus->irq);
1224err_out_mdio:
1225 mdiobus_free(lp->mii_bus);
Florian Fainellib0e45392008-07-21 12:32:29 +02001226err_out_unmap:
1227 pci_iounmap(pdev, ioaddr);
1228err_out_free_res:
Sten Wang7a47dd72007-11-12 21:31:11 -08001229 pci_release_regions(pdev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001230err_out_free_dev:
Sten Wang7a47dd72007-11-12 21:31:11 -08001231 free_netdev(dev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001232err_out:
Sten Wang7a47dd72007-11-12 21:31:11 -08001233 return err;
1234}
1235
1236static void __devexit r6040_remove_one(struct pci_dev *pdev)
1237{
1238 struct net_device *dev = pci_get_drvdata(pdev);
Florian Fainelli38318612010-05-31 09:18:57 +00001239 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001240
1241 unregister_netdev(dev);
Florian Fainelli38318612010-05-31 09:18:57 +00001242 mdiobus_unregister(lp->mii_bus);
1243 kfree(lp->mii_bus->irq);
1244 mdiobus_free(lp->mii_bus);
Sten Wang7a47dd72007-11-12 21:31:11 -08001245 pci_release_regions(pdev);
1246 free_netdev(dev);
1247 pci_disable_device(pdev);
1248 pci_set_drvdata(pdev, NULL);
1249}
1250
1251
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00001252static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001253 { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
1254 { 0 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001255};
1256MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
1257
1258static struct pci_driver r6040_driver = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001259 .name = DRV_NAME,
Sten Wang7a47dd72007-11-12 21:31:11 -08001260 .id_table = r6040_pci_tbl,
1261 .probe = r6040_init_one,
1262 .remove = __devexit_p(r6040_remove_one),
1263};
1264
1265
1266static int __init r6040_init(void)
1267{
1268 return pci_register_driver(&r6040_driver);
1269}
1270
1271
1272static void __exit r6040_cleanup(void)
1273{
1274 pci_unregister_driver(&r6040_driver);
1275}
1276
1277module_init(r6040_init);
1278module_exit(r6040_cleanup);