blob: 671a89d84f98ebc046a714ddcc1f5ed51b6cc205 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
63#define CQE_STATUS_COMPL_MASK 0xFFFF
64#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
65#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080066#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070067
Sathya Perlaefd2e402009-07-27 22:53:10 +000068struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070069 u32 status; /* dword 0 */
70 u32 tag0; /* dword 1 */
71 u32 tag1; /* dword 2 */
72 u32 flags; /* dword 3 */
73};
74
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000075/* When the async bit of mcc_compl is set, the last 4 bytes of
76 * mcc_compl is interpreted as follows:
77 */
78#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
79#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070080#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
81#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000082#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070083#define ASYNC_EVENT_CODE_GRP_5 0x5
84#define ASYNC_EVENT_QOS_SPEED 0x1
85#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000086#define ASYNC_EVENT_PVID_STATE 0x3
Ajit Khapardebc0c3402013-04-24 11:52:50 +000087#define ASYNC_EVENT_CODE_QNQ 0x6
88#define ASYNC_DEBUG_EVENT_TYPE_QNQ 1
89
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000090struct be_async_event_trailer {
91 u32 code;
92};
93
94enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000095 LINK_DOWN = 0x0,
96 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000097};
Sathya Perlaea172a02011-08-02 19:57:42 +000098#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +000099#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000100
101/* When the event code of an async trailer is link-state, the mcc_compl
102 * must be interpreted as follows
103 */
104struct be_async_event_link_state {
105 u8 physical_port;
106 u8 port_link_status;
107 u8 port_duplex;
108 u8 port_speed;
109 u8 port_fault;
110 u8 rsvd0[7];
111 struct be_async_event_trailer trailer;
112} __packed;
113
Somnath Koturcc4ce022010-10-21 07:11:14 -0700114/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
115 * the mcc_compl must be interpreted as follows
116 */
117struct be_async_event_grp5_qos_link_speed {
118 u8 physical_port;
119 u8 rsvd[5];
120 u16 qos_link_speed;
121 u32 event_tag;
122 struct be_async_event_trailer trailer;
123} __packed;
124
125/* When the event code of an async trailer is GRP5 and event type is
126 * CoS-Priority, the mcc_compl must be interpreted as follows
127 */
128struct be_async_event_grp5_cos_priority {
129 u8 physical_port;
130 u8 available_priority_bmap;
131 u8 reco_default_priority;
132 u8 valid;
133 u8 rsvd0;
134 u8 event_tag;
135 struct be_async_event_trailer trailer;
136} __packed;
137
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000138/* When the event code of an async trailer is GRP5 and event type is
139 * PVID state, the mcc_compl must be interpreted as follows
140 */
141struct be_async_event_grp5_pvid_state {
142 u8 enabled;
143 u8 rsvd0;
144 u16 tag;
145 u32 event_tag;
146 u32 rsvd1;
147 struct be_async_event_trailer trailer;
148} __packed;
149
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000150/* async event indicating outer VLAN tag in QnQ */
151struct be_async_event_qnq {
152 u8 valid; /* Indicates if outer VLAN is valid */
153 u8 rsvd0;
154 u16 vlan_tag;
155 u32 event_tag;
156 u8 rsvd1[4];
157 struct be_async_event_trailer trailer;
158} __packed;
159
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700160struct be_mcc_mailbox {
161 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000162 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700163};
164
165#define CMD_SUBSYSTEM_COMMON 0x1
166#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800167#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700168
169#define OPCODE_COMMON_NTWK_MAC_QUERY 1
170#define OPCODE_COMMON_NTWK_MAC_SET 2
171#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
172#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
173#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800174#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000175#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700176#define OPCODE_COMMON_CQ_CREATE 12
177#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700178#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000179#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700180#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800181#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000182#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700183#define OPCODE_COMMON_NTWK_RX_FILTER 34
184#define OPCODE_COMMON_GET_FW_VERSION 35
185#define OPCODE_COMMON_SET_FLOW_CONTROL 36
186#define OPCODE_COMMON_GET_FLOW_CONTROL 37
187#define OPCODE_COMMON_SET_FRAME_SIZE 39
188#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
189#define OPCODE_COMMON_FIRMWARE_CONFIG 42
190#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
191#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000192#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700193#define OPCODE_COMMON_CQ_DESTROY 54
194#define OPCODE_COMMON_EQ_DESTROY 55
195#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
196#define OPCODE_COMMON_NTWK_PMAC_ADD 59
197#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700198#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000199#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700200#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
201#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700202#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000203#define OPCODE_COMMON_GET_PORT_NAME 77
Somnath Kotur68c45a22013-03-14 02:42:07 +0000204#define OPCODE_COMMON_SET_INTERRUPT_ENABLE 89
Sathya Perla04a06022013-07-23 15:25:00 +0530205#define OPCODE_COMMON_SET_FN_PRIVILEGES 100
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000206#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000207#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000208#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000209#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
210#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000211#define OPCODE_COMMON_GET_MAC_LIST 147
212#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000213#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000214#define OPCODE_COMMON_GET_FUNC_CONFIG 160
215#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000216#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000217#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000218#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000219#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000220#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perla4c876612013-02-03 20:30:11 +0000221#define OPCODE_COMMON_GET_IFACE_LIST 194
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +0000222#define OPCODE_COMMON_ENABLE_DISABLE_VF 196
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700223
Sathya Perla3abcded2010-10-03 22:12:27 -0700224#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700225#define OPCODE_ETH_ACPI_CONFIG 2
226#define OPCODE_ETH_PROMISCUOUS 3
227#define OPCODE_ETH_GET_STATISTICS 4
228#define OPCODE_ETH_TX_CREATE 7
229#define OPCODE_ETH_RX_CREATE 8
230#define OPCODE_ETH_TX_DESTROY 9
231#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000232#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000233#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700234
Suresh Rff33a6e2009-12-03 16:15:52 -0800235#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
236#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000237#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800238
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700239struct be_cmd_req_hdr {
240 u8 opcode; /* dword 0 */
241 u8 subsystem; /* dword 0 */
242 u8 port_number; /* dword 0 */
243 u8 domain; /* dword 0 */
244 u32 timeout; /* dword 1 */
245 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000246 u8 version; /* dword 3 */
247 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700248};
249
250#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
251#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
252struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000253 u8 opcode; /* dword 0 */
254 u8 subsystem; /* dword 0 */
255 u8 rsvd[2]; /* dword 0 */
256 u8 status; /* dword 1 */
257 u8 add_status; /* dword 1 */
258 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700259 u32 response_length; /* dword 2 */
260 u32 actual_resp_len; /* dword 3 */
261};
262
263struct phys_addr {
264 u32 lo;
265 u32 hi;
266};
267
268/**************************
269 * BE Command definitions *
270 **************************/
271
272/* Pseudo amap definition in which each bit of the actual structure is defined
273 * as a byte: used to calculate offset/shift/mask of each field */
274struct amap_eq_context {
275 u8 cidx[13]; /* dword 0*/
276 u8 rsvd0[3]; /* dword 0*/
277 u8 epidx[13]; /* dword 0*/
278 u8 valid; /* dword 0*/
279 u8 rsvd1; /* dword 0*/
280 u8 size; /* dword 0*/
281 u8 pidx[13]; /* dword 1*/
282 u8 rsvd2[3]; /* dword 1*/
283 u8 pd[10]; /* dword 1*/
284 u8 count[3]; /* dword 1*/
285 u8 solevent; /* dword 1*/
286 u8 stalled; /* dword 1*/
287 u8 armed; /* dword 1*/
288 u8 rsvd3[4]; /* dword 2*/
289 u8 func[8]; /* dword 2*/
290 u8 rsvd4; /* dword 2*/
291 u8 delaymult[10]; /* dword 2*/
292 u8 rsvd5[2]; /* dword 2*/
293 u8 phase[2]; /* dword 2*/
294 u8 nodelay; /* dword 2*/
295 u8 rsvd6[4]; /* dword 2*/
296 u8 rsvd7[32]; /* dword 3*/
297} __packed;
298
299struct be_cmd_req_eq_create {
300 struct be_cmd_req_hdr hdr;
301 u16 num_pages; /* sword */
302 u16 rsvd0; /* sword */
303 u8 context[sizeof(struct amap_eq_context) / 8];
304 struct phys_addr pages[8];
305} __packed;
306
307struct be_cmd_resp_eq_create {
308 struct be_cmd_resp_hdr resp_hdr;
309 u16 eq_id; /* sword */
310 u16 rsvd0; /* sword */
311} __packed;
312
313/******************** Mac query ***************************/
314enum {
315 MAC_ADDRESS_TYPE_STORAGE = 0x0,
316 MAC_ADDRESS_TYPE_NETWORK = 0x1,
317 MAC_ADDRESS_TYPE_PD = 0x2,
318 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
319};
320
321struct mac_addr {
322 u16 size_of_struct;
323 u8 addr[ETH_ALEN];
324} __packed;
325
326struct be_cmd_req_mac_query {
327 struct be_cmd_req_hdr hdr;
328 u8 type;
329 u8 permanent;
330 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000331 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700332} __packed;
333
334struct be_cmd_resp_mac_query {
335 struct be_cmd_resp_hdr hdr;
336 struct mac_addr mac;
337};
338
339/******************** PMac Add ***************************/
340struct be_cmd_req_pmac_add {
341 struct be_cmd_req_hdr hdr;
342 u32 if_id;
343 u8 mac_address[ETH_ALEN];
344 u8 rsvd0[2];
345} __packed;
346
347struct be_cmd_resp_pmac_add {
348 struct be_cmd_resp_hdr hdr;
349 u32 pmac_id;
350};
351
352/******************** PMac Del ***************************/
353struct be_cmd_req_pmac_del {
354 struct be_cmd_req_hdr hdr;
355 u32 if_id;
356 u32 pmac_id;
357};
358
359/******************** Create CQ ***************************/
360/* Pseudo amap definition in which each bit of the actual structure is defined
361 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000362struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700363 u8 cidx[11]; /* dword 0*/
364 u8 rsvd0; /* dword 0*/
365 u8 coalescwm[2]; /* dword 0*/
366 u8 nodelay; /* dword 0*/
367 u8 epidx[11]; /* dword 0*/
368 u8 rsvd1; /* dword 0*/
369 u8 count[2]; /* dword 0*/
370 u8 valid; /* dword 0*/
371 u8 solevent; /* dword 0*/
372 u8 eventable; /* dword 0*/
373 u8 pidx[11]; /* dword 1*/
374 u8 rsvd2; /* dword 1*/
375 u8 pd[10]; /* dword 1*/
376 u8 eqid[8]; /* dword 1*/
377 u8 stalled; /* dword 1*/
378 u8 armed; /* dword 1*/
379 u8 rsvd3[4]; /* dword 2*/
380 u8 func[8]; /* dword 2*/
381 u8 rsvd4[20]; /* dword 2*/
382 u8 rsvd5[32]; /* dword 3*/
383} __packed;
384
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000385struct amap_cq_context_v2 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000386 u8 rsvd0[12]; /* dword 0*/
387 u8 coalescwm[2]; /* dword 0*/
388 u8 nodelay; /* dword 0*/
389 u8 rsvd1[12]; /* dword 0*/
390 u8 count[2]; /* dword 0*/
391 u8 valid; /* dword 0*/
392 u8 rsvd2; /* dword 0*/
393 u8 eventable; /* dword 0*/
394 u8 eqid[16]; /* dword 1*/
395 u8 rsvd3[15]; /* dword 1*/
396 u8 armed; /* dword 1*/
397 u8 rsvd4[32]; /* dword 2*/
398 u8 rsvd5[32]; /* dword 3*/
399} __packed;
400
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700401struct be_cmd_req_cq_create {
402 struct be_cmd_req_hdr hdr;
403 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000404 u8 page_size;
405 u8 rsvd0;
406 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700407 struct phys_addr pages[8];
408} __packed;
409
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000410
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700411struct be_cmd_resp_cq_create {
412 struct be_cmd_resp_hdr hdr;
413 u16 cq_id;
414 u16 rsvd0;
415} __packed;
416
Somnath Kotur311fddc2011-03-16 21:22:43 +0000417struct be_cmd_req_get_fat {
418 struct be_cmd_req_hdr hdr;
419 u32 fat_operation;
420 u32 read_log_offset;
421 u32 read_log_length;
422 u32 data_buffer_size;
423 u32 data_buffer[1];
424} __packed;
425
426struct be_cmd_resp_get_fat {
427 struct be_cmd_resp_hdr hdr;
428 u32 log_size;
429 u32 read_log_length;
430 u32 rsvd[2];
431 u32 data_buffer[1];
432} __packed;
433
434
Sathya Perla5fb379e2009-06-18 00:02:59 +0000435/******************** Create MCCQ ***************************/
436/* Pseudo amap definition in which each bit of the actual structure is defined
437 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000438struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000439 u8 con_index[14];
440 u8 rsvd0[2];
441 u8 ring_size[4];
442 u8 fetch_wrb;
443 u8 fetch_r2t;
444 u8 cq_id[10];
445 u8 prod_index[14];
446 u8 fid[8];
447 u8 pdid[9];
448 u8 valid;
449 u8 rsvd1[32];
450 u8 rsvd2[32];
451} __packed;
452
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000453struct amap_mcc_context_lancer {
454 u8 async_cq_id[16];
455 u8 ring_size[4];
456 u8 rsvd0[12];
457 u8 rsvd1[31];
458 u8 valid;
459 u8 async_cq_valid[1];
460 u8 rsvd2[31];
461 u8 rsvd3[32];
462} __packed;
463
Sathya Perla5fb379e2009-06-18 00:02:59 +0000464struct be_cmd_req_mcc_create {
465 struct be_cmd_req_hdr hdr;
466 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000467 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000468 u8 context[sizeof(struct amap_mcc_context_be) / 8];
469 struct phys_addr pages[8];
470} __packed;
471
472struct be_cmd_req_mcc_ext_create {
473 struct be_cmd_req_hdr hdr;
474 u16 num_pages;
475 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700476 u32 async_event_bitmap[1];
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000477 u8 context[sizeof(struct amap_mcc_context_be) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000478 struct phys_addr pages[8];
479} __packed;
480
481struct be_cmd_resp_mcc_create {
482 struct be_cmd_resp_hdr hdr;
483 u16 id;
484 u16 rsvd0;
485} __packed;
486
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700487/******************** Create TxQ ***************************/
488#define BE_ETH_TX_RING_TYPE_STANDARD 2
489#define BE_ULP1_NUM 1
490
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700491struct be_cmd_req_eth_tx_create {
492 struct be_cmd_req_hdr hdr;
493 u8 num_pages;
494 u8 ulp_num;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000495 u16 type;
496 u16 if_id;
497 u8 queue_size;
498 u8 rsvd0;
499 u32 rsvd1;
500 u16 cq_id;
501 u16 rsvd2;
502 u32 rsvd3[13];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700503 struct phys_addr pages[8];
504} __packed;
505
506struct be_cmd_resp_eth_tx_create {
507 struct be_cmd_resp_hdr hdr;
508 u16 cid;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000509 u16 rid;
510 u32 db_offset;
511 u32 rsvd0[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700512} __packed;
513
514/******************** Create RxQ ***************************/
515struct be_cmd_req_eth_rx_create {
516 struct be_cmd_req_hdr hdr;
517 u16 cq_id;
518 u8 frag_size;
519 u8 num_pages;
520 struct phys_addr pages[2];
521 u32 interface_id;
522 u16 max_frame_size;
523 u16 rsvd0;
524 u32 rss_queue;
525} __packed;
526
527struct be_cmd_resp_eth_rx_create {
528 struct be_cmd_resp_hdr hdr;
529 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700530 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700531 u8 rsvd0;
532} __packed;
533
534/******************** Q Destroy ***************************/
535/* Type of Queue to be destroyed */
536enum {
537 QTYPE_EQ = 1,
538 QTYPE_CQ,
539 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000540 QTYPE_RXQ,
541 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700542};
543
544struct be_cmd_req_q_destroy {
545 struct be_cmd_req_hdr hdr;
546 u16 id;
547 u16 bypass_flush; /* valid only for rx q destroy */
548} __packed;
549
550/************ I/f Create (it's actually I/f Config Create)**********/
551
552/* Capability flags for the i/f */
553enum be_if_flags {
554 BE_IF_FLAGS_RSS = 0x4,
555 BE_IF_FLAGS_PROMISCUOUS = 0x8,
556 BE_IF_FLAGS_BROADCAST = 0x10,
557 BE_IF_FLAGS_UNTAGGED = 0x20,
558 BE_IF_FLAGS_ULP = 0x40,
559 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
560 BE_IF_FLAGS_VLAN = 0x100,
561 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
562 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000563 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
564 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700565};
566
567/* An RX interface is an object with one or more MAC addresses and
568 * filtering capabilities. */
569struct be_cmd_req_if_create {
570 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200571 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700572 u32 capability_flags;
573 u32 enable_flags;
574 u8 mac_addr[ETH_ALEN];
575 u8 rsvd0;
576 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
577 u32 vlan_tag; /* not used currently */
578} __packed;
579
580struct be_cmd_resp_if_create {
581 struct be_cmd_resp_hdr hdr;
582 u32 interface_id;
583 u32 pmac_id;
584};
585
586/****** I/f Destroy(it's actually I/f Config Destroy )**********/
587struct be_cmd_req_if_destroy {
588 struct be_cmd_req_hdr hdr;
589 u32 interface_id;
590};
591
592/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000593struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700594 u32 rx_bytes_lsd; /* dword 0*/
595 u32 rx_bytes_msd; /* dword 1*/
596 u32 rx_total_frames; /* dword 2*/
597 u32 rx_unicast_frames; /* dword 3*/
598 u32 rx_multicast_frames; /* dword 4*/
599 u32 rx_broadcast_frames; /* dword 5*/
600 u32 rx_crc_errors; /* dword 6*/
601 u32 rx_alignment_symbol_errors; /* dword 7*/
602 u32 rx_pause_frames; /* dword 8*/
603 u32 rx_control_frames; /* dword 9*/
604 u32 rx_in_range_errors; /* dword 10*/
605 u32 rx_out_range_errors; /* dword 11*/
606 u32 rx_frame_too_long; /* dword 12*/
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000607 u32 rx_address_filtered; /* dword 13*/
608 u32 rx_vlan_filtered; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700609 u32 rx_dropped_too_small; /* dword 15*/
610 u32 rx_dropped_too_short; /* dword 16*/
611 u32 rx_dropped_header_too_small; /* dword 17*/
612 u32 rx_dropped_tcp_length; /* dword 18*/
613 u32 rx_dropped_runt; /* dword 19*/
614 u32 rx_64_byte_packets; /* dword 20*/
615 u32 rx_65_127_byte_packets; /* dword 21*/
616 u32 rx_128_256_byte_packets; /* dword 22*/
617 u32 rx_256_511_byte_packets; /* dword 23*/
618 u32 rx_512_1023_byte_packets; /* dword 24*/
619 u32 rx_1024_1518_byte_packets; /* dword 25*/
620 u32 rx_1519_2047_byte_packets; /* dword 26*/
621 u32 rx_2048_4095_byte_packets; /* dword 27*/
622 u32 rx_4096_8191_byte_packets; /* dword 28*/
623 u32 rx_8192_9216_byte_packets; /* dword 29*/
624 u32 rx_ip_checksum_errs; /* dword 30*/
625 u32 rx_tcp_checksum_errs; /* dword 31*/
626 u32 rx_udp_checksum_errs; /* dword 32*/
627 u32 rx_non_rss_packets; /* dword 33*/
628 u32 rx_ipv4_packets; /* dword 34*/
629 u32 rx_ipv6_packets; /* dword 35*/
630 u32 rx_ipv4_bytes_lsd; /* dword 36*/
631 u32 rx_ipv4_bytes_msd; /* dword 37*/
632 u32 rx_ipv6_bytes_lsd; /* dword 38*/
633 u32 rx_ipv6_bytes_msd; /* dword 39*/
634 u32 rx_chute1_packets; /* dword 40*/
635 u32 rx_chute2_packets; /* dword 41*/
636 u32 rx_chute3_packets; /* dword 42*/
637 u32 rx_management_packets; /* dword 43*/
638 u32 rx_switched_unicast_packets; /* dword 44*/
639 u32 rx_switched_multicast_packets; /* dword 45*/
640 u32 rx_switched_broadcast_packets; /* dword 46*/
641 u32 tx_bytes_lsd; /* dword 47*/
642 u32 tx_bytes_msd; /* dword 48*/
643 u32 tx_unicastframes; /* dword 49*/
644 u32 tx_multicastframes; /* dword 50*/
645 u32 tx_broadcastframes; /* dword 51*/
646 u32 tx_pauseframes; /* dword 52*/
647 u32 tx_controlframes; /* dword 53*/
648 u32 tx_64_byte_packets; /* dword 54*/
649 u32 tx_65_127_byte_packets; /* dword 55*/
650 u32 tx_128_256_byte_packets; /* dword 56*/
651 u32 tx_256_511_byte_packets; /* dword 57*/
652 u32 tx_512_1023_byte_packets; /* dword 58*/
653 u32 tx_1024_1518_byte_packets; /* dword 59*/
654 u32 tx_1519_2047_byte_packets; /* dword 60*/
655 u32 tx_2048_4095_byte_packets; /* dword 61*/
656 u32 tx_4096_8191_byte_packets; /* dword 62*/
657 u32 tx_8192_9216_byte_packets; /* dword 63*/
658 u32 rx_fifo_overflow; /* dword 64*/
659 u32 rx_input_fifo_overflow; /* dword 65*/
660};
661
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000662struct be_rxf_stats_v0 {
663 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700664 u32 rx_drops_no_pbuf; /* dword 132*/
665 u32 rx_drops_no_txpb; /* dword 133*/
666 u32 rx_drops_no_erx_descr; /* dword 134*/
667 u32 rx_drops_no_tpre_descr; /* dword 135*/
668 u32 management_rx_port_packets; /* dword 136*/
669 u32 management_rx_port_bytes; /* dword 137*/
670 u32 management_rx_port_pause_frames; /* dword 138*/
671 u32 management_rx_port_errors; /* dword 139*/
672 u32 management_tx_port_packets; /* dword 140*/
673 u32 management_tx_port_bytes; /* dword 141*/
674 u32 management_tx_port_pause; /* dword 142*/
675 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
676 u32 rx_drops_too_many_frags; /* dword 144*/
677 u32 rx_drops_invalid_ring; /* dword 145*/
678 u32 forwarded_packets; /* dword 146*/
679 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000680 u32 rsvd0[7];
681 u32 port0_jabber_events;
682 u32 port1_jabber_events;
683 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700684};
685
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000686struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700687 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000688 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689};
690
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000691struct be_pmem_stats {
692 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000693 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000694};
695
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000696struct be_hw_stats_v0 {
697 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700698 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000699 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000700 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701};
702
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000703struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700704 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000705 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706};
707
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000708struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700709 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000710 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700711};
712
Sathya Perlaac124ff2011-07-25 19:10:14 +0000713struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000714 u32 tx_packets_lo;
715 u32 tx_packets_hi;
716 u32 tx_unicast_packets_lo;
717 u32 tx_unicast_packets_hi;
718 u32 tx_multicast_packets_lo;
719 u32 tx_multicast_packets_hi;
720 u32 tx_broadcast_packets_lo;
721 u32 tx_broadcast_packets_hi;
722 u32 tx_bytes_lo;
723 u32 tx_bytes_hi;
724 u32 tx_unicast_bytes_lo;
725 u32 tx_unicast_bytes_hi;
726 u32 tx_multicast_bytes_lo;
727 u32 tx_multicast_bytes_hi;
728 u32 tx_broadcast_bytes_lo;
729 u32 tx_broadcast_bytes_hi;
730 u32 tx_discards_lo;
731 u32 tx_discards_hi;
732 u32 tx_errors_lo;
733 u32 tx_errors_hi;
734 u32 tx_pause_frames_lo;
735 u32 tx_pause_frames_hi;
736 u32 tx_pause_on_frames_lo;
737 u32 tx_pause_on_frames_hi;
738 u32 tx_pause_off_frames_lo;
739 u32 tx_pause_off_frames_hi;
740 u32 tx_internal_mac_errors_lo;
741 u32 tx_internal_mac_errors_hi;
742 u32 tx_control_frames_lo;
743 u32 tx_control_frames_hi;
744 u32 tx_packets_64_bytes_lo;
745 u32 tx_packets_64_bytes_hi;
746 u32 tx_packets_65_to_127_bytes_lo;
747 u32 tx_packets_65_to_127_bytes_hi;
748 u32 tx_packets_128_to_255_bytes_lo;
749 u32 tx_packets_128_to_255_bytes_hi;
750 u32 tx_packets_256_to_511_bytes_lo;
751 u32 tx_packets_256_to_511_bytes_hi;
752 u32 tx_packets_512_to_1023_bytes_lo;
753 u32 tx_packets_512_to_1023_bytes_hi;
754 u32 tx_packets_1024_to_1518_bytes_lo;
755 u32 tx_packets_1024_to_1518_bytes_hi;
756 u32 tx_packets_1519_to_2047_bytes_lo;
757 u32 tx_packets_1519_to_2047_bytes_hi;
758 u32 tx_packets_2048_to_4095_bytes_lo;
759 u32 tx_packets_2048_to_4095_bytes_hi;
760 u32 tx_packets_4096_to_8191_bytes_lo;
761 u32 tx_packets_4096_to_8191_bytes_hi;
762 u32 tx_packets_8192_to_9216_bytes_lo;
763 u32 tx_packets_8192_to_9216_bytes_hi;
764 u32 tx_lso_packets_lo;
765 u32 tx_lso_packets_hi;
766 u32 rx_packets_lo;
767 u32 rx_packets_hi;
768 u32 rx_unicast_packets_lo;
769 u32 rx_unicast_packets_hi;
770 u32 rx_multicast_packets_lo;
771 u32 rx_multicast_packets_hi;
772 u32 rx_broadcast_packets_lo;
773 u32 rx_broadcast_packets_hi;
774 u32 rx_bytes_lo;
775 u32 rx_bytes_hi;
776 u32 rx_unicast_bytes_lo;
777 u32 rx_unicast_bytes_hi;
778 u32 rx_multicast_bytes_lo;
779 u32 rx_multicast_bytes_hi;
780 u32 rx_broadcast_bytes_lo;
781 u32 rx_broadcast_bytes_hi;
782 u32 rx_unknown_protos;
783 u32 rsvd_69; /* Word 69 is reserved */
784 u32 rx_discards_lo;
785 u32 rx_discards_hi;
786 u32 rx_errors_lo;
787 u32 rx_errors_hi;
788 u32 rx_crc_errors_lo;
789 u32 rx_crc_errors_hi;
790 u32 rx_alignment_errors_lo;
791 u32 rx_alignment_errors_hi;
792 u32 rx_symbol_errors_lo;
793 u32 rx_symbol_errors_hi;
794 u32 rx_pause_frames_lo;
795 u32 rx_pause_frames_hi;
796 u32 rx_pause_on_frames_lo;
797 u32 rx_pause_on_frames_hi;
798 u32 rx_pause_off_frames_lo;
799 u32 rx_pause_off_frames_hi;
800 u32 rx_frames_too_long_lo;
801 u32 rx_frames_too_long_hi;
802 u32 rx_internal_mac_errors_lo;
803 u32 rx_internal_mac_errors_hi;
804 u32 rx_undersize_packets;
805 u32 rx_oversize_packets;
806 u32 rx_fragment_packets;
807 u32 rx_jabbers;
808 u32 rx_control_frames_lo;
809 u32 rx_control_frames_hi;
810 u32 rx_control_frames_unknown_opcode_lo;
811 u32 rx_control_frames_unknown_opcode_hi;
812 u32 rx_in_range_errors;
813 u32 rx_out_of_range_errors;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000814 u32 rx_address_filtered;
815 u32 rx_vlan_filtered;
Selvin Xavier005d5692011-05-16 07:36:35 +0000816 u32 rx_dropped_too_small;
817 u32 rx_dropped_too_short;
818 u32 rx_dropped_header_too_small;
819 u32 rx_dropped_invalid_tcp_length;
820 u32 rx_dropped_runt;
821 u32 rx_ip_checksum_errors;
822 u32 rx_tcp_checksum_errors;
823 u32 rx_udp_checksum_errors;
824 u32 rx_non_rss_packets;
825 u32 rsvd_111;
826 u32 rx_ipv4_packets_lo;
827 u32 rx_ipv4_packets_hi;
828 u32 rx_ipv6_packets_lo;
829 u32 rx_ipv6_packets_hi;
830 u32 rx_ipv4_bytes_lo;
831 u32 rx_ipv4_bytes_hi;
832 u32 rx_ipv6_bytes_lo;
833 u32 rx_ipv6_bytes_hi;
834 u32 rx_nic_packets_lo;
835 u32 rx_nic_packets_hi;
836 u32 rx_tcp_packets_lo;
837 u32 rx_tcp_packets_hi;
838 u32 rx_iscsi_packets_lo;
839 u32 rx_iscsi_packets_hi;
840 u32 rx_management_packets_lo;
841 u32 rx_management_packets_hi;
842 u32 rx_switched_unicast_packets_lo;
843 u32 rx_switched_unicast_packets_hi;
844 u32 rx_switched_multicast_packets_lo;
845 u32 rx_switched_multicast_packets_hi;
846 u32 rx_switched_broadcast_packets_lo;
847 u32 rx_switched_broadcast_packets_hi;
848 u32 num_forwards_lo;
849 u32 num_forwards_hi;
850 u32 rx_fifo_overflow;
851 u32 rx_input_fifo_overflow;
852 u32 rx_drops_too_many_frags_lo;
853 u32 rx_drops_too_many_frags_hi;
854 u32 rx_drops_invalid_queue;
855 u32 rsvd_141;
856 u32 rx_drops_mtu_lo;
857 u32 rx_drops_mtu_hi;
858 u32 rx_packets_64_bytes_lo;
859 u32 rx_packets_64_bytes_hi;
860 u32 rx_packets_65_to_127_bytes_lo;
861 u32 rx_packets_65_to_127_bytes_hi;
862 u32 rx_packets_128_to_255_bytes_lo;
863 u32 rx_packets_128_to_255_bytes_hi;
864 u32 rx_packets_256_to_511_bytes_lo;
865 u32 rx_packets_256_to_511_bytes_hi;
866 u32 rx_packets_512_to_1023_bytes_lo;
867 u32 rx_packets_512_to_1023_bytes_hi;
868 u32 rx_packets_1024_to_1518_bytes_lo;
869 u32 rx_packets_1024_to_1518_bytes_hi;
870 u32 rx_packets_1519_to_2047_bytes_lo;
871 u32 rx_packets_1519_to_2047_bytes_hi;
872 u32 rx_packets_2048_to_4095_bytes_lo;
873 u32 rx_packets_2048_to_4095_bytes_hi;
874 u32 rx_packets_4096_to_8191_bytes_lo;
875 u32 rx_packets_4096_to_8191_bytes_hi;
876 u32 rx_packets_8192_to_9216_bytes_lo;
877 u32 rx_packets_8192_to_9216_bytes_hi;
878};
879
880struct pport_stats_params {
881 u16 pport_num;
882 u8 rsvd;
883 u8 reset_stats;
884};
885
886struct lancer_cmd_req_pport_stats {
887 struct be_cmd_req_hdr hdr;
888 union {
889 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000890 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000891 } cmd_params;
892};
893
894struct lancer_cmd_resp_pport_stats {
895 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000896 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000897};
898
Sathya Perlaac124ff2011-07-25 19:10:14 +0000899static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000900 pport_stats_from_cmd(struct be_adapter *adapter)
901{
902 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
903 return &cmd->pport_stats;
904}
905
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000906struct be_cmd_req_get_cntl_addnl_attribs {
907 struct be_cmd_req_hdr hdr;
908 u8 rsvd[8];
909};
910
911struct be_cmd_resp_get_cntl_addnl_attribs {
912 struct be_cmd_resp_hdr hdr;
913 u16 ipl_file_number;
914 u8 ipl_file_version;
915 u8 rsvd0;
916 u8 on_die_temperature; /* in degrees centigrade*/
917 u8 rsvd1[3];
918};
919
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700920struct be_cmd_req_vlan_config {
921 struct be_cmd_req_hdr hdr;
922 u8 interface_id;
923 u8 promiscuous;
924 u8 untagged;
925 u8 num_vlan;
926 u16 normal_vlan[64];
927} __packed;
928
Sathya Perla5b8821b2011-08-02 19:57:44 +0000929/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000930#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931struct macaddr {
932 u8 byte[ETH_ALEN];
933};
934
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000935struct be_cmd_req_rx_filter {
936 struct be_cmd_req_hdr hdr;
937 u32 global_flags_mask;
938 u32 global_flags;
939 u32 if_flags_mask;
940 u32 if_flags;
941 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000942 u32 mcast_num;
943 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000944};
945
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700946/******************** Link Status Query *******************/
947struct be_cmd_req_link_status {
948 struct be_cmd_req_hdr hdr;
949 u32 rsvd;
950};
951
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700952enum {
953 PHY_LINK_DUPLEX_NONE = 0x0,
954 PHY_LINK_DUPLEX_HALF = 0x1,
955 PHY_LINK_DUPLEX_FULL = 0x2
956};
957
958enum {
959 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
960 PHY_LINK_SPEED_10MBPS = 0x1,
961 PHY_LINK_SPEED_100MBPS = 0x2,
962 PHY_LINK_SPEED_1GBPS = 0x3,
963 PHY_LINK_SPEED_10GBPS = 0x4
964};
965
966struct be_cmd_resp_link_status {
967 struct be_cmd_resp_hdr hdr;
968 u8 physical_port;
969 u8 mac_duplex;
970 u8 mac_speed;
971 u8 mac_fault;
972 u8 mgmt_mac_duplex;
973 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700974 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000975 u8 logical_link_status;
976 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700977} __packed;
978
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700979/******************** Port Identification ***************************/
980/* Identifies the type of port attached to NIC */
981struct be_cmd_req_port_type {
982 struct be_cmd_req_hdr hdr;
983 u32 page_num;
984 u32 port;
985};
986
987enum {
988 TR_PAGE_A0 = 0xa0,
989 TR_PAGE_A2 = 0xa2
990};
991
992struct be_cmd_resp_port_type {
993 struct be_cmd_resp_hdr hdr;
994 u32 page_num;
995 u32 port;
996 struct data {
997 u8 identifier;
998 u8 identifier_ext;
999 u8 connector;
1000 u8 transceiver[8];
1001 u8 rsvd0[3];
1002 u8 length_km;
1003 u8 length_hm;
1004 u8 length_om1;
1005 u8 length_om2;
1006 u8 length_cu;
1007 u8 length_cu_m;
1008 u8 vendor_name[16];
1009 u8 rsvd;
1010 u8 vendor_oui[3];
1011 u8 vendor_pn[16];
1012 u8 vendor_rev[4];
1013 } data;
1014};
1015
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001016/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017struct be_cmd_req_get_fw_version {
1018 struct be_cmd_req_hdr hdr;
1019 u8 rsvd0[FW_VER_LEN];
1020 u8 rsvd1[FW_VER_LEN];
1021} __packed;
1022
1023struct be_cmd_resp_get_fw_version {
1024 struct be_cmd_resp_hdr hdr;
1025 u8 firmware_version_string[FW_VER_LEN];
1026 u8 fw_on_flash_version_string[FW_VER_LEN];
1027} __packed;
1028
1029/******************** Set Flow Contrl *******************/
1030struct be_cmd_req_set_flow_control {
1031 struct be_cmd_req_hdr hdr;
1032 u16 tx_flow_control;
1033 u16 rx_flow_control;
1034} __packed;
1035
1036/******************** Get Flow Contrl *******************/
1037struct be_cmd_req_get_flow_control {
1038 struct be_cmd_req_hdr hdr;
1039 u32 rsvd;
1040};
1041
1042struct be_cmd_resp_get_flow_control {
1043 struct be_cmd_resp_hdr hdr;
1044 u16 tx_flow_control;
1045 u16 rx_flow_control;
1046} __packed;
1047
1048/******************** Modify EQ Delay *******************/
1049struct be_cmd_req_modify_eq_delay {
1050 struct be_cmd_req_hdr hdr;
1051 u32 num_eq;
1052 struct {
1053 u32 eq_id;
1054 u32 phase;
1055 u32 delay_multiplier;
1056 } delay[8];
1057} __packed;
1058
1059struct be_cmd_resp_modify_eq_delay {
1060 struct be_cmd_resp_hdr hdr;
1061 u32 rsvd0;
1062} __packed;
1063
1064/******************** Get FW Config *******************/
Sathya Perla752961a2011-10-24 02:45:03 +00001065/* The HW can come up in either of the following multi-channel modes
1066 * based on the skew/IPL.
1067 */
Parav Pandit045508a2012-03-26 14:27:13 +00001068#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001069#define FLEX10_MODE 0x400
1070#define VNIC_MODE 0x20000
1071#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001072struct be_cmd_req_query_fw_cfg {
1073 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001074 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001075};
1076
1077struct be_cmd_resp_query_fw_cfg {
1078 struct be_cmd_resp_hdr hdr;
1079 u32 be_config_number;
1080 u32 asic_revision;
1081 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001082 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001083 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001084 u32 function_caps;
1085};
1086
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001087/******************** RSS Config ****************************************/
1088/* RSS type Input parameters used to compute RX hash
1089 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1090 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1091 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1092 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1093 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1094 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1095 *
1096 * When multiple RSS types are enabled, HW picks the best hash policy
1097 * based on the type of the received packet.
1098 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001099#define RSS_ENABLE_NONE 0x0
1100#define RSS_ENABLE_IPV4 0x1
1101#define RSS_ENABLE_TCP_IPV4 0x2
1102#define RSS_ENABLE_IPV6 0x4
1103#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001104#define RSS_ENABLE_UDP_IPV4 0x10
1105#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001106
Suresh Reddy594ad542013-04-25 23:03:20 +00001107#define L3_RSS_FLAGS (RXH_IP_DST | RXH_IP_SRC)
1108#define L4_RSS_FLAGS (RXH_L4_B_0_1 | RXH_L4_B_2_3)
1109
Sathya Perla3abcded2010-10-03 22:12:27 -07001110struct be_cmd_req_rss_config {
1111 struct be_cmd_req_hdr hdr;
1112 u32 if_id;
1113 u16 enable_rss;
1114 u16 cpu_table_size_log2;
1115 u32 hash[10];
1116 u8 cpu_table[128];
1117 u8 flush;
1118 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001119};
1120
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001121/******************** Port Beacon ***************************/
1122
1123#define BEACON_STATE_ENABLED 0x1
1124#define BEACON_STATE_DISABLED 0x0
1125
1126struct be_cmd_req_enable_disable_beacon {
1127 struct be_cmd_req_hdr hdr;
1128 u8 port_num;
1129 u8 beacon_state;
1130 u8 beacon_duration;
1131 u8 status_duration;
1132} __packed;
1133
1134struct be_cmd_resp_enable_disable_beacon {
1135 struct be_cmd_resp_hdr resp_hdr;
1136 u32 rsvd0;
1137} __packed;
1138
1139struct be_cmd_req_get_beacon_state {
1140 struct be_cmd_req_hdr hdr;
1141 u8 port_num;
1142 u8 rsvd0;
1143 u16 rsvd1;
1144} __packed;
1145
1146struct be_cmd_resp_get_beacon_state {
1147 struct be_cmd_resp_hdr resp_hdr;
1148 u8 beacon_state;
1149 u8 rsvd0[3];
1150} __packed;
1151
Ajit Khaparde84517482009-09-04 03:12:16 +00001152/****************** Firmware Flash ******************/
1153struct flashrom_params {
1154 u32 op_code;
1155 u32 op_type;
1156 u32 data_buf_size;
1157 u32 offset;
Ajit Khaparde84517482009-09-04 03:12:16 +00001158};
1159
1160struct be_cmd_write_flashrom {
1161 struct be_cmd_req_hdr hdr;
1162 struct flashrom_params params;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001163 u8 data_buf[32768];
1164 u8 rsvd[4];
1165} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +00001166
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001167/* cmd to read flash crc */
1168struct be_cmd_read_flash_crc {
1169 struct be_cmd_req_hdr hdr;
1170 struct flashrom_params params;
1171 u8 crc[4];
1172 u8 rsvd[4];
1173};
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001174/**************** Lancer Firmware Flash ************/
1175struct amap_lancer_write_obj_context {
1176 u8 write_length[24];
1177 u8 reserved1[7];
1178 u8 eof;
1179} __packed;
1180
1181struct lancer_cmd_req_write_object {
1182 struct be_cmd_req_hdr hdr;
1183 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1184 u32 write_offset;
1185 u8 object_name[104];
1186 u32 descriptor_count;
1187 u32 buf_len;
1188 u32 addr_low;
1189 u32 addr_high;
1190};
1191
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001192#define LANCER_NO_RESET_NEEDED 0x00
1193#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001194struct lancer_cmd_resp_write_object {
1195 u8 opcode;
1196 u8 subsystem;
1197 u8 rsvd1[2];
1198 u8 status;
1199 u8 additional_status;
1200 u8 rsvd2[2];
1201 u32 resp_len;
1202 u32 actual_resp_len;
1203 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001204 u8 change_status;
1205 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001206};
1207
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001208/************************ Lancer Read FW info **************/
1209#define LANCER_READ_FILE_CHUNK (32*1024)
1210#define LANCER_READ_FILE_EOF_MASK 0x80000000
1211
1212#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001213#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1214#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001215
1216struct lancer_cmd_req_read_object {
1217 struct be_cmd_req_hdr hdr;
1218 u32 desired_read_len;
1219 u32 read_offset;
1220 u8 object_name[104];
1221 u32 descriptor_count;
1222 u32 buf_len;
1223 u32 addr_low;
1224 u32 addr_high;
1225};
1226
1227struct lancer_cmd_resp_read_object {
1228 u8 opcode;
1229 u8 subsystem;
1230 u8 rsvd1[2];
1231 u8 status;
1232 u8 additional_status;
1233 u8 rsvd2[2];
1234 u32 resp_len;
1235 u32 actual_resp_len;
1236 u32 actual_read_len;
1237 u32 eof;
1238};
1239
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001240/************************ WOL *******************************/
1241struct be_cmd_req_acpi_wol_magic_config{
1242 struct be_cmd_req_hdr hdr;
1243 u32 rsvd0[145];
1244 u8 magic_mac[6];
1245 u8 rsvd2[2];
1246} __packed;
1247
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001248struct be_cmd_req_acpi_wol_magic_config_v1 {
1249 struct be_cmd_req_hdr hdr;
1250 u8 rsvd0[2];
1251 u8 query_options;
1252 u8 rsvd1[5];
1253 u32 rsvd2[288];
1254 u8 magic_mac[6];
1255 u8 rsvd3[22];
1256} __packed;
1257
1258struct be_cmd_resp_acpi_wol_magic_config_v1 {
1259 struct be_cmd_resp_hdr hdr;
1260 u8 rsvd0[2];
1261 u8 wol_settings;
1262 u8 rsvd1[5];
1263 u32 rsvd2[295];
1264} __packed;
1265
1266#define BE_GET_WOL_CAP 2
1267
1268#define BE_WOL_CAP 0x1
1269#define BE_PME_D0_CAP 0x8
1270#define BE_PME_D1_CAP 0x10
1271#define BE_PME_D2_CAP 0x20
1272#define BE_PME_D3HOT_CAP 0x40
1273#define BE_PME_D3COLD_CAP 0x80
1274
Suresh Rff33a6e2009-12-03 16:15:52 -08001275/********************** LoopBack test *********************/
1276struct be_cmd_req_loopback_test {
1277 struct be_cmd_req_hdr hdr;
1278 u32 loopback_type;
1279 u32 num_pkts;
1280 u64 pattern;
1281 u32 src_port;
1282 u32 dest_port;
1283 u32 pkt_size;
1284};
1285
1286struct be_cmd_resp_loopback_test {
1287 struct be_cmd_resp_hdr resp_hdr;
1288 u32 status;
1289 u32 num_txfer;
1290 u32 num_rx;
1291 u32 miscomp_off;
1292 u32 ticks_compl;
1293};
1294
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001295struct be_cmd_req_set_lmode {
1296 struct be_cmd_req_hdr hdr;
1297 u8 src_port;
1298 u8 dest_port;
1299 u8 loopback_type;
1300 u8 loopback_state;
1301};
1302
1303struct be_cmd_resp_set_lmode {
1304 struct be_cmd_resp_hdr resp_hdr;
1305 u8 rsvd0[4];
1306};
1307
Suresh Rff33a6e2009-12-03 16:15:52 -08001308/********************** DDR DMA test *********************/
1309struct be_cmd_req_ddrdma_test {
1310 struct be_cmd_req_hdr hdr;
1311 u64 pattern;
1312 u32 byte_count;
1313 u32 rsvd0;
1314 u8 snd_buff[4096];
1315 u8 rsvd1[4096];
1316};
1317
1318struct be_cmd_resp_ddrdma_test {
1319 struct be_cmd_resp_hdr hdr;
1320 u64 pattern;
1321 u32 byte_cnt;
1322 u32 snd_err;
1323 u8 rsvd0[4096];
1324 u8 rcv_buff[4096];
1325};
1326
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001327/*********************** SEEPROM Read ***********************/
1328
1329#define BE_READ_SEEPROM_LEN 1024
1330struct be_cmd_req_seeprom_read {
1331 struct be_cmd_req_hdr hdr;
1332 u8 rsvd0[BE_READ_SEEPROM_LEN];
1333};
1334
1335struct be_cmd_resp_seeprom_read {
1336 struct be_cmd_req_hdr hdr;
1337 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1338};
1339
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001340enum {
1341 PHY_TYPE_CX4_10GB = 0,
1342 PHY_TYPE_XFP_10GB,
1343 PHY_TYPE_SFP_1GB,
1344 PHY_TYPE_SFP_PLUS_10GB,
1345 PHY_TYPE_KR_10GB,
1346 PHY_TYPE_KX4_10GB,
1347 PHY_TYPE_BASET_10GB,
1348 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001349 PHY_TYPE_BASEX_1GB,
1350 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001351 PHY_TYPE_DISABLED = 255
1352};
1353
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001354#define BE_SUPPORTED_SPEED_NONE 0
1355#define BE_SUPPORTED_SPEED_10MBPS 1
1356#define BE_SUPPORTED_SPEED_100MBPS 2
1357#define BE_SUPPORTED_SPEED_1GBPS 4
1358#define BE_SUPPORTED_SPEED_10GBPS 8
1359
1360#define BE_AN_EN 0x2
1361#define BE_PAUSE_SYM_EN 0x80
1362
1363/* MAC speed valid values */
1364#define SPEED_DEFAULT 0x0
1365#define SPEED_FORCED_10GB 0x1
1366#define SPEED_FORCED_1GB 0x2
1367#define SPEED_AUTONEG_10GB 0x3
1368#define SPEED_AUTONEG_1GB 0x4
1369#define SPEED_AUTONEG_100MB 0x5
1370#define SPEED_AUTONEG_10GB_1GB 0x6
1371#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1372#define SPEED_AUTONEG_1GB_100MB 0x8
1373#define SPEED_AUTONEG_10MB 0x9
1374#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1375#define SPEED_AUTONEG_100MB_10MB 0xb
1376#define SPEED_FORCED_100MB 0xc
1377#define SPEED_FORCED_10MB 0xd
1378
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001379struct be_cmd_req_get_phy_info {
1380 struct be_cmd_req_hdr hdr;
1381 u8 rsvd0[24];
1382};
Sathya Perla306f1342011-08-02 19:57:45 +00001383
1384struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001385 u16 phy_type;
1386 u16 interface_type;
1387 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001388 u16 ext_phy_details;
1389 u16 rsvd;
1390 u16 auto_speeds_supported;
1391 u16 fixed_speeds_supported;
1392 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001393};
1394
Sathya Perla306f1342011-08-02 19:57:45 +00001395struct be_cmd_resp_get_phy_info {
1396 struct be_cmd_req_hdr hdr;
1397 struct be_phy_info phy_info;
1398};
1399
Ajit Khapardee1d18732010-07-23 01:52:13 +00001400/*********************** Set QOS ***********************/
1401
1402#define BE_QOS_BITS_NIC 1
1403
1404struct be_cmd_req_set_qos {
1405 struct be_cmd_req_hdr hdr;
1406 u32 valid_bits;
1407 u32 max_bps_nic;
1408 u32 rsvd[7];
1409};
1410
1411struct be_cmd_resp_set_qos {
1412 struct be_cmd_resp_hdr hdr;
1413 u32 rsvd;
1414};
1415
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001416/*********************** Controller Attributes ***********************/
1417struct be_cmd_req_cntl_attribs {
1418 struct be_cmd_req_hdr hdr;
1419};
1420
1421struct be_cmd_resp_cntl_attribs {
1422 struct be_cmd_resp_hdr hdr;
1423 struct mgmt_controller_attrib attribs;
1424};
1425
Sathya Perla2e588f82011-03-11 02:49:26 +00001426/*********************** Set driver function ***********************/
1427#define CAPABILITY_SW_TIMESTAMPS 2
1428#define CAPABILITY_BE3_NATIVE_ERX_API 4
1429
1430struct be_cmd_req_set_func_cap {
1431 struct be_cmd_req_hdr hdr;
1432 u32 valid_cap_flags;
1433 u32 cap_flags;
1434 u8 rsvd[212];
1435};
1436
1437struct be_cmd_resp_set_func_cap {
1438 struct be_cmd_resp_hdr hdr;
1439 u32 valid_cap_flags;
1440 u32 cap_flags;
1441 u8 rsvd[212];
1442};
1443
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001444/*********************** Function Privileges ***********************/
1445enum {
1446 BE_PRIV_DEFAULT = 0x1,
1447 BE_PRIV_LNKQUERY = 0x2,
1448 BE_PRIV_LNKSTATS = 0x4,
1449 BE_PRIV_LNKMGMT = 0x8,
1450 BE_PRIV_LNKDIAG = 0x10,
1451 BE_PRIV_UTILQUERY = 0x20,
1452 BE_PRIV_FILTMGMT = 0x40,
1453 BE_PRIV_IFACEMGMT = 0x80,
1454 BE_PRIV_VHADM = 0x100,
1455 BE_PRIV_DEVCFG = 0x200,
1456 BE_PRIV_DEVSEC = 0x400
1457};
1458#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1459 BE_PRIV_DEVSEC)
1460#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1461
1462struct be_cmd_priv_map {
1463 u8 opcode;
1464 u8 subsystem;
1465 u32 priv_mask;
1466};
1467
1468struct be_cmd_req_get_fn_privileges {
1469 struct be_cmd_req_hdr hdr;
1470 u32 rsvd;
1471};
1472
1473struct be_cmd_resp_get_fn_privileges {
1474 struct be_cmd_resp_hdr hdr;
1475 u32 privilege_mask;
1476};
1477
Sathya Perla04a06022013-07-23 15:25:00 +05301478struct be_cmd_req_set_fn_privileges {
1479 struct be_cmd_req_hdr hdr;
1480 u32 privileges; /* Used by BE3, SH-R */
1481 u32 privileges_lancer; /* Used by Lancer */
1482};
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001483
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001484/******************** GET/SET_MACLIST **************************/
1485#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001486struct be_cmd_req_get_mac_list {
1487 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001488 u8 mac_type;
1489 u8 perm_override;
1490 u16 iface_id;
1491 u32 mac_id;
1492 u32 rsvd[3];
1493} __packed;
1494
1495struct get_list_macaddr {
1496 u16 mac_addr_size;
1497 union {
1498 u8 macaddr[6];
1499 struct {
1500 u8 rsvd[2];
1501 u32 mac_id;
1502 } __packed s_mac_id;
1503 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001504} __packed;
1505
1506struct be_cmd_resp_get_mac_list {
1507 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001508 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1509 struct get_list_macaddr macid_macaddr; /* soft mac */
1510 u8 true_mac_count;
1511 u8 pseudo_mac_count;
1512 u8 mac_list_size;
1513 u8 rsvd;
1514 /* perm override mac */
1515 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001516} __packed;
1517
1518struct be_cmd_req_set_mac_list {
1519 struct be_cmd_req_hdr hdr;
1520 u8 mac_count;
1521 u8 rsvd1;
1522 u16 rsvd2;
1523 struct macaddr mac[BE_MAX_MAC];
1524} __packed;
1525
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001526/*********************** HSW Config ***********************/
1527struct amap_set_hsw_context {
1528 u8 interface_id[16];
1529 u8 rsvd0[14];
1530 u8 pvid_valid;
1531 u8 rsvd1;
1532 u8 rsvd2[16];
1533 u8 pvid[16];
1534 u8 rsvd3[32];
1535 u8 rsvd4[32];
1536 u8 rsvd5[32];
1537} __packed;
1538
1539struct be_cmd_req_set_hsw_config {
1540 struct be_cmd_req_hdr hdr;
1541 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1542} __packed;
1543
1544struct be_cmd_resp_set_hsw_config {
1545 struct be_cmd_resp_hdr hdr;
1546 u32 rsvd;
1547};
1548
1549struct amap_get_hsw_req_context {
1550 u8 interface_id[16];
1551 u8 rsvd0[14];
1552 u8 pvid_valid;
1553 u8 pport;
1554} __packed;
1555
1556struct amap_get_hsw_resp_context {
1557 u8 rsvd1[16];
1558 u8 pvid[16];
1559 u8 rsvd2[32];
1560 u8 rsvd3[32];
1561 u8 rsvd4[32];
1562} __packed;
1563
1564struct be_cmd_req_get_hsw_config {
1565 struct be_cmd_req_hdr hdr;
1566 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1567} __packed;
1568
1569struct be_cmd_resp_get_hsw_config {
1570 struct be_cmd_resp_hdr hdr;
1571 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1572 u32 rsvd;
1573};
1574
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001575/******************* get port names ***************/
1576struct be_cmd_req_get_port_name {
1577 struct be_cmd_req_hdr hdr;
1578 u32 rsvd0;
1579};
1580
1581struct be_cmd_resp_get_port_name {
1582 struct be_cmd_req_hdr hdr;
1583 u8 port_name[4];
1584};
1585
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001586/*************** HW Stats Get v1 **********************************/
1587#define BE_TXP_SW_SZ 48
1588struct be_port_rxf_stats_v1 {
1589 u32 rsvd0[12];
1590 u32 rx_crc_errors;
1591 u32 rx_alignment_symbol_errors;
1592 u32 rx_pause_frames;
1593 u32 rx_priority_pause_frames;
1594 u32 rx_control_frames;
1595 u32 rx_in_range_errors;
1596 u32 rx_out_range_errors;
1597 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +00001598 u32 rx_address_filtered;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001599 u32 rx_dropped_too_small;
1600 u32 rx_dropped_too_short;
1601 u32 rx_dropped_header_too_small;
1602 u32 rx_dropped_tcp_length;
1603 u32 rx_dropped_runt;
1604 u32 rsvd1[10];
1605 u32 rx_ip_checksum_errs;
1606 u32 rx_tcp_checksum_errs;
1607 u32 rx_udp_checksum_errs;
1608 u32 rsvd2[7];
1609 u32 rx_switched_unicast_packets;
1610 u32 rx_switched_multicast_packets;
1611 u32 rx_switched_broadcast_packets;
1612 u32 rsvd3[3];
1613 u32 tx_pauseframes;
1614 u32 tx_priority_pauseframes;
1615 u32 tx_controlframes;
1616 u32 rsvd4[10];
1617 u32 rxpp_fifo_overflow_drop;
1618 u32 rx_input_fifo_overflow_drop;
1619 u32 pmem_fifo_overflow_drop;
1620 u32 jabber_events;
1621 u32 rsvd5[3];
1622};
1623
1624
1625struct be_rxf_stats_v1 {
1626 struct be_port_rxf_stats_v1 port[4];
1627 u32 rsvd0[2];
1628 u32 rx_drops_no_pbuf;
1629 u32 rx_drops_no_txpb;
1630 u32 rx_drops_no_erx_descr;
1631 u32 rx_drops_no_tpre_descr;
1632 u32 rsvd1[6];
1633 u32 rx_drops_too_many_frags;
1634 u32 rx_drops_invalid_ring;
1635 u32 forwarded_packets;
1636 u32 rx_drops_mtu;
1637 u32 rsvd2[14];
1638};
1639
1640struct be_erx_stats_v1 {
1641 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1642 u32 rsvd[4];
1643};
1644
1645struct be_hw_stats_v1 {
1646 struct be_rxf_stats_v1 rxf;
1647 u32 rsvd0[BE_TXP_SW_SZ];
1648 struct be_erx_stats_v1 erx;
1649 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001650 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001651};
1652
1653struct be_cmd_req_get_stats_v1 {
1654 struct be_cmd_req_hdr hdr;
1655 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1656};
1657
1658struct be_cmd_resp_get_stats_v1 {
1659 struct be_cmd_resp_hdr hdr;
1660 struct be_hw_stats_v1 hw_stats;
1661};
1662
Somnath Kotur941a77d2012-05-17 22:59:03 +00001663/************** get fat capabilites *******************/
1664#define MAX_MODULES 27
1665#define MAX_MODES 4
1666#define MODE_UART 0
1667#define FW_LOG_LEVEL_DEFAULT 48
1668#define FW_LOG_LEVEL_FATAL 64
1669
1670struct ext_fat_mode {
1671 u8 mode;
1672 u8 rsvd0;
1673 u16 port_mask;
1674 u32 dbg_lvl;
1675 u64 fun_mask;
1676} __packed;
1677
1678struct ext_fat_modules {
1679 u8 modules_str[32];
1680 u32 modules_id;
1681 u32 num_modes;
1682 struct ext_fat_mode trace_lvl[MAX_MODES];
1683} __packed;
1684
1685struct be_fat_conf_params {
1686 u32 max_log_entries;
1687 u32 log_entry_size;
1688 u8 log_type;
1689 u8 max_log_funs;
1690 u8 max_log_ports;
1691 u8 rsvd0;
1692 u32 supp_modes;
1693 u32 num_modules;
1694 struct ext_fat_modules module[MAX_MODULES];
1695} __packed;
1696
1697struct be_cmd_req_get_ext_fat_caps {
1698 struct be_cmd_req_hdr hdr;
1699 u32 parameter_type;
1700};
1701
1702struct be_cmd_resp_get_ext_fat_caps {
1703 struct be_cmd_resp_hdr hdr;
1704 struct be_fat_conf_params get_params;
1705};
1706
1707struct be_cmd_req_set_ext_fat_caps {
1708 struct be_cmd_req_hdr hdr;
1709 struct be_fat_conf_params set_params;
1710};
1711
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001712#define RESOURCE_DESC_SIZE 88
1713#define NIC_RESOURCE_DESC_TYPE_V0 0x41
1714#define NIC_RESOURCE_DESC_TYPE_V1 0x51
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001715#define MAX_RESOURCE_DESC 4
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001716#define MAX_RESOURCE_DESC_V1 32
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001717
1718/* QOS unit number */
1719#define QUN 4
1720/* Immediate */
1721#define IMM 6
1722/* No save */
1723#define NOSV 7
1724
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001725struct be_nic_resource_desc {
1726 u8 desc_type;
1727 u8 desc_len;
1728 u8 rsvd1;
1729 u8 flags;
1730 u8 vf_num;
1731 u8 rsvd2;
1732 u8 pf_num;
1733 u8 rsvd3;
1734 u16 unicast_mac_count;
1735 u8 rsvd4[6];
1736 u16 mcc_count;
1737 u16 vlan_count;
1738 u16 mcast_mac_count;
1739 u16 txq_count;
1740 u16 rq_count;
1741 u16 rssq_count;
1742 u16 lro_count;
1743 u16 cq_count;
1744 u16 toe_conn_count;
1745 u16 eq_count;
1746 u32 rsvd5;
1747 u32 cap_flags;
1748 u8 link_param;
1749 u8 rsvd6[3];
1750 u32 bw_min;
1751 u32 bw_max;
1752 u8 acpi_params;
1753 u8 wol_param;
1754 u16 rsvd7;
1755 u32 rsvd8[3];
1756};
1757
1758struct be_cmd_req_get_func_config {
1759 struct be_cmd_req_hdr hdr;
1760};
1761
1762struct be_cmd_resp_get_func_config {
Kalesh AP28710c52013-04-28 22:21:13 +00001763 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001764 u32 desc_count;
1765 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1766};
1767
1768#define ACTIVE_PROFILE_TYPE 0x2
1769struct be_cmd_req_get_profile_config {
1770 struct be_cmd_req_hdr hdr;
1771 u8 rsvd;
1772 u8 type;
1773 u16 rsvd1;
1774};
1775
1776struct be_cmd_resp_get_profile_config {
1777 struct be_cmd_req_hdr hdr;
1778 u32 desc_count;
1779 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1780};
1781
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001782struct be_cmd_resp_get_profile_config_v1 {
1783 struct be_cmd_req_hdr hdr;
1784 u32 desc_count;
1785 u8 func_param[MAX_RESOURCE_DESC_V1 * RESOURCE_DESC_SIZE];
1786};
1787
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001788struct be_cmd_req_set_profile_config {
1789 struct be_cmd_req_hdr hdr;
1790 u32 rsvd;
1791 u32 desc_count;
1792 struct be_nic_resource_desc nic_desc;
1793};
1794
1795struct be_cmd_resp_set_profile_config {
1796 struct be_cmd_req_hdr hdr;
1797};
1798
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001799struct be_cmd_enable_disable_vf {
1800 struct be_cmd_req_hdr hdr;
1801 u8 enable;
1802 u8 rsvd[3];
1803};
1804
Somnath Kotur68c45a22013-03-14 02:42:07 +00001805struct be_cmd_req_intr_set {
1806 struct be_cmd_req_hdr hdr;
1807 u8 intr_enabled;
1808 u8 rsvd[3];
1809};
1810
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001811static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
1812{
1813 return flags & adapter->cmd_privileges ? true : false;
1814}
1815
Sathya Perla4c876612013-02-03 20:30:11 +00001816/************** Get IFACE LIST *******************/
1817struct be_if_desc {
1818 u32 if_id;
1819 u32 cap_flags;
1820 u32 en_flags;
1821};
1822
1823struct be_cmd_req_get_iface_list {
1824 struct be_cmd_req_hdr hdr;
1825};
1826
1827struct be_cmd_resp_get_iface_list {
1828 struct be_cmd_req_hdr hdr;
1829 u32 if_cnt;
1830 struct be_if_desc if_desc;
1831};
1832
Sathya Perla8788fdc2009-07-27 22:52:03 +00001833extern int be_pci_fnum_get(struct be_adapter *adapter);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001834extern int be_fw_wait_ready(struct be_adapter *adapter);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001835extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +00001836 bool permanent, u32 if_handle, u32 pmac_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001837extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +00001838 u32 if_id, u32 *pmac_id, u32 domain);
1839extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
Sathya Perla30128032011-11-10 19:17:57 +00001840 int pmac_id, u32 domain);
Sathya Perla73d540f2009-10-14 20:20:42 +00001841extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001842 u32 en_flags, u32 *if_handle, u32 domain);
Sathya Perla30128032011-11-10 19:17:57 +00001843extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
Ajit Khaparde658681f2011-02-11 13:34:46 +00001844 u32 domain);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001845extern int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001846 struct be_queue_info *eq, int eq_delay);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001847extern int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001848 struct be_queue_info *cq, struct be_queue_info *eq,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001849 bool no_delay, int num_cqe_dma_coalesce);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001850extern int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +00001851 struct be_queue_info *mccq,
1852 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001853extern int be_cmd_txq_create(struct be_adapter *adapter,
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001854 struct be_tx_obj *txo);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001855extern int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001856 struct be_queue_info *rxq, u16 cq_id,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001857 u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001858extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001859 int type);
Sathya Perla482c9e72011-06-29 23:33:17 +00001860extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
1861 struct be_queue_info *q);
Sathya Perla323ff712012-09-28 04:39:43 +00001862extern int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1863 u8 *link_status, u32 dom);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001864extern int be_cmd_reset(struct be_adapter *adapter);
1865extern int be_cmd_get_stats(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001866 struct be_dma_mem *nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001867extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1868 struct be_dma_mem *nonemb_cmd);
Sathya Perla04b71172011-09-27 13:30:27 -04001869extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1870 char *fw_on_flash);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001871
Sathya Perla8788fdc2009-07-27 22:52:03 +00001872extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
1873extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001874 u16 *vtag_array, u32 num, bool untagged,
1875 bool promiscuous);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001876extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001877extern int be_cmd_set_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001878 u32 tx_fc, u32 rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001879extern int be_cmd_get_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001880 u32 *tx_fc, u32 *rx_fc);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001881extern int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1882 u32 *function_mode, u32 *function_caps, u16 *asic_rev);
sarveshwarb14074ea2009-08-05 13:05:24 -07001883extern int be_cmd_reset_function(struct be_adapter *adapter);
Sathya Perla3abcded2010-10-03 22:12:27 -07001884extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Suresh Reddy594ad542013-04-25 23:03:20 +00001885 u32 rss_hash_opts, u16 table_size);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001886extern int be_process_mcc(struct be_adapter *adapter);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001887extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
1888 u8 port_num, u8 beacon, u8 status, u8 state);
1889extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
1890 u8 port_num, u32 *state);
Ajit Khaparde84517482009-09-04 03:12:16 +00001891extern int be_cmd_write_flashrom(struct be_adapter *adapter,
1892 struct be_dma_mem *cmd, u32 flash_oper,
1893 u32 flash_opcode, u32 buf_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001894extern int lancer_cmd_write_object(struct be_adapter *adapter,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001895 struct be_dma_mem *cmd,
1896 u32 data_size, u32 data_offset,
1897 const char *obj_name,
1898 u32 *data_written, u8 *change_status,
1899 u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001900int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1901 u32 data_size, u32 data_offset, const char *obj_name,
1902 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001903int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1904 int offset);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001905extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1906 struct be_dma_mem *nonemb_cmd);
Sathya Perla2243e2e2009-11-22 22:02:03 +00001907extern int be_cmd_fw_init(struct be_adapter *adapter);
1908extern int be_cmd_fw_clean(struct be_adapter *adapter);
Sathya Perla7a1e9b22010-02-17 01:35:11 +00001909extern void be_async_mcc_enable(struct be_adapter *adapter);
1910extern void be_async_mcc_disable(struct be_adapter *adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08001911extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1912 u32 loopback_type, u32 pkt_size,
1913 u32 num_pkts, u64 pattern);
1914extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1915 u32 byte_cnt, struct be_dma_mem *cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001916extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1917 struct be_dma_mem *nonemb_cmd);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001918extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1919 u8 loopback_type, u8 enable);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001920extern int be_cmd_get_phy_info(struct be_adapter *adapter);
Ajit Khapardee1d18732010-07-23 01:52:13 +00001921extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001922extern void be_detect_error(struct be_adapter *adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001923extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001924extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
Sathya Perla2dc1deb2011-07-19 19:52:33 +00001925extern int be_cmd_req_native_mode(struct be_adapter *adapter);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001926extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
1927extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001928extern int be_cmd_get_fn_privileges(struct be_adapter *adapter,
1929 u32 *privilege, u32 domain);
Sathya Perla04a06022013-07-23 15:25:00 +05301930extern int be_cmd_set_fn_privileges(struct be_adapter *adapter,
1931 u32 privileges, u32 vf_num);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001932extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
1933 bool *pmac_id_active, u32 *pmac_id,
1934 u8 domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05301935extern int be_cmd_get_active_mac(struct be_adapter *adapter, u32 pmac_id,
1936 u8 *mac);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001937extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
1938 u8 mac_count, u32 domain);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001939extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
1940 u32 domain, u16 intf_id);
1941extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
1942 u32 domain, u16 intf_id);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001943extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Somnath Kotur941a77d2012-05-17 22:59:03 +00001944extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
1945 struct be_dma_mem *cmd);
1946extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
1947 struct be_dma_mem *cmd,
1948 struct be_fat_conf_params *cfgs);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001949extern int lancer_wait_ready(struct be_adapter *adapter);
Somnath Kotur5c510812013-05-30 02:52:23 +00001950extern int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask);
1951extern int lancer_initiate_dump(struct be_adapter *adapter);
1952extern bool dump_present(struct be_adapter *adapter);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001953extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001954extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001955extern int be_cmd_get_func_config(struct be_adapter *adapter);
1956extern int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001957 u16 *txq_count, u8 domain);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001958
1959extern int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
1960 u8 domain);
Sathya Perla4c876612013-02-03 20:30:11 +00001961extern int be_cmd_get_if_id(struct be_adapter *adapter,
1962 struct be_vf_cfg *vf_cfg, int vf_num);
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001963extern int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);
Somnath Kotur68c45a22013-03-14 02:42:07 +00001964extern int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable);