blob: 3f796fed35afdc9b3db7f155aef764ea584c8f0b [file] [log] [blame]
Anusha Srivatsabd1328582017-01-18 08:05:53 -08001/*
2 * Copyright © 2016-2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24#include <linux/firmware.h>
25#include "i915_drv.h"
26#include "intel_uc.h"
27
28/**
29 * DOC: HuC Firmware
30 *
31 * Motivation:
32 * GEN9 introduces a new dedicated firmware for usage in media HEVC (High
33 * Efficiency Video Coding) operations. Userspace can use the firmware
34 * capabilities by adding HuC specific commands to batch buffers.
35 *
36 * Implementation:
37 * The same firmware loader is used as the GuC. However, the actual
38 * loading to HW is deferred until GEM initialization is done.
39 *
40 * Note that HuC firmware loading must be done before GuC loading.
41 */
42
Anusha Srivatsacd69098572017-01-18 08:05:54 -080043#define BXT_HUC_FW_MAJOR 01
44#define BXT_HUC_FW_MINOR 07
45#define BXT_BLD_NUM 1398
46
Anusha Srivatsabd1328582017-01-18 08:05:53 -080047#define SKL_HUC_FW_MAJOR 01
48#define SKL_HUC_FW_MINOR 07
49#define SKL_BLD_NUM 1398
50
Anusha Srivatsaf2ec71d2017-01-18 08:05:55 -080051#define KBL_HUC_FW_MAJOR 02
52#define KBL_HUC_FW_MINOR 00
53#define KBL_BLD_NUM 1810
54
Anusha Srivatsadbc26ebd2017-05-18 10:47:11 -070055#define GLK_HUC_FW_MAJOR 02
56#define GLK_HUC_FW_MINOR 00
Anusha Srivatsadb5ba0d2017-03-30 13:24:07 -070057#define GLK_BLD_NUM 1748
58
Anusha Srivatsabd1328582017-01-18 08:05:53 -080059#define HUC_FW_PATH(platform, major, minor, bld_num) \
60 "i915/" __stringify(platform) "_huc_ver" __stringify(major) "_" \
61 __stringify(minor) "_" __stringify(bld_num) ".bin"
62
63#define I915_SKL_HUC_UCODE HUC_FW_PATH(skl, SKL_HUC_FW_MAJOR, \
64 SKL_HUC_FW_MINOR, SKL_BLD_NUM)
65MODULE_FIRMWARE(I915_SKL_HUC_UCODE);
66
Anusha Srivatsacd69098572017-01-18 08:05:54 -080067#define I915_BXT_HUC_UCODE HUC_FW_PATH(bxt, BXT_HUC_FW_MAJOR, \
68 BXT_HUC_FW_MINOR, BXT_BLD_NUM)
69MODULE_FIRMWARE(I915_BXT_HUC_UCODE);
Anusha Srivatsaf2ec71d2017-01-18 08:05:55 -080070
71#define I915_KBL_HUC_UCODE HUC_FW_PATH(kbl, KBL_HUC_FW_MAJOR, \
72 KBL_HUC_FW_MINOR, KBL_BLD_NUM)
73MODULE_FIRMWARE(I915_KBL_HUC_UCODE);
74
Anusha Srivatsadb5ba0d2017-03-30 13:24:07 -070075#define I915_GLK_HUC_UCODE HUC_FW_PATH(glk, GLK_HUC_FW_MAJOR, \
76 GLK_HUC_FW_MINOR, GLK_BLD_NUM)
77
Anusha Srivatsabd1328582017-01-18 08:05:53 -080078/**
79 * huc_ucode_xfer() - DMA's the firmware
80 * @dev_priv: the drm_i915_private device
81 *
82 * Transfer the firmware image to RAM for execution by the microcontroller.
83 *
84 * Return: 0 on success, non-zero on failure
85 */
86static int huc_ucode_xfer(struct drm_i915_private *dev_priv)
87{
88 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
89 struct i915_vma *vma;
90 unsigned long offset = 0;
91 u32 size;
92 int ret;
93
94 ret = i915_gem_object_set_to_gtt_domain(huc_fw->obj, false);
95 if (ret) {
96 DRM_DEBUG_DRIVER("set-domain failed %d\n", ret);
97 return ret;
98 }
99
100 vma = i915_gem_object_ggtt_pin(huc_fw->obj, NULL, 0, 0,
101 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
102 if (IS_ERR(vma)) {
103 DRM_DEBUG_DRIVER("pin failed %d\n", (int)PTR_ERR(vma));
104 return PTR_ERR(vma);
105 }
106
107 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
108
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800109 /* Set the source address for the uCode */
110 offset = guc_ggtt_offset(vma) + huc_fw->header_offset;
111 I915_WRITE(DMA_ADDR_0_LOW, lower_32_bits(offset));
112 I915_WRITE(DMA_ADDR_0_HIGH, upper_32_bits(offset) & 0xFFFF);
113
114 /* Hardware doesn't look at destination address for HuC. Set it to 0,
115 * but still program the correct address space.
116 */
117 I915_WRITE(DMA_ADDR_1_LOW, 0);
118 I915_WRITE(DMA_ADDR_1_HIGH, DMA_ADDRESS_SPACE_WOPCM);
119
120 size = huc_fw->header_size + huc_fw->ucode_size;
121 I915_WRITE(DMA_COPY_SIZE, size);
122
123 /* Start the DMA */
124 I915_WRITE(DMA_CTRL, _MASKED_BIT_ENABLE(HUC_UKERNEL | START_DMA));
125
126 /* Wait for DMA to finish */
127 ret = wait_for((I915_READ(DMA_CTRL) & START_DMA) == 0, 100);
128
129 DRM_DEBUG_DRIVER("HuC DMA transfer wait over with ret %d\n", ret);
130
131 /* Disable the bits once DMA is over */
132 I915_WRITE(DMA_CTRL, _MASKED_BIT_DISABLE(HUC_UKERNEL));
133
134 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
135
136 /*
137 * We keep the object pages for reuse during resume. But we can unpin it
138 * now that DMA has completed, so it doesn't continue to take up space.
139 */
140 i915_vma_unpin(vma);
141
142 return ret;
143}
144
145/**
Arkadiusz Hilerb551f612017-03-14 15:28:13 +0100146 * intel_huc_select_fw() - selects HuC firmware for loading
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100147 * @huc: intel_huc struct
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800148 */
Arkadiusz Hilerb551f612017-03-14 15:28:13 +0100149void intel_huc_select_fw(struct intel_huc *huc)
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800150{
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100151 struct drm_i915_private *dev_priv = huc_to_i915(huc);
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800152
Michal Wajdeczko959a3b62017-10-04 18:13:43 +0000153 intel_uc_fw_init(&huc->fw, INTEL_UC_FW_TYPE_HUC);
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800154
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000155 if (i915_modparams.huc_firmware_path) {
156 huc->fw.path = i915_modparams.huc_firmware_path;
Arkadiusz Hilerb3420dd2017-03-14 15:28:14 +0100157 huc->fw.major_ver_wanted = 0;
158 huc->fw.minor_ver_wanted = 0;
159 } else if (IS_SKYLAKE(dev_priv)) {
Arkadiusz Hiler8fc2a4e2017-03-14 15:28:12 +0100160 huc->fw.path = I915_SKL_HUC_UCODE;
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100161 huc->fw.major_ver_wanted = SKL_HUC_FW_MAJOR;
162 huc->fw.minor_ver_wanted = SKL_HUC_FW_MINOR;
Anusha Srivatsacd69098572017-01-18 08:05:54 -0800163 } else if (IS_BROXTON(dev_priv)) {
Arkadiusz Hiler8fc2a4e2017-03-14 15:28:12 +0100164 huc->fw.path = I915_BXT_HUC_UCODE;
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100165 huc->fw.major_ver_wanted = BXT_HUC_FW_MAJOR;
166 huc->fw.minor_ver_wanted = BXT_HUC_FW_MINOR;
Anusha Srivatsa5e5d8b62017-06-08 16:48:24 -0700167 } else if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
Arkadiusz Hiler8fc2a4e2017-03-14 15:28:12 +0100168 huc->fw.path = I915_KBL_HUC_UCODE;
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100169 huc->fw.major_ver_wanted = KBL_HUC_FW_MAJOR;
170 huc->fw.minor_ver_wanted = KBL_HUC_FW_MINOR;
Anusha Srivatsadb5ba0d2017-03-30 13:24:07 -0700171 } else if (IS_GEMINILAKE(dev_priv)) {
172 huc->fw.path = I915_GLK_HUC_UCODE;
173 huc->fw.major_ver_wanted = GLK_HUC_FW_MAJOR;
174 huc->fw.minor_ver_wanted = GLK_HUC_FW_MINOR;
Arkadiusz Hiler8fc2a4e2017-03-14 15:28:12 +0100175 } else {
176 DRM_ERROR("No HuC firmware known for platform with HuC!\n");
Anusha Srivatsa13e867f2017-03-01 11:58:55 -0800177 return;
Arkadiusz Hiler8fc2a4e2017-03-14 15:28:12 +0100178 }
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800179}
180
181/**
Arkadiusz Hiler882d1db2017-03-14 15:28:07 +0100182 * intel_huc_init_hw() - load HuC uCode to device
183 * @huc: intel_huc structure
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800184 *
185 * Called from guc_setup() during driver loading and also after a GPU reset.
186 * Be note that HuC loading must be done before GuC loading.
187 *
188 * The firmware image should have already been fetched into memory by the
189 * earlier call to intel_huc_init(), so here we need only check that
190 * is succeeded, and then transfer the image to the h/w.
191 *
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800192 */
Michal Wajdeczko01a9ca02017-03-31 11:57:09 +0000193void intel_huc_init_hw(struct intel_huc *huc)
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800194{
Arkadiusz Hiler882d1db2017-03-14 15:28:07 +0100195 struct drm_i915_private *dev_priv = huc_to_i915(huc);
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800196 int err;
197
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800198 DRM_DEBUG_DRIVER("%s fw status: fetch %s, load %s\n",
Arkadiusz Hiler882d1db2017-03-14 15:28:07 +0100199 huc->fw.path,
200 intel_uc_fw_status_repr(huc->fw.fetch_status),
201 intel_uc_fw_status_repr(huc->fw.load_status));
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800202
Michal Wajdeczko01a9ca02017-03-31 11:57:09 +0000203 if (huc->fw.fetch_status != INTEL_UC_FIRMWARE_SUCCESS)
204 return;
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800205
Arkadiusz Hiler882d1db2017-03-14 15:28:07 +0100206 huc->fw.load_status = INTEL_UC_FIRMWARE_PENDING;
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800207
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800208 err = huc_ucode_xfer(dev_priv);
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800209
Michal Wajdeczko01a9ca02017-03-31 11:57:09 +0000210 huc->fw.load_status = err ?
211 INTEL_UC_FIRMWARE_FAIL : INTEL_UC_FIRMWARE_SUCCESS;
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800212
213 DRM_DEBUG_DRIVER("%s fw status: fetch %s, load %s\n",
Arkadiusz Hiler882d1db2017-03-14 15:28:07 +0100214 huc->fw.path,
215 intel_uc_fw_status_repr(huc->fw.fetch_status),
216 intel_uc_fw_status_repr(huc->fw.load_status));
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800217
Michal Wajdeczko01a9ca02017-03-31 11:57:09 +0000218 if (huc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
219 DRM_ERROR("Failed to complete HuC uCode load with ret %d\n", err);
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800220
Michal Wajdeczko01a9ca02017-03-31 11:57:09 +0000221 return;
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800222}
223
224/**
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530225 * intel_huc_auth() - Authenticate HuC uCode
226 * @huc: intel_huc structure
Anusha Srivatsadac84a32017-01-18 08:05:57 -0800227 *
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530228 * Called after HuC and GuC firmware loading during intel_uc_init_hw().
229 *
230 * This function pins HuC firmware image object into GGTT.
231 * Then it invokes GuC action to authenticate passing the offset to RSA
232 * signature through intel_guc_auth_huc(). It then waits for 50ms for
233 * firmware verification ACK and unpins the object.
Anusha Srivatsadac84a32017-01-18 08:05:57 -0800234 */
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530235void intel_huc_auth(struct intel_huc *huc)
Anusha Srivatsadac84a32017-01-18 08:05:57 -0800236{
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530237 struct drm_i915_private *i915 = huc_to_i915(huc);
238 struct intel_guc *guc = &i915->guc;
Anusha Srivatsadac84a32017-01-18 08:05:57 -0800239 struct i915_vma *vma;
240 int ret;
Anusha Srivatsadac84a32017-01-18 08:05:57 -0800241
Michał Winiarski7e8d12b2017-01-20 20:23:46 +0100242 if (huc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
243 return;
244
Anusha Srivatsadac84a32017-01-18 08:05:57 -0800245 vma = i915_gem_object_ggtt_pin(huc->fw.obj, NULL, 0, 0,
246 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
247 if (IS_ERR(vma)) {
248 DRM_ERROR("failed to pin huc fw object %d\n",
249 (int)PTR_ERR(vma));
250 return;
251 }
252
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530253 ret = intel_guc_auth_huc(guc,
254 guc_ggtt_offset(vma) + huc->fw.rsa_offset);
Anusha Srivatsadac84a32017-01-18 08:05:57 -0800255 if (ret) {
256 DRM_ERROR("HuC: GuC did not ack Auth request %d\n", ret);
257 goto out;
258 }
259
260 /* Check authentication status, it should be done by now */
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530261 ret = intel_wait_for_register(i915,
262 HUC_STATUS2,
263 HUC_FW_VERIFIED,
264 HUC_FW_VERIFIED,
265 50);
Anusha Srivatsadac84a32017-01-18 08:05:57 -0800266 if (ret) {
267 DRM_ERROR("HuC: Authentication failed %d\n", ret);
268 goto out;
269 }
270
271out:
272 i915_vma_unpin(vma);
273}