blob: 6fa07ef1651d8d3aa7d93ef89b8db79ffbb6a85c [file] [log] [blame]
Neerav Parikhafb3ff02014-01-17 15:36:36 -08001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
4 * Copyright(c) 2013 - 2014 Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#include "i40e_adminq.h"
28#include "i40e_prototype.h"
29#include "i40e_dcb.h"
30
31/**
32 * i40e_get_dcbx_status
33 * @hw: pointer to the hw struct
34 * @status: Embedded DCBX Engine Status
35 *
36 * Get the DCBX status from the Firmware
37 **/
38i40e_status i40e_get_dcbx_status(struct i40e_hw *hw, u16 *status)
39{
40 u32 reg;
41
42 if (!status)
43 return I40E_ERR_PARAM;
44
45 reg = rd32(hw, I40E_PRTDCB_GENS);
46 *status = (u16)((reg & I40E_PRTDCB_GENS_DCBX_STATUS_MASK) >>
47 I40E_PRTDCB_GENS_DCBX_STATUS_SHIFT);
48
49 return 0;
50}
51
52/**
53 * i40e_parse_ieee_etscfg_tlv
54 * @tlv: IEEE 802.1Qaz ETS CFG TLV
55 * @dcbcfg: Local store to update ETS CFG data
56 *
57 * Parses IEEE 802.1Qaz ETS CFG TLV
58 **/
59static void i40e_parse_ieee_etscfg_tlv(struct i40e_lldp_org_tlv *tlv,
60 struct i40e_dcbx_config *dcbcfg)
61{
Neerav Parikh9fa61dd2014-11-12 00:18:25 +000062 struct i40e_dcb_ets_config *etscfg;
Neerav Parikhafb3ff02014-01-17 15:36:36 -080063 u8 *buf = tlv->tlvinfo;
64 u16 offset = 0;
65 u8 priority;
66 int i;
67
68 /* First Octet post subtype
69 * --------------------------
70 * |will-|CBS | Re- | Max |
71 * |ing | |served| TCs |
72 * --------------------------
73 * |1bit | 1bit|3 bits|3bits|
74 */
75 etscfg = &dcbcfg->etscfg;
76 etscfg->willing = (u8)((buf[offset] & I40E_IEEE_ETS_WILLING_MASK) >>
77 I40E_IEEE_ETS_WILLING_SHIFT);
78 etscfg->cbs = (u8)((buf[offset] & I40E_IEEE_ETS_CBS_MASK) >>
79 I40E_IEEE_ETS_CBS_SHIFT);
80 etscfg->maxtcs = (u8)((buf[offset] & I40E_IEEE_ETS_MAXTC_MASK) >>
81 I40E_IEEE_ETS_MAXTC_SHIFT);
82
83 /* Move offset to Priority Assignment Table */
84 offset++;
85
86 /* Priority Assignment Table (4 octets)
87 * Octets:| 1 | 2 | 3 | 4 |
88 * -----------------------------------------
89 * |pri0|pri1|pri2|pri3|pri4|pri5|pri6|pri7|
90 * -----------------------------------------
91 * Bits:|7 4|3 0|7 4|3 0|7 4|3 0|7 4|3 0|
92 * -----------------------------------------
93 */
94 for (i = 0; i < 4; i++) {
95 priority = (u8)((buf[offset] & I40E_IEEE_ETS_PRIO_1_MASK) >>
96 I40E_IEEE_ETS_PRIO_1_SHIFT);
97 etscfg->prioritytable[i * 2] = priority;
98 priority = (u8)((buf[offset] & I40E_IEEE_ETS_PRIO_0_MASK) >>
99 I40E_IEEE_ETS_PRIO_0_SHIFT);
100 etscfg->prioritytable[i * 2 + 1] = priority;
101 offset++;
102 }
103
104 /* TC Bandwidth Table (8 octets)
105 * Octets:| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
106 * ---------------------------------
107 * |tc0|tc1|tc2|tc3|tc4|tc5|tc6|tc7|
108 * ---------------------------------
109 */
110 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
111 etscfg->tcbwtable[i] = buf[offset++];
112
113 /* TSA Assignment Table (8 octets)
114 * Octets:| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
115 * ---------------------------------
116 * |tc0|tc1|tc2|tc3|tc4|tc5|tc6|tc7|
117 * ---------------------------------
118 */
119 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
120 etscfg->tsatable[i] = buf[offset++];
121}
122
123/**
124 * i40e_parse_ieee_etsrec_tlv
125 * @tlv: IEEE 802.1Qaz ETS REC TLV
126 * @dcbcfg: Local store to update ETS REC data
127 *
128 * Parses IEEE 802.1Qaz ETS REC TLV
129 **/
130static void i40e_parse_ieee_etsrec_tlv(struct i40e_lldp_org_tlv *tlv,
131 struct i40e_dcbx_config *dcbcfg)
132{
133 u8 *buf = tlv->tlvinfo;
134 u16 offset = 0;
135 u8 priority;
136 int i;
137
138 /* Move offset to priority table */
139 offset++;
140
141 /* Priority Assignment Table (4 octets)
142 * Octets:| 1 | 2 | 3 | 4 |
143 * -----------------------------------------
144 * |pri0|pri1|pri2|pri3|pri4|pri5|pri6|pri7|
145 * -----------------------------------------
146 * Bits:|7 4|3 0|7 4|3 0|7 4|3 0|7 4|3 0|
147 * -----------------------------------------
148 */
149 for (i = 0; i < 4; i++) {
150 priority = (u8)((buf[offset] & I40E_IEEE_ETS_PRIO_1_MASK) >>
151 I40E_IEEE_ETS_PRIO_1_SHIFT);
152 dcbcfg->etsrec.prioritytable[i*2] = priority;
153 priority = (u8)((buf[offset] & I40E_IEEE_ETS_PRIO_0_MASK) >>
154 I40E_IEEE_ETS_PRIO_0_SHIFT);
155 dcbcfg->etsrec.prioritytable[i*2 + 1] = priority;
156 offset++;
157 }
158
159 /* TC Bandwidth Table (8 octets)
160 * Octets:| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
161 * ---------------------------------
162 * |tc0|tc1|tc2|tc3|tc4|tc5|tc6|tc7|
163 * ---------------------------------
164 */
165 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
166 dcbcfg->etsrec.tcbwtable[i] = buf[offset++];
167
168 /* TSA Assignment Table (8 octets)
169 * Octets:| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
170 * ---------------------------------
171 * |tc0|tc1|tc2|tc3|tc4|tc5|tc6|tc7|
172 * ---------------------------------
173 */
174 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
175 dcbcfg->etsrec.tsatable[i] = buf[offset++];
176}
177
178/**
179 * i40e_parse_ieee_pfccfg_tlv
180 * @tlv: IEEE 802.1Qaz PFC CFG TLV
181 * @dcbcfg: Local store to update PFC CFG data
182 *
183 * Parses IEEE 802.1Qaz PFC CFG TLV
184 **/
185static void i40e_parse_ieee_pfccfg_tlv(struct i40e_lldp_org_tlv *tlv,
186 struct i40e_dcbx_config *dcbcfg)
187{
188 u8 *buf = tlv->tlvinfo;
189
190 /* ----------------------------------------
191 * |will-|MBC | Re- | PFC | PFC Enable |
192 * |ing | |served| cap | |
193 * -----------------------------------------
194 * |1bit | 1bit|2 bits|4bits| 1 octet |
195 */
196 dcbcfg->pfc.willing = (u8)((buf[0] & I40E_IEEE_PFC_WILLING_MASK) >>
197 I40E_IEEE_PFC_WILLING_SHIFT);
198 dcbcfg->pfc.mbc = (u8)((buf[0] & I40E_IEEE_PFC_MBC_MASK) >>
199 I40E_IEEE_PFC_MBC_SHIFT);
200 dcbcfg->pfc.pfccap = (u8)((buf[0] & I40E_IEEE_PFC_CAP_MASK) >>
201 I40E_IEEE_PFC_CAP_SHIFT);
202 dcbcfg->pfc.pfcenable = buf[1];
203}
204
205/**
206 * i40e_parse_ieee_app_tlv
207 * @tlv: IEEE 802.1Qaz APP TLV
208 * @dcbcfg: Local store to update APP PRIO data
209 *
210 * Parses IEEE 802.1Qaz APP PRIO TLV
211 **/
212static void i40e_parse_ieee_app_tlv(struct i40e_lldp_org_tlv *tlv,
213 struct i40e_dcbx_config *dcbcfg)
214{
215 u16 typelength;
216 u16 offset = 0;
217 u16 length;
218 int i = 0;
219 u8 *buf;
220
221 typelength = ntohs(tlv->typelength);
222 length = (u16)((typelength & I40E_LLDP_TLV_LEN_MASK) >>
223 I40E_LLDP_TLV_LEN_SHIFT);
224 buf = tlv->tlvinfo;
225
226 /* The App priority table starts 5 octets after TLV header */
227 length -= (sizeof(tlv->ouisubtype) + 1);
228
229 /* Move offset to App Priority Table */
230 offset++;
231
232 /* Application Priority Table (3 octets)
233 * Octets:| 1 | 2 | 3 |
234 * -----------------------------------------
235 * |Priority|Rsrvd| Sel | Protocol ID |
236 * -----------------------------------------
237 * Bits:|23 21|20 19|18 16|15 0|
238 * -----------------------------------------
239 */
240 while (offset < length) {
241 dcbcfg->app[i].priority = (u8)((buf[offset] &
242 I40E_IEEE_APP_PRIO_MASK) >>
243 I40E_IEEE_APP_PRIO_SHIFT);
244 dcbcfg->app[i].selector = (u8)((buf[offset] &
245 I40E_IEEE_APP_SEL_MASK) >>
246 I40E_IEEE_APP_SEL_SHIFT);
247 dcbcfg->app[i].protocolid = (buf[offset + 1] << 0x8) |
248 buf[offset + 2];
249 /* Move to next app */
250 offset += 3;
251 i++;
252 if (i >= I40E_DCBX_MAX_APPS)
253 break;
254 }
255
256 dcbcfg->numapps = i;
257}
258
259/**
260 * i40e_parse_ieee_etsrec_tlv
261 * @tlv: IEEE 802.1Qaz TLV
262 * @dcbcfg: Local store to update ETS REC data
263 *
264 * Get the TLV subtype and send it to parsing function
265 * based on the subtype value
266 **/
267static void i40e_parse_ieee_tlv(struct i40e_lldp_org_tlv *tlv,
268 struct i40e_dcbx_config *dcbcfg)
269{
270 u32 ouisubtype;
271 u8 subtype;
272
273 ouisubtype = ntohl(tlv->ouisubtype);
274 subtype = (u8)((ouisubtype & I40E_LLDP_TLV_SUBTYPE_MASK) >>
275 I40E_LLDP_TLV_SUBTYPE_SHIFT);
276 switch (subtype) {
277 case I40E_IEEE_SUBTYPE_ETS_CFG:
278 i40e_parse_ieee_etscfg_tlv(tlv, dcbcfg);
279 break;
280 case I40E_IEEE_SUBTYPE_ETS_REC:
281 i40e_parse_ieee_etsrec_tlv(tlv, dcbcfg);
282 break;
283 case I40E_IEEE_SUBTYPE_PFC_CFG:
284 i40e_parse_ieee_pfccfg_tlv(tlv, dcbcfg);
285 break;
286 case I40E_IEEE_SUBTYPE_APP_PRI:
287 i40e_parse_ieee_app_tlv(tlv, dcbcfg);
288 break;
289 default:
290 break;
291 }
292}
293
294/**
Neerav Parikh909b2d162015-08-27 11:42:36 -0400295 * i40e_parse_cee_pgcfg_tlv
296 * @tlv: CEE DCBX PG CFG TLV
297 * @dcbcfg: Local store to update ETS CFG data
298 *
299 * Parses CEE DCBX PG CFG TLV
300 **/
301static void i40e_parse_cee_pgcfg_tlv(struct i40e_cee_feat_tlv *tlv,
302 struct i40e_dcbx_config *dcbcfg)
303{
304 struct i40e_dcb_ets_config *etscfg;
305 u8 *buf = tlv->tlvinfo;
306 u16 offset = 0;
307 u8 priority;
308 int i;
309
310 etscfg = &dcbcfg->etscfg;
311
312 if (tlv->en_will_err & I40E_CEE_FEAT_TLV_WILLING_MASK)
313 etscfg->willing = 1;
314
315 etscfg->cbs = 0;
316 /* Priority Group Table (4 octets)
317 * Octets:| 1 | 2 | 3 | 4 |
318 * -----------------------------------------
319 * |pri0|pri1|pri2|pri3|pri4|pri5|pri6|pri7|
320 * -----------------------------------------
321 * Bits:|7 4|3 0|7 4|3 0|7 4|3 0|7 4|3 0|
322 * -----------------------------------------
323 */
324 for (i = 0; i < 4; i++) {
325 priority = (u8)((buf[offset] & I40E_CEE_PGID_PRIO_1_MASK) >>
326 I40E_CEE_PGID_PRIO_1_SHIFT);
327 etscfg->prioritytable[i * 2] = priority;
328 priority = (u8)((buf[offset] & I40E_CEE_PGID_PRIO_0_MASK) >>
329 I40E_CEE_PGID_PRIO_0_SHIFT);
330 etscfg->prioritytable[i * 2 + 1] = priority;
331 offset++;
332 }
333
334 /* PG Percentage Table (8 octets)
335 * Octets:| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
336 * ---------------------------------
337 * |pg0|pg1|pg2|pg3|pg4|pg5|pg6|pg7|
338 * ---------------------------------
339 */
340 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
341 etscfg->tcbwtable[i] = buf[offset++];
342
343 /* Number of TCs supported (1 octet) */
344 etscfg->maxtcs = buf[offset];
345}
346
347/**
348 * i40e_parse_cee_pfccfg_tlv
349 * @tlv: CEE DCBX PFC CFG TLV
350 * @dcbcfg: Local store to update PFC CFG data
351 *
352 * Parses CEE DCBX PFC CFG TLV
353 **/
354static void i40e_parse_cee_pfccfg_tlv(struct i40e_cee_feat_tlv *tlv,
355 struct i40e_dcbx_config *dcbcfg)
356{
357 u8 *buf = tlv->tlvinfo;
358
359 if (tlv->en_will_err & I40E_CEE_FEAT_TLV_WILLING_MASK)
360 dcbcfg->pfc.willing = 1;
361
362 /* ------------------------
363 * | PFC Enable | PFC TCs |
364 * ------------------------
365 * | 1 octet | 1 octet |
366 */
367 dcbcfg->pfc.pfcenable = buf[0];
368 dcbcfg->pfc.pfccap = buf[1];
369}
370
371/**
372 * i40e_parse_cee_app_tlv
373 * @tlv: CEE DCBX APP TLV
374 * @dcbcfg: Local store to update APP PRIO data
375 *
376 * Parses CEE DCBX APP PRIO TLV
377 **/
378static void i40e_parse_cee_app_tlv(struct i40e_cee_feat_tlv *tlv,
379 struct i40e_dcbx_config *dcbcfg)
380{
381 u16 length, typelength, offset = 0;
382 struct i40e_cee_app_prio *app;
383 u8 i, up;
384
385 typelength = ntohs(tlv->hdr.typelen);
386 length = (u16)((typelength & I40E_LLDP_TLV_LEN_MASK) >>
387 I40E_LLDP_TLV_LEN_SHIFT);
388
389 dcbcfg->numapps = length / sizeof(*app);
390 if (!dcbcfg->numapps)
391 return;
392
393 for (i = 0; i < dcbcfg->numapps; i++) {
394 app = (struct i40e_cee_app_prio *)(tlv->tlvinfo + offset);
395 for (up = 0; up < I40E_MAX_USER_PRIORITY; up++) {
396 if (app->prio_map & (1 << up))
397 break;
398 }
399 dcbcfg->app[i].priority = up;
400 /* Get Selector from lower 2 bits */
401 dcbcfg->app[i].selector = (app->upper_oui_sel &
402 I40E_CEE_APP_SELECTOR_MASK);
403 dcbcfg->app[i].protocolid = ntohs(app->protocol);
404 /* Move to next app */
405 offset += sizeof(*app);
406 }
407}
408
409/**
410 * i40e_parse_cee_tlv
411 * @tlv: CEE DCBX TLV
412 * @dcbcfg: Local store to update DCBX config data
413 *
414 * Get the TLV subtype and send it to parsing function
415 * based on the subtype value
416 **/
417static void i40e_parse_cee_tlv(struct i40e_lldp_org_tlv *tlv,
418 struct i40e_dcbx_config *dcbcfg)
419{
420 u16 len, tlvlen, sublen, typelength;
421 struct i40e_cee_feat_tlv *sub_tlv;
422 u8 subtype, feat_tlv_count = 0;
423 u32 ouisubtype;
424
425 ouisubtype = ntohl(tlv->ouisubtype);
426 subtype = (u8)((ouisubtype & I40E_LLDP_TLV_SUBTYPE_MASK) >>
427 I40E_LLDP_TLV_SUBTYPE_SHIFT);
428 /* Return if not CEE DCBX */
429 if (subtype != I40E_CEE_DCBX_TYPE)
430 return;
431
432 typelength = ntohs(tlv->typelength);
433 tlvlen = (u16)((typelength & I40E_LLDP_TLV_LEN_MASK) >>
434 I40E_LLDP_TLV_LEN_SHIFT);
435 len = sizeof(tlv->typelength) + sizeof(ouisubtype) +
436 sizeof(struct i40e_cee_ctrl_tlv);
437 /* Return if no CEE DCBX Feature TLVs */
438 if (tlvlen <= len)
439 return;
440
441 sub_tlv = (struct i40e_cee_feat_tlv *)((char *)tlv + len);
442 while (feat_tlv_count < I40E_CEE_MAX_FEAT_TYPE) {
443 typelength = ntohs(sub_tlv->hdr.typelen);
444 sublen = (u16)((typelength &
445 I40E_LLDP_TLV_LEN_MASK) >>
446 I40E_LLDP_TLV_LEN_SHIFT);
447 subtype = (u8)((typelength & I40E_LLDP_TLV_TYPE_MASK) >>
448 I40E_LLDP_TLV_TYPE_SHIFT);
449 switch (subtype) {
450 case I40E_CEE_SUBTYPE_PG_CFG:
451 i40e_parse_cee_pgcfg_tlv(sub_tlv, dcbcfg);
452 break;
453 case I40E_CEE_SUBTYPE_PFC_CFG:
454 i40e_parse_cee_pfccfg_tlv(sub_tlv, dcbcfg);
455 break;
456 case I40E_CEE_SUBTYPE_APP_PRI:
457 i40e_parse_cee_app_tlv(sub_tlv, dcbcfg);
458 break;
459 default:
460 return; /* Invalid Sub-type return */
461 }
462 feat_tlv_count++;
463 /* Move to next sub TLV */
464 sub_tlv = (struct i40e_cee_feat_tlv *)((char *)sub_tlv +
465 sizeof(sub_tlv->hdr.typelen) +
466 sublen);
467 }
468}
469
470/**
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800471 * i40e_parse_org_tlv
472 * @tlv: Organization specific TLV
473 * @dcbcfg: Local store to update ETS REC data
474 *
475 * Currently only IEEE 802.1Qaz TLV is supported, all others
476 * will be returned
477 **/
478static void i40e_parse_org_tlv(struct i40e_lldp_org_tlv *tlv,
479 struct i40e_dcbx_config *dcbcfg)
480{
481 u32 ouisubtype;
482 u32 oui;
483
484 ouisubtype = ntohl(tlv->ouisubtype);
485 oui = (u32)((ouisubtype & I40E_LLDP_TLV_OUI_MASK) >>
486 I40E_LLDP_TLV_OUI_SHIFT);
487 switch (oui) {
488 case I40E_IEEE_8021QAZ_OUI:
489 i40e_parse_ieee_tlv(tlv, dcbcfg);
490 break;
Neerav Parikh909b2d162015-08-27 11:42:36 -0400491 case I40E_CEE_DCBX_OUI:
492 i40e_parse_cee_tlv(tlv, dcbcfg);
493 break;
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800494 default:
495 break;
496 }
497}
498
499/**
500 * i40e_lldp_to_dcb_config
501 * @lldpmib: LLDPDU to be parsed
502 * @dcbcfg: store for LLDPDU data
503 *
504 * Parse DCB configuration from the LLDPDU
505 **/
506i40e_status i40e_lldp_to_dcb_config(u8 *lldpmib,
507 struct i40e_dcbx_config *dcbcfg)
508{
509 i40e_status ret = 0;
510 struct i40e_lldp_org_tlv *tlv;
511 u16 type;
512 u16 length;
513 u16 typelength;
Neerav Parikh71f6a852014-02-06 05:51:11 +0000514 u16 offset = 0;
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800515
516 if (!lldpmib || !dcbcfg)
517 return I40E_ERR_PARAM;
518
519 /* set to the start of LLDPDU */
520 lldpmib += ETH_HLEN;
521 tlv = (struct i40e_lldp_org_tlv *)lldpmib;
Neerav Parikh71f6a852014-02-06 05:51:11 +0000522 while (1) {
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800523 typelength = ntohs(tlv->typelength);
524 type = (u16)((typelength & I40E_LLDP_TLV_TYPE_MASK) >>
525 I40E_LLDP_TLV_TYPE_SHIFT);
526 length = (u16)((typelength & I40E_LLDP_TLV_LEN_MASK) >>
527 I40E_LLDP_TLV_LEN_SHIFT);
Neerav Parikh71f6a852014-02-06 05:51:11 +0000528 offset += sizeof(typelength) + length;
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800529
Neerav Parikh71f6a852014-02-06 05:51:11 +0000530 /* END TLV or beyond LLDPDU size */
531 if ((type == I40E_TLV_TYPE_END) || (offset > I40E_LLDPDU_SIZE))
532 break;
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800533
534 switch (type) {
535 case I40E_TLV_TYPE_ORG:
536 i40e_parse_org_tlv(tlv, dcbcfg);
537 break;
538 default:
539 break;
540 }
541
542 /* Move to next TLV */
543 tlv = (struct i40e_lldp_org_tlv *)((char *)tlv +
544 sizeof(tlv->typelength) +
545 length);
546 }
547
548 return ret;
549}
550
551/**
552 * i40e_aq_get_dcb_config
553 * @hw: pointer to the hw struct
554 * @mib_type: mib type for the query
555 * @bridgetype: bridge type for the query (remote)
556 * @dcbcfg: store for LLDPDU data
557 *
558 * Query DCB configuration from the Firmware
559 **/
560i40e_status i40e_aq_get_dcb_config(struct i40e_hw *hw, u8 mib_type,
561 u8 bridgetype,
562 struct i40e_dcbx_config *dcbcfg)
563{
564 i40e_status ret = 0;
565 struct i40e_virt_mem mem;
566 u8 *lldpmib;
567
568 /* Allocate the LLDPDU */
569 ret = i40e_allocate_virt_mem(hw, &mem, I40E_LLDPDU_SIZE);
570 if (ret)
571 return ret;
572
573 lldpmib = (u8 *)mem.va;
574 ret = i40e_aq_get_lldp_mib(hw, bridgetype, mib_type,
575 (void *)lldpmib, I40E_LLDPDU_SIZE,
576 NULL, NULL, NULL);
577 if (ret)
578 goto free_mem;
579
580 /* Parse LLDP MIB to get dcb configuration */
581 ret = i40e_lldp_to_dcb_config(lldpmib, dcbcfg);
582
583free_mem:
584 i40e_free_virt_mem(hw, &mem);
585 return ret;
586}
587
588/**
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000589 * i40e_cee_to_dcb_v1_config
590 * @cee_cfg: pointer to CEE v1 response configuration struct
591 * @dcbcfg: DCB configuration struct
592 *
593 * Convert CEE v1 configuration from firmware to DCB configuration
594 **/
595static void i40e_cee_to_dcb_v1_config(
596 struct i40e_aqc_get_cee_dcb_cfg_v1_resp *cee_cfg,
597 struct i40e_dcbx_config *dcbcfg)
598{
599 u16 status, tlv_status = le16_to_cpu(cee_cfg->tlv_status);
600 u16 app_prio = le16_to_cpu(cee_cfg->oper_app_prio);
Jesse Brandeburg0f575bf2015-04-07 19:45:40 -0400601 u8 i, tc, err;
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000602
603 /* CEE PG data to ETS config */
604 dcbcfg->etscfg.maxtcs = cee_cfg->oper_num_tc;
605
606 for (i = 0; i < 4; i++) {
607 tc = (u8)((cee_cfg->oper_prio_tc[i] &
608 I40E_CEE_PGID_PRIO_1_MASK) >>
609 I40E_CEE_PGID_PRIO_1_SHIFT);
610 dcbcfg->etscfg.prioritytable[i*2] = tc;
611 tc = (u8)((cee_cfg->oper_prio_tc[i] &
612 I40E_CEE_PGID_PRIO_0_MASK) >>
613 I40E_CEE_PGID_PRIO_0_SHIFT);
614 dcbcfg->etscfg.prioritytable[i*2 + 1] = tc;
615 }
616
617 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
618 dcbcfg->etscfg.tcbwtable[i] = cee_cfg->oper_tc_bw[i];
619
620 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
621 if (dcbcfg->etscfg.prioritytable[i] == I40E_CEE_PGID_STRICT) {
622 /* Map it to next empty TC */
623 dcbcfg->etscfg.prioritytable[i] =
624 cee_cfg->oper_num_tc - 1;
625 dcbcfg->etscfg.tsatable[i] = I40E_IEEE_TSA_STRICT;
626 } else {
627 dcbcfg->etscfg.tsatable[i] = I40E_IEEE_TSA_ETS;
628 }
629 }
630
631 /* CEE PFC data to ETS config */
632 dcbcfg->pfc.pfcenable = cee_cfg->oper_pfc_en;
633 dcbcfg->pfc.pfccap = I40E_MAX_TRAFFIC_CLASS;
634
635 status = (tlv_status & I40E_AQC_CEE_APP_STATUS_MASK) >>
636 I40E_AQC_CEE_APP_STATUS_SHIFT;
637 err = (status & I40E_TLV_STATUS_ERR) ? 1 : 0;
Jesse Brandeburg0f575bf2015-04-07 19:45:40 -0400638 /* Add APPs if Error is False */
Neerav Parikh7589f652015-02-26 16:12:00 +0000639 if (!err) {
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000640 /* CEE operating configuration supports FCoE/iSCSI/FIP only */
641 dcbcfg->numapps = I40E_CEE_OPER_MAX_APPS;
642
643 /* FCoE APP */
644 dcbcfg->app[0].priority =
645 (app_prio & I40E_AQC_CEE_APP_FCOE_MASK) >>
646 I40E_AQC_CEE_APP_FCOE_SHIFT;
647 dcbcfg->app[0].selector = I40E_APP_SEL_ETHTYPE;
648 dcbcfg->app[0].protocolid = I40E_APP_PROTOID_FCOE;
649
650 /* iSCSI APP */
651 dcbcfg->app[1].priority =
652 (app_prio & I40E_AQC_CEE_APP_ISCSI_MASK) >>
653 I40E_AQC_CEE_APP_ISCSI_SHIFT;
654 dcbcfg->app[1].selector = I40E_APP_SEL_TCPIP;
655 dcbcfg->app[1].protocolid = I40E_APP_PROTOID_ISCSI;
656
657 /* FIP APP */
658 dcbcfg->app[2].priority =
659 (app_prio & I40E_AQC_CEE_APP_FIP_MASK) >>
660 I40E_AQC_CEE_APP_FIP_SHIFT;
661 dcbcfg->app[2].selector = I40E_APP_SEL_ETHTYPE;
662 dcbcfg->app[2].protocolid = I40E_APP_PROTOID_FIP;
663 }
664}
665
666/**
667 * i40e_cee_to_dcb_config
668 * @cee_cfg: pointer to CEE configuration struct
669 * @dcbcfg: DCB configuration struct
670 *
671 * Convert CEE configuration from firmware to DCB configuration
672 **/
673static void i40e_cee_to_dcb_config(
674 struct i40e_aqc_get_cee_dcb_cfg_resp *cee_cfg,
675 struct i40e_dcbx_config *dcbcfg)
676{
677 u32 status, tlv_status = le32_to_cpu(cee_cfg->tlv_status);
678 u16 app_prio = le16_to_cpu(cee_cfg->oper_app_prio);
679 u8 i, tc, err, sync, oper;
680
681 /* CEE PG data to ETS config */
682 dcbcfg->etscfg.maxtcs = cee_cfg->oper_num_tc;
683
Greg Bowers95e56132015-08-28 17:55:52 -0400684 /* Note that the FW creates the oper_prio_tc nibbles reversed
685 * from those in the CEE Priority Group sub-TLV.
686 */
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000687 for (i = 0; i < 4; i++) {
688 tc = (u8)((cee_cfg->oper_prio_tc[i] &
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000689 I40E_CEE_PGID_PRIO_0_MASK) >>
690 I40E_CEE_PGID_PRIO_0_SHIFT);
Greg Bowers95e56132015-08-28 17:55:52 -0400691 dcbcfg->etscfg.prioritytable[i * 2] = tc;
692 tc = (u8)((cee_cfg->oper_prio_tc[i] &
693 I40E_CEE_PGID_PRIO_1_MASK) >>
694 I40E_CEE_PGID_PRIO_1_SHIFT);
695 dcbcfg->etscfg.prioritytable[i * 2 + 1] = tc;
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000696 }
697
698 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
699 dcbcfg->etscfg.tcbwtable[i] = cee_cfg->oper_tc_bw[i];
700
701 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
702 if (dcbcfg->etscfg.prioritytable[i] == I40E_CEE_PGID_STRICT) {
703 /* Map it to next empty TC */
704 dcbcfg->etscfg.prioritytable[i] =
705 cee_cfg->oper_num_tc - 1;
706 dcbcfg->etscfg.tsatable[i] = I40E_IEEE_TSA_STRICT;
707 } else {
708 dcbcfg->etscfg.tsatable[i] = I40E_IEEE_TSA_ETS;
709 }
710 }
711
712 /* CEE PFC data to ETS config */
713 dcbcfg->pfc.pfcenable = cee_cfg->oper_pfc_en;
714 dcbcfg->pfc.pfccap = I40E_MAX_TRAFFIC_CLASS;
715
Neerav Parikh2642f022015-08-27 11:42:30 -0400716 i = 0;
717 status = (tlv_status & I40E_AQC_CEE_FCOE_STATUS_MASK) >>
718 I40E_AQC_CEE_FCOE_STATUS_SHIFT;
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000719 err = (status & I40E_TLV_STATUS_ERR) ? 1 : 0;
720 sync = (status & I40E_TLV_STATUS_SYNC) ? 1 : 0;
721 oper = (status & I40E_TLV_STATUS_OPER) ? 1 : 0;
Neerav Parikh2642f022015-08-27 11:42:30 -0400722 /* Add FCoE APP if Error is False and Oper/Sync is True */
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000723 if (!err && sync && oper) {
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000724 /* FCoE APP */
Neerav Parikh2642f022015-08-27 11:42:30 -0400725 dcbcfg->app[i].priority =
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000726 (app_prio & I40E_AQC_CEE_APP_FCOE_MASK) >>
727 I40E_AQC_CEE_APP_FCOE_SHIFT;
Neerav Parikh2642f022015-08-27 11:42:30 -0400728 dcbcfg->app[i].selector = I40E_APP_SEL_ETHTYPE;
729 dcbcfg->app[i].protocolid = I40E_APP_PROTOID_FCOE;
730 i++;
731 }
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000732
Neerav Parikh2642f022015-08-27 11:42:30 -0400733 status = (tlv_status & I40E_AQC_CEE_ISCSI_STATUS_MASK) >>
734 I40E_AQC_CEE_ISCSI_STATUS_SHIFT;
735 err = (status & I40E_TLV_STATUS_ERR) ? 1 : 0;
736 sync = (status & I40E_TLV_STATUS_SYNC) ? 1 : 0;
737 oper = (status & I40E_TLV_STATUS_OPER) ? 1 : 0;
738 /* Add iSCSI APP if Error is False and Oper/Sync is True */
739 if (!err && sync && oper) {
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000740 /* iSCSI APP */
Neerav Parikh2642f022015-08-27 11:42:30 -0400741 dcbcfg->app[i].priority =
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000742 (app_prio & I40E_AQC_CEE_APP_ISCSI_MASK) >>
743 I40E_AQC_CEE_APP_ISCSI_SHIFT;
Neerav Parikh2642f022015-08-27 11:42:30 -0400744 dcbcfg->app[i].selector = I40E_APP_SEL_TCPIP;
745 dcbcfg->app[i].protocolid = I40E_APP_PROTOID_ISCSI;
746 i++;
747 }
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000748
Neerav Parikh2642f022015-08-27 11:42:30 -0400749 status = (tlv_status & I40E_AQC_CEE_FIP_STATUS_MASK) >>
750 I40E_AQC_CEE_FIP_STATUS_SHIFT;
751 err = (status & I40E_TLV_STATUS_ERR) ? 1 : 0;
752 sync = (status & I40E_TLV_STATUS_SYNC) ? 1 : 0;
753 oper = (status & I40E_TLV_STATUS_OPER) ? 1 : 0;
754 /* Add FIP APP if Error is False and Oper/Sync is True */
755 if (!err && sync && oper) {
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000756 /* FIP APP */
Neerav Parikh2642f022015-08-27 11:42:30 -0400757 dcbcfg->app[i].priority =
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000758 (app_prio & I40E_AQC_CEE_APP_FIP_MASK) >>
759 I40E_AQC_CEE_APP_FIP_SHIFT;
Neerav Parikh2642f022015-08-27 11:42:30 -0400760 dcbcfg->app[i].selector = I40E_APP_SEL_ETHTYPE;
761 dcbcfg->app[i].protocolid = I40E_APP_PROTOID_FIP;
762 i++;
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000763 }
Neerav Parikh2642f022015-08-27 11:42:30 -0400764 dcbcfg->numapps = i;
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000765}
766
767/**
Neerav Parikh1a9375e2015-08-27 11:42:37 -0400768 * i40e_get_ieee_dcb_config
769 * @hw: pointer to the hw struct
770 *
771 * Get IEEE mode DCB configuration from the Firmware
772 **/
773static i40e_status i40e_get_ieee_dcb_config(struct i40e_hw *hw)
774{
775 i40e_status ret = 0;
776
777 /* IEEE mode */
778 hw->local_dcbx_config.dcbx_mode = I40E_DCBX_MODE_IEEE;
779 /* Get Local DCB Config */
780 ret = i40e_aq_get_dcb_config(hw, I40E_AQ_LLDP_MIB_LOCAL, 0,
781 &hw->local_dcbx_config);
782 if (ret)
783 goto out;
784
785 /* Get Remote DCB Config */
786 ret = i40e_aq_get_dcb_config(hw, I40E_AQ_LLDP_MIB_REMOTE,
787 I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE,
788 &hw->remote_dcbx_config);
789 /* Don't treat ENOENT as an error for Remote MIBs */
790 if (hw->aq.asq_last_status == I40E_AQ_RC_ENOENT)
791 ret = 0;
792
793out:
794 return ret;
795}
796
797/**
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800798 * i40e_get_dcb_config
799 * @hw: pointer to the hw struct
800 *
801 * Get DCB configuration from the Firmware
802 **/
803i40e_status i40e_get_dcb_config(struct i40e_hw *hw)
804{
805 i40e_status ret = 0;
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000806 struct i40e_aqc_get_cee_dcb_cfg_resp cee_cfg;
807 struct i40e_aqc_get_cee_dcb_cfg_v1_resp cee_v1_cfg;
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800808
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000809 /* If Firmware version < v4.33 IEEE only */
810 if (((hw->aq.fw_maj_ver == 4) && (hw->aq.fw_min_ver < 33)) ||
811 (hw->aq.fw_maj_ver < 4))
Neerav Parikh1a9375e2015-08-27 11:42:37 -0400812 return i40e_get_ieee_dcb_config(hw);
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000813
814 /* If Firmware version == v4.33 use old CEE struct */
815 if ((hw->aq.fw_maj_ver == 4) && (hw->aq.fw_min_ver == 33)) {
816 ret = i40e_aq_get_cee_dcb_config(hw, &cee_v1_cfg,
817 sizeof(cee_v1_cfg), NULL);
818 if (!ret) {
819 /* CEE mode */
820 hw->local_dcbx_config.dcbx_mode = I40E_DCBX_MODE_CEE;
Neerav Parikh9fffa3f2015-07-10 19:36:09 -0400821 hw->local_dcbx_config.tlv_status =
822 le16_to_cpu(cee_v1_cfg.tlv_status);
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000823 i40e_cee_to_dcb_v1_config(&cee_v1_cfg,
824 &hw->local_dcbx_config);
825 }
826 } else {
827 ret = i40e_aq_get_cee_dcb_config(hw, &cee_cfg,
828 sizeof(cee_cfg), NULL);
829 if (!ret) {
830 /* CEE mode */
831 hw->local_dcbx_config.dcbx_mode = I40E_DCBX_MODE_CEE;
Neerav Parikh9fffa3f2015-07-10 19:36:09 -0400832 hw->local_dcbx_config.tlv_status =
833 le32_to_cpu(cee_cfg.tlv_status);
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000834 i40e_cee_to_dcb_config(&cee_cfg,
835 &hw->local_dcbx_config);
836 }
837 }
838
839 /* CEE mode not enabled try querying IEEE data */
840 if (hw->aq.asq_last_status == I40E_AQ_RC_ENOENT)
Neerav Parikh1a9375e2015-08-27 11:42:37 -0400841 return i40e_get_ieee_dcb_config(hw);
842
843 if (ret)
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000844 goto out;
845
Neerav Parikh1a9375e2015-08-27 11:42:37 -0400846 /* Get CEE DCB Desired Config */
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800847 ret = i40e_aq_get_dcb_config(hw, I40E_AQ_LLDP_MIB_LOCAL, 0,
Neerav Parikh1a9375e2015-08-27 11:42:37 -0400848 &hw->desired_dcbx_config);
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800849 if (ret)
850 goto out;
851
852 /* Get Remote DCB Config */
853 ret = i40e_aq_get_dcb_config(hw, I40E_AQ_LLDP_MIB_REMOTE,
854 I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE,
855 &hw->remote_dcbx_config);
Neerav Parikh9fa61dd2014-11-12 00:18:25 +0000856 /* Don't treat ENOENT as an error for Remote MIBs */
857 if (hw->aq.asq_last_status == I40E_AQ_RC_ENOENT)
858 ret = 0;
859
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800860out:
861 return ret;
862}
863
864/**
865 * i40e_init_dcb
866 * @hw: pointer to the hw struct
867 *
868 * Update DCB configuration from the Firmware
869 **/
870i40e_status i40e_init_dcb(struct i40e_hw *hw)
871{
872 i40e_status ret = 0;
Neerav Parikhe1c47512014-11-12 00:18:30 +0000873 struct i40e_lldp_variables lldp_cfg;
874 u8 adminstatus = 0;
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800875
876 if (!hw->func_caps.dcb)
877 return ret;
878
Neerav Parikhe1c47512014-11-12 00:18:30 +0000879 /* Read LLDP NVM area */
880 ret = i40e_read_lldp_cfg(hw, &lldp_cfg);
881 if (ret)
882 return ret;
883
884 /* Get the LLDP AdminStatus for the current port */
885 adminstatus = lldp_cfg.adminstatus >> (hw->port * 4);
886 adminstatus &= 0xF;
887
888 /* LLDP agent disabled */
889 if (!adminstatus) {
890 hw->dcbx_status = I40E_DCBX_STATUS_DISABLED;
891 return ret;
892 }
893
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800894 /* Get DCBX status */
895 ret = i40e_get_dcbx_status(hw, &hw->dcbx_status);
896 if (ret)
897 return ret;
898
899 /* Check the DCBX Status */
900 switch (hw->dcbx_status) {
901 case I40E_DCBX_STATUS_DONE:
902 case I40E_DCBX_STATUS_IN_PROGRESS:
903 /* Get current DCBX configuration */
904 ret = i40e_get_dcb_config(hw);
Neerav Parikhe1c47512014-11-12 00:18:30 +0000905 if (ret)
906 return ret;
Neerav Parikhafb3ff02014-01-17 15:36:36 -0800907 break;
908 case I40E_DCBX_STATUS_DISABLED:
909 return ret;
910 case I40E_DCBX_STATUS_NOT_STARTED:
911 case I40E_DCBX_STATUS_MULTIPLE_PEERS:
912 default:
913 break;
914 }
915
916 /* Configure the LLDP MIB change event */
917 ret = i40e_aq_cfg_lldp_mib_change_event(hw, true, NULL);
918 if (ret)
919 return ret;
920
921 return ret;
922}
Neerav Parikhe1c47512014-11-12 00:18:30 +0000923
924/**
925 * i40e_read_lldp_cfg - read LLDP Configuration data from NVM
926 * @hw: pointer to the HW structure
927 * @lldp_cfg: pointer to hold lldp configuration variables
928 *
929 * Reads the LLDP configuration data from NVM
930 **/
931i40e_status i40e_read_lldp_cfg(struct i40e_hw *hw,
932 struct i40e_lldp_variables *lldp_cfg)
933{
934 i40e_status ret = 0;
935 u32 offset = (2 * I40E_NVM_LLDP_CFG_PTR);
936
937 if (!lldp_cfg)
938 return I40E_ERR_PARAM;
939
940 ret = i40e_acquire_nvm(hw, I40E_RESOURCE_READ);
941 if (ret)
942 goto err_lldp_cfg;
943
944 ret = i40e_aq_read_nvm(hw, I40E_SR_EMP_MODULE_PTR, offset,
945 sizeof(struct i40e_lldp_variables),
946 (u8 *)lldp_cfg,
947 true, NULL);
948 i40e_release_nvm(hw);
949
950err_lldp_cfg:
951 return ret;
952}