blob: e82b98dfc028b6d3abda9e261a58f6c842b85e0c [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01006 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07007 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08008 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -07009 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010011 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020012 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010013 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000014 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000015 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000016 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000017 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000018 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010019 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000020 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010021 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000022 select ARM_GIC_V3_ITS if PCI_MSI
Will Deaconadace892013-05-08 17:29:24 +010023 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000024 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070025 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000026 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000027 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010028 select EDAC_SUPPORT
Laura Abbottd4932f92014-10-09 15:26:44 -070029 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010030 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010031 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000032 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070033 select GENERIC_EARLY_IOREMAP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010034 select GENERIC_IRQ_PROBE
35 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010036 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010037 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070038 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000040 select GENERIC_STRNCPY_FROM_USER
41 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010042 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010043 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010045 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010046 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010047 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080048 select HAVE_ARCH_JUMP_LABEL
Vijaya Kumar K95292472014-01-28 11:20:22 +000049 select HAVE_ARCH_KGDB
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000050 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010051 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070052 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010053 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010054 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010055 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010056 select HAVE_CMPXCHG_LOCAL
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070057 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070058 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010059 select HAVE_DMA_API_DEBUG
60 select HAVE_DMA_ATTRS
Laura Abbott6ac21042013-12-12 19:28:33 +000061 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010062 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000063 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010064 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090065 select HAVE_FUNCTION_TRACER
66 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010067 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010069 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000070 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010071 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010072 select HAVE_PERF_REGS
73 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070074 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010075 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020077 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010078 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select NO_BOOTMEM
80 select OF
81 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010082 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000084 select POWER_RESET
85 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select RTC_LIB
87 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070088 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070089 select HAVE_CONTEXT_TRACKING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 help
91 ARM 64-bit (AArch64) Linux support.
92
93config 64BIT
94 def_bool y
95
96config ARCH_PHYS_ADDR_T_64BIT
97 def_bool y
98
99config MMU
100 def_bool y
101
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700102config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100103 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104
105config STACKTRACE_SUPPORT
106 def_bool y
107
108config LOCKDEP_SUPPORT
109 def_bool y
110
111config TRACE_IRQFLAGS_SUPPORT
112 def_bool y
113
Will Deaconc209f792014-03-14 17:47:05 +0000114config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 def_bool y
116
Dave P Martin9fb74102015-07-24 16:37:48 +0100117config GENERIC_BUG
118 def_bool y
119 depends on BUG
120
121config GENERIC_BUG_RELATIVE_POINTERS
122 def_bool y
123 depends on GENERIC_BUG
124
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125config GENERIC_HWEIGHT
126 def_bool y
127
128config GENERIC_CSUM
129 def_bool y
130
131config GENERIC_CALIBRATE_DELAY
132 def_bool y
133
Catalin Marinas19e76402014-02-27 12:09:22 +0000134config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100135 def_bool y
136
Steve Capper29e56942014-10-09 15:29:25 -0700137config HAVE_GENERIC_RCU_GUP
138 def_bool y
139
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100140config ARCH_DMA_ADDR_T_64BIT
141 def_bool y
142
143config NEED_DMA_MAP_STATE
144 def_bool y
145
146config NEED_SG_DMA_LENGTH
147 def_bool y
148
Will Deacon4b3dc962015-05-29 18:28:44 +0100149config SMP
150 def_bool y
151
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100152config SWIOTLB
153 def_bool y
154
155config IOMMU_HELPER
156 def_bool SWIOTLB
157
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100158config KERNEL_MODE_NEON
159 def_bool y
160
Rob Herring92cc15f2014-04-18 17:19:59 -0500161config FIX_EARLYCON_MEM
162 def_bool y
163
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700164config PGTABLE_LEVELS
165 int
166 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
167 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
168 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
169 default 4 if ARM64_4K_PAGES && ARM64_VA_BITS_48
170
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100171source "init/Kconfig"
172
173source "kernel/Kconfig.freezer"
174
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100175menu "Platform selection"
176
Alim Akhtar6f56eef2014-11-22 22:41:52 +0900177config ARCH_EXYNOS
178 bool
179 help
180 This enables support for Samsung Exynos SoC family
181
182config ARCH_EXYNOS7
183 bool "ARMv8 based Samsung Exynos7"
184 select ARCH_EXYNOS
185 select COMMON_CLK_SAMSUNG
186 select HAVE_S3C2410_WATCHDOG if WATCHDOG
187 select HAVE_S3C_RTC if RTC_CLASS
188 select PINCTRL
189 select PINCTRL_EXYNOS
190
191 help
192 This enables support for Samsung Exynos7 SoC family
193
Olof Johansson5118a6a2015-01-27 16:19:11 -0800194config ARCH_FSL_LS2085A
195 bool "Freescale LS2085A SOC"
196 help
197 This enables support for Freescale LS2085A SOC.
198
Bintian Wang85fe9462015-01-06 09:30:36 +0800199config ARCH_HISI
200 bool "Hisilicon SoC Family"
201 help
202 This enables support for Hisilicon ARMv8 SoC family
203
Eddie Huang4727a6f2015-12-01 10:14:00 +0100204config ARCH_MEDIATEK
205 bool "Mediatek MT65xx & MT81xx ARMv8 SoC"
206 select ARM_GIC
Yingjoe Chen0a233cd2015-03-06 14:24:50 +0800207 select PINCTRL
Eddie Huang4727a6f2015-12-01 10:14:00 +0100208 help
209 Support for Mediatek MT65xx & MT81xx ARMv8 SoCs
210
Abhimanyu Kapurd7f64a42013-10-15 21:11:09 -0700211config ARCH_QCOM
212 bool "Qualcomm Platforms"
213 select PINCTRL
214 help
215 This enables support for the ARMv8 based Qualcomm chipsets.
216
Suravee Suthikulpanit41904362014-11-26 11:51:09 +0700217config ARCH_SEATTLE
218 bool "AMD Seattle SoC Family"
219 help
220 This enables support for AMD Seattle SOC Family
221
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700222config ARCH_TEGRA
223 bool "NVIDIA Tegra SoC Family"
224 select ARCH_HAS_RESET_CONTROLLER
225 select ARCH_REQUIRE_GPIOLIB
226 select CLKDEV_LOOKUP
227 select CLKSRC_MMIO
228 select CLKSRC_OF
229 select GENERIC_CLOCKEVENTS
230 select HAVE_CLK
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700231 select PINCTRL
232 select RESET_CONTROLLER
233 help
234 This enables support for the NVIDIA Tegra SoC family.
235
236config ARCH_TEGRA_132_SOC
237 bool "NVIDIA Tegra132 SoC"
238 depends on ARCH_TEGRA
239 select PINCTRL_TEGRA124
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700240 select USB_ULPI if USB_PHY
241 select USB_ULPI_VIEWPORT if USB_PHY
242 help
243 Enable support for NVIDIA Tegra132 SoC, based on the Denver
244 ARMv8 CPU. The Tegra132 SoC is similar to the Tegra124 SoC,
245 but contains an NVIDIA Denver CPU complex in place of
246 Tegra124's "4+1" Cortex-A15 CPU complex.
247
Zhizhou Zhangc4bb7992015-03-11 02:27:08 +0000248config ARCH_SPRD
249 bool "Spreadtrum SoC platform"
250 help
251 Support for Spreadtrum ARM based SoCs
252
Radha Mohan Chintakuntla28f74202014-04-08 18:47:51 +0530253config ARCH_THUNDER
254 bool "Cavium Inc. Thunder SoC Family"
255 help
256 This enables support for Cavium's Thunder Family of SoCs.
257
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100258config ARCH_VEXPRESS
259 bool "ARMv8 software model (Versatile Express)"
260 select ARCH_REQUIRE_GPIOLIB
261 select COMMON_CLK_VERSATILE
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000262 select POWER_RESET_VEXPRESS
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100263 select VEXPRESS_CONFIG
264 help
265 This enables support for the ARMv8 software model (Versatile
266 Express).
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100267
Vinayak Kale15942852013-04-24 10:06:57 +0100268config ARCH_XGENE
269 bool "AppliedMicro X-Gene SOC Family"
270 help
271 This enables support for AppliedMicro X-Gene SOC Family
272
Michal Simek5d1b79d2015-03-09 09:41:04 +0100273config ARCH_ZYNQMP
274 bool "Xilinx ZynqMP Family"
275 help
276 This enables support for Xilinx ZynqMP Family
277
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100278endmenu
279
280menu "Bus support"
281
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100282config PCI
283 bool "PCI support"
284 help
285 This feature enables support for PCI bus system. If you say Y
286 here, the kernel will include drivers and infrastructure code
287 to support PCI bus devices.
288
289config PCI_DOMAINS
290 def_bool PCI
291
292config PCI_DOMAINS_GENERIC
293 def_bool PCI
294
295config PCI_SYSCALL
296 def_bool PCI
297
298source "drivers/pci/Kconfig"
299source "drivers/pci/pcie/Kconfig"
300source "drivers/pci/hotplug/Kconfig"
301
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100302endmenu
303
304menu "Kernel Features"
305
Andre Przywarac0a01b82014-11-14 15:54:12 +0000306menu "ARM errata workarounds via the alternatives framework"
307
308config ARM64_ERRATUM_826319
309 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
310 default y
311 help
312 This option adds an alternative code sequence to work around ARM
313 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
314 AXI master interface and an L2 cache.
315
316 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
317 and is unable to accept a certain write via this interface, it will
318 not progress on read data presented on the read data channel and the
319 system can deadlock.
320
321 The workaround promotes data cache clean instructions to
322 data cache clean-and-invalidate.
323 Please note that this does not necessarily enable the workaround,
324 as it depends on the alternative framework, which will only patch
325 the kernel if an affected CPU is detected.
326
327 If unsure, say Y.
328
329config ARM64_ERRATUM_827319
330 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
331 default y
332 help
333 This option adds an alternative code sequence to work around ARM
334 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
335 master interface and an L2 cache.
336
337 Under certain conditions this erratum can cause a clean line eviction
338 to occur at the same time as another transaction to the same address
339 on the AMBA 5 CHI interface, which can cause data corruption if the
340 interconnect reorders the two transactions.
341
342 The workaround promotes data cache clean instructions to
343 data cache clean-and-invalidate.
344 Please note that this does not necessarily enable the workaround,
345 as it depends on the alternative framework, which will only patch
346 the kernel if an affected CPU is detected.
347
348 If unsure, say Y.
349
350config ARM64_ERRATUM_824069
351 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
352 default y
353 help
354 This option adds an alternative code sequence to work around ARM
355 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
356 to a coherent interconnect.
357
358 If a Cortex-A53 processor is executing a store or prefetch for
359 write instruction at the same time as a processor in another
360 cluster is executing a cache maintenance operation to the same
361 address, then this erratum might cause a clean cache line to be
362 incorrectly marked as dirty.
363
364 The workaround promotes data cache clean instructions to
365 data cache clean-and-invalidate.
366 Please note that this option does not necessarily enable the
367 workaround, as it depends on the alternative framework, which will
368 only patch the kernel if an affected CPU is detected.
369
370 If unsure, say Y.
371
372config ARM64_ERRATUM_819472
373 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
374 default y
375 help
376 This option adds an alternative code sequence to work around ARM
377 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
378 present when it is connected to a coherent interconnect.
379
380 If the processor is executing a load and store exclusive sequence at
381 the same time as a processor in another cluster is executing a cache
382 maintenance operation to the same address, then this erratum might
383 cause data corruption.
384
385 The workaround promotes data cache clean instructions to
386 data cache clean-and-invalidate.
387 Please note that this does not necessarily enable the workaround,
388 as it depends on the alternative framework, which will only patch
389 the kernel if an affected CPU is detected.
390
391 If unsure, say Y.
392
393config ARM64_ERRATUM_832075
394 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
395 default y
396 help
397 This option adds an alternative code sequence to work around ARM
398 erratum 832075 on Cortex-A57 parts up to r1p2.
399
400 Affected Cortex-A57 parts might deadlock when exclusive load/store
401 instructions to Write-Back memory are mixed with Device loads.
402
403 The workaround is to promote device loads to use Load-Acquire
404 semantics.
405 Please note that this does not necessarily enable the workaround,
406 as it depends on the alternative framework, which will only patch
407 the kernel if an affected CPU is detected.
408
409 If unsure, say Y.
410
Will Deacon905e8c52015-03-23 19:07:02 +0000411config ARM64_ERRATUM_845719
412 bool "Cortex-A53: 845719: a load might read incorrect data"
413 depends on COMPAT
414 default y
415 help
416 This option adds an alternative code sequence to work around ARM
417 erratum 845719 on Cortex-A53 parts up to r0p4.
418
419 When running a compat (AArch32) userspace on an affected Cortex-A53
420 part, a load at EL0 from a virtual address that matches the bottom 32
421 bits of the virtual address used by a recent load at (AArch64) EL1
422 might return incorrect data.
423
424 The workaround is to write the contextidr_el1 register on exception
425 return to a 32-bit task.
426 Please note that this does not necessarily enable the workaround,
427 as it depends on the alternative framework, which will only patch
428 the kernel if an affected CPU is detected.
429
430 If unsure, say Y.
431
Andre Przywarac0a01b82014-11-14 15:54:12 +0000432endmenu
433
434
Jungseok Leee41ceed2014-05-12 10:40:38 +0100435choice
436 prompt "Page size"
437 default ARM64_4K_PAGES
438 help
439 Page size (translation granule) configuration.
440
441config ARM64_4K_PAGES
442 bool "4KB"
443 help
444 This feature enables 4KB pages support.
445
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100446config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100447 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100448 help
449 This feature enables 64KB pages support (4KB by default)
450 allowing only two levels of page tables and faster TLB
451 look-up. AArch32 emulation is not available when this feature
452 is enabled.
453
Jungseok Leee41ceed2014-05-12 10:40:38 +0100454endchoice
455
456choice
457 prompt "Virtual address space size"
458 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
459 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
460 help
461 Allows choosing one of multiple possible virtual address
462 space sizes. The level of translation table is determined by
463 a combination of page size and virtual address space size.
464
465config ARM64_VA_BITS_39
466 bool "39-bit"
467 depends on ARM64_4K_PAGES
468
469config ARM64_VA_BITS_42
470 bool "42-bit"
471 depends on ARM64_64K_PAGES
472
Jungseok Leec79b954b2014-05-12 18:40:51 +0900473config ARM64_VA_BITS_48
474 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900475
Jungseok Leee41ceed2014-05-12 10:40:38 +0100476endchoice
477
478config ARM64_VA_BITS
479 int
480 default 39 if ARM64_VA_BITS_39
481 default 42 if ARM64_VA_BITS_42
Jungseok Leec79b954b2014-05-12 18:40:51 +0900482 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100483
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100484config ARM64_HW_AFDBM
485 bool "Support for hardware updates of the Access and Dirty page flags"
486 default y
487 help
488 The ARMv8.1 architecture extensions introduce support for
489 hardware updates of the access and dirty information in page
490 table entries. When enabled in TCR_EL1 (HA and HD bits) on
491 capable processors, accesses to pages with PTE_AF cleared will
492 set this bit instead of raising an access flag fault.
493 Similarly, writes to read-only pages with the DBM bit set will
494 clear the read-only bit (AP[2]) instead of raising a
495 permission fault.
496
497 Kernels built with this configuration option enabled continue
498 to work on pre-ARMv8.1 hardware and the performance impact is
499 minimal. If unsure, say Y.
500
Will Deacona8720132013-10-11 14:52:19 +0100501config CPU_BIG_ENDIAN
502 bool "Build big-endian kernel"
503 help
504 Say Y if you plan on running a kernel in big-endian mode.
505
Mark Brownf6e763b2014-03-04 07:51:17 +0000506config SCHED_MC
507 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000508 help
509 Multi-core scheduler support improves the CPU scheduler's decision
510 making when dealing with multi-core CPU chips at a cost of slightly
511 increased overhead in some places. If unsure say N here.
512
513config SCHED_SMT
514 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000515 help
516 Improves the CPU scheduler's decision making when dealing with
517 MultiThreading at a cost of slightly increased overhead in some
518 places. If unsure say N here.
519
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100520config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000521 int "Maximum number of CPUs (2-4096)"
522 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100523 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100524 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100525
Mark Rutland9327e2c2013-10-24 20:30:18 +0100526config HOTPLUG_CPU
527 bool "Support for hot-pluggable CPUs"
Mark Rutland9327e2c2013-10-24 20:30:18 +0100528 help
529 Say Y here to experiment with turning CPUs off and on. CPUs
530 can be controlled through /sys/devices/system/cpu.
531
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100532source kernel/Kconfig.preempt
533
534config HZ
535 int
536 default 100
537
538config ARCH_HAS_HOLES_MEMORYMODEL
539 def_bool y if SPARSEMEM
540
541config ARCH_SPARSEMEM_ENABLE
542 def_bool y
543 select SPARSEMEM_VMEMMAP_ENABLE
544
545config ARCH_SPARSEMEM_DEFAULT
546 def_bool ARCH_SPARSEMEM_ENABLE
547
548config ARCH_SELECT_MEMORY_MODEL
549 def_bool ARCH_SPARSEMEM_ENABLE
550
551config HAVE_ARCH_PFN_VALID
552 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
553
554config HW_PERF_EVENTS
555 bool "Enable hardware performance counter support for perf events"
556 depends on PERF_EVENTS
557 default y
558 help
559 Enable hardware performance counter support for perf events. If
560 disabled, perf events will use software events only.
561
Steve Capper084bd292013-04-10 13:48:00 +0100562config SYS_SUPPORTS_HUGETLBFS
563 def_bool y
564
565config ARCH_WANT_GENERAL_HUGETLB
566 def_bool y
567
568config ARCH_WANT_HUGE_PMD_SHARE
569 def_bool y if !ARM64_64K_PAGES
570
Steve Capperaf074842013-04-19 16:23:57 +0100571config HAVE_ARCH_TRANSPARENT_HUGEPAGE
572 def_bool y
573
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100574config ARCH_HAS_CACHE_LINE_SIZE
575 def_bool y
576
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100577source "mm/Kconfig"
578
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000579config SECCOMP
580 bool "Enable seccomp to safely compute untrusted bytecode"
581 ---help---
582 This kernel feature is useful for number crunching applications
583 that may need to compute untrusted bytecode during their
584 execution. By using pipes or other transports made available to
585 the process as file descriptors supporting the read/write
586 syscalls, it's possible to isolate those applications in
587 their own address space using seccomp. Once seccomp is
588 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
589 and the task is only allowed to execute a few safe syscalls
590 defined by each seccomp mode.
591
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000592config XEN_DOM0
593 def_bool y
594 depends on XEN
595
596config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700597 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000598 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000599 select SWIOTLB_XEN
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000600 help
601 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
602
Steve Capperd03bb142013-04-25 15:19:21 +0100603config FORCE_MAX_ZONEORDER
604 int
605 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
606 default "11"
607
James Morse338d4f42015-07-22 19:05:54 +0100608config ARM64_PAN
609 bool "Enable support for Privileged Access Never (PAN)"
610 default y
611 help
612 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
613 prevents the kernel or hypervisor from accessing user-space (EL0)
614 memory directly.
615
616 Choosing this option will cause any unprotected (not using
617 copy_to_user et al) memory access to fail with a permission fault.
618
619 The feature is detected at runtime, and will remain as a 'nop'
620 instruction if the cpu does not implement the feature.
621
Will Deaconc0385b22015-02-03 12:39:03 +0000622config ARM64_LSE_ATOMICS
623 bool "ARMv8.1 atomic instructions"
624 help
625 As part of the Large System Extensions, ARMv8.1 introduces new
626 atomic instructions that are designed specifically to scale in
627 very large systems.
628
629 Say Y here to make use of these instructions for the in-kernel
630 atomic routines. This incurs a small overhead on CPUs that do
631 not support these instructions and requires the kernel to be
632 built with binutils >= 2.25.
633
Will Deacon1b907f42014-11-20 16:51:10 +0000634menuconfig ARMV8_DEPRECATED
635 bool "Emulate deprecated/obsolete ARMv8 instructions"
636 depends on COMPAT
637 help
638 Legacy software support may require certain instructions
639 that have been deprecated or obsoleted in the architecture.
640
641 Enable this config to enable selective emulation of these
642 features.
643
644 If unsure, say Y
645
646if ARMV8_DEPRECATED
647
648config SWP_EMULATION
649 bool "Emulate SWP/SWPB instructions"
650 help
651 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
652 they are always undefined. Say Y here to enable software
653 emulation of these instructions for userspace using LDXR/STXR.
654
655 In some older versions of glibc [<=2.8] SWP is used during futex
656 trylock() operations with the assumption that the code will not
657 be preempted. This invalid assumption may be more likely to fail
658 with SWP emulation enabled, leading to deadlock of the user
659 application.
660
661 NOTE: when accessing uncached shared regions, LDXR/STXR rely
662 on an external transaction monitoring block called a global
663 monitor to maintain update atomicity. If your system does not
664 implement a global monitor, this option can cause programs that
665 perform SWP operations to uncached memory to deadlock.
666
667 If unsure, say Y
668
669config CP15_BARRIER_EMULATION
670 bool "Emulate CP15 Barrier instructions"
671 help
672 The CP15 barrier instructions - CP15ISB, CP15DSB, and
673 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
674 strongly recommended to use the ISB, DSB, and DMB
675 instructions instead.
676
677 Say Y here to enable software emulation of these
678 instructions for AArch32 userspace code. When this option is
679 enabled, CP15 barrier usage is traced which can help
680 identify software that needs updating.
681
682 If unsure, say Y
683
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000684config SETEND_EMULATION
685 bool "Emulate SETEND instruction"
686 help
687 The SETEND instruction alters the data-endianness of the
688 AArch32 EL0, and is deprecated in ARMv8.
689
690 Say Y here to enable software emulation of the instruction
691 for AArch32 userspace code.
692
693 Note: All the cpus on the system must have mixed endian support at EL0
694 for this feature to be enabled. If a new CPU - which doesn't support mixed
695 endian - is hotplugged in after this feature has been enabled, there could
696 be unexpected results in the applications.
697
698 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000699endif
700
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100701endmenu
702
703menu "Boot options"
704
705config CMDLINE
706 string "Default kernel command string"
707 default ""
708 help
709 Provide a set of default command-line options at build time by
710 entering them here. As a minimum, you should specify the the
711 root device (e.g. root=/dev/nfs).
712
713config CMDLINE_FORCE
714 bool "Always use the default kernel command string"
715 help
716 Always use the default kernel command string, even if the boot
717 loader passes other arguments to the kernel.
718 This is useful if you cannot or don't want to change the
719 command-line options your boot loader passes to the kernel.
720
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200721config EFI_STUB
722 bool
723
Mark Salterf84d0272014-04-15 21:59:30 -0400724config EFI
725 bool "UEFI runtime support"
726 depends on OF && !CPU_BIG_ENDIAN
727 select LIBFDT
728 select UCS2_STRING
729 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200730 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200731 select EFI_STUB
732 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400733 default y
734 help
735 This option provides support for runtime services provided
736 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400737 clock, and platform reset). A UEFI stub is also provided to
738 allow the kernel to be booted as an EFI application. This
739 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400740
Yi Lid1ae8c02014-10-04 23:46:43 +0800741config DMI
742 bool "Enable support for SMBIOS (DMI) tables"
743 depends on EFI
744 default y
745 help
746 This enables SMBIOS/DMI feature for systems.
747
748 This option is only useful on systems that have UEFI firmware.
749 However, even with this option, the resultant kernel should
750 continue to boot on existing non-UEFI platforms.
751
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100752endmenu
753
754menu "Userspace binary formats"
755
756source "fs/Kconfig.binfmt"
757
758config COMPAT
759 bool "Kernel support for 32-bit EL0"
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000760 depends on !ARM64_64K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100761 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700762 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500763 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500764 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100765 help
766 This option enables support for a 32-bit EL0 running under a 64-bit
767 kernel at EL1. AArch32-specific components such as system calls,
768 the user helper functions, VFP support and the ptrace interface are
769 handled appropriately by the kernel.
770
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000771 If you also enabled CONFIG_ARM64_64K_PAGES, please be aware that you
772 will only be able to execute AArch32 binaries that were compiled with
773 64k aligned segments.
774
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100775 If you want to execute 32-bit userspace applications, say Y.
776
777config SYSVIPC_COMPAT
778 def_bool y
779 depends on COMPAT && SYSVIPC
780
781endmenu
782
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000783menu "Power management options"
784
785source "kernel/power/Kconfig"
786
787config ARCH_SUSPEND_POSSIBLE
788 def_bool y
789
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000790endmenu
791
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100792menu "CPU Power Management"
793
794source "drivers/cpuidle/Kconfig"
795
Rob Herring52e7e812014-02-24 11:27:57 +0900796source "drivers/cpufreq/Kconfig"
797
798endmenu
799
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100800source "net/Kconfig"
801
802source "drivers/Kconfig"
803
Mark Salterf84d0272014-04-15 21:59:30 -0400804source "drivers/firmware/Kconfig"
805
Graeme Gregoryb6a02172015-03-24 14:02:53 +0000806source "drivers/acpi/Kconfig"
807
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100808source "fs/Kconfig"
809
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100810source "arch/arm64/kvm/Kconfig"
811
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100812source "arch/arm64/Kconfig.debug"
813
814source "security/Kconfig"
815
816source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800817if CRYPTO
818source "arch/arm64/crypto/Kconfig"
819endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100820
821source "lib/Kconfig"