blob: 9efa933fc7b17512b00d9dbe293d669f90d60aa1 [file] [log] [blame]
Christian Gmeiner9e2c2e22017-09-24 15:15:21 +02001/*
2 * Copyright (C) 2017 Etnaviv Project
3 * Copyright (C) 2017 Zodiac Inflight Innovations
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include "etnaviv_gpu.h"
Christian Gmeiner249300c2017-09-24 15:15:27 +020019#include "etnaviv_perfmon.h"
Christian Gmeiner33deff02017-09-24 15:15:31 +020020#include "state_hi.xml.h"
Christian Gmeiner9e2c2e22017-09-24 15:15:21 +020021
22struct etnaviv_pm_domain;
23
24struct etnaviv_pm_signal {
25 char name[64];
26 u32 data;
27
28 u32 (*sample)(struct etnaviv_gpu *gpu,
29 const struct etnaviv_pm_domain *domain,
30 const struct etnaviv_pm_signal *signal);
31};
32
33struct etnaviv_pm_domain {
34 char name[64];
Christian Gmeiner33deff02017-09-24 15:15:31 +020035
36 /* profile register */
37 u32 profile_read;
38 u32 profile_config;
39
Christian Gmeiner9e2c2e22017-09-24 15:15:21 +020040 u8 nr_signals;
41 const struct etnaviv_pm_signal *signal;
42};
43
44struct etnaviv_pm_domain_meta {
45 const struct etnaviv_pm_domain *domains;
46 u32 nr_domains;
47};
48
Christian Gmeiner33deff02017-09-24 15:15:31 +020049static u32 simple_reg_read(struct etnaviv_gpu *gpu,
50 const struct etnaviv_pm_domain *domain,
51 const struct etnaviv_pm_signal *signal)
52{
53 return gpu_read(gpu, signal->data);
54}
55
56static u32 perf_reg_read(struct etnaviv_gpu *gpu,
57 const struct etnaviv_pm_domain *domain,
58 const struct etnaviv_pm_signal *signal)
59{
60 gpu_write(gpu, domain->profile_config, signal->data);
61
62 return gpu_read(gpu, domain->profile_read);
63}
64
Christian Gmeinera3d0c392017-09-24 15:15:32 +020065static u32 pipe_reg_read(struct etnaviv_gpu *gpu,
66 const struct etnaviv_pm_domain *domain,
67 const struct etnaviv_pm_signal *signal)
68{
69 u32 clock = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
70 u32 value = 0;
71 unsigned i;
72
73 for (i = 0; i < gpu->identity.pixel_pipes; i++) {
74 clock &= ~(VIVS_HI_CLOCK_CONTROL_DEBUG_PIXEL_PIPE__MASK);
75 clock |= VIVS_HI_CLOCK_CONTROL_DEBUG_PIXEL_PIPE(i);
76 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock);
77 gpu_write(gpu, domain->profile_config, signal->data);
78 value += gpu_read(gpu, domain->profile_read);
79 }
80
81 /* switch back to pixel pipe 0 to prevent GPU hang */
82 clock &= ~(VIVS_HI_CLOCK_CONTROL_DEBUG_PIXEL_PIPE__MASK);
83 clock |= VIVS_HI_CLOCK_CONTROL_DEBUG_PIXEL_PIPE(0);
84 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock);
85
86 return value;
87}
88
Christian Gmeiner9e2c2e22017-09-24 15:15:21 +020089static const struct etnaviv_pm_domain doms_3d[] = {
Christian Gmeiner33deff02017-09-24 15:15:31 +020090 {
91 .name = "HI",
92 .profile_read = VIVS_MC_PROFILE_HI_READ,
93 .profile_config = VIVS_MC_PROFILE_CONFIG2,
94 .nr_signals = 5,
95 .signal = (const struct etnaviv_pm_signal[]) {
96 {
97 "TOTAL_CYCLES",
98 VIVS_HI_PROFILE_TOTAL_CYCLES,
99 &simple_reg_read
100 },
101 {
102 "IDLE_CYCLES",
103 VIVS_HI_PROFILE_IDLE_CYCLES,
104 &simple_reg_read
105 },
106 {
107 "AXI_CYCLES_READ_REQUEST_STALLED",
108 VIVS_MC_PROFILE_CONFIG2_HI_AXI_CYCLES_READ_REQUEST_STALLED,
109 &perf_reg_read
110 },
111 {
112 "AXI_CYCLES_WRITE_REQUEST_STALLED",
113 VIVS_MC_PROFILE_CONFIG2_HI_AXI_CYCLES_WRITE_REQUEST_STALLED,
114 &perf_reg_read
115 },
116 {
117 "AXI_CYCLES_WRITE_DATA_STALLED",
118 VIVS_MC_PROFILE_CONFIG2_HI_AXI_CYCLES_WRITE_DATA_STALLED,
119 &perf_reg_read
120 }
121 }
Christian Gmeinera3d0c392017-09-24 15:15:32 +0200122 },
123 {
124 .name = "PE",
125 .profile_read = VIVS_MC_PROFILE_PE_READ,
126 .profile_config = VIVS_MC_PROFILE_CONFIG0,
127 .nr_signals = 5,
128 .signal = (const struct etnaviv_pm_signal[]) {
129 {
130 "PIXEL_COUNT_KILLED_BY_COLOR_PIPE",
131 VIVS_MC_PROFILE_CONFIG0_PE_PIXEL_COUNT_KILLED_BY_COLOR_PIPE,
132 &pipe_reg_read
133 },
134 {
135 "PIXEL_COUNT_KILLED_BY_DEPTH_PIPE",
136 VIVS_MC_PROFILE_CONFIG0_PE_PIXEL_COUNT_KILLED_BY_DEPTH_PIPE,
137 &pipe_reg_read
138 },
139 {
140 "PIXEL_COUNT_DRAWN_BY_COLOR_PIPE",
141 VIVS_MC_PROFILE_CONFIG0_PE_PIXEL_COUNT_DRAWN_BY_COLOR_PIPE,
142 &pipe_reg_read
143 },
144 {
145 "PIXEL_COUNT_DRAWN_BY_DEPTH_PIPE",
146 VIVS_MC_PROFILE_CONFIG0_PE_PIXEL_COUNT_DRAWN_BY_DEPTH_PIPE,
147 &pipe_reg_read
148 }
149 }
Christian Gmeiner98b24822017-09-24 15:15:33 +0200150 },
151 {
152 .name = "SH",
153 .profile_read = VIVS_MC_PROFILE_SH_READ,
154 .profile_config = VIVS_MC_PROFILE_CONFIG0,
155 .nr_signals = 9,
156 .signal = (const struct etnaviv_pm_signal[]) {
157 {
158 "SHADER_CYCLES",
159 VIVS_MC_PROFILE_CONFIG0_SH_SHADER_CYCLES,
160 &perf_reg_read
161 },
162 {
163 "PS_INST_COUNTER",
164 VIVS_MC_PROFILE_CONFIG0_SH_PS_INST_COUNTER,
165 &perf_reg_read
166 },
167 {
168 "RENDERED_PIXEL_COUNTER",
169 VIVS_MC_PROFILE_CONFIG0_SH_RENDERED_PIXEL_COUNTER,
170 &perf_reg_read
171 },
172 {
173 "VS_INST_COUNTER",
174 VIVS_MC_PROFILE_CONFIG0_SH_VS_INST_COUNTER,
175 &pipe_reg_read
176 },
177 {
178 "RENDERED_VERTICE_COUNTER",
179 VIVS_MC_PROFILE_CONFIG0_SH_RENDERED_VERTICE_COUNTER,
180 &pipe_reg_read
181 },
182 {
183 "VTX_BRANCH_INST_COUNTER",
184 VIVS_MC_PROFILE_CONFIG0_SH_VTX_BRANCH_INST_COUNTER,
185 &pipe_reg_read
186 },
187 {
188 "VTX_TEXLD_INST_COUNTER",
189 VIVS_MC_PROFILE_CONFIG0_SH_VTX_TEXLD_INST_COUNTER,
190 &pipe_reg_read
191 },
192 {
193 "PXL_BRANCH_INST_COUNTER",
194 VIVS_MC_PROFILE_CONFIG0_SH_PXL_BRANCH_INST_COUNTER,
195 &pipe_reg_read
196 },
197 {
198 "PXL_TEXLD_INST_COUNTER",
199 VIVS_MC_PROFILE_CONFIG0_SH_PXL_TEXLD_INST_COUNTER,
200 &pipe_reg_read
201 }
202 }
Christian Gmeinerc3787ff2017-09-24 15:15:34 +0200203 },
204 {
205 .name = "PA",
206 .profile_read = VIVS_MC_PROFILE_PA_READ,
207 .profile_config = VIVS_MC_PROFILE_CONFIG1,
208 .nr_signals = 6,
209 .signal = (const struct etnaviv_pm_signal[]) {
210 {
211 "INPUT_VTX_COUNTER",
212 VIVS_MC_PROFILE_CONFIG1_PA_INPUT_VTX_COUNTER,
213 &perf_reg_read
214 },
215 {
216 "INPUT_PRIM_COUNTER",
217 VIVS_MC_PROFILE_CONFIG1_PA_INPUT_PRIM_COUNTER,
218 &perf_reg_read
219 },
220 {
221 "OUTPUT_PRIM_COUNTER",
222 VIVS_MC_PROFILE_CONFIG1_PA_OUTPUT_PRIM_COUNTER,
223 &perf_reg_read
224 },
225 {
226 "DEPTH_CLIPPED_COUNTER",
227 VIVS_MC_PROFILE_CONFIG1_PA_DEPTH_CLIPPED_COUNTER,
228 &pipe_reg_read
229 },
230 {
231 "TRIVIAL_REJECTED_COUNTER",
232 VIVS_MC_PROFILE_CONFIG1_PA_TRIVIAL_REJECTED_COUNTER,
233 &pipe_reg_read
234 },
235 {
236 "CULLED_COUNTER",
237 VIVS_MC_PROFILE_CONFIG1_PA_CULLED_COUNTER,
238 &pipe_reg_read
239 }
240 }
Christian Gmeinera5152642017-09-24 15:15:35 +0200241 },
242 {
243 .name = "SE",
244 .profile_read = VIVS_MC_PROFILE_SE_READ,
245 .profile_config = VIVS_MC_PROFILE_CONFIG1,
246 .nr_signals = 2,
247 .signal = (const struct etnaviv_pm_signal[]) {
248 {
249 "CULLED_TRIANGLE_COUNT",
250 VIVS_MC_PROFILE_CONFIG1_SE_CULLED_TRIANGLE_COUNT,
251 &perf_reg_read
252 },
253 {
254 "CULLED_LINES_COUNT",
255 VIVS_MC_PROFILE_CONFIG1_SE_CULLED_LINES_COUNT,
256 &perf_reg_read
257 }
258 }
Christian Gmeiner91a9a172017-09-24 15:15:36 +0200259 },
260 {
261 .name = "RA",
262 .profile_read = VIVS_MC_PROFILE_RA_READ,
263 .profile_config = VIVS_MC_PROFILE_CONFIG1,
264 .nr_signals = 7,
265 .signal = (const struct etnaviv_pm_signal[]) {
266 {
267 "VALID_PIXEL_COUNT",
268 VIVS_MC_PROFILE_CONFIG1_RA_VALID_PIXEL_COUNT,
269 &perf_reg_read
270 },
271 {
272 "TOTAL_QUAD_COUNT",
273 VIVS_MC_PROFILE_CONFIG1_RA_TOTAL_QUAD_COUNT,
274 &perf_reg_read
275 },
276 {
277 "VALID_QUAD_COUNT_AFTER_EARLY_Z",
278 VIVS_MC_PROFILE_CONFIG1_RA_VALID_QUAD_COUNT_AFTER_EARLY_Z,
279 &perf_reg_read
280 },
281 {
282 "TOTAL_PRIMITIVE_COUNT",
283 VIVS_MC_PROFILE_CONFIG1_RA_TOTAL_PRIMITIVE_COUNT,
284 &perf_reg_read
285 },
286 {
287 "PIPE_CACHE_MISS_COUNTER",
288 VIVS_MC_PROFILE_CONFIG1_RA_PIPE_CACHE_MISS_COUNTER,
289 &perf_reg_read
290 },
291 {
292 "PREFETCH_CACHE_MISS_COUNTER",
293 VIVS_MC_PROFILE_CONFIG1_RA_PREFETCH_CACHE_MISS_COUNTER,
294 &perf_reg_read
295 },
296 {
297 "CULLED_QUAD_COUNT",
298 VIVS_MC_PROFILE_CONFIG1_RA_CULLED_QUAD_COUNT,
299 &perf_reg_read
300 }
301 }
Christian Gmeiner96460252017-09-24 15:15:37 +0200302 },
303 {
304 .name = "TX",
305 .profile_read = VIVS_MC_PROFILE_TX_READ,
306 .profile_config = VIVS_MC_PROFILE_CONFIG1,
307 .nr_signals = 9,
308 .signal = (const struct etnaviv_pm_signal[]) {
309 {
310 "TOTAL_BILINEAR_REQUESTS",
311 VIVS_MC_PROFILE_CONFIG1_TX_TOTAL_BILINEAR_REQUESTS,
312 &perf_reg_read
313 },
314 {
315 "TOTAL_TRILINEAR_REQUESTS",
316 VIVS_MC_PROFILE_CONFIG1_TX_TOTAL_TRILINEAR_REQUESTS,
317 &perf_reg_read
318 },
319 {
320 "TOTAL_DISCARDED_TEXTURE_REQUESTS",
321 VIVS_MC_PROFILE_CONFIG1_TX_TOTAL_DISCARDED_TEXTURE_REQUESTS,
322 &perf_reg_read
323 },
324 {
325 "TOTAL_TEXTURE_REQUESTS",
326 VIVS_MC_PROFILE_CONFIG1_TX_TOTAL_TEXTURE_REQUESTS,
327 &perf_reg_read
328 },
329 {
330 "MEM_READ_COUNT",
331 VIVS_MC_PROFILE_CONFIG1_TX_MEM_READ_COUNT,
332 &perf_reg_read
333 },
334 {
335 "MEM_READ_IN_8B_COUNT",
336 VIVS_MC_PROFILE_CONFIG1_TX_MEM_READ_IN_8B_COUNT,
337 &perf_reg_read
338 },
339 {
340 "CACHE_MISS_COUNT",
341 VIVS_MC_PROFILE_CONFIG1_TX_CACHE_MISS_COUNT,
342 &perf_reg_read
343 },
344 {
345 "CACHE_HIT_TEXEL_COUNT",
346 VIVS_MC_PROFILE_CONFIG1_TX_CACHE_HIT_TEXEL_COUNT,
347 &perf_reg_read
348 },
349 {
350 "CACHE_MISS_TEXEL_COUNT",
351 VIVS_MC_PROFILE_CONFIG1_TX_CACHE_MISS_TEXEL_COUNT,
352 &perf_reg_read
353 }
354 }
Christian Gmeiner33deff02017-09-24 15:15:31 +0200355 }
Christian Gmeiner9e2c2e22017-09-24 15:15:21 +0200356};
357
358static const struct etnaviv_pm_domain doms_2d[] = {
Christian Gmeinera3d0c392017-09-24 15:15:32 +0200359 {
360 .name = "PE",
361 .profile_read = VIVS_MC_PROFILE_PE_READ,
362 .profile_config = VIVS_MC_PROFILE_CONFIG0,
363 .nr_signals = 1,
364 .signal = (const struct etnaviv_pm_signal[]) {
365 {
366 "PIXELS_RENDERED_2D",
367 VIVS_MC_PROFILE_CONFIG0_PE_PIXELS_RENDERED_2D,
368 &pipe_reg_read
369 }
370 }
371 }
Christian Gmeiner9e2c2e22017-09-24 15:15:21 +0200372};
373
374static const struct etnaviv_pm_domain doms_vg[] = {
375};
376
377static const struct etnaviv_pm_domain_meta doms_meta[] = {
378 {
379 .nr_domains = ARRAY_SIZE(doms_3d),
380 .domains = &doms_3d[0]
381 },
382 {
383 .nr_domains = ARRAY_SIZE(doms_2d),
384 .domains = &doms_2d[0]
385 },
386 {
387 .nr_domains = ARRAY_SIZE(doms_vg),
388 .domains = &doms_vg[0]
389 }
390};
391
392int etnaviv_pm_query_dom(struct etnaviv_gpu *gpu,
393 struct drm_etnaviv_pm_domain *domain)
394{
395 const struct etnaviv_pm_domain_meta *meta = &doms_meta[domain->pipe];
396 const struct etnaviv_pm_domain *dom;
397
398 if (domain->iter >= meta->nr_domains)
399 return -EINVAL;
400
401 dom = meta->domains + domain->iter;
402
403 domain->id = domain->iter;
404 domain->nr_signals = dom->nr_signals;
405 strncpy(domain->name, dom->name, sizeof(domain->name));
406
407 domain->iter++;
408 if (domain->iter == meta->nr_domains)
409 domain->iter = 0xff;
410
411 return 0;
412}
413
414int etnaviv_pm_query_sig(struct etnaviv_gpu *gpu,
415 struct drm_etnaviv_pm_signal *signal)
416{
417 const struct etnaviv_pm_domain_meta *meta = &doms_meta[signal->pipe];
418 const struct etnaviv_pm_domain *dom;
419 const struct etnaviv_pm_signal *sig;
420
421 if (signal->domain >= meta->nr_domains)
422 return -EINVAL;
423
424 dom = meta->domains + signal->domain;
425
426 if (signal->iter > dom->nr_signals)
427 return -EINVAL;
428
429 sig = &dom->signal[signal->iter];
430
431 signal->id = signal->iter;
432 strncpy(signal->name, sig->name, sizeof(signal->name));
433
434 signal->iter++;
435 if (signal->iter == dom->nr_signals)
436 signal->iter = 0xffff;
437
438 return 0;
439}
Christian Gmeiner46df52c2017-09-24 15:15:25 +0200440
441int etnaviv_pm_req_validate(const struct drm_etnaviv_gem_submit_pmr *r,
442 u32 exec_state)
443{
444 const struct etnaviv_pm_domain_meta *meta = &doms_meta[exec_state];
445 const struct etnaviv_pm_domain *dom;
446
447 if (r->domain >= meta->nr_domains)
448 return -EINVAL;
449
450 dom = meta->domains + r->domain;
451
452 if (r->signal > dom->nr_signals)
453 return -EINVAL;
454
455 return 0;
456}
Christian Gmeiner249300c2017-09-24 15:15:27 +0200457
458void etnaviv_perfmon_process(struct etnaviv_gpu *gpu,
459 const struct etnaviv_perfmon_request *pmr)
460{
461 const struct etnaviv_pm_domain_meta *meta = &doms_meta[gpu->exec_state];
462 const struct etnaviv_pm_domain *dom;
463 const struct etnaviv_pm_signal *sig;
464 u32 *bo = pmr->bo_vma;
465 u32 val;
466
467 dom = meta->domains + pmr->domain;
468 sig = &dom->signal[pmr->signal];
469 val = sig->sample(gpu, dom, sig);
470
471 *(bo + pmr->offset) = val;
472}