blob: ec661fe44e709e6a2bd90ce1dfda1f6f26ee1253 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnesd1d70672014-05-28 14:39:03 -070031#include <linux/async.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020035#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include "i915_drv.h"
Yu Zhange21fd552015-02-10 19:05:51 +080039#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010040#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060041#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020042#include <linux/console.h>
43#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100044#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080045#include <linux/acpi.h>
46#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100047#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090048#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010049#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020050#include <linux/pm.h>
51#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030052#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Eric Anholtc153f452007-09-03 12:06:45 +100055static int i915_getparam(struct drm_device *dev, void *data,
56 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057{
Jani Nikula4c8a4be2014-03-31 14:27:15 +030058 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +100059 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 int value;
61
Eric Anholtc153f452007-09-03 12:06:45 +100062 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 case I915_PARAM_IRQ_ACTIVE:
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 case I915_PARAM_ALLOW_BATCHBUFFER:
Dave Airlie0d6aa602006-01-02 20:14:23 +110065 case I915_PARAM_LAST_DISPATCH:
Daniel Vetterac883c82014-11-19 21:24:54 +010066 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +010067 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040068 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +030069 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040070 break;
Neil Roberts27cd4462015-03-04 14:41:16 +000071 case I915_PARAM_REVISION:
72 value = dev->pdev->revision;
73 break;
Eric Anholt673a3942008-07-30 12:06:12 -070074 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +020075 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -070076 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -080077 case I915_PARAM_NUM_FENCES_AVAIL:
78 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
79 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +020080 case I915_PARAM_HAS_OVERLAY:
81 value = dev_priv->overlay ? 1 : 0;
82 break;
Jesse Barnese9560f72009-11-19 10:49:07 -080083 case I915_PARAM_HAS_PAGEFLIPPING:
84 value = 1;
85 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -050086 case I915_PARAM_HAS_EXECBUF2:
87 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +020088 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -050089 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +080090 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +010091 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +080092 break;
Chris Wilson549f7362010-10-19 11:19:32 +010093 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +010094 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +010095 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -070096 case I915_PARAM_HAS_VEBOX:
97 value = intel_ring_initialized(&dev_priv->ring[VECS]);
98 break;
Zhipeng Gong08e16dc2015-01-13 08:48:25 +080099 case I915_PARAM_HAS_BSD2:
100 value = intel_ring_initialized(&dev_priv->ring[VCS2]);
101 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100102 case I915_PARAM_HAS_RELAXED_FENCING:
103 value = 1;
104 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100105 case I915_PARAM_HAS_COHERENT_RINGS:
106 value = 1;
107 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000108 case I915_PARAM_HAS_EXEC_CONSTANTS:
109 value = INTEL_INFO(dev)->gen >= 4;
110 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000111 case I915_PARAM_HAS_RELAXED_DELTA:
112 value = 1;
113 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800114 case I915_PARAM_HAS_GEN7_SOL_RESET:
115 value = 1;
116 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200117 case I915_PARAM_HAS_LLC:
118 value = HAS_LLC(dev);
119 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100120 case I915_PARAM_HAS_WT:
121 value = HAS_WT(dev);
122 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100123 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200124 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100125 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700126 case I915_PARAM_HAS_WAIT_TIMEOUT:
127 value = 1;
128 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100129 case I915_PARAM_HAS_SEMAPHORES:
130 value = i915_semaphore_is_enabled(dev);
131 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000132 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
133 value = 1;
134 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100135 case I915_PARAM_HAS_SECURE_BATCHES:
136 value = capable(CAP_SYS_ADMIN);
137 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100138 case I915_PARAM_HAS_PINNED_BATCHES:
139 value = 1;
140 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100141 case I915_PARAM_HAS_EXEC_NO_RELOC:
142 value = 1;
143 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000144 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
145 value = 1;
146 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800147 case I915_PARAM_CMD_PARSER_VERSION:
148 value = i915_cmd_parser_get_version();
149 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800150 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
151 value = 1;
152 break;
Akash Goel1816f922015-01-02 16:29:30 +0530153 case I915_PARAM_MMAP_VERSION:
154 value = 1;
155 break;
Jeff McGeea1559ff2015-03-09 16:06:54 -0700156 case I915_PARAM_SUBSLICE_TOTAL:
157 value = INTEL_INFO(dev)->subslice_total;
158 if (!value)
159 return -ENODEV;
160 break;
161 case I915_PARAM_EU_TOTAL:
162 value = INTEL_INFO(dev)->eu_total;
163 if (!value)
164 return -ENODEV;
165 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700167 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000168 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 }
170
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100171 if (copy_to_user(param->value, &value, sizeof(int))) {
172 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000173 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 }
175
176 return 0;
177}
178
Eric Anholtc153f452007-09-03 12:06:45 +1000179static int i915_setparam(struct drm_device *dev, void *data,
180 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300182 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000183 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Eric Anholtc153f452007-09-03 12:06:45 +1000185 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Daniel Vetterac883c82014-11-19 21:24:54 +0100189 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +0100190 return -ENODEV;
191
Jesse Barnes0f973f22009-01-26 17:10:45 -0800192 case I915_SETPARAM_NUM_USED_FENCES:
193 if (param->value > dev_priv->num_fence_regs ||
194 param->value < 0)
195 return -EINVAL;
196 /* Userspace can use first N regs */
197 dev_priv->fence_reg_start = param->value;
198 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800200 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800201 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000202 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 }
204
205 return 0;
206}
207
Dave Airlieec2a4c32009-08-04 11:43:41 +1000208static int i915_get_bridge_dev(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000213 if (!dev_priv->bridge_dev) {
214 DRM_ERROR("bridge device not found\n");
215 return -1;
216 }
217 return 0;
218}
219
Zhenyu Wangc48044112009-12-17 14:48:43 +0800220#define MCHBAR_I915 0x44
221#define MCHBAR_I965 0x48
222#define MCHBAR_SIZE (4*4096)
223
224#define DEVEN_REG 0x54
225#define DEVEN_MCHBAR_EN (1 << 28)
226
227/* Allocate space for the MCH regs if needed, return nonzero on error */
228static int
229intel_alloc_mchbar_resource(struct drm_device *dev)
230{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300231 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100232 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800233 u32 temp_lo, temp_hi = 0;
234 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100235 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800236
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100237 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800238 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
239 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
240 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
241
242 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
243#ifdef CONFIG_PNP
244 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100245 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
246 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800247#endif
248
249 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100250 dev_priv->mch_res.name = "i915 MCHBAR";
251 dev_priv->mch_res.flags = IORESOURCE_MEM;
252 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
253 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800254 MCHBAR_SIZE, MCHBAR_SIZE,
255 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100256 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800257 dev_priv->bridge_dev);
258 if (ret) {
259 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
260 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100261 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800262 }
263
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100264 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800265 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
266 upper_32_bits(dev_priv->mch_res.start));
267
268 pci_write_config_dword(dev_priv->bridge_dev, reg,
269 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100270 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800271}
272
273/* Setup MCHBAR if possible, return true if we should disable it again */
274static void
275intel_setup_mchbar(struct drm_device *dev)
276{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300277 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100278 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800279 u32 temp;
280 bool enabled;
281
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800282 if (IS_VALLEYVIEW(dev))
283 return;
284
Zhenyu Wangc48044112009-12-17 14:48:43 +0800285 dev_priv->mchbar_need_disable = false;
286
287 if (IS_I915G(dev) || IS_I915GM(dev)) {
288 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
289 enabled = !!(temp & DEVEN_MCHBAR_EN);
290 } else {
291 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
292 enabled = temp & 1;
293 }
294
295 /* If it's already enabled, don't have to do anything */
296 if (enabled)
297 return;
298
299 if (intel_alloc_mchbar_resource(dev))
300 return;
301
302 dev_priv->mchbar_need_disable = true;
303
304 /* Space is allocated or reserved, so enable it. */
305 if (IS_I915G(dev) || IS_I915GM(dev)) {
306 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
307 temp | DEVEN_MCHBAR_EN);
308 } else {
309 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
310 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
311 }
312}
313
314static void
315intel_teardown_mchbar(struct drm_device *dev)
316{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300317 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100318 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800319 u32 temp;
320
321 if (dev_priv->mchbar_need_disable) {
322 if (IS_I915G(dev) || IS_I915GM(dev)) {
323 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
324 temp &= ~DEVEN_MCHBAR_EN;
325 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
326 } else {
327 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
328 temp &= ~1;
329 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
330 }
331 }
332
333 if (dev_priv->mch_res.start)
334 release_resource(&dev_priv->mch_res);
335}
336
Dave Airlie28d52042009-09-21 14:33:58 +1000337/* true = enable decode, false = disable decoder */
338static unsigned int i915_vga_set_decode(void *cookie, bool state)
339{
340 struct drm_device *dev = cookie;
341
342 intel_modeset_vga_set_state(dev, state);
343 if (state)
344 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
345 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
346 else
347 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
348}
349
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000350static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
351{
352 struct drm_device *dev = pci_get_drvdata(pdev);
353 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200354
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000355 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700356 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000357 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000358 /* i915 resume handler doesn't set to D0 */
359 pci_set_power_state(dev->pdev, PCI_D0);
Imre Deakfc49b3d2014-10-23 19:23:27 +0300360 i915_resume_legacy(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000361 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000362 } else {
Joe Perchesa70491c2012-03-18 13:00:11 -0700363 pr_err("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000364 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Imre Deakfc49b3d2014-10-23 19:23:27 +0300365 i915_suspend_legacy(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000366 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000367 }
368}
369
370static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
371{
372 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000373
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100374 /*
375 * FIXME: open_count is protected by drm_global_mutex but that would lead to
376 * locking inversion with the driver load path. And the access here is
377 * completely racy anyway. So don't bother with locking for now.
378 */
379 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000380}
381
Takashi Iwai26ec6852012-05-11 07:51:17 +0200382static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
383 .set_gpu_state = i915_switcheroo_set_state,
384 .reprobe = NULL,
385 .can_switch = i915_switcheroo_can_switch,
386};
387
Chris Wilson2c7111d2011-03-29 10:40:27 +0100388static int i915_load_modeset_init(struct drm_device *dev)
389{
390 struct drm_i915_private *dev_priv = dev->dev_private;
391 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800392
Bryan Freed6d139a82010-10-14 09:14:51 +0100393 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800394 if (ret)
395 DRM_INFO("failed to find VBIOS tables\n");
396
Chris Wilson934f992c2011-01-20 13:09:12 +0000397 /* If we have > 1 VGA cards, then we need to arbitrate access
398 * to the common VGA resources.
399 *
400 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
401 * then we do not take part in VGA arbitration and the
402 * vga_client_register() fails with -ENODEV.
403 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000404 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
405 if (ret && ret != -ENODEV)
406 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000407
Jesse Barnes723bfd72010-10-07 16:01:13 -0700408 intel_register_dsm_handler();
409
Dave Airlie0d697042012-09-10 12:28:36 +1000410 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000411 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100412 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000413
Chris Wilson9797fbf2012-04-24 15:47:39 +0100414 /* Initialise stolen first so that we may reserve preallocated
415 * objects for the BIOS to KMS transition.
416 */
417 ret = i915_gem_init_stolen(dev);
418 if (ret)
419 goto cleanup_vga_switcheroo;
420
Imre Deake13192f2014-02-18 00:02:15 +0200421 intel_power_domains_init_hw(dev_priv);
422
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200423 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100424 if (ret)
425 goto cleanup_gem_stolen;
426
427 /* Important: The output setup functions called by modeset_init need
428 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800429 intel_modeset_init(dev);
430
Chris Wilson1070a422012-04-24 15:47:41 +0100431 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800432 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300433 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100434
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100435 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100436
Jesse Barnes79e53942008-11-07 14:24:08 -0800437 /* Always safe in the mode setting case. */
438 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300439 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300440 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700441 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800442
Chris Wilson5a793952010-06-06 10:50:03 +0100443 ret = intel_fbdev_init(dev);
444 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100445 goto cleanup_gem;
446
447 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200448 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100449
450 /*
451 * Some ports require correctly set-up hpd registers for detection to
452 * work properly (leading to ghost connected connector status), e.g. VGA
453 * on gm45. Hence we can only set up the initial fbdev config after hpd
454 * irqs are fully enabled. Now we should scan for the initial config
455 * only once hotplug handling is enabled, but due to screwed-up locking
456 * around kms/fbdev init we can't protect the fdbev initial config
457 * scanning against hotplug events. Hence do this first and ignore the
458 * tiny window where we will loose hotplug notifactions.
459 */
Jesse Barnesd1d70672014-05-28 14:39:03 -0700460 async_schedule(intel_fbdev_initial_config, dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100461
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000462 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100463
Jesse Barnes79e53942008-11-07 14:24:08 -0800464 return 0;
465
Chris Wilson2c7111d2011-03-29 10:40:27 +0100466cleanup_gem:
467 mutex_lock(&dev->struct_mutex);
468 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700469 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100470 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300471cleanup_irq:
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100472 drm_irq_uninstall(dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100473cleanup_gem_stolen:
474 i915_gem_cleanup_stolen(dev);
Chris Wilson5a793952010-06-06 10:50:03 +0100475cleanup_vga_switcheroo:
476 vga_switcheroo_unregister_client(dev->pdev);
477cleanup_vga_client:
478 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800479out:
480 return ret;
481}
482
Daniel Vetter243eaf32013-12-17 10:00:54 +0100483#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000484static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200485{
486 struct apertures_struct *ap;
487 struct pci_dev *pdev = dev_priv->dev->pdev;
488 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000489 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200490
491 ap = alloc_apertures(1);
492 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000493 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200494
Ben Widawskydabb7a92013-01-17 12:45:16 -0800495 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -0700496 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800497
Daniel Vettere1887192012-06-12 11:28:17 +0200498 primary =
499 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
500
Chris Wilsonf96de582013-12-16 15:57:40 +0000501 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200502
503 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000504
505 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200506}
Daniel Vetter4520f532013-10-09 09:18:51 +0200507#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000508static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200509{
Chris Wilsonf96de582013-12-16 15:57:40 +0000510 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200511}
512#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200513
Daniel Vettera4de0522014-06-05 16:20:46 +0200514#if !defined(CONFIG_VGA_CONSOLE)
515static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
516{
517 return 0;
518}
519#elif !defined(CONFIG_DUMMY_CONSOLE)
520static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
521{
522 return -ENODEV;
523}
524#else
525static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
526{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200527 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200528
529 DRM_INFO("Replacing VGA console driver\n");
530
531 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200532 if (con_is_bound(&vga_con))
533 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200534 if (ret == 0) {
535 ret = do_unregister_con_driver(&vga_con);
536
537 /* Ignore "already unregistered". */
538 if (ret == -ENODEV)
539 ret = 0;
540 }
541 console_unlock();
542
543 return ret;
544}
545#endif
546
Daniel Vetterc96ea642012-08-08 22:01:51 +0200547static void i915_dump_device_info(struct drm_i915_private *dev_priv)
548{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000549 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200550
Damien Lespiaue2a58002013-04-23 16:38:34 +0100551#define PRINT_S(name) "%s"
552#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100553#define PRINT_FLAG(name) info->name ? #name "," : ""
554#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300555 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100556 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200557 info->gen,
558 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300559 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100560 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100561#undef PRINT_S
562#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100563#undef PRINT_FLAG
564#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200565}
566
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000567/*
568 * Determine various intel_device_info fields at runtime.
569 *
570 * Use it when either:
571 * - it's judged too laborious to fill n static structures with the limit
572 * when a simple if statement does the job,
573 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000574 *
575 * This function needs to be called:
576 * - after the MMIO has been setup as we are reading registers,
577 * - after the PCH has been detected,
578 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000579 */
580static void intel_device_info_runtime_init(struct drm_device *dev)
581{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000582 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000583 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000584 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000585
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000586 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000587
Damien Lespiau8fb93972015-03-17 11:39:32 +0200588 if (IS_BROXTON(dev)) {
589 info->num_sprites[PIPE_A] = 3;
590 info->num_sprites[PIPE_B] = 3;
591 info->num_sprites[PIPE_C] = 2;
592 } else if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
Damien Lespiau055e3932014-08-18 13:49:10 +0100593 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000594 info->num_sprites[pipe] = 2;
595 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100596 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000597 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000598
Damien Lespiaua0bae572014-02-10 17:20:55 +0000599 if (i915.disable_display) {
600 DRM_INFO("Display disabled (module parameter)\n");
601 info->num_pipes = 0;
602 } else if (info->num_pipes > 0 &&
603 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
604 !IS_VALLEYVIEW(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000605 u32 fuse_strap = I915_READ(FUSE_STRAP);
606 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
607
608 /*
609 * SFUSE_STRAP is supposed to have a bit signalling the display
610 * is fused off. Unfortunately it seems that, at least in
611 * certain cases, fused off display means that PCH display
612 * reads don't land anywhere. In that case, we read 0s.
613 *
614 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
615 * should be set when taking over after the firmware.
616 */
617 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
618 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
619 (dev_priv->pch_type == PCH_CPT &&
620 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
621 DRM_INFO("Display fused off, disabling\n");
622 info->num_pipes = 0;
623 }
624 }
Deepak S693d11c2015-01-16 20:42:16 +0530625
Jeff McGee38732182015-02-13 10:27:54 -0600626 /* Initialize slice/subslice/EU info */
Deepak S693d11c2015-01-16 20:42:16 +0530627 if (IS_CHERRYVIEW(dev)) {
Jeff McGeec93043a2015-02-27 12:12:28 -0800628 u32 fuse, eu_dis;
Deepak S693d11c2015-01-16 20:42:16 +0530629
630 fuse = I915_READ(CHV_FUSE_GT);
Jeff McGeec93043a2015-02-27 12:12:28 -0800631
632 info->slice_total = 1;
633
634 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
635 info->subslice_per_slice++;
636 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
637 CHV_FGT_EU_DIS_SS0_R1_MASK);
638 info->eu_total += 8 - hweight32(eu_dis);
639 }
640
641 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
642 info->subslice_per_slice++;
643 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
644 CHV_FGT_EU_DIS_SS1_R1_MASK);
645 info->eu_total += 8 - hweight32(eu_dis);
646 }
647
648 info->subslice_total = info->subslice_per_slice;
649 /*
650 * CHV expected to always have a uniform distribution of EU
651 * across subslices.
652 */
653 info->eu_per_subslice = info->subslice_total ?
654 info->eu_total / info->subslice_total :
655 0;
656 /*
657 * CHV supports subslice power gating on devices with more than
658 * one subslice, and supports EU power gating on devices with
659 * more than one EU pair per subslice.
660 */
661 info->has_slice_pg = 0;
662 info->has_subslice_pg = (info->subslice_total > 1);
663 info->has_eu_pg = (info->eu_per_subslice > 2);
Jeff McGee38732182015-02-13 10:27:54 -0600664 } else if (IS_SKYLAKE(dev)) {
665 const int s_max = 3, ss_max = 4, eu_max = 8;
666 int s, ss;
667 u32 fuse2, eu_disable[s_max], s_enable, ss_disable;
668
669 fuse2 = I915_READ(GEN8_FUSE2);
670 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
671 GEN8_F2_S_ENA_SHIFT;
672 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
673 GEN9_F2_SS_DIS_SHIFT;
674
675 eu_disable[0] = I915_READ(GEN8_EU_DISABLE0);
676 eu_disable[1] = I915_READ(GEN8_EU_DISABLE1);
677 eu_disable[2] = I915_READ(GEN8_EU_DISABLE2);
678
679 info->slice_total = hweight32(s_enable);
680 /*
681 * The subslice disable field is global, i.e. it applies
682 * to each of the enabled slices.
683 */
684 info->subslice_per_slice = ss_max - hweight32(ss_disable);
685 info->subslice_total = info->slice_total *
686 info->subslice_per_slice;
687
688 /*
689 * Iterate through enabled slices and subslices to
690 * count the total enabled EU.
691 */
692 for (s = 0; s < s_max; s++) {
693 if (!(s_enable & (0x1 << s)))
694 /* skip disabled slice */
695 continue;
696
697 for (ss = 0; ss < ss_max; ss++) {
Damien Lespiaub7668792015-02-14 18:30:29 +0000698 u32 n_disabled;
699
Jeff McGee38732182015-02-13 10:27:54 -0600700 if (ss_disable & (0x1 << ss))
701 /* skip disabled subslice */
702 continue;
703
Damien Lespiaub7668792015-02-14 18:30:29 +0000704 n_disabled = hweight8(eu_disable[s] >>
705 (ss * eu_max));
706
707 /*
708 * Record which subslice(s) has(have) 7 EUs. we
709 * can tune the hash used to spread work among
710 * subslices if they are unbalanced.
711 */
712 if (eu_max - n_disabled == 7)
713 info->subslice_7eu[s] |= 1 << ss;
714
715 info->eu_total += eu_max - n_disabled;
Jeff McGee38732182015-02-13 10:27:54 -0600716 }
717 }
718
719 /*
720 * SKL is expected to always have a uniform distribution
721 * of EU across subslices with the exception that any one
722 * EU in any one subslice may be fused off for die
723 * recovery.
724 */
725 info->eu_per_subslice = info->subslice_total ?
726 DIV_ROUND_UP(info->eu_total,
727 info->subslice_total) : 0;
728 /*
729 * SKL supports slice power gating on devices with more than
730 * one slice, and supports EU power gating on devices with
731 * more than one EU pair per subslice.
732 */
733 info->has_slice_pg = (info->slice_total > 1) ? 1 : 0;
734 info->has_subslice_pg = 0;
735 info->has_eu_pg = (info->eu_per_subslice > 2) ? 1 : 0;
Deepak S693d11c2015-01-16 20:42:16 +0530736 }
Jeff McGee38732182015-02-13 10:27:54 -0600737 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
738 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
739 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
740 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
741 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
742 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
743 info->has_slice_pg ? "y" : "n");
744 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
745 info->has_subslice_pg ? "y" : "n");
746 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
747 info->has_eu_pg ? "y" : "n");
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000748}
749
Eric Anholt63ee41d2010-12-20 18:40:06 -0800750/**
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 * i915_driver_load - setup chip and create an initial config
752 * @dev: DRM device
753 * @flags: startup flags
754 *
755 * The driver load routine has to do several things:
756 * - drive output discovery via intel_modeset_init()
757 * - initialize the memory manager
758 * - allocate initial config memory
759 * - setup the DRM framebuffer with the allocated memory
760 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000761int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +1100762{
Luca Tettamantiea059a12010-04-08 21:41:59 +0200763 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000764 struct intel_device_info *info, *device_info;
Chris Wilson934d6082012-09-14 11:57:46 +0100765 int ret = 0, mmio_bar, mmio_size;
Daniel Vetter9021f282012-03-26 09:45:41 +0200766 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000767
Daniel Vetter26394d92012-03-26 21:33:18 +0200768 info = (struct intel_device_info *) flags;
769
Daniel Vetterb14c5672013-09-19 12:18:32 +0200770 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000771 if (dev_priv == NULL)
772 return -ENOMEM;
773
Damien Lespiau755f68f2014-07-10 14:52:43 +0100774 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700775 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000776
Chris Wilson87f1f462014-08-09 19:18:42 +0100777 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000778 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +0100779 memcpy(device_info, info, sizeof(dev_priv->info));
780 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000781
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400782 spin_lock_init(&dev_priv->irq_lock);
783 spin_lock_init(&dev_priv->gpu_error.lock);
Daniel Vetter07f11d42014-09-15 14:35:09 +0200784 mutex_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +0100785 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +0200786 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +0530787 spin_lock_init(&dev_priv->mmio_flip_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400788 mutex_init(&dev_priv->dpio_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400789 mutex_init(&dev_priv->modeset_restore_lock);
790
Daniel Vetterf742a552013-12-06 10:17:53 +0100791 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300792
Damien Lespiau07144422013-10-15 18:55:40 +0100793 intel_display_crc_init(dev);
794
Daniel Vetterc96ea642012-08-08 22:01:51 +0200795 i915_dump_device_info(dev_priv);
796
Paulo Zanonied1c9e22013-08-12 14:34:08 -0300797 /* Not all pre-production machines fall into this category, only the
798 * very first ones. Almost everything should work, except for maybe
799 * suspend/resume. And we don't implement workarounds that affect only
800 * pre-production machines. */
801 if (IS_HSW_EARLY_SDV(dev))
802 DRM_INFO("This is an early pre-production Haswell machine. "
803 "It may not be fully functional.\n");
804
Dave Airlieec2a4c32009-08-04 11:43:41 +1000805 if (i915_get_bridge_dev(dev)) {
806 ret = -EIO;
807 goto free_priv;
808 }
809
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -0700810 mmio_bar = IS_GEN2(dev) ? 1 : 0;
811 /* Before gen4, the registers and the GTT are behind different BARs.
812 * However, from gen4 onwards, the registers and the GTT are shared
813 * in the same BAR, so we want to restrict this ioremap from
814 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
815 * the register BAR remains the same size for all the earlier
816 * generations up to Ironlake.
817 */
818 if (info->gen < 5)
819 mmio_size = 512*1024;
820 else
821 mmio_size = 2*1024*1024;
822
823 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
824 if (!dev_priv->regs) {
825 DRM_ERROR("failed to map registers\n");
826 ret = -EIO;
827 goto put_bridge;
828 }
829
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700830 /* This must be called before any calls to HAS_PCH_* */
831 intel_detect_pch(dev);
832
833 intel_uncore_init(dev);
834
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800835 ret = i915_gem_gtt_init(dev);
836 if (ret)
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300837 goto out_regs;
Daniel Vettere1887192012-06-12 11:28:17 +0200838
Daniel Vetter17fa6462015-02-23 12:03:25 +0100839 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
840 * otherwise the vga fbdev driver falls over. */
841 ret = i915_kick_out_firmware_fb(dev_priv);
842 if (ret) {
843 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
844 goto out_gtt;
845 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100846
Daniel Vetter17fa6462015-02-23 12:03:25 +0100847 ret = i915_kick_out_vgacon(dev_priv);
848 if (ret) {
849 DRM_ERROR("failed to remove conflicting VGA console\n");
850 goto out_gtt;
Daniel Vettera4de0522014-06-05 16:20:46 +0200851 }
Daniel Vettere1887192012-06-12 11:28:17 +0200852
Dave Airlie466e69b2011-12-19 11:15:29 +0000853 pci_set_master(dev->pdev);
854
Daniel Vetter9f82d232010-08-30 21:25:23 +0200855 /* overlay on gen2 is broken and can't address above 1G */
856 if (IS_GEN2(dev))
857 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
858
Jan Niehusmann6927faf2011-03-01 23:24:16 +0100859 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
860 * using 32bit addressing, overwriting memory if HWS is located
861 * above 4GB.
862 *
863 * The documentation also mentions an issue with undefined
864 * behaviour if any general state is accessed within a page above 4GB,
865 * which also needs to be handled carefully.
866 */
867 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
868 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
869
Ben Widawsky93d18792013-01-17 12:45:17 -0800870 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +0100871
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800872 dev_priv->gtt.mappable =
873 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200874 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800875 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800876 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300877 goto out_gtt;
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800878 }
879
Ben Widawsky911bdf02013-06-27 16:30:23 -0700880 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
881 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -0800882
Chris Wilsone642abb2010-09-09 12:46:34 +0100883 /* The i915 workqueue is primarily used for batched retirement of
884 * requests (and thus managing bo) once the task has been completed
885 * by the GPU. i915_gem_retire_requests() is called directly when we
886 * need high-priority retirement, such as waiting for an explicit
887 * bo.
888 *
889 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +0800890 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +0100891 *
892 * All tasks on the workqueue are expected to acquire the dev mutex
893 * so there is no point in running more than one instance of the
Tejun Heo53621862012-08-22 16:40:57 -0700894 * workqueue at any time. Use an ordered one.
Chris Wilsone642abb2010-09-09 12:46:34 +0100895 */
Tejun Heo53621862012-08-22 16:40:57 -0700896 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700897 if (dev_priv->wq == NULL) {
898 DRM_ERROR("Failed to create our workqueue.\n");
899 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -0700900 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700901 }
902
Dave Airlie0e32b392014-05-02 14:02:48 +1000903 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
904 if (dev_priv->dp_wq == NULL) {
905 DRM_ERROR("Failed to create our dp workqueue.\n");
906 ret = -ENOMEM;
907 goto out_freewq;
908 }
909
Chris Wilson737b1502015-01-26 18:03:03 +0200910 dev_priv->gpu_error.hangcheck_wq =
911 alloc_ordered_workqueue("i915-hangcheck", 0);
912 if (dev_priv->gpu_error.hangcheck_wq == NULL) {
913 DRM_ERROR("Failed to create our hangcheck workqueue.\n");
914 ret = -ENOMEM;
915 goto out_freedpwq;
916 }
917
Daniel Vetterb9632912014-09-30 10:56:44 +0200918 intel_irq_init(dev_priv);
Ben Widawsky78511f22013-10-04 21:22:49 -0700919 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800920
Zhenyu Wangc48044112009-12-17 14:48:43 +0800921 /* Try to make sure MCHBAR is enabled before poking at it */
922 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700923 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100924 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +0800925
Bryan Freed6d139a82010-10-14 09:14:51 +0100926 intel_setup_bios(dev);
927
Eric Anholt673a3942008-07-30 12:06:12 -0700928 i915_gem_load(dev);
929
Eric Anholted4cb412008-07-29 12:10:39 -0700930 /* On the 945G/GM, the chipset reports the MSI capability on the
931 * integrated graphics even though the support isn't actually there
932 * according to the published specs. It doesn't appear to function
933 * correctly in testing on 945G.
934 * This may be a side effect of MSI having been made available for PEG
935 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -0700936 *
937 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -0800938 * be lost or delayed, but we use them anyways to avoid
939 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -0700940 */
Keith Packardb60678a2008-12-08 11:12:28 -0800941 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -0800942 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -0700943
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000944 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700945
Ben Widawskye3c74752013-04-05 13:12:39 -0700946 if (INTEL_INFO(dev)->num_pipes) {
947 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
948 if (ret)
949 goto out_gem_unload;
950 }
Keith Packard52440212008-11-18 09:30:25 -0800951
Imre Deakda7e29b2014-02-18 00:02:02 +0200952 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800953
Daniel Vetter17fa6462015-02-23 12:03:25 +0100954 ret = i915_load_modeset_init(dev);
955 if (ret < 0) {
956 DRM_ERROR("failed to init modeset\n");
957 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -0800958 }
959
Yu Zhange21fd552015-02-10 19:05:51 +0800960 /*
961 * Notify a valid surface after modesetting,
962 * when running inside a VM.
963 */
964 if (intel_vgpu_active(dev))
965 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
966
Ben Widawsky0136db52012-04-10 21:17:01 -0700967 i915_setup_sysfs(dev);
968
Ben Widawskye3c74752013-04-05 13:12:39 -0700969 if (INTEL_INFO(dev)->num_pipes) {
970 /* Must be done after probing outputs */
971 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +0200972 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -0700973 }
Matthew Garrett74a365b2009-03-19 21:35:39 +0000974
Daniel Vettereb48eb02012-04-26 23:28:12 +0200975 if (IS_GEN5(dev))
976 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -0800977
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200978 intel_runtime_pm_enable(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200979
Imre Deak58fddc22015-01-08 17:54:14 +0200980 i915_audio_component_init(dev_priv);
981
Jesse Barnes79e53942008-11-07 14:24:08 -0800982 return 0;
983
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300984out_power_well:
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200985 intel_power_domains_fini(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300986 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +0000987out_gem_unload:
Imre Deak4bdc7292014-05-20 19:47:20 +0300988 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
989 unregister_shrinker(&dev_priv->mm.shrinker);
Keith Packarda7b85d22011-07-10 13:12:17 -0700990
Chris Wilson56e2ea32010-11-08 17:10:29 +0000991 if (dev->pdev->msi_enabled)
992 pci_disable_msi(dev->pdev);
993
994 intel_teardown_gmbus(dev);
995 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +0100996 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson737b1502015-01-26 18:03:03 +0200997 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
998out_freedpwq:
Dave Airlie0e32b392014-05-02 14:02:48 +1000999 destroy_workqueue(dev_priv->dp_wq);
1000out_freewq:
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001001 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -07001002out_mtrrfree:
Ben Widawsky911bdf02013-06-27 16:30:23 -07001003 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001004 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001005out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001006 i915_global_gtt_cleanup(dev);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001007out_regs:
Ben Widawskyc3d685a2013-10-08 16:31:03 -07001008 intel_uncore_fini(dev);
Chris Wilson6dda5692010-10-29 21:02:18 +01001009 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +10001010put_bridge:
1011 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001012free_priv:
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001013 if (dev_priv->slab)
1014 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -07001015 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001016 return ret;
1017}
1018
1019int i915_driver_unload(struct drm_device *dev)
1020{
1021 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +02001022 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001023
Imre Deak58fddc22015-01-08 17:54:14 +02001024 i915_audio_component_cleanup(dev_priv);
1025
Chris Wilsonce58c322013-12-02 11:26:07 -02001026 ret = i915_gem_suspend(dev);
1027 if (ret) {
1028 DRM_ERROR("failed to idle hardware: %d\n", ret);
1029 return ret;
1030 }
1031
Daniel Vetter41373cd2014-09-30 10:56:41 +02001032 intel_power_domains_fini(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001033
Daniel Vettereb48eb02012-04-26 23:28:12 +02001034 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -07001035
Ben Widawsky0136db52012-04-10 21:17:01 -07001036 i915_teardown_sysfs(dev);
1037
Imre Deak4bdc7292014-05-20 19:47:20 +03001038 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1039 unregister_shrinker(&dev_priv->mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01001040
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001041 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -07001042 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -08001043
Chris Wilson44834a62010-08-19 16:09:23 +01001044 acpi_video_unregister();
1045
Daniel Vetter17fa6462015-02-23 12:03:25 +01001046 intel_fbdev_fini(dev);
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -03001047
1048 drm_vblank_cleanup(dev);
1049
Daniel Vetter17fa6462015-02-23 12:03:25 +01001050 intel_modeset_cleanup(dev);
Jesse Barnes3d8620c2010-03-26 11:07:21 -07001051
Daniel Vetter17fa6462015-02-23 12:03:25 +01001052 /*
1053 * free the memory space allocated for the child device
1054 * config parsed from VBT
1055 */
1056 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1057 kfree(dev_priv->vbt.child_dev);
1058 dev_priv->vbt.child_dev = NULL;
1059 dev_priv->vbt.child_dev_num = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001060 }
1061
Daniel Vetter17fa6462015-02-23 12:03:25 +01001062 vga_switcheroo_unregister_client(dev->pdev);
1063 vga_client_register(dev->pdev, NULL, NULL, NULL);
1064
Daniel Vettera8b48992010-08-20 21:25:11 +02001065 /* Free error state after interrupts are fully disabled. */
Chris Wilson737b1502015-01-26 18:03:03 +02001066 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Daniel Vettera8b48992010-08-20 21:25:11 +02001067 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001068
Eric Anholted4cb412008-07-29 12:10:39 -07001069 if (dev->pdev->msi_enabled)
1070 pci_disable_msi(dev->pdev);
1071
Chris Wilson44834a62010-08-19 16:09:23 +01001072 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001073
Daniel Vetter17fa6462015-02-23 12:03:25 +01001074 /* Flush any outstanding unpin_work. */
1075 flush_workqueue(dev_priv->wq);
Daniel Vetter67e77c52010-08-20 22:26:30 +02001076
Daniel Vetter17fa6462015-02-23 12:03:25 +01001077 mutex_lock(&dev->struct_mutex);
1078 i915_gem_cleanup_ringbuffer(dev);
1079 i915_gem_batch_pool_fini(&dev_priv->mm.batch_pool);
1080 i915_gem_context_fini(dev);
1081 mutex_unlock(&dev->struct_mutex);
1082 i915_gem_cleanup_stolen(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001083
Chris Wilsonf899fc62010-07-20 15:44:45 -07001084 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001085 intel_teardown_mchbar(dev);
1086
Dave Airlie0e32b392014-05-02 14:02:48 +10001087 destroy_workqueue(dev_priv->dp_wq);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001088 destroy_workqueue(dev_priv->wq);
Chris Wilson737b1502015-01-26 18:03:03 +02001089 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001090 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001091
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001092 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +03001093
Chris Wilsonaec347a2013-08-26 13:46:09 +01001094 intel_uncore_fini(dev);
1095 if (dev_priv->regs != NULL)
1096 pci_iounmap(dev->pdev, dev_priv->regs);
1097
Chris Wilson42dcedd2012-11-15 11:32:30 +00001098 if (dev_priv->slab)
1099 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -07001100
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001101 pci_dev_put(dev_priv->bridge_dev);
Daniel Vetter2206e6a2014-05-13 22:21:59 +02001102 kfree(dev_priv);
Dave Airlie22eae942005-11-10 22:16:34 +11001103
1104 return 0;
1105}
1106
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001107int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001108{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001109 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001110
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001111 ret = i915_gem_open(dev, file);
1112 if (ret)
1113 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -07001114
Eric Anholt673a3942008-07-30 12:06:12 -07001115 return 0;
1116}
1117
Jesse Barnes79e53942008-11-07 14:24:08 -08001118/**
1119 * i915_driver_lastclose - clean up after all DRM clients have exited
1120 * @dev: DRM device
1121 *
1122 * Take care of cleaning up after all DRM clients have exited. In the
1123 * mode setting case, we want to restore the kernel's initial mode (just
1124 * in case the last client left us in a bad state).
1125 *
Daniel Vetter9021f282012-03-26 09:45:41 +02001126 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -08001127 * and DMA structures, since the kernel won't be using them, and clea
1128 * up any GEM state.
1129 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001130void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131{
Daniel Vetter377e91b2014-11-19 20:36:49 +01001132 intel_fbdev_restore_mode(dev);
1133 vga_switcheroo_process_delayed_switch();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134}
1135
John Harrison2885f6a2014-06-26 18:23:52 +01001136void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001138 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001139 i915_gem_context_close(dev, file);
1140 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001141 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001142
Daniel Vetter17fa6462015-02-23 12:03:25 +01001143 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144}
1145
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001146void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001147{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001148 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001149
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001150 if (file_priv && file_priv->bsd_ring)
1151 file_priv->bsd_ring = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001152 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001153}
1154
Daniel Vetter4feb7652014-11-24 11:21:52 +01001155static int
1156i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1157 struct drm_file *file)
1158{
1159 return -ENODEV;
1160}
1161
Rob Clarkbaa70942013-08-02 13:27:49 -04001162const struct drm_ioctl_desc i915_ioctls[] = {
Daniel Vetter77f31812014-11-19 21:23:55 +01001163 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1164 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1165 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1166 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1167 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1168 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001169 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001170 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001171 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1172 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1173 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001174 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001175 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001176 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001177 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1178 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1179 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001180 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001181 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001182 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Daniel Vetter4feb7652014-11-24 11:21:52 +01001183 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1184 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001185 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1186 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1187 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1188 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Daniel Vetter71b14ab2014-11-19 20:36:47 +01001189 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1190 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001191 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1192 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1193 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1194 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1195 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1196 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1197 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1198 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1199 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1200 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001201 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001202 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001203 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1204 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Jesse Barnes8ea30862012-01-03 08:05:39 -08001205 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Daniel Vettera8265c52015-03-27 09:08:04 +01001206 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001207 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1208 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1209 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1210 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Mika Kuoppalab6359912013-10-30 15:44:16 +02001211 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001212 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001213 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1214 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001215};
1216
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001217int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10001218
Daniel Vetter9021f282012-03-26 09:45:41 +02001219/*
1220 * This is really ugly: Because old userspace abused the linux agp interface to
1221 * manage the gtt, we need to claim that all intel devices are agp. For
1222 * otherwise the drm core refuses to initialize the agp support code.
Dave Airliecda17382005-07-10 17:31:26 +10001223 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001224int i915_driver_device_is_agp(struct drm_device *dev)
Dave Airliecda17382005-07-10 17:31:26 +10001225{
1226 return 1;
1227}