blob: 88b436fb92ee96c41603595a12541228e44a8cc8 [file] [log] [blame]
oulijun9a443532016-07-21 19:06:38 +08001/*
2 * Copyright (c) 2016 Hisilicon Limited.
3 * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
34#include <linux/platform_device.h>
Matan Barake89bf462017-06-08 17:23:50 +030035#include <linux/vmalloc.h>
oulijun9a443532016-07-21 19:06:38 +080036#include <rdma/ib_umem.h>
37#include "hns_roce_device.h"
38#include "hns_roce_cmd.h"
39#include "hns_roce_hem.h"
40
41static u32 hw_index_to_key(unsigned long ind)
42{
43 return (u32)(ind >> 24) | (ind << 8);
44}
45
Shaobo Xubfcc6812016-11-29 23:10:26 +000046unsigned long key_to_hw_index(u32 key)
oulijun9a443532016-07-21 19:06:38 +080047{
48 return (key << 24) | (key >> 8);
49}
Wei Hu(Xavier)08805fd2017-08-30 17:22:59 +080050EXPORT_SYMBOL_GPL(key_to_hw_index);
oulijun9a443532016-07-21 19:06:38 +080051
52static int hns_roce_sw2hw_mpt(struct hns_roce_dev *hr_dev,
53 struct hns_roce_cmd_mailbox *mailbox,
54 unsigned long mpt_index)
55{
56 return hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, mpt_index, 0,
57 HNS_ROCE_CMD_SW2HW_MPT,
Wei Hu (Xavier)6b877c32016-11-23 19:41:05 +000058 HNS_ROCE_CMD_TIMEOUT_MSECS);
oulijun9a443532016-07-21 19:06:38 +080059}
60
Shaobo Xubfcc6812016-11-29 23:10:26 +000061int hns_roce_hw2sw_mpt(struct hns_roce_dev *hr_dev,
oulijun9a443532016-07-21 19:06:38 +080062 struct hns_roce_cmd_mailbox *mailbox,
63 unsigned long mpt_index)
64{
65 return hns_roce_cmd_mbox(hr_dev, 0, mailbox ? mailbox->dma : 0,
66 mpt_index, !mailbox, HNS_ROCE_CMD_HW2SW_MPT,
Wei Hu (Xavier)6b877c32016-11-23 19:41:05 +000067 HNS_ROCE_CMD_TIMEOUT_MSECS);
oulijun9a443532016-07-21 19:06:38 +080068}
Wei Hu(Xavier)08805fd2017-08-30 17:22:59 +080069EXPORT_SYMBOL_GPL(hns_roce_hw2sw_mpt);
oulijun9a443532016-07-21 19:06:38 +080070
71static int hns_roce_buddy_alloc(struct hns_roce_buddy *buddy, int order,
72 unsigned long *seg)
73{
74 int o;
75 u32 m;
76
77 spin_lock(&buddy->lock);
78
79 for (o = order; o <= buddy->max_order; ++o) {
80 if (buddy->num_free[o]) {
81 m = 1 << (buddy->max_order - o);
82 *seg = find_first_bit(buddy->bits[o], m);
83 if (*seg < m)
84 goto found;
85 }
86 }
87 spin_unlock(&buddy->lock);
88 return -1;
89
90 found:
91 clear_bit(*seg, buddy->bits[o]);
92 --buddy->num_free[o];
93
94 while (o > order) {
95 --o;
96 *seg <<= 1;
97 set_bit(*seg ^ 1, buddy->bits[o]);
98 ++buddy->num_free[o];
99 }
100
101 spin_unlock(&buddy->lock);
102
103 *seg <<= order;
104 return 0;
105}
106
107static void hns_roce_buddy_free(struct hns_roce_buddy *buddy, unsigned long seg,
108 int order)
109{
110 seg >>= order;
111
112 spin_lock(&buddy->lock);
113
114 while (test_bit(seg ^ 1, buddy->bits[order])) {
115 clear_bit(seg ^ 1, buddy->bits[order]);
116 --buddy->num_free[order];
117 seg >>= 1;
118 ++order;
119 }
120
121 set_bit(seg, buddy->bits[order]);
122 ++buddy->num_free[order];
123
124 spin_unlock(&buddy->lock);
125}
126
127static int hns_roce_buddy_init(struct hns_roce_buddy *buddy, int max_order)
128{
129 int i, s;
130
131 buddy->max_order = max_order;
132 spin_lock_init(&buddy->lock);
Markus Elfring4418b272017-02-16 09:30:55 +0100133 buddy->bits = kcalloc(buddy->max_order + 1,
134 sizeof(*buddy->bits),
135 GFP_KERNEL);
136 buddy->num_free = kcalloc(buddy->max_order + 1,
137 sizeof(*buddy->num_free),
138 GFP_KERNEL);
oulijun9a443532016-07-21 19:06:38 +0800139 if (!buddy->bits || !buddy->num_free)
140 goto err_out;
141
142 for (i = 0; i <= buddy->max_order; ++i) {
143 s = BITS_TO_LONGS(1 << (buddy->max_order - i));
Wei Hu (Xavier)8d497eb2016-11-23 19:41:01 +0000144 buddy->bits[i] = kcalloc(s, sizeof(long), GFP_KERNEL |
145 __GFP_NOWARN);
146 if (!buddy->bits[i]) {
147 buddy->bits[i] = vzalloc(s * sizeof(long));
148 if (!buddy->bits[i])
149 goto err_out_free;
150 }
oulijun9a443532016-07-21 19:06:38 +0800151 }
152
153 set_bit(0, buddy->bits[buddy->max_order]);
154 buddy->num_free[buddy->max_order] = 1;
155
156 return 0;
157
158err_out_free:
159 for (i = 0; i <= buddy->max_order; ++i)
Wei Hu (Xavier)8d497eb2016-11-23 19:41:01 +0000160 kvfree(buddy->bits[i]);
oulijun9a443532016-07-21 19:06:38 +0800161
162err_out:
163 kfree(buddy->bits);
164 kfree(buddy->num_free);
165 return -ENOMEM;
166}
167
168static void hns_roce_buddy_cleanup(struct hns_roce_buddy *buddy)
169{
170 int i;
171
172 for (i = 0; i <= buddy->max_order; ++i)
Wei Hu (Xavier)8d497eb2016-11-23 19:41:01 +0000173 kvfree(buddy->bits[i]);
oulijun9a443532016-07-21 19:06:38 +0800174
175 kfree(buddy->bits);
176 kfree(buddy->num_free);
177}
178
179static int hns_roce_alloc_mtt_range(struct hns_roce_dev *hr_dev, int order,
Shaobo Xu9766edc2017-08-30 17:23:09 +0800180 unsigned long *seg, u32 mtt_type)
oulijun9a443532016-07-21 19:06:38 +0800181{
182 struct hns_roce_mr_table *mr_table = &hr_dev->mr_table;
Shaobo Xu9766edc2017-08-30 17:23:09 +0800183 struct hns_roce_hem_table *table;
184 struct hns_roce_buddy *buddy;
185 int ret;
oulijun9a443532016-07-21 19:06:38 +0800186
Shaobo Xu9766edc2017-08-30 17:23:09 +0800187 if (mtt_type == MTT_TYPE_WQE) {
188 buddy = &mr_table->mtt_buddy;
189 table = &mr_table->mtt_table;
190 } else {
191 buddy = &mr_table->mtt_cqe_buddy;
192 table = &mr_table->mtt_cqe_table;
193 }
194
195 ret = hns_roce_buddy_alloc(buddy, order, seg);
oulijun9a443532016-07-21 19:06:38 +0800196 if (ret == -1)
197 return -1;
198
Shaobo Xu9766edc2017-08-30 17:23:09 +0800199 if (hns_roce_table_get_range(hr_dev, table, *seg,
oulijun9a443532016-07-21 19:06:38 +0800200 *seg + (1 << order) - 1)) {
Shaobo Xu9766edc2017-08-30 17:23:09 +0800201 hns_roce_buddy_free(buddy, *seg, order);
oulijun9a443532016-07-21 19:06:38 +0800202 return -1;
203 }
204
205 return 0;
206}
207
208int hns_roce_mtt_init(struct hns_roce_dev *hr_dev, int npages, int page_shift,
209 struct hns_roce_mtt *mtt)
210{
Shaobo Xu9766edc2017-08-30 17:23:09 +0800211 int ret;
oulijun9a443532016-07-21 19:06:38 +0800212 int i;
213
214 /* Page num is zero, correspond to DMA memory register */
215 if (!npages) {
216 mtt->order = -1;
217 mtt->page_shift = HNS_ROCE_HEM_PAGE_SHIFT;
218 return 0;
219 }
220
Stephen Boydad61dd32017-05-08 15:57:50 -0700221 /* Note: if page_shift is zero, FAST memory register */
oulijun9a443532016-07-21 19:06:38 +0800222 mtt->page_shift = page_shift;
223
224 /* Compute MTT entry necessary */
225 for (mtt->order = 0, i = HNS_ROCE_MTT_ENTRY_PER_SEG; i < npages;
226 i <<= 1)
227 ++mtt->order;
228
229 /* Allocate MTT entry */
Shaobo Xu9766edc2017-08-30 17:23:09 +0800230 ret = hns_roce_alloc_mtt_range(hr_dev, mtt->order, &mtt->first_seg,
231 mtt->mtt_type);
oulijun9a443532016-07-21 19:06:38 +0800232 if (ret == -1)
233 return -ENOMEM;
234
235 return 0;
236}
237
238void hns_roce_mtt_cleanup(struct hns_roce_dev *hr_dev, struct hns_roce_mtt *mtt)
239{
240 struct hns_roce_mr_table *mr_table = &hr_dev->mr_table;
241
242 if (mtt->order < 0)
243 return;
244
Shaobo Xu9766edc2017-08-30 17:23:09 +0800245 if (mtt->mtt_type == MTT_TYPE_WQE) {
246 hns_roce_buddy_free(&mr_table->mtt_buddy, mtt->first_seg,
247 mtt->order);
248 hns_roce_table_put_range(hr_dev, &mr_table->mtt_table,
249 mtt->first_seg,
250 mtt->first_seg + (1 << mtt->order) - 1);
251 } else {
252 hns_roce_buddy_free(&mr_table->mtt_cqe_buddy, mtt->first_seg,
253 mtt->order);
254 hns_roce_table_put_range(hr_dev, &mr_table->mtt_cqe_table,
255 mtt->first_seg,
256 mtt->first_seg + (1 << mtt->order) - 1);
257 }
oulijun9a443532016-07-21 19:06:38 +0800258}
Wei Hu(Xavier)08805fd2017-08-30 17:22:59 +0800259EXPORT_SYMBOL_GPL(hns_roce_mtt_cleanup);
oulijun9a443532016-07-21 19:06:38 +0800260
261static int hns_roce_mr_alloc(struct hns_roce_dev *hr_dev, u32 pd, u64 iova,
262 u64 size, u32 access, int npages,
263 struct hns_roce_mr *mr)
264{
Wei Hu(Xavier)13ca9702017-08-30 17:23:02 +0800265 struct device *dev = hr_dev->dev;
oulijun9a443532016-07-21 19:06:38 +0800266 unsigned long index = 0;
267 int ret = 0;
oulijun9a443532016-07-21 19:06:38 +0800268
269 /* Allocate a key for mr from mr_table */
270 ret = hns_roce_bitmap_alloc(&hr_dev->mr_table.mtpt_bitmap, &index);
271 if (ret == -1)
272 return -ENOMEM;
273
274 mr->iova = iova; /* MR va starting addr */
275 mr->size = size; /* MR addr range */
276 mr->pd = pd; /* MR num */
277 mr->access = access; /* MR access permit */
278 mr->enabled = 0; /* MR active status */
279 mr->key = hw_index_to_key(index); /* MR key */
280
281 if (size == ~0ull) {
282 mr->type = MR_TYPE_DMA;
283 mr->pbl_buf = NULL;
284 mr->pbl_dma_addr = 0;
285 } else {
286 mr->type = MR_TYPE_MR;
287 mr->pbl_buf = dma_alloc_coherent(dev, npages * 8,
288 &(mr->pbl_dma_addr),
289 GFP_KERNEL);
290 if (!mr->pbl_buf)
291 return -ENOMEM;
292 }
293
294 return 0;
295}
296
297static void hns_roce_mr_free(struct hns_roce_dev *hr_dev,
298 struct hns_roce_mr *mr)
299{
Wei Hu(Xavier)13ca9702017-08-30 17:23:02 +0800300 struct device *dev = hr_dev->dev;
oulijun9a443532016-07-21 19:06:38 +0800301 int npages = 0;
302 int ret;
303
304 if (mr->enabled) {
305 ret = hns_roce_hw2sw_mpt(hr_dev, NULL, key_to_hw_index(mr->key)
306 & (hr_dev->caps.num_mtpts - 1));
307 if (ret)
308 dev_warn(dev, "HW2SW_MPT failed (%d)\n", ret);
309 }
310
311 if (mr->size != ~0ULL) {
312 npages = ib_umem_page_count(mr->umem);
313 dma_free_coherent(dev, (unsigned int)(npages * 8), mr->pbl_buf,
314 mr->pbl_dma_addr);
315 }
316
317 hns_roce_bitmap_free(&hr_dev->mr_table.mtpt_bitmap,
Wei Hu (Xavier)5e6ff782016-11-23 19:41:07 +0000318 key_to_hw_index(mr->key), BITMAP_NO_RR);
oulijun9a443532016-07-21 19:06:38 +0800319}
320
321static int hns_roce_mr_enable(struct hns_roce_dev *hr_dev,
322 struct hns_roce_mr *mr)
323{
324 int ret;
325 unsigned long mtpt_idx = key_to_hw_index(mr->key);
Wei Hu(Xavier)13ca9702017-08-30 17:23:02 +0800326 struct device *dev = hr_dev->dev;
oulijun9a443532016-07-21 19:06:38 +0800327 struct hns_roce_cmd_mailbox *mailbox;
328 struct hns_roce_mr_table *mr_table = &hr_dev->mr_table;
329
330 /* Prepare HEM entry memory */
331 ret = hns_roce_table_get(hr_dev, &mr_table->mtpt_table, mtpt_idx);
332 if (ret)
333 return ret;
334
335 /* Allocate mailbox memory */
336 mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
337 if (IS_ERR(mailbox)) {
338 ret = PTR_ERR(mailbox);
339 goto err_table;
340 }
341
342 ret = hr_dev->hw->write_mtpt(mailbox->buf, mr, mtpt_idx);
343 if (ret) {
344 dev_err(dev, "Write mtpt fail!\n");
345 goto err_page;
346 }
347
348 ret = hns_roce_sw2hw_mpt(hr_dev, mailbox,
349 mtpt_idx & (hr_dev->caps.num_mtpts - 1));
350 if (ret) {
351 dev_err(dev, "SW2HW_MPT failed (%d)\n", ret);
352 goto err_page;
353 }
354
355 mr->enabled = 1;
356 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
357
358 return 0;
359
360err_page:
361 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
362
363err_table:
364 hns_roce_table_put(hr_dev, &mr_table->mtpt_table, mtpt_idx);
365 return ret;
366}
367
368static int hns_roce_write_mtt_chunk(struct hns_roce_dev *hr_dev,
369 struct hns_roce_mtt *mtt, u32 start_index,
370 u32 npages, u64 *page_list)
371{
Shaobo Xu6a93c772017-08-30 17:23:08 +0800372 struct hns_roce_hem_table *table;
oulijun9a443532016-07-21 19:06:38 +0800373 dma_addr_t dma_handle;
Shaobo Xu6a93c772017-08-30 17:23:08 +0800374 __le64 *mtts;
oulijun9a443532016-07-21 19:06:38 +0800375 u32 s = start_index * sizeof(u64);
Shaobo Xu6a93c772017-08-30 17:23:08 +0800376 u32 i;
oulijun9a443532016-07-21 19:06:38 +0800377
378 /* All MTTs must fit in the same page */
379 if (start_index / (PAGE_SIZE / sizeof(u64)) !=
380 (start_index + npages - 1) / (PAGE_SIZE / sizeof(u64)))
381 return -EINVAL;
382
383 if (start_index & (HNS_ROCE_MTT_ENTRY_PER_SEG - 1))
384 return -EINVAL;
385
Shaobo Xu9766edc2017-08-30 17:23:09 +0800386 if (mtt->mtt_type == MTT_TYPE_WQE)
387 table = &hr_dev->mr_table.mtt_table;
388 else
389 table = &hr_dev->mr_table.mtt_cqe_table;
390
Shaobo Xu6a93c772017-08-30 17:23:08 +0800391 mtts = hns_roce_table_find(hr_dev, table,
oulijun9a443532016-07-21 19:06:38 +0800392 mtt->first_seg + s / hr_dev->caps.mtt_entry_sz,
393 &dma_handle);
394 if (!mtts)
395 return -ENOMEM;
396
397 /* Save page addr, low 12 bits : 0 */
Shaobo Xu6a93c772017-08-30 17:23:08 +0800398 for (i = 0; i < npages; ++i) {
399 if (!hr_dev->caps.mtt_hop_num)
400 mtts[i] = cpu_to_le64(page_list[i] >> PAGE_ADDR_SHIFT);
401 else
402 mtts[i] = cpu_to_le64(page_list[i]);
403 }
oulijun9a443532016-07-21 19:06:38 +0800404
405 return 0;
406}
407
408static int hns_roce_write_mtt(struct hns_roce_dev *hr_dev,
409 struct hns_roce_mtt *mtt, u32 start_index,
410 u32 npages, u64 *page_list)
411{
412 int chunk;
413 int ret;
414
415 if (mtt->order < 0)
416 return -EINVAL;
417
418 while (npages > 0) {
419 chunk = min_t(int, PAGE_SIZE / sizeof(u64), npages);
420
421 ret = hns_roce_write_mtt_chunk(hr_dev, mtt, start_index, chunk,
422 page_list);
423 if (ret)
424 return ret;
425
426 npages -= chunk;
427 start_index += chunk;
428 page_list += chunk;
429 }
430
431 return 0;
432}
433
434int hns_roce_buf_write_mtt(struct hns_roce_dev *hr_dev,
435 struct hns_roce_mtt *mtt, struct hns_roce_buf *buf)
436{
Shaobo Xu9766edc2017-08-30 17:23:09 +0800437 u64 *page_list;
438 int ret;
439 u32 i;
oulijun9a443532016-07-21 19:06:38 +0800440
441 page_list = kmalloc_array(buf->npages, sizeof(*page_list), GFP_KERNEL);
442 if (!page_list)
443 return -ENOMEM;
444
445 for (i = 0; i < buf->npages; ++i) {
446 if (buf->nbufs == 1)
447 page_list[i] = buf->direct.map + (i << buf->page_shift);
448 else
449 page_list[i] = buf->page_list[i].map;
450
451 }
452 ret = hns_roce_write_mtt(hr_dev, mtt, 0, buf->npages, page_list);
453
454 kfree(page_list);
455
456 return ret;
457}
458
459int hns_roce_init_mr_table(struct hns_roce_dev *hr_dev)
460{
461 struct hns_roce_mr_table *mr_table = &hr_dev->mr_table;
Shaobo Xu9766edc2017-08-30 17:23:09 +0800462 int ret;
oulijun9a443532016-07-21 19:06:38 +0800463
464 ret = hns_roce_bitmap_init(&mr_table->mtpt_bitmap,
465 hr_dev->caps.num_mtpts,
466 hr_dev->caps.num_mtpts - 1,
467 hr_dev->caps.reserved_mrws, 0);
468 if (ret)
469 return ret;
470
471 ret = hns_roce_buddy_init(&mr_table->mtt_buddy,
472 ilog2(hr_dev->caps.num_mtt_segs));
473 if (ret)
474 goto err_buddy;
475
Shaobo Xu9766edc2017-08-30 17:23:09 +0800476 if (hns_roce_check_whether_mhop(hr_dev, HEM_TYPE_CQE)) {
477 ret = hns_roce_buddy_init(&mr_table->mtt_cqe_buddy,
478 ilog2(hr_dev->caps.num_cqe_segs));
479 if (ret)
480 goto err_buddy_cqe;
481 }
oulijun9a443532016-07-21 19:06:38 +0800482 return 0;
483
Shaobo Xu9766edc2017-08-30 17:23:09 +0800484err_buddy_cqe:
485 hns_roce_buddy_cleanup(&mr_table->mtt_buddy);
486
oulijun9a443532016-07-21 19:06:38 +0800487err_buddy:
488 hns_roce_bitmap_cleanup(&mr_table->mtpt_bitmap);
489 return ret;
490}
491
492void hns_roce_cleanup_mr_table(struct hns_roce_dev *hr_dev)
493{
494 struct hns_roce_mr_table *mr_table = &hr_dev->mr_table;
495
496 hns_roce_buddy_cleanup(&mr_table->mtt_buddy);
Shaobo Xu9766edc2017-08-30 17:23:09 +0800497 if (hns_roce_check_whether_mhop(hr_dev, HEM_TYPE_CQE))
498 hns_roce_buddy_cleanup(&mr_table->mtt_cqe_buddy);
oulijun9a443532016-07-21 19:06:38 +0800499 hns_roce_bitmap_cleanup(&mr_table->mtpt_bitmap);
500}
501
502struct ib_mr *hns_roce_get_dma_mr(struct ib_pd *pd, int acc)
503{
504 int ret = 0;
505 struct hns_roce_mr *mr = NULL;
506
507 mr = kmalloc(sizeof(*mr), GFP_KERNEL);
508 if (mr == NULL)
509 return ERR_PTR(-ENOMEM);
510
511 /* Allocate memory region key */
512 ret = hns_roce_mr_alloc(to_hr_dev(pd->device), to_hr_pd(pd)->pdn, 0,
513 ~0ULL, acc, 0, mr);
514 if (ret)
515 goto err_free;
516
517 ret = hns_roce_mr_enable(to_hr_dev(pd->device), mr);
518 if (ret)
519 goto err_mr;
520
521 mr->ibmr.rkey = mr->ibmr.lkey = mr->key;
522 mr->umem = NULL;
523
524 return &mr->ibmr;
525
526err_mr:
527 hns_roce_mr_free(to_hr_dev(pd->device), mr);
528
529err_free:
530 kfree(mr);
531 return ERR_PTR(ret);
532}
533
534int hns_roce_ib_umem_write_mtt(struct hns_roce_dev *hr_dev,
535 struct hns_roce_mtt *mtt, struct ib_umem *umem)
536{
537 struct scatterlist *sg;
538 int i, k, entry;
539 int ret = 0;
540 u64 *pages;
541 u32 n;
542 int len;
543
544 pages = (u64 *) __get_free_page(GFP_KERNEL);
545 if (!pages)
546 return -ENOMEM;
547
548 i = n = 0;
549
550 for_each_sg(umem->sg_head.sgl, sg, umem->nmap, entry) {
551 len = sg_dma_len(sg) >> mtt->page_shift;
552 for (k = 0; k < len; ++k) {
Artemy Kovalyov3e7e1192017-04-05 09:23:50 +0300553 pages[i++] = sg_dma_address(sg) +
554 (k << umem->page_shift);
oulijun9a443532016-07-21 19:06:38 +0800555 if (i == PAGE_SIZE / sizeof(u64)) {
556 ret = hns_roce_write_mtt(hr_dev, mtt, n, i,
557 pages);
558 if (ret)
559 goto out;
560 n += i;
561 i = 0;
562 }
563 }
564 }
565
566 if (i)
567 ret = hns_roce_write_mtt(hr_dev, mtt, n, i, pages);
568
569out:
570 free_page((unsigned long) pages);
571 return ret;
572}
573
574static int hns_roce_ib_umem_write_mr(struct hns_roce_mr *mr,
575 struct ib_umem *umem)
576{
577 int i = 0;
578 int entry;
579 struct scatterlist *sg;
580
581 for_each_sg(umem->sg_head.sgl, sg, umem->nmap, entry) {
582 mr->pbl_buf[i] = ((u64)sg_dma_address(sg)) >> 12;
583 i++;
584 }
585
586 /* Memory barrier */
587 mb();
588
589 return 0;
590}
591
592struct ib_mr *hns_roce_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
593 u64 virt_addr, int access_flags,
594 struct ib_udata *udata)
595{
596 struct hns_roce_dev *hr_dev = to_hr_dev(pd->device);
Wei Hu(Xavier)13ca9702017-08-30 17:23:02 +0800597 struct device *dev = hr_dev->dev;
oulijun9a443532016-07-21 19:06:38 +0800598 struct hns_roce_mr *mr = NULL;
599 int ret = 0;
600 int n = 0;
601
602 mr = kmalloc(sizeof(*mr), GFP_KERNEL);
603 if (!mr)
604 return ERR_PTR(-ENOMEM);
605
606 mr->umem = ib_umem_get(pd->uobject->context, start, length,
607 access_flags, 0);
608 if (IS_ERR(mr->umem)) {
609 ret = PTR_ERR(mr->umem);
610 goto err_free;
611 }
612
613 n = ib_umem_page_count(mr->umem);
Artemy Kovalyov3e7e1192017-04-05 09:23:50 +0300614 if (mr->umem->page_shift != HNS_ROCE_HEM_PAGE_SHIFT) {
615 dev_err(dev, "Just support 4K page size but is 0x%lx now!\n",
616 BIT(mr->umem->page_shift));
Lijun Ou1cd11062016-09-20 17:07:03 +0100617 ret = -EINVAL;
618 goto err_umem;
oulijun9a443532016-07-21 19:06:38 +0800619 }
620
621 if (n > HNS_ROCE_MAX_MTPT_PBL_NUM) {
622 dev_err(dev, " MR len %lld err. MR is limited to 4G at most!\n",
623 length);
Lijun Ou1cd11062016-09-20 17:07:03 +0100624 ret = -EINVAL;
oulijun9a443532016-07-21 19:06:38 +0800625 goto err_umem;
626 }
627
628 ret = hns_roce_mr_alloc(hr_dev, to_hr_pd(pd)->pdn, virt_addr, length,
629 access_flags, n, mr);
630 if (ret)
631 goto err_umem;
632
633 ret = hns_roce_ib_umem_write_mr(mr, mr->umem);
634 if (ret)
635 goto err_mr;
636
637 ret = hns_roce_mr_enable(hr_dev, mr);
638 if (ret)
639 goto err_mr;
640
641 mr->ibmr.rkey = mr->ibmr.lkey = mr->key;
642
643 return &mr->ibmr;
644
645err_mr:
646 hns_roce_mr_free(hr_dev, mr);
647
648err_umem:
649 ib_umem_release(mr->umem);
650
651err_free:
652 kfree(mr);
653 return ERR_PTR(ret);
654}
655
656int hns_roce_dereg_mr(struct ib_mr *ibmr)
657{
Shaobo Xubfcc6812016-11-29 23:10:26 +0000658 struct hns_roce_dev *hr_dev = to_hr_dev(ibmr->device);
oulijun9a443532016-07-21 19:06:38 +0800659 struct hns_roce_mr *mr = to_hr_mr(ibmr);
Shaobo Xubfcc6812016-11-29 23:10:26 +0000660 int ret = 0;
oulijun9a443532016-07-21 19:06:38 +0800661
Shaobo Xubfcc6812016-11-29 23:10:26 +0000662 if (hr_dev->hw->dereg_mr) {
663 ret = hr_dev->hw->dereg_mr(hr_dev, mr);
664 } else {
665 hns_roce_mr_free(hr_dev, mr);
oulijun9a443532016-07-21 19:06:38 +0800666
Shaobo Xubfcc6812016-11-29 23:10:26 +0000667 if (mr->umem)
668 ib_umem_release(mr->umem);
oulijun9a443532016-07-21 19:06:38 +0800669
Shaobo Xubfcc6812016-11-29 23:10:26 +0000670 kfree(mr);
671 }
672
673 return ret;
oulijun9a443532016-07-21 19:06:38 +0800674}