blob: 40036a57d072f28dbdd9de54e7d1972d37072d64 [file] [log] [blame]
Jamie Iles0f4f0672010-02-02 20:23:15 +01001/*
2 * linux/arch/arm/include/asm/pmu.h
3 *
4 * Copyright (C) 2009 picoChip Designs Ltd, Jamie Iles
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 */
11
12#ifndef __ARM_PMU_H__
13#define __ARM_PMU_H__
14
Rabin Vincent0e25a5c2011-02-08 09:24:36 +053015#include <linux/interrupt.h>
Mark Rutland0ce47082011-05-19 10:07:57 +010016#include <linux/perf_event.h>
Mark Rutland167e6142017-10-09 17:09:05 +010017#include <linux/platform_device.h>
Mark Rutland86cdd722016-09-09 14:08:26 +010018#include <linux/sysfs.h>
Mark Rutland548a86c2014-05-23 18:11:14 +010019#include <asm/cputype.h>
20
Mark Rutlandfa8ad782015-07-06 12:23:53 +010021#ifdef CONFIG_ARM_PMU
Mark Rutland0ce47082011-05-19 10:07:57 +010022
Mark Rutlandac8674d2014-05-28 18:08:40 +010023/*
24 * The ARMv7 CPU PMU supports up to 32 event counters.
25 */
26#define ARMPMU_MAX_HWEVENTS 32
27
28#define HW_OP_UNSUPPORTED 0xFFFF
29#define C(_x) PERF_COUNT_HW_CACHE_##_x
30#define CACHE_OP_UNSUPPORTED 0xFFFF
31
Mark Rutland1113ff92014-05-29 17:29:51 +010032#define PERF_MAP_ALL_UNSUPPORTED \
33 [0 ... PERF_COUNT_HW_MAX - 1] = HW_OP_UNSUPPORTED
34
35#define PERF_CACHE_MAP_ALL_UNSUPPORTED \
36[0 ... C(MAX) - 1] = { \
37 [0 ... C(OP_MAX) - 1] = { \
38 [0 ... C(RESULT_MAX) - 1] = CACHE_OP_UNSUPPORTED, \
39 }, \
40}
41
Mark Rutland0ce47082011-05-19 10:07:57 +010042/* The events for a given PMU register set. */
43struct pmu_hw_events {
44 /*
45 * The events that are active on the PMU for the given index.
46 */
Mark Rutlanda4560842014-05-13 19:08:19 +010047 struct perf_event *events[ARMPMU_MAX_HWEVENTS];
Mark Rutland0ce47082011-05-19 10:07:57 +010048
49 /*
50 * A 1 bit for an index indicates that the counter is being used for
51 * an event. A 0 means that the counter can be used.
52 */
Mark Rutlanda4560842014-05-13 19:08:19 +010053 DECLARE_BITMAP(used_mask, ARMPMU_MAX_HWEVENTS);
Mark Rutland0ce47082011-05-19 10:07:57 +010054
55 /*
56 * Hardware lock to serialize accesses to PMU registers. Needed for the
57 * read/modify/write sequences.
58 */
59 raw_spinlock_t pmu_lock;
Mark Rutland5ebd9202014-05-13 19:46:10 +010060
61 /*
62 * When using percpu IRQs, we need a percpu dev_id. Place it here as we
63 * already have to allocate this struct per cpu.
64 */
65 struct arm_pmu *percpu_pmu;
Mark Rutland7ed98e02017-03-10 10:46:14 +000066
67 int irq;
Mark Rutland0ce47082011-05-19 10:07:57 +010068};
69
Mark Rutland86cdd722016-09-09 14:08:26 +010070enum armpmu_attr_groups {
Mark Rutland48538b52016-09-09 14:08:30 +010071 ARMPMU_ATTR_GROUP_COMMON,
Mark Rutland86cdd722016-09-09 14:08:26 +010072 ARMPMU_ATTR_GROUP_EVENTS,
73 ARMPMU_ATTR_GROUP_FORMATS,
74 ARMPMU_NR_ATTR_GROUPS
75};
76
Mark Rutland0ce47082011-05-19 10:07:57 +010077struct arm_pmu {
78 struct pmu pmu;
Mark Rutlandcc88116d2015-05-13 17:12:25 +010079 cpumask_t supported_cpus;
Will Deacon4295b892012-07-06 15:45:00 +010080 char *name;
Mark Rutland0ce47082011-05-19 10:07:57 +010081 irqreturn_t (*handle_irq)(int irq_num, void *dev);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +010082 void (*enable)(struct perf_event *event);
83 void (*disable)(struct perf_event *event);
Mark Rutland0ce47082011-05-19 10:07:57 +010084 int (*get_event_idx)(struct pmu_hw_events *hw_events,
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +010085 struct perf_event *event);
Stephen Boydeab443e2014-02-07 21:01:22 +000086 void (*clear_event_idx)(struct pmu_hw_events *hw_events,
87 struct perf_event *event);
Mark Rutland0ce47082011-05-19 10:07:57 +010088 int (*set_event_filter)(struct hw_perf_event *evt,
89 struct perf_event_attr *attr);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +010090 u32 (*read_counter)(struct perf_event *event);
91 void (*write_counter)(struct perf_event *event, u32 val);
92 void (*start)(struct arm_pmu *);
93 void (*stop)(struct arm_pmu *);
Mark Rutland0ce47082011-05-19 10:07:57 +010094 void (*reset)(void *);
95 int (*map_event)(struct perf_event *event);
96 int num_events;
Mark Rutland0ce47082011-05-19 10:07:57 +010097 u64 max_period;
Martin Fuzzey8d1a0ae2016-01-13 23:36:26 -050098 bool secure_access; /* 32-bit ARM only */
Ashok Kumar4b1a9e62016-04-21 05:58:44 -070099#define ARMV8_PMUV3_MAX_COMMON_EVENTS 0x40
100 DECLARE_BITMAP(pmceid_bitmap, ARMV8_PMUV3_MAX_COMMON_EVENTS);
Mark Rutland0ce47082011-05-19 10:07:57 +0100101 struct platform_device *plat_device;
Mark Rutland11679252014-05-13 19:36:31 +0100102 struct pmu_hw_events __percpu *hw_events;
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200103 struct hlist_node node;
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000104 struct notifier_block cpu_pm_nb;
Mark Rutland86cdd722016-09-09 14:08:26 +0100105 /* the attr_groups array must be NULL-terminated */
106 const struct attribute_group *attr_groups[ARMPMU_NR_ATTR_GROUPS + 1];
Mark Rutland45736a72017-04-11 09:39:55 +0100107
108 /* Only to be used by ACPI probing code */
109 unsigned long acpi_cpuid;
Mark Rutland0ce47082011-05-19 10:07:57 +0100110};
111
112#define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
113
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100114u64 armpmu_event_update(struct perf_event *event);
Mark Rutland0ce47082011-05-19 10:07:57 +0100115
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100116int armpmu_event_set_period(struct perf_event *event);
Mark Rutland0ce47082011-05-19 10:07:57 +0100117
Will Deacon6dbc0022012-07-29 12:36:28 +0100118int armpmu_map_event(struct perf_event *event,
119 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
120 const unsigned (*cache_map)[PERF_COUNT_HW_CACHE_MAX]
121 [PERF_COUNT_HW_CACHE_OP_MAX]
122 [PERF_COUNT_HW_CACHE_RESULT_MAX],
123 u32 raw_event_mask);
124
Mark Rutland083c5212017-04-11 09:39:45 +0100125typedef int (*armpmu_init_fn)(struct arm_pmu *);
126
Mark Rutland548a86c2014-05-23 18:11:14 +0100127struct pmu_probe_info {
128 unsigned int cpuid;
129 unsigned int mask;
Mark Rutland083c5212017-04-11 09:39:45 +0100130 armpmu_init_fn init;
Mark Rutland548a86c2014-05-23 18:11:14 +0100131};
132
133#define PMU_PROBE(_cpuid, _mask, _fn) \
134{ \
135 .cpuid = (_cpuid), \
136 .mask = (_mask), \
137 .init = (_fn), \
138}
139
140#define ARM_PMU_PROBE(_cpuid, _fn) \
141 PMU_PROBE(_cpuid, ARM_CPU_PART_MASK, _fn)
142
143#define ARM_PMU_XSCALE_MASK ((0xff << 24) | ARM_CPU_XSCALE_ARCH_MASK)
144
145#define XSCALE_PMU_PROBE(_version, _fn) \
146 PMU_PROBE(ARM_CPU_IMP_INTEL << 24 | _version, ARM_PMU_XSCALE_MASK, _fn)
147
Mark Rutlandcfdad292015-05-26 17:23:35 +0100148int arm_pmu_device_probe(struct platform_device *pdev,
149 const struct of_device_id *of_table,
150 const struct pmu_probe_info *probe_table);
151
Mark Rutland45736a72017-04-11 09:39:55 +0100152#ifdef CONFIG_ACPI
153int arm_pmu_acpi_probe(armpmu_init_fn init_fn);
154#else
155static inline int arm_pmu_acpi_probe(armpmu_init_fn init_fn) { return 0; }
156#endif
157
Mark Rutland18bfcfe2017-04-11 09:39:53 +0100158/* Internal functions only for core arm_pmu code */
159struct arm_pmu *armpmu_alloc(void);
Mark Rutland0dc1a182018-02-05 16:41:58 +0000160struct arm_pmu *armpmu_alloc_atomic(void);
Mark Rutland18bfcfe2017-04-11 09:39:53 +0100161void armpmu_free(struct arm_pmu *pmu);
162int armpmu_register(struct arm_pmu *pmu);
Mark Rutland167e6142017-10-09 17:09:05 +0100163int armpmu_request_irq(int irq, int cpu);
164void armpmu_free_irq(int irq, int cpu);
Mark Rutland18bfcfe2017-04-11 09:39:53 +0100165
Jeremy Linton85023b22016-09-14 17:32:31 -0500166#define ARMV8_PMU_PDEV_NAME "armv8-pmu"
167
Mark Rutlandfa8ad782015-07-06 12:23:53 +0100168#endif /* CONFIG_ARM_PMU */
Mark Rutland0ce47082011-05-19 10:07:57 +0100169
Jamie Iles0f4f0672010-02-02 20:23:15 +0100170#endif /* __ARM_PMU_H__ */