blob: 1eebe2ea3dfb0b3d67ff387d2568c5aa434cdc7c [file] [log] [blame]
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -07001/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH_H
18#define ATH_H
19
Oleksij Rempelf1d267c2014-01-15 17:37:42 +010020#include <linux/etherdevice.h>
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -070021#include <linux/skbuff.h>
Luis R. Rodriguezbcd8f542009-09-09 22:43:17 -070022#include <linux/if_ether.h>
Felix Fietkaub5bfc562010-10-08 22:13:53 +020023#include <linux/spinlock.h>
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070024#include <net/mac80211.h>
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -070025
Luis R. Rodriguez7e86c102009-11-04 17:21:01 -080026/*
27 * The key cache is used for h/w cipher state and also for
28 * tracking station state such as the current tx antenna.
29 * We also setup a mapping table between key cache slot indices
30 * and station state to short-circuit node lookups on rx.
31 * Different parts have different size key caches. We handle
32 * up to ATH_KEYMAX entries (could dynamically allocate state).
33 */
34#define ATH_KEYMAX 128 /* max key cache size we handle */
35
Luis R. Rodriguez17753742009-09-09 22:19:26 -070036static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
37
Luis R. Rodriguez3d536ac2009-11-03 17:07:04 -080038struct ath_ani {
39 bool caldone;
Luis R. Rodriguez3d536ac2009-11-03 17:07:04 -080040 unsigned int longcal_timer;
41 unsigned int shortcal_timer;
42 unsigned int resetcal_timer;
43 unsigned int checkani_timer;
44 struct timer_list timer;
45};
46
Felix Fietkaub5bfc562010-10-08 22:13:53 +020047struct ath_cycle_counters {
48 u32 cycles;
49 u32 rx_busy;
50 u32 rx_frame;
51 u32 tx_frame;
52};
53
Luis R. Rodriguez211f5852009-10-06 21:19:07 -040054enum ath_device_state {
55 ATH_HW_UNAVAILABLE,
56 ATH_HW_INITIALIZED,
57};
58
Oleksij Rempeleefa01d2014-02-27 11:40:46 +010059enum ath_op_flags {
60 ATH_OP_INVALID,
61 ATH_OP_BEACONS,
62 ATH_OP_ANI_RUN,
63 ATH_OP_PRIM_STA_VIF,
64 ATH_OP_HW_RESET,
65 ATH_OP_SCANNING,
Felix Fietkau26f16c22014-06-11 16:18:00 +053066 ATH_OP_MULTI_CHANNEL,
Sujith Manoharan249943a2015-01-30 19:05:27 +053067 ATH_OP_WOW_ENABLED,
Oleksij Rempeleefa01d2014-02-27 11:40:46 +010068};
69
Sujith497ad9a2010-04-01 10:28:20 +053070enum ath_bus_type {
71 ATH_PCI,
72 ATH_AHB,
73 ATH_USB,
74};
75
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -070076struct reg_dmn_pair_mapping {
Kalle Valoef8c0012014-02-13 18:13:12 +020077 u16 reg_domain;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -070078 u16 reg_5ghz_ctl;
79 u16 reg_2ghz_ctl;
80};
81
82struct ath_regulatory {
83 char alpha2[2];
Felix Fietkau94e05902014-10-22 15:27:53 +020084 enum nl80211_dfs_regions region;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -070085 u16 country_code;
86 u16 max_power_level;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -070087 u16 current_rd;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -070088 int16_t power_limit;
89 struct reg_dmn_pair_mapping *regpair;
90};
91
Bruno Randolf34a13052010-09-08 16:04:33 +090092enum ath_crypt_caps {
Bruno Randolfce2220d2010-09-17 11:36:25 +090093 ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0),
94 ATH_CRYPT_CAP_MIC_COMBINED = BIT(1),
Bruno Randolf34a13052010-09-08 16:04:33 +090095};
96
Bruno Randolf1bba5b72010-09-08 16:04:38 +090097struct ath_keyval {
98 u8 kv_type;
99 u8 kv_pad;
100 u16 kv_len;
101 u8 kv_val[16]; /* TK */
102 u8 kv_mic[8]; /* Michael MIC key */
103 u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware
104 * supports both MIC keys in the same key cache entry;
105 * in that case, kv_mic is the RX key) */
106};
107
108enum ath_cipher {
109 ATH_CIPHER_WEP = 0,
110 ATH_CIPHER_AES_OCB = 1,
111 ATH_CIPHER_AES_CCM = 2,
112 ATH_CIPHER_CKIP = 3,
113 ATH_CIPHER_TKIP = 4,
114 ATH_CIPHER_CLR = 5,
115 ATH_CIPHER_MIC = 127
116};
117
Sujith50f56312010-04-16 11:53:50 +0530118/**
119 * struct ath_ops - Register read/write operations
120 *
121 * @read: Register read
Sujith Manoharan09a525d2011-01-04 13:17:18 +0530122 * @multi_read: Multiple register read
Sujith50f56312010-04-16 11:53:50 +0530123 * @write: Register write
124 * @enable_write_buffer: Enable multiple register writes
Felix Fietkau435c1612010-10-05 12:03:42 +0200125 * @write_flush: flush buffered register writes and disable buffering
Sujith50f56312010-04-16 11:53:50 +0530126 */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700127struct ath_ops {
128 unsigned int (*read)(void *, u32 reg_offset);
Sujith Manoharan09a525d2011-01-04 13:17:18 +0530129 void (*multi_read)(void *, u32 *addr, u32 *val, u16 count);
Sujith50f56312010-04-16 11:53:50 +0530130 void (*write)(void *, u32 val, u32 reg_offset);
131 void (*enable_write_buffer)(void *);
Sujith50f56312010-04-16 11:53:50 +0530132 void (*write_flush) (void *);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100133 u32 (*rmw)(void *, u32 reg_offset, u32 set, u32 clr);
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700134};
135
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700136struct ath_common;
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200137struct ath_bus_ops;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700138
Oleksij Rempel0198c2e2014-11-06 08:53:24 +0100139struct ath_ps_ops {
140 void (*wakeup)(struct ath_common *common);
141 void (*restore)(struct ath_common *common);
142};
143
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700144struct ath_common {
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700145 void *ah;
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -0400146 void *priv;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700147 struct ieee80211_hw *hw;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700148 int debug_mask;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400149 enum ath_device_state state;
Oleksij Rempeleefa01d2014-02-27 11:40:46 +0100150 unsigned long op_flags;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700151
Luis R. Rodriguez3d536ac2009-11-03 17:07:04 -0800152 struct ath_ani ani;
153
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700154 u16 cachelsz;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700155 u16 curaid;
156 u8 macaddr[ETH_ALEN];
Sujith Manoharan62ae1ae2014-10-17 07:40:20 +0530157 u8 curbssid[ETH_ALEN] __aligned(2);
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700158 u8 bssidmask[ETH_ALEN];
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700159
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800160 u32 rx_bufsize;
161
Luis R. Rodriguez7e86c102009-11-04 17:21:01 -0800162 u32 keymax;
163 DECLARE_BITMAP(keymap, ATH_KEYMAX);
Felix Fietkau56363dd2010-08-28 18:21:21 +0200164 DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX);
Felix Fietkaubed3d9c2012-06-23 19:23:31 +0200165 DECLARE_BITMAP(ccmp_keymap, ATH_KEYMAX);
Bruno Randolf34a13052010-09-08 16:04:33 +0900166 enum ath_crypt_caps crypt_caps;
Luis R. Rodriguez7e86c102009-11-04 17:21:01 -0800167
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200168 unsigned int clockrate;
169
Felix Fietkaub5bfc562010-10-08 22:13:53 +0200170 spinlock_t cc_lock;
171 struct ath_cycle_counters cc_ani;
172 struct ath_cycle_counters cc_survey;
173
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700174 struct ath_regulatory regulatory;
Luis R. Rodriguezde1c7322011-12-08 23:59:24 +0530175 struct ath_regulatory reg_world_copy;
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700176 const struct ath_ops *ops;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700177 const struct ath_bus_ops *bus_ops;
Oleksij Rempel0198c2e2014-11-06 08:53:24 +0100178 const struct ath_ps_ops *ps_ops;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800179
180 bool btcoex_enabled;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530181 bool disable_ani;
Sujith Manoharan63081302013-08-04 14:21:55 +0530182 bool bt_ant_diversity;
Oleksij Rempel2f2cb322014-02-04 10:27:38 +0100183
184 int last_rssi;
Oleksij Rempel13f71052014-02-25 14:48:50 +0100185 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700186};
187
Oleksij Rempel0198c2e2014-11-06 08:53:24 +0100188static inline const struct ath_ps_ops *ath_ps_ops(struct ath_common *common)
189{
190 return common->ps_ops;
191}
192
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700193struct sk_buff *ath_rxbuf_alloc(struct ath_common *common,
194 u32 len,
195 gfp_t gfp_mask);
Oleksij Rempelf1d267c2014-01-15 17:37:42 +0100196bool ath_is_mybeacon(struct ath_common *common, struct ieee80211_hdr *hdr);
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700197
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700198void ath_hw_setbssidmask(struct ath_common *common);
Bruno Randolf1bba5b72010-09-08 16:04:38 +0900199void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key);
200int ath_key_config(struct ath_common *common,
201 struct ieee80211_vif *vif,
202 struct ieee80211_sta *sta,
203 struct ieee80211_key_conf *key);
204bool ath_hw_keyreset(struct ath_common *common, u16 entry);
Felix Fietkaub5bfc562010-10-08 22:13:53 +0200205void ath_hw_cycle_counters_update(struct ath_common *common);
206int32_t ath_hw_get_listen_time(struct ath_common *common);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700207
Ben Greear98b36a02012-03-08 10:20:55 -0800208__printf(3, 4)
209void ath_printk(const char *level, const struct ath_common *common,
210 const char *fmt, ...);
Joe Perches21a99f92010-12-02 19:12:35 -0800211
212#define ath_emerg(common, fmt, ...) \
Ben Greear98b36a02012-03-08 10:20:55 -0800213 ath_printk(KERN_EMERG, common, fmt, ##__VA_ARGS__)
Joe Perches21a99f92010-12-02 19:12:35 -0800214#define ath_alert(common, fmt, ...) \
Ben Greear98b36a02012-03-08 10:20:55 -0800215 ath_printk(KERN_ALERT, common, fmt, ##__VA_ARGS__)
Joe Perches21a99f92010-12-02 19:12:35 -0800216#define ath_crit(common, fmt, ...) \
Ben Greear98b36a02012-03-08 10:20:55 -0800217 ath_printk(KERN_CRIT, common, fmt, ##__VA_ARGS__)
Joe Perches21a99f92010-12-02 19:12:35 -0800218#define ath_err(common, fmt, ...) \
Ben Greear98b36a02012-03-08 10:20:55 -0800219 ath_printk(KERN_ERR, common, fmt, ##__VA_ARGS__)
Joe Perches21a99f92010-12-02 19:12:35 -0800220#define ath_warn(common, fmt, ...) \
Ben Greear98b36a02012-03-08 10:20:55 -0800221 ath_printk(KERN_WARNING, common, fmt, ##__VA_ARGS__)
Joe Perches21a99f92010-12-02 19:12:35 -0800222#define ath_notice(common, fmt, ...) \
Ben Greear98b36a02012-03-08 10:20:55 -0800223 ath_printk(KERN_NOTICE, common, fmt, ##__VA_ARGS__)
Joe Perches21a99f92010-12-02 19:12:35 -0800224#define ath_info(common, fmt, ...) \
Ben Greear98b36a02012-03-08 10:20:55 -0800225 ath_printk(KERN_INFO, common, fmt, ##__VA_ARGS__)
Joe Perches21a99f92010-12-02 19:12:35 -0800226
227/**
228 * enum ath_debug_level - atheros wireless debug level
229 *
230 * @ATH_DBG_RESET: reset processing
231 * @ATH_DBG_QUEUE: hardware queue management
232 * @ATH_DBG_EEPROM: eeprom processing
233 * @ATH_DBG_CALIBRATE: periodic calibration
234 * @ATH_DBG_INTERRUPT: interrupt processing
235 * @ATH_DBG_REGULATORY: regulatory processing
236 * @ATH_DBG_ANI: adaptive noise immunitive processing
237 * @ATH_DBG_XMIT: basic xmit operation
238 * @ATH_DBG_BEACON: beacon handling
239 * @ATH_DBG_CONFIG: configuration of the hardware
240 * @ATH_DBG_FATAL: fatal errors, this is the default, DBG_DEFAULT
241 * @ATH_DBG_PS: power save processing
242 * @ATH_DBG_HWTIMER: hardware timer handling
243 * @ATH_DBG_BTCOEX: bluetooth coexistance
244 * @ATH_DBG_BSTUCK: stuck beacons
Luis R. Rodriguez55e435d2011-12-14 13:56:36 -0800245 * @ATH_DBG_MCI: Message Coexistence Interface, a private protocol
246 * used exclusively for WLAN-BT coexistence starting from
247 * AR9462.
Zefir Kurtisi9b203c82011-12-14 20:16:32 -0800248 * @ATH_DBG_DFS: radar datection
Mohammed Shafi Shajakhanb3ba6c52012-07-10 14:56:34 +0530249 * @ATH_DBG_WOW: Wake on Wireless
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200250 * @ATH_DBG_DYNACK: dynack handling
Joe Perches21a99f92010-12-02 19:12:35 -0800251 * @ATH_DBG_ANY: enable all debugging
252 *
253 * The debug level is used to control the amount and type of debugging output
254 * we want to see. Each driver has its own method for enabling debugging and
255 * modifying debug level states -- but this is typically done through a
256 * module parameter 'debug' along with a respective 'debug' debugfs file
257 * entry.
258 */
259enum ATH_DEBUG {
260 ATH_DBG_RESET = 0x00000001,
261 ATH_DBG_QUEUE = 0x00000002,
262 ATH_DBG_EEPROM = 0x00000004,
263 ATH_DBG_CALIBRATE = 0x00000008,
264 ATH_DBG_INTERRUPT = 0x00000010,
265 ATH_DBG_REGULATORY = 0x00000020,
266 ATH_DBG_ANI = 0x00000040,
267 ATH_DBG_XMIT = 0x00000080,
268 ATH_DBG_BEACON = 0x00000100,
269 ATH_DBG_CONFIG = 0x00000200,
270 ATH_DBG_FATAL = 0x00000400,
271 ATH_DBG_PS = 0x00000800,
Sujith Manoharan14335312013-06-18 10:13:39 +0530272 ATH_DBG_BTCOEX = 0x00001000,
273 ATH_DBG_WMI = 0x00002000,
274 ATH_DBG_BSTUCK = 0x00004000,
275 ATH_DBG_MCI = 0x00008000,
276 ATH_DBG_DFS = 0x00010000,
277 ATH_DBG_WOW = 0x00020000,
Sujith Manoharan27328a72014-08-22 20:39:24 +0530278 ATH_DBG_CHAN_CTX = 0x00040000,
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200279 ATH_DBG_DYNACK = 0x00080000,
Joe Perches21a99f92010-12-02 19:12:35 -0800280 ATH_DBG_ANY = 0xffffffff
281};
282
283#define ATH_DBG_DEFAULT (ATH_DBG_FATAL)
Sujith Manoharane6664df2014-09-27 13:27:45 +0530284#define ATH_DBG_MAX_LEN 512
Joe Perches21a99f92010-12-02 19:12:35 -0800285
286#ifdef CONFIG_ATH_DEBUG
287
Joe Perches7b8112d2011-08-26 01:56:38 -0700288#define ath_dbg(common, dbg_mask, fmt, ...) \
289do { \
Joe Perchesd2182b62011-12-15 14:55:53 -0800290 if ((common)->debug_mask & ATH_DBG_##dbg_mask) \
Ben Greear98b36a02012-03-08 10:20:55 -0800291 ath_printk(KERN_DEBUG, common, fmt, ##__VA_ARGS__); \
Joe Perches7b8112d2011-08-26 01:56:38 -0700292} while (0)
293
Joe Perches21a99f92010-12-02 19:12:35 -0800294#define ATH_DBG_WARN(foo, arg...) WARN(foo, arg)
Ben Greeard7fd1b502010-12-06 13:13:07 -0800295#define ATH_DBG_WARN_ON_ONCE(foo) WARN_ON_ONCE(foo)
Joe Perches21a99f92010-12-02 19:12:35 -0800296
297#else
298
Joe Perchesb9075fa2011-10-31 17:11:33 -0700299static inline __attribute__ ((format (printf, 3, 4)))
Joe Perchesd2182b62011-12-15 14:55:53 -0800300void _ath_dbg(struct ath_common *common, enum ATH_DEBUG dbg_mask,
Joe Perches7b8112d2011-08-26 01:56:38 -0700301 const char *fmt, ...)
Joe Perches21a99f92010-12-02 19:12:35 -0800302{
Joe Perches21a99f92010-12-02 19:12:35 -0800303}
Joe Perchesd2182b62011-12-15 14:55:53 -0800304#define ath_dbg(common, dbg_mask, fmt, ...) \
305 _ath_dbg(common, ATH_DBG_##dbg_mask, fmt, ##__VA_ARGS__)
306
Joe Perches21a99f92010-12-02 19:12:35 -0800307#define ATH_DBG_WARN(foo, arg...) do {} while (0)
John W. Linvilleb7613372010-12-09 09:08:47 -0500308#define ATH_DBG_WARN_ON_ONCE(foo) ({ \
309 int __ret_warn_once = !!(foo); \
310 unlikely(__ret_warn_once); \
311})
Joe Perches21a99f92010-12-02 19:12:35 -0800312
313#endif /* CONFIG_ATH_DEBUG */
314
315/** Returns string describing opmode, or NULL if unknown mode. */
316#ifdef CONFIG_ATH_DEBUG
317const char *ath_opmode_to_string(enum nl80211_iftype opmode);
318#else
319static inline const char *ath_opmode_to_string(enum nl80211_iftype opmode)
320{
321 return "UNKNOWN";
322}
323#endif
324
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700325#endif /* ATH_H */