blob: 584660775d08170b2ef903c13a4e771d125ca7c7 [file] [log] [blame]
Zhang Xiantao1d737c82007-12-14 09:35:10 +08001#ifndef __KVM_X86_MMU_H
2#define __KVM_X86_MMU_H
3
Avi Kivityedf88412007-12-16 11:02:48 +02004#include <linux/kvm_host.h>
Avi Kivityfc78f512009-12-07 12:16:48 +02005#include "kvm_cache_regs.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +08006
Sheng Yang8c6d6ad2008-04-25 10:17:08 +08007#define PT64_PT_BITS 9
8#define PT64_ENT_PER_PAGE (1 << PT64_PT_BITS)
9#define PT32_PT_BITS 10
10#define PT32_ENT_PER_PAGE (1 << PT32_PT_BITS)
11
12#define PT_WRITABLE_SHIFT 1
13
14#define PT_PRESENT_MASK (1ULL << 0)
15#define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT)
16#define PT_USER_MASK (1ULL << 2)
17#define PT_PWT_MASK (1ULL << 3)
18#define PT_PCD_MASK (1ULL << 4)
Avi Kivity1b7fcd32008-05-15 13:51:35 +030019#define PT_ACCESSED_SHIFT 5
20#define PT_ACCESSED_MASK (1ULL << PT_ACCESSED_SHIFT)
Avi Kivity8ea667f2012-09-12 13:44:53 +030021#define PT_DIRTY_SHIFT 6
22#define PT_DIRTY_MASK (1ULL << PT_DIRTY_SHIFT)
Sheng Yang8c6d6ad2008-04-25 10:17:08 +080023#define PT_PAGE_SIZE_MASK (1ULL << 7)
24#define PT_PAT_MASK (1ULL << 7)
25#define PT_GLOBAL_MASK (1ULL << 8)
26#define PT64_NX_SHIFT 63
27#define PT64_NX_MASK (1ULL << PT64_NX_SHIFT)
28
29#define PT_PAT_SHIFT 7
30#define PT_DIR_PAT_SHIFT 12
31#define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT)
32
33#define PT32_DIR_PSE36_SIZE 4
34#define PT32_DIR_PSE36_SHIFT 13
35#define PT32_DIR_PSE36_MASK \
36 (((1ULL << PT32_DIR_PSE36_SIZE) - 1) << PT32_DIR_PSE36_SHIFT)
37
38#define PT64_ROOT_LEVEL 4
39#define PT32_ROOT_LEVEL 2
40#define PT32E_ROOT_LEVEL 3
41
Sheng Yangc9c54172010-01-05 19:02:26 +080042#define PT_PDPE_LEVEL 3
43#define PT_DIRECTORY_LEVEL 2
44#define PT_PAGE_TABLE_LEVEL 1
45
Gleb Natapov1871c602010-02-10 14:21:32 +020046#define PFERR_PRESENT_MASK (1U << 0)
47#define PFERR_WRITE_MASK (1U << 1)
48#define PFERR_USER_MASK (1U << 2)
49#define PFERR_RSVD_MASK (1U << 3)
50#define PFERR_FETCH_MASK (1U << 4)
51
Marcelo Tosatti94d8b052009-06-11 12:07:42 -030052int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4]);
Xiao Guangrongce88dec2011-07-12 03:33:44 +080053void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask);
54int handle_mmio_page_fault_common(struct kvm_vcpu *vcpu, u64 addr, bool direct);
Joerg Roedel52fde8d2010-09-10 17:30:44 +020055int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context);
Marcelo Tosatti94d8b052009-06-11 12:07:42 -030056
Dave Hansene0df7b92010-08-19 18:11:05 -070057static inline unsigned int kvm_mmu_available_pages(struct kvm *kvm)
58{
Dave Hansen49d5ca22010-08-19 18:11:28 -070059 return kvm->arch.n_max_mmu_pages -
60 kvm->arch.n_used_mmu_pages;
Dave Hansene0df7b92010-08-19 18:11:05 -070061}
62
Zhang Xiantao1d737c82007-12-14 09:35:10 +080063static inline void kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
64{
Dave Hansene0df7b92010-08-19 18:11:05 -070065 if (unlikely(kvm_mmu_available_pages(vcpu->kvm)< KVM_MIN_FREE_MMU_PAGES))
Zhang Xiantao1d737c82007-12-14 09:35:10 +080066 __kvm_mmu_free_some_pages(vcpu);
67}
68
69static inline int kvm_mmu_reload(struct kvm_vcpu *vcpu)
70{
71 if (likely(vcpu->arch.mmu.root_hpa != INVALID_PAGE))
72 return 0;
73
74 return kvm_mmu_load(vcpu);
75}
76
Avi Kivity43a37952009-06-10 14:12:05 +030077static inline int is_present_gpte(unsigned long pte)
Dong, Eddie20c466b2009-03-31 23:03:45 +080078{
79 return pte & PT_PRESENT_MASK;
80}
81
Xiao Guangrongbebb1062011-07-12 03:23:20 +080082static inline int is_writable_pte(unsigned long pte)
83{
84 return pte & PT_WRITABLE_MASK;
85}
86
87static inline bool is_write_protection(struct kvm_vcpu *vcpu)
88{
89 return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
90}
91
Avi Kivity97d64b72012-09-12 14:52:00 +030092/*
93 * Will a fault with a given page-fault error code (pfec) cause a permission
94 * fault with the given access (in ACC_* format)?
95 */
96static inline bool permission_fault(struct kvm_mmu *mmu, unsigned pte_access,
97 unsigned pfec)
Xiao Guangrongbebb1062011-07-12 03:23:20 +080098{
Avi Kivity97d64b72012-09-12 14:52:00 +030099 return (mmu->permissions[pfec >> 1] >> pte_access) & 1;
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800100}
Avi Kivity97d64b72012-09-12 14:52:00 +0300101
Zhang Xiantao1d737c82007-12-14 09:35:10 +0800102#endif