blob: 697fcc260141609d2c29e54d3060b0b2fd36ee00 [file] [log] [blame]
Yoichi Yuasa979934d2005-09-03 15:56:04 -07001/*
2 * Interrupt handing routines for NEC VR4100 series.
3 *
Yoichi Yuasa364ca8a2007-01-22 23:01:06 +09004 * Copyright (C) 2005-2007 Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>
Yoichi Yuasa979934d2005-09-03 15:56:04 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#include <linux/interrupt.h>
21#include <linux/module.h>
22
23#include <asm/irq_cpu.h>
24#include <asm/system.h>
Yoichi Yuasa66151bb2006-07-13 17:33:03 +090025#include <asm/vr41xx/irq.h>
Yoichi Yuasa979934d2005-09-03 15:56:04 -070026
27typedef struct irq_cascade {
Ralf Baechle937a8012006-10-07 19:44:33 +010028 int (*get_irq)(unsigned int);
Yoichi Yuasa979934d2005-09-03 15:56:04 -070029} irq_cascade_t;
30
31static irq_cascade_t irq_cascade[NR_IRQS] __cacheline_aligned;
32
33static struct irqaction cascade_irqaction = {
34 .handler = no_action,
35 .mask = CPU_MASK_NONE,
36 .name = "cascade",
37};
38
Ralf Baechle937a8012006-10-07 19:44:33 +010039int cascade_irq(unsigned int irq, int (*get_irq)(unsigned int))
Yoichi Yuasa979934d2005-09-03 15:56:04 -070040{
41 int retval = 0;
42
43 if (irq >= NR_IRQS)
44 return -EINVAL;
45
46 if (irq_cascade[irq].get_irq != NULL)
47 free_irq(irq, NULL);
48
49 irq_cascade[irq].get_irq = get_irq;
50
51 if (get_irq != NULL) {
52 retval = setup_irq(irq, &cascade_irqaction);
53 if (retval < 0)
54 irq_cascade[irq].get_irq = NULL;
55 }
56
57 return retval;
58}
59
60EXPORT_SYMBOL_GPL(cascade_irq);
61
Ralf Baechle937a8012006-10-07 19:44:33 +010062static void irq_dispatch(unsigned int irq)
Yoichi Yuasa979934d2005-09-03 15:56:04 -070063{
64 irq_cascade_t *cascade;
Ralf Baechle94dee172006-07-02 14:41:42 +010065 struct irq_desc *desc;
Yoichi Yuasa979934d2005-09-03 15:56:04 -070066
67 if (irq >= NR_IRQS) {
68 atomic_inc(&irq_err_count);
69 return;
70 }
71
72 cascade = irq_cascade + irq;
73 if (cascade->get_irq != NULL) {
74 unsigned int source_irq = irq;
75 desc = irq_desc + source_irq;
Yoichi Yuasa364ca8a2007-01-22 23:01:06 +090076 if (desc->chip->mask_ack)
77 desc->chip->mask_ack(source_irq);
78 else {
79 desc->chip->mask(source_irq);
80 desc->chip->ack(source_irq);
81 }
Ralf Baechle937a8012006-10-07 19:44:33 +010082 irq = cascade->get_irq(irq);
Yoichi Yuasa979934d2005-09-03 15:56:04 -070083 if (irq < 0)
84 atomic_inc(&irq_err_count);
85 else
Ralf Baechle937a8012006-10-07 19:44:33 +010086 irq_dispatch(irq);
Yoichi Yuasa364ca8a2007-01-22 23:01:06 +090087 if (!(desc->status & IRQ_DISABLED) && desc->chip->unmask)
88 desc->chip->unmask(source_irq);
Yoichi Yuasa979934d2005-09-03 15:56:04 -070089 } else
Ralf Baechle937a8012006-10-07 19:44:33 +010090 do_IRQ(irq);
Yoichi Yuasa979934d2005-09-03 15:56:04 -070091}
92
Ralf Baechle937a8012006-10-07 19:44:33 +010093asmlinkage void plat_irq_dispatch(void)
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010094{
95 unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
96
97 if (pending & CAUSEF_IP7)
Ralf Baechle937a8012006-10-07 19:44:33 +010098 do_IRQ(7);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010099 else if (pending & 0x7800) {
100 if (pending & CAUSEF_IP3)
Ralf Baechle937a8012006-10-07 19:44:33 +0100101 irq_dispatch(3);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100102 else if (pending & CAUSEF_IP4)
Ralf Baechle937a8012006-10-07 19:44:33 +0100103 irq_dispatch(4);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100104 else if (pending & CAUSEF_IP5)
Ralf Baechle937a8012006-10-07 19:44:33 +0100105 irq_dispatch(5);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100106 else if (pending & CAUSEF_IP6)
Ralf Baechle937a8012006-10-07 19:44:33 +0100107 irq_dispatch(6);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100108 } else if (pending & CAUSEF_IP2)
Ralf Baechle937a8012006-10-07 19:44:33 +0100109 irq_dispatch(2);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100110 else if (pending & CAUSEF_IP0)
Ralf Baechle937a8012006-10-07 19:44:33 +0100111 do_IRQ(0);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100112 else if (pending & CAUSEF_IP1)
Ralf Baechle937a8012006-10-07 19:44:33 +0100113 do_IRQ(1);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100114 else
Ralf Baechle937a8012006-10-07 19:44:33 +0100115 spurious_interrupt();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100116}
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700117
118void __init arch_init_irq(void)
119{
Atsushi Nemoto97dcb822007-01-08 02:14:29 +0900120 mips_cpu_irq_init();
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700121}