blob: e497837c7724ae40150461c594f3d39f59524273 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
5
6#define I915_CMD_HASH_ORDER 9
7
Oscar Mateo47122742014-07-24 17:04:28 +01008/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
9 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
10 * to give some inclination as to some of the magic values used in the various
11 * workarounds!
12 */
13#define CACHELINE_BYTES 64
14
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020015/*
16 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
17 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
18 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
19 *
20 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
21 * cacheline, the Head Pointer must not be greater than the Tail
22 * Pointer."
23 */
24#define I915_RING_FREE_SPACE 64
25
Zou Nan hai8187a2b2010-05-21 09:08:55 +080026struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +020027 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080028 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000029 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080030};
31
Ben Widawskyb7287d82011-04-25 11:22:22 -070032#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
33#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080034
Ben Widawskyb7287d82011-04-25 11:22:22 -070035#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
36#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080037
Ben Widawskyb7287d82011-04-25 11:22:22 -070038#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
39#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080040
Ben Widawskyb7287d82011-04-25 11:22:22 -070041#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
42#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080043
Ben Widawskyb7287d82011-04-25 11:22:22 -070044#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
45#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020046
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053047#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
Chris Wilson9991ae72014-04-02 16:36:07 +010048#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053049
Ben Widawsky3e789982014-06-30 09:53:37 -070050/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
51 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
52 */
53#define i915_semaphore_seqno_size sizeof(uint64_t)
54#define GEN8_SIGNAL_OFFSET(__ring, to) \
55 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
56 ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
57 (i915_semaphore_seqno_size * (to)))
58
59#define GEN8_WAIT_OFFSET(__ring, from) \
60 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
61 ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
62 (i915_semaphore_seqno_size * (__ring)->id))
63
64#define GEN8_RING_SEMAPHORE_INIT do { \
65 if (!dev_priv->semaphore_obj) { \
66 break; \
67 } \
68 ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
69 ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
70 ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
71 ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
72 ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
73 ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
74 } while(0)
75
Jani Nikulaf2f4d822013-08-11 12:44:01 +030076enum intel_ring_hangcheck_action {
Mika Kuoppalada661462013-09-06 16:03:28 +030077 HANGCHECK_IDLE = 0,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030078 HANGCHECK_WAIT,
79 HANGCHECK_ACTIVE,
Mika Kuoppalaf260fe72014-08-05 17:16:26 +030080 HANGCHECK_ACTIVE_LOOP,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030081 HANGCHECK_KICK,
82 HANGCHECK_HUNG,
83};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030084
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020085#define HANGCHECK_SCORE_RING_HUNG 31
86
Mika Kuoppala92cab732013-05-24 17:16:07 +030087struct intel_ring_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +000088 u64 acthd;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +030089 u64 max_acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +030090 u32 seqno;
Mika Kuoppala05407ff2013-05-30 09:04:29 +030091 int score;
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030092 enum intel_ring_hangcheck_action action;
Chris Wilson4be17382014-06-06 10:22:29 +010093 int deadlock;
Mika Kuoppala92cab732013-05-24 17:16:07 +030094};
95
Oscar Mateo8ee14972014-05-22 14:13:34 +010096struct intel_ringbuffer {
97 struct drm_i915_gem_object *obj;
98 void __iomem *virtual_start;
99
Daniel Vetter0c7dd532014-08-11 16:17:44 +0200100 struct intel_engine_cs *ring;
101
Oscar Mateo8ee14972014-05-22 14:13:34 +0100102 u32 head;
103 u32 tail;
104 int space;
105 int size;
106 int effective_size;
107
108 /** We track the position of the requests in the ring buffer, and
109 * when each is retired we increment last_retired_head as the GPU
110 * must have finished processing the request and so we know we
111 * can advance the ringbuffer up to that position.
112 *
113 * last_retired_head is set to -1 after the value is consumed so
114 * we can detect new retirements.
115 */
116 u32 last_retired_head;
117};
118
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100119struct intel_engine_cs {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800120 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +0100121 enum intel_ring_id {
Daniel Vetter96154f22011-12-14 13:57:00 +0100122 RCS = 0x0,
123 VCS,
124 BCS,
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700125 VECS,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800126 VCS2
Chris Wilson92204342010-09-18 11:02:01 +0100127 } id;
Zhao Yakui845f74a2014-04-17 10:37:37 +0800128#define I915_NUM_RINGS 5
Zhao Yakuib1a93302014-04-17 10:37:36 +0800129#define LAST_USER_RING (VECS + 1)
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200130 u32 mmio_base;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800131 struct drm_device *dev;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100132 struct intel_ringbuffer *buffer;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800133
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800134 struct intel_hw_status_page status_page;
135
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200136 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200137 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Chris Wilsondb53a302011-02-03 11:57:46 +0000138 u32 trace_irq_seqno;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100139 bool __must_check (*irq_get)(struct intel_engine_cs *ring);
140 void (*irq_put)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800141
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100142 int (*init)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800143
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100144 void (*write_tail)(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100145 u32 value);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100146 int __must_check (*flush)(struct intel_engine_cs *ring,
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000147 u32 invalidate_domains,
148 u32 flush_domains);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100149 int (*add_request)(struct intel_engine_cs *ring);
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100150 /* Some chipsets are not quite as coherent as advertised and need
151 * an expensive kick to force a true read of the up-to-date seqno.
152 * However, the up-to-date seqno is not always required and the last
153 * seen value is good enough. Note that the seqno will always be
154 * monotonic, even if not coherent.
155 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100156 u32 (*get_seqno)(struct intel_engine_cs *ring,
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100157 bool lazy_coherency);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100158 void (*set_seqno)(struct intel_engine_cs *ring,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200159 u32 seqno);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100160 int (*dispatch_execbuffer)(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -0700161 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100162 unsigned flags);
163#define I915_DISPATCH_SECURE 0x1
Daniel Vetterb45305f2012-12-17 16:21:27 +0100164#define I915_DISPATCH_PINNED 0x2
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100165 void (*cleanup)(struct intel_engine_cs *ring);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700166
Ben Widawsky3e789982014-06-30 09:53:37 -0700167 /* GEN8 signal/wait table - never trust comments!
168 * signal to signal to signal to signal to signal to
169 * RCS VCS BCS VECS VCS2
170 * --------------------------------------------------------------------
171 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
172 * |-------------------------------------------------------------------
173 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
174 * |-------------------------------------------------------------------
175 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
176 * |-------------------------------------------------------------------
177 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
178 * |-------------------------------------------------------------------
179 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
180 * |-------------------------------------------------------------------
181 *
182 * Generalization:
183 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
184 * ie. transpose of g(x, y)
185 *
186 * sync from sync from sync from sync from sync from
187 * RCS VCS BCS VECS VCS2
188 * --------------------------------------------------------------------
189 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
190 * |-------------------------------------------------------------------
191 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
192 * |-------------------------------------------------------------------
193 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
194 * |-------------------------------------------------------------------
195 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
196 * |-------------------------------------------------------------------
197 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
198 * |-------------------------------------------------------------------
199 *
200 * Generalization:
201 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
202 * ie. transpose of f(x, y)
203 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700204 struct {
205 u32 sync_seqno[I915_NUM_RINGS-1];
Ben Widawsky78325f22014-04-29 14:52:29 -0700206
Ben Widawsky3e789982014-06-30 09:53:37 -0700207 union {
208 struct {
209 /* our mbox written by others */
210 u32 wait[I915_NUM_RINGS];
211 /* mboxes this ring signals to */
212 u32 signal[I915_NUM_RINGS];
213 } mbox;
214 u64 signal_ggtt[I915_NUM_RINGS];
215 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700216
217 /* AKA wait() */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100218 int (*sync_to)(struct intel_engine_cs *ring,
219 struct intel_engine_cs *to,
Ben Widawsky78325f22014-04-29 14:52:29 -0700220 u32 seqno);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100221 int (*signal)(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700222 /* num_dwords needed by caller */
223 unsigned int num_dwords);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700224 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700225
Oscar Mateo4da46e12014-07-24 17:04:27 +0100226 /* Execlists */
227 int (*emit_request)(struct intel_ringbuffer *ringbuf);
Oscar Mateo47122742014-07-24 17:04:28 +0100228 int (*emit_flush)(struct intel_ringbuffer *ringbuf,
229 u32 invalidate_domains,
230 u32 flush_domains);
Oscar Mateo4da46e12014-07-24 17:04:27 +0100231
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800232 /**
233 * List of objects currently involved in rendering from the
234 * ringbuffer.
235 *
236 * Includes buffers having the contents of their GPU caches
237 * flushed, not necessarily primitives. last_rendering_seqno
238 * represents when the rendering involved will be completed.
239 *
240 * A reference is held on the buffer while on this list.
241 */
242 struct list_head active_list;
243
244 /**
245 * List of breadcrumbs associated with GPU requests currently
246 * outstanding.
247 */
248 struct list_head request_list;
249
Chris Wilsona56ba562010-09-28 10:07:56 +0100250 /**
251 * Do we have some not yet emitted requests outstanding?
252 */
Chris Wilson3c0e2342013-09-04 10:45:52 +0100253 struct drm_i915_gem_request *preallocated_lazy_request;
Chris Wilson18235212013-09-04 10:45:51 +0100254 u32 outstanding_lazy_seqno;
Daniel Vettercc889e02012-06-13 20:45:19 +0200255 bool gpu_caches_dirty;
Chris Wilsonc65355b2013-06-06 16:53:41 -0300256 bool fbc_dirty;
Chris Wilsona56ba562010-09-28 10:07:56 +0100257
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800258 wait_queue_head_t irq_queue;
Zou Nan hai8d192152010-11-02 16:31:01 +0800259
Oscar Mateo273497e2014-05-22 14:13:37 +0100260 struct intel_context *default_context;
261 struct intel_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700262
Mika Kuoppala92cab732013-05-24 17:16:07 +0300263 struct intel_ring_hangcheck hangcheck;
264
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100265 struct {
266 struct drm_i915_gem_object *obj;
267 u32 gtt_offset;
268 volatile u32 *cpu_page;
269 } scratch;
Brad Volkin351e3db2014-02-18 10:15:46 -0800270
Brad Volkin44e895a2014-05-10 14:10:43 -0700271 bool needs_cmd_parser;
272
Brad Volkin351e3db2014-02-18 10:15:46 -0800273 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700274 * Table of commands the command parser needs to know about
Brad Volkin351e3db2014-02-18 10:15:46 -0800275 * for this ring.
276 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700277 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800278
279 /*
280 * Table of registers allowed in commands that read/write registers.
281 */
282 const u32 *reg_table;
283 int reg_count;
284
285 /*
286 * Table of registers allowed in commands that read/write registers, but
287 * only from the DRM master.
288 */
289 const u32 *master_reg_table;
290 int master_reg_count;
291
292 /*
293 * Returns the bitmask for the length field of the specified command.
294 * Return 0 for an unrecognized/invalid command.
295 *
296 * If the command parser finds an entry for a command in the ring's
297 * cmd_tables, it gets the command's length based on the table entry.
298 * If not, it calls this function to determine the per-ring length field
299 * encoding for the command (i.e. certain opcode ranges use certain bits
300 * to encode the command length in the header).
301 */
302 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800303};
304
Oscar Mateo48d82382014-07-24 17:04:23 +0100305bool intel_ring_initialized(struct intel_engine_cs *ring);
Chris Wilsonb4519512012-05-11 14:29:30 +0100306
Daniel Vetter96154f22011-12-14 13:57:00 +0100307static inline unsigned
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100308intel_ring_flag(struct intel_engine_cs *ring)
Daniel Vetter96154f22011-12-14 13:57:00 +0100309{
310 return 1 << ring->id;
311}
312
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800313static inline u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100314intel_ring_sync_index(struct intel_engine_cs *ring,
315 struct intel_engine_cs *other)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000316{
317 int idx;
318
319 /*
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -0700320 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
321 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
322 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
323 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
324 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000325 */
326
327 idx = (other - ring) - 1;
328 if (idx < 0)
329 idx += I915_NUM_RINGS;
330
331 return idx;
332}
333
334static inline u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100335intel_read_status_page(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100336 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800337{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200338 /* Ensure that the compiler doesn't optimize away the load. */
339 barrier();
340 return ring->status_page.page_addr[reg];
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800341}
342
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200343static inline void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344intel_write_status_page(struct intel_engine_cs *ring,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200345 int reg, u32 value)
346{
347 ring->status_page.page_addr[reg] = value;
348}
349
Chris Wilson311bd682011-01-13 19:06:50 +0000350/**
351 * Reads a dword out of the status page, which is written to from the command
352 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
353 * MI_STORE_DATA_IMM.
354 *
355 * The following dwords have a reserved meaning:
356 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
357 * 0x04: ring 0 head pointer
358 * 0x05: ring 1 head pointer (915-class)
359 * 0x06: ring 2 head pointer (915-class)
360 * 0x10-0x1b: Context status DWords (GM45)
361 * 0x1f: Last written status offset. (GM45)
362 *
363 * The area from dword 0x20 to 0x3ff is available for driver usage.
364 */
Chris Wilson311bd682011-01-13 19:06:50 +0000365#define I915_GEM_HWS_INDEX 0x20
Jesse Barnes9a289772012-10-26 09:42:42 -0700366#define I915_GEM_HWS_SCRATCH_INDEX 0x30
367#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000368
Oscar Mateo84c23772014-07-24 17:04:15 +0100369void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
370int intel_alloc_ringbuffer_obj(struct drm_device *dev,
371 struct intel_ringbuffer *ringbuf);
372
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100373void intel_stop_ring_buffer(struct intel_engine_cs *ring);
374void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700375
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100376int __must_check intel_ring_begin(struct intel_engine_cs *ring, int n);
377int __must_check intel_ring_cacheline_align(struct intel_engine_cs *ring);
378static inline void intel_ring_emit(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100379 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100380{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100381 struct intel_ringbuffer *ringbuf = ring->buffer;
382 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
383 ringbuf->tail += 4;
Chris Wilsone898cd22010-08-04 15:18:14 +0100384}
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100385static inline void intel_ring_advance(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +0100386{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100387 struct intel_ringbuffer *ringbuf = ring->buffer;
388 ringbuf->tail &= ringbuf->size - 1;
Chris Wilson09246732013-08-10 22:16:32 +0100389}
Oscar Mateo82e104c2014-07-24 17:04:26 +0100390int __intel_ring_space(int head, int tail, int size);
391int intel_ring_space(struct intel_ringbuffer *ringbuf);
392bool intel_ring_stopped(struct intel_engine_cs *ring);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100393void __intel_ring_advance(struct intel_engine_cs *ring);
Chris Wilson09246732013-08-10 22:16:32 +0100394
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100395int __must_check intel_ring_idle(struct intel_engine_cs *ring);
396void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
397int intel_ring_flush_all_caches(struct intel_engine_cs *ring);
398int intel_ring_invalidate_all_caches(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800399
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100400void intel_fini_pipe_control(struct intel_engine_cs *ring);
401int intel_init_pipe_control(struct intel_engine_cs *ring);
402
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800403int intel_init_render_ring_buffer(struct drm_device *dev);
404int intel_init_bsd_ring_buffer(struct drm_device *dev);
Zhao Yakui845f74a2014-04-17 10:37:37 +0800405int intel_init_bsd2_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100406int intel_init_blt_ring_buffer(struct drm_device *dev);
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700407int intel_init_vebox_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100409u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
410void intel_ring_setup_status_page(struct intel_engine_cs *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200411
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100412static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
Chris Wilsona71d8d92012-02-15 11:25:36 +0000413{
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100414 return ringbuf->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +0000415}
416
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100417static inline u32 intel_ring_get_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +0000418{
Chris Wilson18235212013-09-04 10:45:51 +0100419 BUG_ON(ring->outstanding_lazy_seqno == 0);
420 return ring->outstanding_lazy_seqno;
Chris Wilson9d7730912012-11-27 16:22:52 +0000421}
422
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100423static inline void i915_trace_irq_get(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsondb53a302011-02-03 11:57:46 +0000424{
425 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
426 ring->trace_irq_seqno = seqno;
427}
428
Chris Wilsone8616b62011-01-20 09:57:11 +0000429/* DRI warts */
430int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
431
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432#endif /* _INTEL_RINGBUFFER_H_ */