blob: c6e0608a21b5880a75231848f887cac512f7abb7 [file] [log] [blame]
Mattias Nilssonfea799e2011-08-12 10:28:02 +02001/*
2 * Copyright (C) ST Ericsson SA 2011
3 *
4 * License Terms: GNU General Public License v2
5 *
6 * STE Ux500 PRCMU API
7 */
8#ifndef __MACH_PRCMU_H
9#define __MACH_PRCMU_H
10
11#include <linux/interrupt.h>
12#include <linux/notifier.h>
Mattias Nilsson05089012012-01-13 16:20:20 +010013#include <linux/err.h>
Mattias Nilssonfea799e2011-08-12 10:28:02 +020014
15/* PRCMU Wakeup defines */
16enum prcmu_wakeup_index {
17 PRCMU_WAKEUP_INDEX_RTC,
18 PRCMU_WAKEUP_INDEX_RTT0,
19 PRCMU_WAKEUP_INDEX_RTT1,
20 PRCMU_WAKEUP_INDEX_HSI0,
21 PRCMU_WAKEUP_INDEX_HSI1,
22 PRCMU_WAKEUP_INDEX_USB,
23 PRCMU_WAKEUP_INDEX_ABB,
24 PRCMU_WAKEUP_INDEX_ABB_FIFO,
25 PRCMU_WAKEUP_INDEX_ARM,
26 PRCMU_WAKEUP_INDEX_CD_IRQ,
27 NUM_PRCMU_WAKEUP_INDICES
28};
29#define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
30
31/* EPOD (power domain) IDs */
32
33/*
34 * DB8500 EPODs
35 * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
36 * - EPOD_ID_SVAPIPE: power domain for SVA pipe
37 * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
38 * - EPOD_ID_SIAPIPE: power domain for SIA pipe
39 * - EPOD_ID_SGA: power domain for SGA
40 * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
41 * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
42 * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
43 * - NUM_EPOD_ID: number of power domains
44 *
45 * TODO: These should be prefixed.
46 */
47#define EPOD_ID_SVAMMDSP 0
48#define EPOD_ID_SVAPIPE 1
49#define EPOD_ID_SIAMMDSP 2
50#define EPOD_ID_SIAPIPE 3
51#define EPOD_ID_SGA 4
52#define EPOD_ID_B2R2_MCDE 5
53#define EPOD_ID_ESRAM12 6
54#define EPOD_ID_ESRAM34 7
55#define NUM_EPOD_ID 8
56
57/*
Mattias Nilssonfea799e2011-08-12 10:28:02 +020058 * state definition for EPOD (power domain)
59 * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
60 * - EPOD_STATE_OFF: The EPOD is switched off
61 * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
62 * retention
63 * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
64 * - EPOD_STATE_ON: Same as above, but with clock enabled
65 */
66#define EPOD_STATE_NO_CHANGE 0x00
67#define EPOD_STATE_OFF 0x01
68#define EPOD_STATE_RAMRET 0x02
69#define EPOD_STATE_ON_CLK_OFF 0x03
70#define EPOD_STATE_ON 0x04
71
72/*
73 * CLKOUT sources
74 */
75#define PRCMU_CLKSRC_CLK38M 0x00
76#define PRCMU_CLKSRC_ACLK 0x01
77#define PRCMU_CLKSRC_SYSCLK 0x02
78#define PRCMU_CLKSRC_LCDCLK 0x03
79#define PRCMU_CLKSRC_SDMMCCLK 0x04
80#define PRCMU_CLKSRC_TVCLK 0x05
81#define PRCMU_CLKSRC_TIMCLK 0x06
82#define PRCMU_CLKSRC_CLK009 0x07
83/* These are only valid for CLKOUT1: */
84#define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
85#define PRCMU_CLKSRC_I2CCLK 0x41
86#define PRCMU_CLKSRC_MSP02CLK 0x42
87#define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
88#define PRCMU_CLKSRC_HSIRXCLK 0x44
89#define PRCMU_CLKSRC_HSITXCLK 0x45
90#define PRCMU_CLKSRC_ARMCLKFIX 0x46
91#define PRCMU_CLKSRC_HDMICLK 0x47
92
93/*
94 * Clock identifiers.
95 */
96enum prcmu_clock {
97 PRCMU_SGACLK,
98 PRCMU_UARTCLK,
99 PRCMU_MSP02CLK,
100 PRCMU_MSP1CLK,
101 PRCMU_I2CCLK,
102 PRCMU_SDMMCCLK,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100103 PRCMU_SPARE1CLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200104 PRCMU_SLIMCLK,
105 PRCMU_PER1CLK,
106 PRCMU_PER2CLK,
107 PRCMU_PER3CLK,
108 PRCMU_PER5CLK,
109 PRCMU_PER6CLK,
110 PRCMU_PER7CLK,
111 PRCMU_LCDCLK,
112 PRCMU_BMLCLK,
113 PRCMU_HSITXCLK,
114 PRCMU_HSIRXCLK,
115 PRCMU_HDMICLK,
116 PRCMU_APEATCLK,
117 PRCMU_APETRACECLK,
118 PRCMU_MCDECLK,
119 PRCMU_IPI2CCLK,
120 PRCMU_DSIALTCLK,
121 PRCMU_DMACLK,
122 PRCMU_B2R2CLK,
123 PRCMU_TVCLK,
124 PRCMU_SSPCLK,
125 PRCMU_RNGCLK,
126 PRCMU_UICCCLK,
127 PRCMU_PWMCLK,
128 PRCMU_IRDACLK,
129 PRCMU_IRRCCLK,
130 PRCMU_SIACLK,
131 PRCMU_SVACLK,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100132 PRCMU_ACLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200133 PRCMU_NUM_REG_CLOCKS,
134 PRCMU_SYSCLK = PRCMU_NUM_REG_CLOCKS,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100135 PRCMU_CDCLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200136 PRCMU_TIMCLK,
137 PRCMU_PLLSOC0,
138 PRCMU_PLLSOC1,
Michel Jaouen20aee5b2012-08-31 14:21:30 +0200139 PRCMU_ARMSS,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200140 PRCMU_PLLDDR,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100141 PRCMU_PLLDSI,
142 PRCMU_DSI0CLK,
143 PRCMU_DSI1CLK,
144 PRCMU_DSI0ESCCLK,
145 PRCMU_DSI1ESCCLK,
146 PRCMU_DSI2ESCCLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200147};
148
149/**
Fabio Baltieri98c60a02013-01-18 12:40:11 +0100150 * enum prcmu_wdog_id - PRCMU watchdog IDs
151 * @PRCMU_WDOG_ALL: use all timers
152 * @PRCMU_WDOG_CPU1: use first CPU timer only
153 * @PRCMU_WDOG_CPU2: use second CPU timer conly
154 */
155enum prcmu_wdog_id {
156 PRCMU_WDOG_ALL = 0x00,
157 PRCMU_WDOG_CPU1 = 0x01,
158 PRCMU_WDOG_CPU2 = 0x02,
159};
160
161/**
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200162 * enum ape_opp - APE OPP states definition
163 * @APE_OPP_INIT:
164 * @APE_NO_CHANGE: The APE operating point is unchanged
165 * @APE_100_OPP: The new APE operating point is ape100opp
166 * @APE_50_OPP: 50%
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100167 * @APE_50_PARTLY_25_OPP: 50%, except some clocks at 25%.
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200168 */
169enum ape_opp {
170 APE_OPP_INIT = 0x00,
171 APE_NO_CHANGE = 0x01,
172 APE_100_OPP = 0x02,
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100173 APE_50_OPP = 0x03,
174 APE_50_PARTLY_25_OPP = 0xFF,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200175};
176
177/**
178 * enum arm_opp - ARM OPP states definition
179 * @ARM_OPP_INIT:
180 * @ARM_NO_CHANGE: The ARM operating point is unchanged
181 * @ARM_100_OPP: The new ARM operating point is arm100opp
182 * @ARM_50_OPP: The new ARM operating point is arm50opp
183 * @ARM_MAX_OPP: Operating point is "max" (more than 100)
184 * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
185 * @ARM_EXTCLK: The new ARM operating point is armExtClk
186 */
187enum arm_opp {
188 ARM_OPP_INIT = 0x00,
189 ARM_NO_CHANGE = 0x01,
190 ARM_100_OPP = 0x02,
191 ARM_50_OPP = 0x03,
192 ARM_MAX_OPP = 0x04,
193 ARM_MAX_FREQ100OPP = 0x05,
194 ARM_EXTCLK = 0x07
195};
196
197/**
198 * enum ddr_opp - DDR OPP states definition
199 * @DDR_100_OPP: The new DDR operating point is ddr100opp
200 * @DDR_50_OPP: The new DDR operating point is ddr50opp
201 * @DDR_25_OPP: The new DDR operating point is ddr25opp
202 */
203enum ddr_opp {
204 DDR_100_OPP = 0x00,
205 DDR_50_OPP = 0x01,
206 DDR_25_OPP = 0x02,
207};
208
209/*
210 * Definitions for controlling ESRAM0 in deep sleep.
211 */
212#define ESRAM0_DEEP_SLEEP_STATE_OFF 1
213#define ESRAM0_DEEP_SLEEP_STATE_RET 2
214
215/**
216 * enum ddr_pwrst - DDR power states definition
217 * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
218 * @DDR_PWR_STATE_ON:
219 * @DDR_PWR_STATE_OFFLOWLAT:
220 * @DDR_PWR_STATE_OFFHIGHLAT:
221 */
222enum ddr_pwrst {
223 DDR_PWR_STATE_UNCHANGED = 0x00,
224 DDR_PWR_STATE_ON = 0x01,
225 DDR_PWR_STATE_OFFLOWLAT = 0x02,
226 DDR_PWR_STATE_OFFHIGHLAT = 0x03
227};
228
229#include <linux/mfd/db8500-prcmu.h>
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200230
Linus Walleijdece3702012-04-13 14:01:39 +0200231#if defined(CONFIG_UX500_SOC_DB8500)
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200232
Mattias Nilsson05089012012-01-13 16:20:20 +0100233#include <mach/id.h>
234
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200235static inline void __init prcmu_early_init(void)
236{
Linus Walleijdece3702012-04-13 14:01:39 +0200237 return db8500_prcmu_early_init();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200238}
239
240static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
241 bool keep_ap_pll)
242{
Linus Walleijdece3702012-04-13 14:01:39 +0200243 return db8500_prcmu_set_power_state(state, keep_ulp_clk,
244 keep_ap_pll);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200245}
246
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100247static inline u8 prcmu_get_power_state_result(void)
248{
Linus Walleijdece3702012-04-13 14:01:39 +0200249 return db8500_prcmu_get_power_state_result();
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100250}
251
Daniel Lezcano485540d2012-02-20 12:30:26 +0100252static inline int prcmu_gic_decouple(void)
253{
Linus Walleijdece3702012-04-13 14:01:39 +0200254 return db8500_prcmu_gic_decouple();
Daniel Lezcano485540d2012-02-20 12:30:26 +0100255}
256
257static inline int prcmu_gic_recouple(void)
258{
Linus Walleijdece3702012-04-13 14:01:39 +0200259 return db8500_prcmu_gic_recouple();
Daniel Lezcano485540d2012-02-20 12:30:26 +0100260}
261
Daniel Lezcanocc9a0f62012-02-28 22:46:06 +0100262static inline bool prcmu_gic_pending_irq(void)
263{
Linus Walleijdece3702012-04-13 14:01:39 +0200264 return db8500_prcmu_gic_pending_irq();
Daniel Lezcanocc9a0f62012-02-28 22:46:06 +0100265}
266
Daniel Lezcano34fe6f12012-02-28 22:46:09 +0100267static inline bool prcmu_is_cpu_in_wfi(int cpu)
268{
Linus Walleijdece3702012-04-13 14:01:39 +0200269 return db8500_prcmu_is_cpu_in_wfi(cpu);
Daniel Lezcano34fe6f12012-02-28 22:46:09 +0100270}
271
Daniel Lezcano9f60d332012-02-28 22:46:07 +0100272static inline int prcmu_copy_gic_settings(void)
273{
Linus Walleijdece3702012-04-13 14:01:39 +0200274 return db8500_prcmu_copy_gic_settings();
Daniel Lezcano9f60d332012-02-28 22:46:07 +0100275}
276
Daniel Lezcano9ab492e2012-02-28 22:46:08 +0100277static inline bool prcmu_pending_irq(void)
278{
Linus Walleijdece3702012-04-13 14:01:39 +0200279 return db8500_prcmu_pending_irq();
Daniel Lezcano9ab492e2012-02-28 22:46:08 +0100280}
281
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200282static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
283{
Linus Walleijdece3702012-04-13 14:01:39 +0200284 return db8500_prcmu_set_epod(epod_id, epod_state);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200285}
286
287static inline void prcmu_enable_wakeups(u32 wakeups)
288{
Linus Walleijdece3702012-04-13 14:01:39 +0200289 db8500_prcmu_enable_wakeups(wakeups);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200290}
291
292static inline void prcmu_disable_wakeups(void)
293{
294 prcmu_enable_wakeups(0);
295}
296
297static inline void prcmu_config_abb_event_readout(u32 abb_events)
298{
Linus Walleijdece3702012-04-13 14:01:39 +0200299 db8500_prcmu_config_abb_event_readout(abb_events);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200300}
301
302static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
303{
Linus Walleijdece3702012-04-13 14:01:39 +0200304 db8500_prcmu_get_abb_event_buffer(buf);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200305}
306
307int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
308int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
Mattias Nilsson3c3e4892012-03-08 14:02:05 +0100309int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200310
311int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
312
313static inline int prcmu_request_clock(u8 clock, bool enable)
314{
Linus Walleijdece3702012-04-13 14:01:39 +0200315 return db8500_prcmu_request_clock(clock, enable);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200316}
317
Mattias Nilsson05089012012-01-13 16:20:20 +0100318unsigned long prcmu_clock_rate(u8 clock);
319long prcmu_round_clock_rate(u8 clock, unsigned long rate);
320int prcmu_set_clock_rate(u8 clock, unsigned long rate);
321
322static inline int prcmu_set_ddr_opp(u8 opp)
323{
Linus Walleijdece3702012-04-13 14:01:39 +0200324 return db8500_prcmu_set_ddr_opp(opp);
Mattias Nilsson05089012012-01-13 16:20:20 +0100325}
326static inline int prcmu_get_ddr_opp(void)
327{
Linus Walleijdece3702012-04-13 14:01:39 +0200328 return db8500_prcmu_get_ddr_opp();
Mattias Nilsson05089012012-01-13 16:20:20 +0100329}
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200330
331static inline int prcmu_set_arm_opp(u8 opp)
332{
Linus Walleijdece3702012-04-13 14:01:39 +0200333 return db8500_prcmu_set_arm_opp(opp);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200334}
335
336static inline int prcmu_get_arm_opp(void)
337{
Linus Walleijdece3702012-04-13 14:01:39 +0200338 return db8500_prcmu_get_arm_opp();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200339}
340
Mattias Nilsson05089012012-01-13 16:20:20 +0100341static inline int prcmu_set_ape_opp(u8 opp)
342{
Linus Walleijdece3702012-04-13 14:01:39 +0200343 return db8500_prcmu_set_ape_opp(opp);
Mattias Nilsson05089012012-01-13 16:20:20 +0100344}
345
346static inline int prcmu_get_ape_opp(void)
347{
Linus Walleijdece3702012-04-13 14:01:39 +0200348 return db8500_prcmu_get_ape_opp();
Mattias Nilsson05089012012-01-13 16:20:20 +0100349}
350
Ulf Hansson686f8712012-09-24 16:43:17 +0200351static inline int prcmu_request_ape_opp_100_voltage(bool enable)
352{
353 return db8500_prcmu_request_ape_opp_100_voltage(enable);
354}
355
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200356static inline void prcmu_system_reset(u16 reset_code)
357{
Linus Walleijdece3702012-04-13 14:01:39 +0200358 return db8500_prcmu_system_reset(reset_code);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200359}
360
361static inline u16 prcmu_get_reset_code(void)
362{
Linus Walleijdece3702012-04-13 14:01:39 +0200363 return db8500_prcmu_get_reset_code();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200364}
365
Arun Murthy5261e102012-05-21 14:28:21 +0530366int prcmu_ac_wake_req(void);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200367void prcmu_ac_sleep_req(void);
Mattias Nilsson05089012012-01-13 16:20:20 +0100368static inline void prcmu_modem_reset(void)
369{
Linus Walleijdece3702012-04-13 14:01:39 +0200370 return db8500_prcmu_modem_reset();
Mattias Nilsson05089012012-01-13 16:20:20 +0100371}
372
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200373static inline bool prcmu_is_ac_wake_requested(void)
374{
Linus Walleijdece3702012-04-13 14:01:39 +0200375 return db8500_prcmu_is_ac_wake_requested();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200376}
377
378static inline int prcmu_set_display_clocks(void)
379{
Linus Walleijdece3702012-04-13 14:01:39 +0200380 return db8500_prcmu_set_display_clocks();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200381}
382
383static inline int prcmu_disable_dsipll(void)
384{
Linus Walleijdece3702012-04-13 14:01:39 +0200385 return db8500_prcmu_disable_dsipll();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200386}
387
388static inline int prcmu_enable_dsipll(void)
389{
Linus Walleijdece3702012-04-13 14:01:39 +0200390 return db8500_prcmu_enable_dsipll();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200391}
392
393static inline int prcmu_config_esram0_deep_sleep(u8 state)
394{
Linus Walleijdece3702012-04-13 14:01:39 +0200395 return db8500_prcmu_config_esram0_deep_sleep(state);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200396}
Mattias Nilsson05089012012-01-13 16:20:20 +0100397
398static inline int prcmu_config_hotdog(u8 threshold)
399{
Linus Walleijdece3702012-04-13 14:01:39 +0200400 return db8500_prcmu_config_hotdog(threshold);
Mattias Nilsson05089012012-01-13 16:20:20 +0100401}
402
403static inline int prcmu_config_hotmon(u8 low, u8 high)
404{
Linus Walleijdece3702012-04-13 14:01:39 +0200405 return db8500_prcmu_config_hotmon(low, high);
Mattias Nilsson05089012012-01-13 16:20:20 +0100406}
407
408static inline int prcmu_start_temp_sense(u16 cycles32k)
409{
Linus Walleijdece3702012-04-13 14:01:39 +0200410 return db8500_prcmu_start_temp_sense(cycles32k);
Mattias Nilsson05089012012-01-13 16:20:20 +0100411}
412
413static inline int prcmu_stop_temp_sense(void)
414{
Linus Walleijdece3702012-04-13 14:01:39 +0200415 return db8500_prcmu_stop_temp_sense();
Mattias Nilsson05089012012-01-13 16:20:20 +0100416}
417
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100418static inline u32 prcmu_read(unsigned int reg)
419{
Linus Walleijdece3702012-04-13 14:01:39 +0200420 return db8500_prcmu_read(reg);
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100421}
422
423static inline void prcmu_write(unsigned int reg, u32 value)
424{
Linus Walleijdece3702012-04-13 14:01:39 +0200425 db8500_prcmu_write(reg, value);
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100426}
427
428static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
429{
Linus Walleijdece3702012-04-13 14:01:39 +0200430 db8500_prcmu_write_masked(reg, mask, value);
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100431}
432
Mattias Nilsson05089012012-01-13 16:20:20 +0100433static inline int prcmu_enable_a9wdog(u8 id)
434{
Linus Walleijdece3702012-04-13 14:01:39 +0200435 return db8500_prcmu_enable_a9wdog(id);
Mattias Nilsson05089012012-01-13 16:20:20 +0100436}
437
438static inline int prcmu_disable_a9wdog(u8 id)
439{
Linus Walleijdece3702012-04-13 14:01:39 +0200440 return db8500_prcmu_disable_a9wdog(id);
Mattias Nilsson05089012012-01-13 16:20:20 +0100441}
442
443static inline int prcmu_kick_a9wdog(u8 id)
444{
Linus Walleijdece3702012-04-13 14:01:39 +0200445 return db8500_prcmu_kick_a9wdog(id);
Mattias Nilsson05089012012-01-13 16:20:20 +0100446}
447
448static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
449{
Linus Walleijdece3702012-04-13 14:01:39 +0200450 return db8500_prcmu_load_a9wdog(id, timeout);
Mattias Nilsson05089012012-01-13 16:20:20 +0100451}
452
453static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
454{
Linus Walleijdece3702012-04-13 14:01:39 +0200455 return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
Mattias Nilsson05089012012-01-13 16:20:20 +0100456}
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200457#else
458
459static inline void __init prcmu_early_init(void) {}
460
461static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
462 bool keep_ap_pll)
463{
464 return 0;
465}
466
467static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
468{
469 return 0;
470}
471
472static inline void prcmu_enable_wakeups(u32 wakeups) {}
473
474static inline void prcmu_disable_wakeups(void) {}
475
476static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
477{
478 return -ENOSYS;
479}
480
481static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
482{
483 return -ENOSYS;
484}
485
Mattias Nilsson3c3e4892012-03-08 14:02:05 +0100486static inline int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask,
487 u8 size)
488{
489 return -ENOSYS;
490}
491
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200492static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
493{
494 return 0;
495}
496
497static inline int prcmu_request_clock(u8 clock, bool enable)
498{
499 return 0;
500}
501
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100502static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
503{
504 return 0;
505}
506
507static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
508{
509 return 0;
510}
511
512static inline unsigned long prcmu_clock_rate(u8 clock)
513{
514 return 0;
515}
516
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200517static inline int prcmu_set_ape_opp(u8 opp)
518{
519 return 0;
520}
521
522static inline int prcmu_get_ape_opp(void)
523{
524 return APE_100_OPP;
525}
526
Ulf Hansson686f8712012-09-24 16:43:17 +0200527static inline int prcmu_request_ape_opp_100_voltage(bool enable)
528{
529 return 0;
530}
531
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200532static inline int prcmu_set_arm_opp(u8 opp)
533{
534 return 0;
535}
536
537static inline int prcmu_get_arm_opp(void)
538{
539 return ARM_100_OPP;
540}
541
542static inline int prcmu_set_ddr_opp(u8 opp)
543{
544 return 0;
545}
546
547static inline int prcmu_get_ddr_opp(void)
548{
549 return DDR_100_OPP;
550}
551
552static inline void prcmu_system_reset(u16 reset_code) {}
553
554static inline u16 prcmu_get_reset_code(void)
555{
556 return 0;
557}
558
Arun Murthy5261e102012-05-21 14:28:21 +0530559static inline int prcmu_ac_wake_req(void)
560{
561 return 0;
562}
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200563
564static inline void prcmu_ac_sleep_req(void) {}
565
566static inline void prcmu_modem_reset(void) {}
567
568static inline bool prcmu_is_ac_wake_requested(void)
569{
570 return false;
571}
572
573static inline int prcmu_set_display_clocks(void)
574{
575 return 0;
576}
577
578static inline int prcmu_disable_dsipll(void)
579{
580 return 0;
581}
582
583static inline int prcmu_enable_dsipll(void)
584{
585 return 0;
586}
587
588static inline int prcmu_config_esram0_deep_sleep(u8 state)
589{
590 return 0;
591}
592
593static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
594
595static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
596{
597 *buf = NULL;
598}
599
Mattias Nilsson05089012012-01-13 16:20:20 +0100600static inline int prcmu_config_hotdog(u8 threshold)
601{
602 return 0;
603}
604
605static inline int prcmu_config_hotmon(u8 low, u8 high)
606{
607 return 0;
608}
609
610static inline int prcmu_start_temp_sense(u16 cycles32k)
611{
612 return 0;
613}
614
615static inline int prcmu_stop_temp_sense(void)
616{
617 return 0;
618}
619
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100620static inline u32 prcmu_read(unsigned int reg)
621{
622 return 0;
623}
624
625static inline void prcmu_write(unsigned int reg, u32 value) {}
626
627static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value) {}
628
629#endif
630
631static inline void prcmu_set(unsigned int reg, u32 bits)
632{
633 prcmu_write_masked(reg, bits, bits);
634}
635
636static inline void prcmu_clear(unsigned int reg, u32 bits)
637{
638 prcmu_write_masked(reg, bits, 0);
639}
640
Linus Walleijdece3702012-04-13 14:01:39 +0200641#if defined(CONFIG_UX500_SOC_DB8500)
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100642
643/**
644 * prcmu_enable_spi2 - Enables pin muxing for SPI2 on OtherAlternateC1.
645 */
646static inline void prcmu_enable_spi2(void)
647{
648 if (cpu_is_u8500())
649 prcmu_set(DB8500_PRCM_GPIOCR, DB8500_PRCM_GPIOCR_SPI2_SELECT);
650}
651
652/**
653 * prcmu_disable_spi2 - Disables pin muxing for SPI2 on OtherAlternateC1.
654 */
655static inline void prcmu_disable_spi2(void)
656{
657 if (cpu_is_u8500())
658 prcmu_clear(DB8500_PRCM_GPIOCR, DB8500_PRCM_GPIOCR_SPI2_SELECT);
659}
660
661/**
662 * prcmu_enable_stm_mod_uart - Enables pin muxing for STMMOD
663 * and UARTMOD on OtherAlternateC3.
664 */
665static inline void prcmu_enable_stm_mod_uart(void)
666{
667 if (cpu_is_u8500()) {
668 prcmu_set(DB8500_PRCM_GPIOCR,
669 (DB8500_PRCM_GPIOCR_DBG_STM_MOD_CMD1 |
670 DB8500_PRCM_GPIOCR_DBG_UARTMOD_CMD0));
671 }
672}
673
674/**
675 * prcmu_disable_stm_mod_uart - Disables pin muxing for STMMOD
676 * and UARTMOD on OtherAlternateC3.
677 */
678static inline void prcmu_disable_stm_mod_uart(void)
679{
680 if (cpu_is_u8500()) {
681 prcmu_clear(DB8500_PRCM_GPIOCR,
682 (DB8500_PRCM_GPIOCR_DBG_STM_MOD_CMD1 |
683 DB8500_PRCM_GPIOCR_DBG_UARTMOD_CMD0));
684 }
685}
686
687/**
688 * prcmu_enable_stm_ape - Enables pin muxing for STM APE on OtherAlternateC1.
689 */
690static inline void prcmu_enable_stm_ape(void)
691{
692 if (cpu_is_u8500()) {
693 prcmu_set(DB8500_PRCM_GPIOCR,
694 DB8500_PRCM_GPIOCR_DBG_STM_APE_CMD);
695 }
696}
697
698/**
699 * prcmu_disable_stm_ape - Disables pin muxing for STM APE on OtherAlternateC1.
700 */
701static inline void prcmu_disable_stm_ape(void)
702{
703 if (cpu_is_u8500()) {
704 prcmu_clear(DB8500_PRCM_GPIOCR,
705 DB8500_PRCM_GPIOCR_DBG_STM_APE_CMD);
706 }
707}
708
709#else
710
711static inline void prcmu_enable_spi2(void) {}
712static inline void prcmu_disable_spi2(void) {}
713static inline void prcmu_enable_stm_mod_uart(void) {}
714static inline void prcmu_disable_stm_mod_uart(void) {}
715static inline void prcmu_enable_stm_ape(void) {}
716static inline void prcmu_disable_stm_ape(void) {}
717
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200718#endif
719
720/* PRCMU QoS APE OPP class */
721#define PRCMU_QOS_APE_OPP 1
722#define PRCMU_QOS_DDR_OPP 2
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100723#define PRCMU_QOS_ARM_OPP 3
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200724#define PRCMU_QOS_DEFAULT_VALUE -1
725
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100726#ifdef CONFIG_DBX500_PRCMU_QOS_POWER
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200727
728unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
729void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
730void prcmu_qos_force_opp(int, s32);
731int prcmu_qos_requirement(int pm_qos_class);
732int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
733int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
734void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
735int prcmu_qos_add_notifier(int prcmu_qos_class,
736 struct notifier_block *notifier);
737int prcmu_qos_remove_notifier(int prcmu_qos_class,
738 struct notifier_block *notifier);
739
740#else
741
742static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
743{
744 return 0;
745}
746
747static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
748
749static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
750
751static inline int prcmu_qos_requirement(int prcmu_qos_class)
752{
753 return 0;
754}
755
756static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
757 char *name, s32 value)
758{
759 return 0;
760}
761
762static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
763 char *name, s32 new_value)
764{
765 return 0;
766}
767
768static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
769{
770}
771
772static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
773 struct notifier_block *notifier)
774{
775 return 0;
776}
777static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
778 struct notifier_block *notifier)
779{
780 return 0;
781}
782
783#endif
784
785#endif /* __MACH_PRCMU_H */