blob: 11a93eddc84f9ad4e7a46619063e531e7d82dc04 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020035#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
79 * + In iwl_rx_replenish (scheduled) if 'processed' != 'read' then the
80 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
84 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
85 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
86 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
87 * were enough free buffers and RX_STALLED is set it is cleared.
88 *
89 *
90 * Driver sequence:
91 *
92 * iwl_rx_queue_alloc() Allocates rx_free
93 * iwl_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_rx_queue_restock
95 * iwl_rx_queue_restock() Moves available buffers from rx_free into Rx
96 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
98 * are available, schedules iwl_rx_replenish
99 *
100 * -- enable interrupts --
101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
104 * Calls iwl_rx_queue_restock to refill any empty
105 * slots.
106 * ...
107 *
108 */
109
110/**
111 * iwl_rx_queue_space - Return number of free slots available in queue.
112 */
113static int iwl_rx_queue_space(const struct iwl_rx_queue *q)
114{
115 int s = q->read - q->write;
116 if (s <= 0)
117 s += RX_QUEUE_SIZE;
118 /* keep some buffer to not confuse full and empty queue */
119 s -= 2;
120 if (s < 0)
121 s = 0;
122 return s;
123}
124
125/**
126 * iwl_rx_queue_update_write_ptr - Update the write pointer for the RX queue
127 */
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700128void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200129 struct iwl_rx_queue *q)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700130{
131 unsigned long flags;
132 u32 reg;
133
134 spin_lock_irqsave(&q->lock, flags);
135
136 if (q->need_update == 0)
137 goto exit_unlock;
138
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700139 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700140 /* shadow register enabled */
141 /* Device expects a multiple of 8 */
142 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200143 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, q->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700144 } else {
Don Fry47107e82012-03-15 13:27:06 -0700145 struct iwl_trans_pcie *trans_pcie =
146 IWL_TRANS_GET_PCIE_TRANS(trans);
147
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700148 /* If power-saving is in use, make sure device is awake */
Don Fry01d651d2012-03-23 08:34:31 -0700149 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200150 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700151
152 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700153 IWL_DEBUG_INFO(trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700154 "Rx queue requesting wakeup,"
155 " GP1 = 0x%x\n", reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200156 iwl_set_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
158 goto exit_unlock;
159 }
160
161 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163 q->write_actual);
164
165 /* Else device is assumed to be awake */
166 } else {
167 /* Device expects a multiple of 8 */
168 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200169 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700170 q->write_actual);
171 }
172 }
173 q->need_update = 0;
174
175 exit_unlock:
176 spin_unlock_irqrestore(&q->lock, flags);
177}
178
179/**
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300180 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181 */
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300182static inline __le32 iwl_dma_addr2rbd_ptr(dma_addr_t dma_addr)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700183{
184 return cpu_to_le32((u32)(dma_addr >> 8));
185}
186
187/**
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300188 * iwl_rx_queue_restock - refill RX queue from pre-allocated pool
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700189 *
190 * If there are slots in the RX queue that need to be restocked,
191 * and we have free pre-allocated buffers, fill the ranks as much
192 * as we can, pulling from rx_free.
193 *
194 * This moves the 'write' index forward to catch up with 'processed', and
195 * also updates the memory address in the firmware to reference the new
196 * target buffer.
197 */
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300198static void iwl_rx_queue_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700199{
Johannes Berg20d3b642012-05-16 22:54:29 +0200200 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700201 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700202 struct iwl_rx_mem_buffer *rxb;
203 unsigned long flags;
204
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300205 /*
206 * If the device isn't enabled - not need to try to add buffers...
207 * This can happen when we stop the device and still have an interrupt
208 * pending. We stop the APM before we sync the interrupts / tasklets
209 * because we have to (see comment there). On the other hand, since
210 * the APM is stopped, we cannot access the HW (in particular not prph).
211 * So don't try to restock if the APM has been already stopped.
212 */
213 if (!test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status))
214 return;
215
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700216 spin_lock_irqsave(&rxq->lock, flags);
217 while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
218 /* The overwritten rxb must be a used one */
219 rxb = rxq->queue[rxq->write];
220 BUG_ON(rxb && rxb->page);
221
222 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100223 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
224 list);
225 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700226
227 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300228 rxq->bd[rxq->write] = iwl_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700229 rxq->queue[rxq->write] = rxb;
230 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
231 rxq->free_count--;
232 }
233 spin_unlock_irqrestore(&rxq->lock, flags);
234 /* If the pre-allocated buffer pool is dropping low, schedule to
235 * refill it */
236 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800237 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700238
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700239 /* If we've added more space for the firmware to place data, tell it.
240 * Increment device's write pointer in multiples of 8. */
241 if (rxq->write_actual != (rxq->write & ~0x7)) {
242 spin_lock_irqsave(&rxq->lock, flags);
243 rxq->need_update = 1;
244 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 iwl_rx_queue_update_write_ptr(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700246 }
247}
248
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300249/*
250 * iwl_rx_allocate - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700251 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300252 * A used RBD is an Rx buffer that has been given to the stack. To use it again
253 * a page must be allocated and the RBD must point to the page. This function
254 * doesn't change the HW pointer but handles the list of pages that is used by
255 * iwl_rx_queue_restock. The latter function will update the HW to use the newly
256 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700257 */
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300258static void iwl_rx_allocate(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700259{
Johannes Berg20d3b642012-05-16 22:54:29 +0200260 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700261 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700262 struct iwl_rx_mem_buffer *rxb;
263 struct page *page;
264 unsigned long flags;
265 gfp_t gfp_mask = priority;
266
267 while (1) {
268 spin_lock_irqsave(&rxq->lock, flags);
269 if (list_empty(&rxq->rx_used)) {
270 spin_unlock_irqrestore(&rxq->lock, flags);
271 return;
272 }
273 spin_unlock_irqrestore(&rxq->lock, flags);
274
275 if (rxq->free_count > RX_LOW_WATERMARK)
276 gfp_mask |= __GFP_NOWARN;
277
Johannes Bergb2cf4102012-04-09 17:46:51 -0700278 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700279 gfp_mask |= __GFP_COMP;
280
281 /* Alloc a new receive buffer */
Johannes Berg20d3b642012-05-16 22:54:29 +0200282 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700283 if (!page) {
284 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700285 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700286 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700287 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700288
289 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
290 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700291 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700292 "Only %u free buffers remaining.\n",
293 priority == GFP_ATOMIC ?
294 "GFP_ATOMIC" : "GFP_KERNEL",
295 rxq->free_count);
296 /* We don't reschedule replenish work here -- we will
297 * call the restock method and if it still needs
298 * more buffers it will schedule replenish */
299 return;
300 }
301
302 spin_lock_irqsave(&rxq->lock, flags);
303
304 if (list_empty(&rxq->rx_used)) {
305 spin_unlock_irqrestore(&rxq->lock, flags);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700306 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700307 return;
308 }
Johannes Berge2b19302012-11-04 09:31:25 +0100309 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
310 list);
311 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700312 spin_unlock_irqrestore(&rxq->lock, flags);
313
314 BUG_ON(rxb->page);
315 rxb->page = page;
316 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200317 rxb->page_dma =
318 dma_map_page(trans->dev, page, 0,
319 PAGE_SIZE << trans_pcie->rx_page_order,
320 DMA_FROM_DEVICE);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700321 /* dma address must be no more than 36 bits */
322 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
323 /* and also 256 byte aligned! */
324 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
325
326 spin_lock_irqsave(&rxq->lock, flags);
327
328 list_add_tail(&rxb->list, &rxq->rx_free);
329 rxq->free_count++;
330
331 spin_unlock_irqrestore(&rxq->lock, flags);
332 }
333}
334
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300335/*
336 * iwl_rx_replenish - Move all used buffers from rx_used to rx_free
337 *
338 * When moving to rx_free an page is allocated for the slot.
339 *
340 * Also restock the Rx queue via iwl_rx_queue_restock.
341 * This is called as a scheduled work item (except for during initialization)
342 */
343void iwl_rx_replenish(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700344{
Johannes Berg7b114882012-02-05 13:55:11 -0800345 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700346 unsigned long flags;
347
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300348 iwl_rx_allocate(trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700349
Johannes Berg7b114882012-02-05 13:55:11 -0800350 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300351 iwl_rx_queue_restock(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800352 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700353}
354
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300355static void iwl_rx_replenish_now(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700356{
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300357 iwl_rx_allocate(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700358
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300359 iwl_rx_queue_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700360}
361
362void iwl_bg_rx_replenish(struct work_struct *data)
363{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700364 struct iwl_trans_pcie *trans_pcie =
365 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700366
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300367 iwl_rx_replenish(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700368}
369
Johannes Bergdf2f3212012-03-05 11:24:40 -0800370static void iwl_rx_handle_rxbuf(struct iwl_trans *trans,
371 struct iwl_rx_mem_buffer *rxb)
372{
373 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
374 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800375 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergdf2f3212012-03-05 11:24:40 -0800376 unsigned long flags;
Johannes Berg0c197442012-03-15 13:26:43 -0700377 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700378 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700379 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800380
381 if (WARN_ON(!rxb))
382 return;
383
Johannes Berg0c197442012-03-15 13:26:43 -0700384 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800385
Johannes Berg0c197442012-03-15 13:26:43 -0700386 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
387 struct iwl_rx_packet *pkt;
388 struct iwl_device_cmd *cmd;
389 u16 sequence;
390 bool reclaim;
391 int index, cmd_index, err, len;
392 struct iwl_rx_cmd_buffer rxcb = {
393 ._offset = offset,
394 ._page = rxb->page,
395 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -0400396 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -0700397 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800398
Johannes Berg0c197442012-03-15 13:26:43 -0700399 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800400
Johannes Berg0c197442012-03-15 13:26:43 -0700401 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
402 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800403
Johannes Berg0c197442012-03-15 13:26:43 -0700404 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700405 rxcb._offset,
406 trans_pcie_get_cmd_string(trans_pcie, pkt->hdr.cmd),
407 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800408
Johannes Berg0c197442012-03-15 13:26:43 -0700409 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
410 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +0200411 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
412 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800413
Johannes Berg0c197442012-03-15 13:26:43 -0700414 /* Reclaim a command buffer only if this packet is a response
415 * to a (driver-originated) command.
416 * If the packet (e.g. Rx frame) originated from uCode,
417 * there is no command buffer to reclaim.
418 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
419 * but apparently a few don't get set; catch them here. */
420 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
421 if (reclaim) {
422 int i;
423
424 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
425 if (trans_pcie->no_reclaim_cmds[i] ==
426 pkt->hdr.cmd) {
427 reclaim = false;
428 break;
429 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800430 }
431 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800432
Johannes Berg0c197442012-03-15 13:26:43 -0700433 sequence = le16_to_cpu(pkt->hdr.sequence);
434 index = SEQ_TO_INDEX(sequence);
435 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800436
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300437 if (reclaim) {
438 struct iwl_pcie_tx_queue_entry *ent;
439 ent = &txq->entries[cmd_index];
440 cmd = ent->copy_cmd;
441 WARN_ON_ONCE(!cmd && ent->meta.flags & CMD_WANT_HCMD);
442 } else {
Johannes Berg0c197442012-03-15 13:26:43 -0700443 cmd = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300444 }
Johannes Berg0c197442012-03-15 13:26:43 -0700445
446 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
447
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300448 if (reclaim) {
449 /* The original command isn't needed any more */
450 kfree(txq->entries[cmd_index].copy_cmd);
451 txq->entries[cmd_index].copy_cmd = NULL;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200452 /* nor is the duplicated part of the command */
453 kfree(txq->entries[cmd_index].free_buf);
454 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300455 }
456
Johannes Berg0c197442012-03-15 13:26:43 -0700457 /*
458 * After here, we should always check rxcb._page_stolen,
459 * if it is true then one of the handlers took the page.
460 */
461
462 if (reclaim) {
463 /* Invoke any callbacks, transfer the buffer to caller,
464 * and fire off the (possibly) blocking
465 * iwl_trans_send_cmd()
466 * as we reclaim the driver command queue */
467 if (!rxcb._page_stolen)
468 iwl_tx_cmd_complete(trans, &rxcb, err);
469 else
470 IWL_WARN(trans, "Claim null rxb?\n");
471 }
472
473 page_stolen |= rxcb._page_stolen;
474 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800475 }
476
Johannes Berg0c197442012-03-15 13:26:43 -0700477 /* page was stolen from us -- free our reference */
478 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700479 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800480 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700481 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800482
483 /* Reuse the page if possible. For notification packets and
484 * SKBs that fail to Rx correctly, add them back into the
485 * rx_free list for reuse later. */
486 spin_lock_irqsave(&rxq->lock, flags);
487 if (rxb->page != NULL) {
488 rxb->page_dma =
489 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +0200490 PAGE_SIZE << trans_pcie->rx_page_order,
491 DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800492 list_add_tail(&rxb->list, &rxq->rx_free);
493 rxq->free_count++;
494 } else
495 list_add_tail(&rxb->list, &rxq->rx_used);
496 spin_unlock_irqrestore(&rxq->lock, flags);
497}
498
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700499/**
500 * iwl_rx_handle - Main entry function for receiving responses from uCode
501 *
502 * Uses the priv->rx_handlers callback function array to invoke
503 * the appropriate handlers, including command responses,
504 * frame-received notifications, and other notifications.
505 */
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700506static void iwl_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700507{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800508 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700509 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700510 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700511 u8 fill_rx = 0;
512 u32 count = 8;
513 int total_empty;
514
515 /* uCode's read index (stored in shared DRAM) indicates the last Rx
516 * buffer that the driver may process (last buffer filled by ucode). */
517 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
518 i = rxq->read;
519
520 /* Rx interrupt, but nothing sent from uCode */
521 if (i == r)
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200522 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700523
524 /* calculate total frames need to be restock after handling RX */
525 total_empty = r - rxq->write_actual;
526 if (total_empty < 0)
527 total_empty += RX_QUEUE_SIZE;
528
529 if (total_empty > (RX_QUEUE_SIZE / 2))
530 fill_rx = 1;
531
532 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800533 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700534
535 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700536 rxq->queue[i] = NULL;
537
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200538 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
539 r, i, rxb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800540 iwl_rx_handle_rxbuf(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700541
542 i = (i + 1) & RX_QUEUE_MASK;
543 /* If there are a lot of unused frames,
544 * restock the Rx queue so ucode wont assert. */
545 if (fill_rx) {
546 count++;
547 if (count >= 8) {
548 rxq->read = i;
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300549 iwl_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700550 count = 0;
551 }
552 }
553 }
554
555 /* Backtrack one entry */
556 rxq->read = i;
557 if (fill_rx)
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300558 iwl_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700559 else
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300560 iwl_rx_queue_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700561}
562
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700563/**
564 * iwl_irq_handle_error - called for HW or SW error interrupt from card
565 */
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700566static void iwl_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700567{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200568 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
569
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700570 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700571 if (trans->cfg->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200572 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200573 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200574 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200575 APMG_PS_CTRL_VAL_RESET_REQ))) {
Don Fry74fda972012-03-20 16:36:54 -0700576 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700577 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200578 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700579 return;
580 }
581
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700582 iwl_dump_csr(trans);
Johannes Berg94543a82012-08-21 18:57:10 +0200583 iwl_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700584
Johannes Bergd18aa872012-11-06 16:36:21 +0100585 set_bit(STATUS_FW_ERROR, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200586 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
587 wake_up(&trans_pcie->wait_command_queue);
588
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200589 iwl_op_mode_nic_error(trans->op_mode);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700590}
591
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700592/* tasklet for iwlagn interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700593void iwl_irq_tasklet(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700594{
Johannes Berg20d3b642012-05-16 22:54:29 +0200595 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
596 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700597 u32 inta = 0;
598 u32 handled = 0;
599 unsigned long flags;
600 u32 i;
601#ifdef CONFIG_IWLWIFI_DEBUG
602 u32 inta_mask;
603#endif
604
Johannes Berg7b114882012-02-05 13:55:11 -0800605 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700606
607 /* Ack/clear/reset pending uCode interrupts.
608 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
609 */
610 /* There is a hardware bug in the interrupt mask function that some
611 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
612 * they are disabled in the CSR_INT_MASK register. Furthermore the
613 * ICT interrupt handling mechanism has another bug that might cause
614 * these unmasked interrupts fail to be detected. We workaround the
615 * hardware bugs here by ACKing all the possible interrupts so that
616 * interrupt coalescing can still be achieved.
617 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200618 iwl_write32(trans, CSR_INT,
Johannes Berg20d3b642012-05-16 22:54:29 +0200619 trans_pcie->inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700620
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700621 inta = trans_pcie->inta;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700622
623#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800624 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700625 /* just for debug */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200626 inta_mask = iwl_read32(trans, CSR_INT_MASK);
Johannes Berg0ca24da2012-03-15 13:26:46 -0700627 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200628 inta, inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700629 }
630#endif
631
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700632 /* saved interrupt in inta variable now we can reset trans_pcie->inta */
633 trans_pcie->inta = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700634
Johannes Berg7b114882012-02-05 13:55:11 -0800635 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Johannes Bergb49ba042012-01-19 08:20:57 -0800636
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700637 /* Now service all interrupt bits discovered above. */
638 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700639 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700640
641 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700642 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700643
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700644 isr_stats->hw++;
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700645 iwl_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700646
647 handled |= CSR_INT_BIT_HW_ERR;
648
649 return;
650 }
651
652#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800653 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700654 /* NIC fires this, but we don't use it, redundant with WAKEUP */
655 if (inta & CSR_INT_BIT_SCD) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700656 IWL_DEBUG_ISR(trans, "Scheduler finished to transmit "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700657 "the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700658 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700659 }
660
661 /* Alive notification via Rx interrupt will do the real work */
662 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700663 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700664 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700665 }
666 }
667#endif
668 /* Safely ignore these bits for debug checks below */
669 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
670
671 /* HW RF KILL switch toggled */
672 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -0800673 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700674
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200675 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700676 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200677 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700678
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700679 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700680
Johannes Bergc9eec952012-03-06 13:30:43 -0800681 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200682 if (hw_rfkill) {
683 set_bit(STATUS_RFKILL, &trans_pcie->status);
684 if (test_and_clear_bit(STATUS_HCMD_ACTIVE,
685 &trans_pcie->status))
686 IWL_DEBUG_RF_KILL(trans,
687 "Rfkill while SYNC HCMD in flight\n");
688 wake_up(&trans_pcie->wait_command_queue);
689 } else {
690 clear_bit(STATUS_RFKILL, &trans_pcie->status);
691 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700692
693 handled |= CSR_INT_BIT_RF_KILL;
694 }
695
696 /* Chip got too hot and stopped itself */
697 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700698 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700699 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700700 handled |= CSR_INT_BIT_CT_KILL;
701 }
702
703 /* Error detected by uCode */
704 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700705 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700706 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700707 isr_stats->sw++;
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700708 iwl_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700709 handled |= CSR_INT_BIT_SW_ERR;
710 }
711
712 /* uCode wakes up after power-down sleep */
713 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700714 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
715 iwl_rx_queue_update_write_ptr(trans, &trans_pcie->rxq);
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700716 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700717 iwl_txq_update_write_ptr(trans,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700718 &trans_pcie->txq[i]);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700719
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700720 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700721
722 handled |= CSR_INT_BIT_WAKEUP;
723 }
724
725 /* All uCode command responses, including Tx command responses,
726 * Rx "responses" (frame-received notification), and other
727 * notifications from uCode come through here*/
728 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +0200729 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700730 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700731 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
732 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200733 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700734 CSR_FH_INT_RX_MASK);
735 }
736 if (inta & CSR_INT_BIT_RX_PERIODIC) {
737 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200738 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700739 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700740 }
741 /* Sending RX interrupt require many steps to be done in the
742 * the device:
743 * 1- write interrupt to current index in ICT table.
744 * 2- dma RX frame.
745 * 3- update RX shared data to indicate last write index.
746 * 4- send interrupt.
747 * This could lead to RX race, driver could receive RX interrupt
748 * but the shared data changes does not reflect this;
749 * periodic interrupt will detect any dangling Rx activity.
750 */
751
752 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200753 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700754 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +0200755
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700756 iwl_rx_handle(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200757
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700758 /*
759 * Enable periodic interrupt in 8 msec only if we received
760 * real RX interrupt (instead of just periodic int), to catch
761 * any dangling Rx interrupt. If it was just the periodic
762 * interrupt, there was no dangling Rx activity, and no need
763 * to extend the periodic interrupt; one-shot is enough.
764 */
765 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200766 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200767 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700768
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700769 isr_stats->rx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700770 }
771
772 /* This "Tx" DMA channel is used only for loading uCode */
773 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200774 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700775 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700776 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700777 handled |= CSR_INT_BIT_FH_TX;
778 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -0800779 trans_pcie->ucode_write_complete = true;
780 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700781 }
782
783 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700784 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700785 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700786 }
787
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700788 if (inta & ~(trans_pcie->inta_mask)) {
789 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
790 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700791 }
792
793 /* Re-enable all interrupts */
794 /* only Re-enable if disabled by irq */
Don Fry83626402012-03-07 09:52:37 -0800795 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700796 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700797 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800798 else if (handled & CSR_INT_BIT_RF_KILL)
799 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700800}
801
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700802/******************************************************************************
803 *
804 * ICT functions
805 *
806 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -0800807
808/* a device (PCI-E) page is 4096 bytes long */
809#define ICT_SHIFT 12
810#define ICT_SIZE (1 << ICT_SHIFT)
811#define ICT_COUNT (ICT_SIZE / sizeof(u32))
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700812
813/* Free dram table */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700814void iwl_free_isr_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700815{
Johannes Berg20d3b642012-05-16 22:54:29 +0200816 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700817
Johannes Berg10667132011-12-19 14:00:59 -0800818 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200819 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -0800820 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700821 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -0800822 trans_pcie->ict_tbl = NULL;
823 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700824 }
825}
826
827
Johannes Berg10667132011-12-19 14:00:59 -0800828/*
829 * allocate dram shared table, it is an aligned memory
830 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700831 * also reset all data related to ICT table interrupt.
832 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700833int iwl_alloc_isr_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700834{
Johannes Berg20d3b642012-05-16 22:54:29 +0200835 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700836
Johannes Berg10667132011-12-19 14:00:59 -0800837 trans_pcie->ict_tbl =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200838 dma_alloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -0800839 &trans_pcie->ict_tbl_dma,
840 GFP_KERNEL);
841 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700842 return -ENOMEM;
843
Johannes Berg10667132011-12-19 14:00:59 -0800844 /* just an API sanity check ... it is guaranteed to be aligned */
845 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
846 iwl_free_isr_ict(trans);
847 return -EINVAL;
848 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700849
Johannes Berg10667132011-12-19 14:00:59 -0800850 IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
851 (unsigned long long)trans_pcie->ict_tbl_dma);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700852
Johannes Berg10667132011-12-19 14:00:59 -0800853 IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700854
855 /* reset table and index to all 0 */
Johannes Berg10667132011-12-19 14:00:59 -0800856 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700857 trans_pcie->ict_index = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700858
859 /* add periodic RX interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700860 trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700861 return 0;
862}
863
864/* Device is going up inform it about using ICT interrupt table,
865 * also we need to tell the driver to start using ICT interrupt.
866 */
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200867void iwl_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700868{
Johannes Berg20d3b642012-05-16 22:54:29 +0200869 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700870 u32 val;
871 unsigned long flags;
872
Johannes Berg10667132011-12-19 14:00:59 -0800873 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200874 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700875
Johannes Berg7b114882012-02-05 13:55:11 -0800876 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700877 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700878
Johannes Berg10667132011-12-19 14:00:59 -0800879 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700880
Johannes Berg10667132011-12-19 14:00:59 -0800881 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700882
883 val |= CSR_DRAM_INT_TBL_ENABLE;
884 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
885
Johannes Berg10667132011-12-19 14:00:59 -0800886 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700887
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200888 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700889 trans_pcie->use_ict = true;
890 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200891 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700892 iwl_enable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800893 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700894}
895
896/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700897void iwl_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700898{
Johannes Berg20d3b642012-05-16 22:54:29 +0200899 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700900 unsigned long flags;
901
Johannes Berg7b114882012-02-05 13:55:11 -0800902 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700903 trans_pcie->use_ict = false;
Johannes Berg7b114882012-02-05 13:55:11 -0800904 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700905}
906
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300907/* legacy (non-ICT) ISR. Assumes that trans_pcie->irq_lock is held */
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700908static irqreturn_t iwl_isr(int irq, void *data)
909{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700910 struct iwl_trans *trans = data;
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300911 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700912 u32 inta, inta_mask;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700913#ifdef CONFIG_IWLWIFI_DEBUG
914 u32 inta_fh;
915#endif
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300916
917 lockdep_assert_held(&trans_pcie->irq_lock);
918
Johannes Berg6c1011e2012-03-06 13:30:48 -0800919 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -0800920
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700921 /* Disable (but don't clear!) interrupts here to avoid
922 * back-to-back ISRs and sporadic interrupts from our NIC.
923 * If we have something to service, the tasklet will re-enable ints.
924 * If we *don't* have something, we'll re-enable before leaving here. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200925 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
926 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700927
928 /* Discover which interrupts are active/pending */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200929 inta = iwl_read32(trans, CSR_INT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700930
931 /* Ignore interrupt if there's nothing in NIC to service.
932 * This may be due to IRQ shared with another device,
933 * or due to sporadic interrupts thrown from our NIC. */
934 if (!inta) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700935 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700936 goto none;
937 }
938
939 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
940 /* Hardware disappeared. It might have already raised
941 * an interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700942 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300943 return IRQ_HANDLED;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700944 }
945
946#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800947 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200948 inta_fh = iwl_read32(trans, CSR_FH_INT_STATUS);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700949 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x, "
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700950 "fh 0x%08x\n", inta, inta_mask, inta_fh);
951 }
952#endif
953
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700954 trans_pcie->inta |= inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700955 /* iwl_irq_tasklet() will service interrupts and re-enable them */
956 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700957 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -0800958 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +0200959 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700960 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700961
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300962none:
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700963 /* re-enable interrupts here since we don't have anything to service. */
964 /* only Re-enable if disabled by irq and no schedules tasklet. */
Don Fry83626402012-03-07 09:52:37 -0800965 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +0200966 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700967 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700968
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700969 return IRQ_NONE;
970}
971
972/* interrupt handler using ict table, with this interrupt driver will
973 * stop using INTA register to get device's interrupt, reading this register
974 * is expensive, device will write interrupts in ICT dram table, increment
975 * index then will fire interrupt to driver, driver will OR all ICT table
976 * entries from current index up to table entry with 0 value. the result is
977 * the interrupt we need to service, driver will set the entries back to 0 and
978 * set index.
979 */
980irqreturn_t iwl_isr_ict(int irq, void *data)
981{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700982 struct iwl_trans *trans = data;
983 struct iwl_trans_pcie *trans_pcie;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700984 u32 inta, inta_mask;
985 u32 val = 0;
Johannes Bergb80667e2011-12-09 07:26:13 -0800986 u32 read;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700987 unsigned long flags;
988
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700989 if (!trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700990 return IRQ_NONE;
991
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700992 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
993
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300994 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
995
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700996 /* dram interrupt table not set yet,
997 * use legacy interrupt.
998 */
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300999 if (unlikely(!trans_pcie->use_ict)) {
1000 irqreturn_t ret = iwl_isr(irq, data);
1001 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1002 return ret;
1003 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001004
Johannes Berg6c1011e2012-03-06 13:30:48 -08001005 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -08001006
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001007
1008 /* Disable (but don't clear!) interrupts here to avoid
1009 * back-to-back ISRs and sporadic interrupts from our NIC.
1010 * If we have something to service, the tasklet will re-enable ints.
1011 * If we *don't* have something, we'll re-enable before leaving here.
1012 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001013 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
1014 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001015
1016
1017 /* Ignore interrupt if there's nothing in NIC to service.
1018 * This may be due to IRQ shared with another device,
1019 * or due to sporadic interrupts thrown from our NIC. */
Johannes Bergb80667e2011-12-09 07:26:13 -08001020 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001021 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Johannes Bergb80667e2011-12-09 07:26:13 -08001022 if (!read) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001023 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001024 goto none;
1025 }
1026
Johannes Bergb80667e2011-12-09 07:26:13 -08001027 /*
1028 * Collect all entries up to the first 0, starting from ict_index;
1029 * note we already read at ict_index.
1030 */
1031 do {
1032 val |= read;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001033 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
Johannes Bergb80667e2011-12-09 07:26:13 -08001034 trans_pcie->ict_index, read);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001035 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1036 trans_pcie->ict_index =
1037 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001038
Johannes Bergb80667e2011-12-09 07:26:13 -08001039 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001040 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
Johannes Bergb80667e2011-12-09 07:26:13 -08001041 read);
1042 } while (read);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001043
1044 /* We should not get this value, just ignore it. */
1045 if (val == 0xffffffff)
1046 val = 0;
1047
1048 /*
1049 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1050 * (bit 15 before shifting it to 31) to clear when using interrupt
1051 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1052 * so we use them to decide on the real state of the Rx bit.
1053 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1054 */
1055 if (val & 0xC0000)
1056 val |= 0x8000;
1057
1058 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001059 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001060 inta, inta_mask, val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001061
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001062 inta &= trans_pcie->inta_mask;
1063 trans_pcie->inta |= inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001064
1065 /* iwl_irq_tasklet() will service interrupts and re-enable them */
1066 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001067 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -08001068 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001069 !trans_pcie->inta) {
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001070 /* Allow interrupt if was disabled by this handler and
1071 * no tasklet was schedules, We should not enable interrupt,
1072 * tasklet will enable it.
1073 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001074 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001075 }
1076
Johannes Berg7b114882012-02-05 13:55:11 -08001077 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001078 return IRQ_HANDLED;
1079
1080 none:
1081 /* re-enable interrupts here since we don't have anything to service.
1082 * only Re-enable if disabled by irq.
1083 */
Don Fry83626402012-03-07 09:52:37 -08001084 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001085 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001086 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001087
Johannes Berg7b114882012-02-05 13:55:11 -08001088 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001089 return IRQ_NONE;
1090}